# 27LV256 ## 256K (32K x 8) Low-Voltage CMOS EPROM #### **FEATURES** - · Wide voltage range 3.0V to 5.5V - · High speed performance - -200ns access time available at 3.0V - · CMOS Technology for low power consumption - -8mA Active current at 3.0V - -20mA Active current at 5.5V - —100µA Standby current - · Factory programming available - · Auto-insertion-compatible plastic packages - Auto ID™ aids automated programming - · Separate chip enable and output enable controls - · High speed "Express" programming algorithm - · Organized 32K x 8: JEDEC standard pinouts - -28-pin Dual-in-line package - -32-pin PLCC package - -28-pin SOIC package - -28-pin TSOP package - -Tape and reel - · Available for the following temperature ranges: - -Commercial: 0° C to 70° C - -Industrial: -40° C to 85° C #### DESCRIPTION The Microchip Technology Inc. 27LV256 is a low-voltage (3.0 volt) CMOS EPROM designed for battery powered applications. The device is organized as a 32K x 8 (32K-Byte) non-volatile memory product. The 27LV256 consumes only 8mA maximum of active current during a 3.0 volt read operation, thereby improving battery performance. This device is designed for very low-voltage applications where conventional 5.0 volt only EPROMS can not be used. Accessing individual bytes from an address transition or from power-up (chip enable pin going low) is accomplished in less than 200ns at 3.0 volts. This device allows systems designers the ability to use low voltage non-volatile memory with today's low-voltage microprocessors and peripherals in battery powered applications. A complete family of packages is offered to provide the most flexibility in applications. For surface mount applications, PLCC, SOIC, or TSOP packaging is available. Tape and reel packaging is also available for PLCC or SOIC packages. | PIN FUNCT | ION TABLE | |-----------|-------------------------| | Name | Function | | A0 - A14 | Address Inputs | | CE | Chip Enable | | ŌĒ | Output Enable | | VPP | Programming Voltage | | O0 - O7 | Data Output | | Vcc | +5V or +3V Power Supply | | Vss | Ground | | NC | No Connection; | | İ | No Internal Connection | | NU I | Not Used; No External | | - | Connection is Allowed | #### **ELECTRICAL CHARACTERISTICS** #### Maximum Ratings\* Vcc and input voltages w.r.t. Vss.....-0.6V to +7.25V VPP voltage w.r.t. Vss during programming .....-0.6V to +14.0V Voltage on A9 w.r.t. Vss.....-0.6V to +13.5V Output voltage w.r.t. Vss .....-0.6V to Vcc + 1.0V Storage temperature .....-65° C to 150° C Ambient temp. with power applied .....-65° C to 125° C "Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. #### **READ OPERATION DC Characteristics** Vcc = 3.0V to 5.0V unless otherwise specified Industrial: Commercial: Tamb= 0° C to 70° C Tamb= -40° C to 85° C | Parameter | Part* | Status | Symbol | Min | Max | Units | Conditions | |-----------------------|-------|------------|--------|------|------------|------------|--------------------------------------------| | Input Voltages | all | Logic "1" | Vih | 2.0 | Vcc+1 | ٧ | | | parg | 1 | Logic "0" | VIL | -0.5 | 0.8 | V | | | Input Leakage | all | | lu | -10 | 10 | μ <b>A</b> | VIN= 0 to VCC | | Output Voltages | all | Logic "1" | Vон | 2.4 | | ٧ | Юн = -400µА | | Output voltages | | Logic "0" | Vol | | 0.45 | ٧ | loL = 2.1mA | | Output Leakage | all | | ILO | -10 | 10 | μА | Vout = 0V to Vcc | | Input Capacitance | all | | Cin | _ | 6 | ρF | VIN = 0V; Tamb = 25° C | | input Capacitatice | 1 -" | | -"" | , | _ | • | f = 1MHz | | Output Capacitance | all | | Cout | | 12 | pF | Vout = 0V;Tamb= 25° C | | Co.pa. Capacitario | | | | | | | f = 1MHz | | Power Supply Current, | С | TTL input | ICC1 | | 20 @ 5.0V | mA | VCC = 5.5V; $VPP = VCC$ ; | | Active | | | | 1 | 8@3.0V | mΑ | f <u>=</u> 1MHz; | | | 1 | TTL input | ICC2 | | 25 @ 5.0V | mA | OE = CE = VIL; | | | | | | | 10 @ 3.0V | mA | lout = 0mA; | | | | | | | | | $V_{IL} = -0.1 \text{ to } 0.8 \text{ V};$ | | | 1 | | | | | | ViH= 2.0 to Vcc; | | | | | | | | | Note 1 | | Power Supply Current, | С | TTL input | Icc(s) | | 1 @ 3.0V | mA | | | Standby | 1 | TTL input | | | 2 @ 3.0V | mΑ | | | | all | CMOS input | | | 100 @ 3.0V | μΑ | CE = Vcc ±0.2V | C = Commercial Temperature Range; I = Industrial Temperature Range \* Parts: Notes: (1) Active current increases 5 mA per MHz up to operating frequency for all temperature ranges. READ OPERATION AC Characteristics AC Testing Waveform: VIH = 2.4V and VIL = 0.45V; VOH = 2.0V VOL = 0.8V Output Load: 1 TTL Load + 100pF Input Rise and Fall Times: 10nsec Ambient Temperature: Commercial: Tamb = 0° C to 70° C Industrial: Tamb = -40° C to 85° C | Parameter | Sym | 27LV2 | 256-20 | 27LV | 256-25 27LV | | 27LV256-30 | | Conditions | |---------------------------------------------------------------|------|-------|--------|------|-------------|-----|------------|----|---------------| | | | Min | Max | Min | Max | Min | Max | | | | Address to Output Delay | tacc | | 200 | | 250 | | 300 | ns | CE = OE = VIL | | CE to Output Delay | tCE | | 200 | | 250 | | 300 | ns | OE = VIL | | OE to Output Delay | toE | | 100 | | 125 | | 125 | ns | CE = VIL | | CE or OE to O/P High<br>Impedance | toff | 0 | 50 | 0 | 50 | 0 | 50 | ns | | | Output Hold from<br>Address CE or OE,<br>whichever goes first | tон | 0 | | 0 | | 0 | | ns | | | PROGRAMMING DC Characteristics | Ambient Temperature: Tamb = 25° C $\pm$ 5° C VCc = 6.5V $\pm$ 0.25V, VPP = 13.0V $\pm$ 0.25V | | | | | | | | |--------------------------------|----------------------------------------------------------------------------------------------|------------|-------------|--------------|-------|---------------------------|--|--| | Parameter | Status | Symbol | Min | Max | Units | Conditions | | | | Input Voltages | Logic "1"<br>Logic "0" | VIH<br>VIL | 2.0<br>-0.1 | Vcc+1<br>0.8 | V | | | | | Input Leakage | | lu | -10 | 10 | μА | VIN = 0V to VCC | | | | Output Voltages | Logic "1"<br>Logic "0" | Voh<br>Vol | 2.4 | 0.45 | < < | Юн = -400µA<br>ЮL = 2.1mA | | | | Vcc Current, program & verify | | lCC2 | | 20 | mA | Note 1 | | | | VPP Current, program | | IPP2 | | 25 | mA | Note 1 | | | | A9 Product Identification | | VH | 11.5 | 12.5 | V | | | | Note: (1) Vcc must be applied simultaneously or before VPP and removed simultaneously or after VPP PROGRAMMING AC Characteristics AC Testing Waveform: $V_{IH} = 2.4 \text{ V}$ and $V_{IL} = 0.45 \text{ V}$ ; $V_{OH} = 2.0 \text{ V}$ ; $V_{OL} = 0.8 \text{ V}$ Ambient Temperature: Tamb = 25° C $\pm$ 5° C VCC = 6.5V $\pm$ 0.25V, VPP = 13.0V $\pm$ 0.25V for Program, Program Verify and Program Inhibit Modes | Parameter | Symbol | Min | Max | Units | Remarks | |-------------------------|--------|-----|-----|-------|---------------| | Address Set-Up Time | tas | 2 | | μs | | | Data Set-Up Time | tos | 2 | | μs | | | Data Hold Time | toн | 2 | | μs | | | Address Hold Time | tan | 0 | | μs | | | Float Delay (2) | tDF | 0 | 130 | ns | | | √cc Set-Up Time | tvcs | 2 | | μs | | | Program Pulse Width (1) | tew | 95 | 105 | μs | 100µs typical | | CE Set-Up Time | tces | 2 | | μs | | | DE Set-Up Time | toes | 2 | | μs | | | /PP Set-Up Time | tvps | 2 | | μs | | | Data Valid from OE | toe | | 100 | ns | | Notes: (1) For express algorithm, initial programming width tolerance is $100\mu sec \pm 5\%$ . (2) This parameter is only sampled and not 100% tested. Output float is defined as the point where data is no longer driven (see timing diagram). ### **PROGRAMMING Waveforms** Program-Verify Address Address Stable VIL - tas ---Vін High Z Data Data Stable Data Out Valid VIL to<sub>H</sub> (1) 13.0V(2) VPP 5.0V 6.5V(2) Vcc 5.0V VIH CE VIL. toes**tOE** OE (1)VIL Notes: (1) top and toe are characteristics of the device but must be accommodated by the programmer (2) VCC = $6.5 \text{ V} \pm 0.25 \text{ V}$ , VPP = VH = $13.0 \text{ V} \pm 0.25 \text{ V}$ for express algorithm #### MODES | Operation Mode | CE | ŌĒ | VPP | <b>A</b> 9 | O0 - O7 | |-----------------|-----|------|-----|------------|--------------| | Read | VIL | VIL | Vcc | Х | Dout | | Program | VIL | ViH- | ۷н | Х | DIN | | Program Verify | ИΗ | VIL | Vн | х | DOUT | | Program Inhibit | ۷н | ۷ιн | Vн | х | High Z | | Standby | VIH | Χ. | Vcc | Х | High Z | | Output Disable | VIL | ViH: | Vcc | Х | High Z | | Identity | VIL | VIL | Vcc | Vн | Identity Cod | X = Don't Care #### Read Mode (See Timing Diagrams and AC Characteristics) Read Mode is accessed when - a) the CE pin is low to power up (enable) the chip - b) the OE pin is low to gate the data to the output pins. For Read operations, if the addresses are stable, the address access time (tACC) is equal to the delay from CE to output (tce). Data is transferred to the output after a delay from the falling edge of OE (toE). #### Standby Mode The standby mode is defined when the $\overline{\text{CE}}$ pin is high (ViH) and a program mode is not defined. #### **Output Enable** This feature eliminates bus contention in multiple bus microprocessor systems and the outputs go to a high impedance when the following condition is true: The OE pin is high. #### **Programming Mode** The Express algorithm has been developed to improve on the programming throughput times in a production environment. Up to ten 100-microsecond pulses are applied until the byte is verified. No overprogramming is required. A flowchart of the express algorithm is shown in Figure 1. Programming takes place when: - a) Vcc is brought to proper voltage, - b) VPP is brought to proper VH level, - c) The OE pin is high and - d) the CE pin is low. Since the erased state is "1" in the array, programming of "0" is required. The address to be programmed is set via pins A0-A14 and the data to be programmed is presented to pins O0-O7. When data and address are stable, a low-going pulse on the $\overline{\text{CE}}$ line programs that location. #### Verify After the array has been programmed it must be verified to ensure all the bits have been correctly programmed. This mode is entered when all the following conditions are met: - a) Vcc is at the proper level, - b) VPP is at the proper VH level, - c) The CE pin is high and - d) the OE line is low. #### Inhibit When programming multiple devices in parallel with different data, only $\overline{CE}$ need be under separate control to each device. By pulsing the $\overline{CE}$ line low on a particular device, that device will be programmed; all other devices with $\overline{CE}$ held high will not be programmed with the data, although address and data will be available on their input pins. #### **Identity Mode** In this mode specific data is output which identifies the manufacturer as Microchip Technology Inc and device type. This mode is entered when Pin A9 is taken to VH (11.5V to 12.5V). The $\overline{\text{CE}}$ and $\overline{\text{OE}}$ lines must be at VIL. A0 is used to access either of the two non-erasable bytes whose data appears on O0 through O7. | Pin — | Input | Output | | | | | | | | | |------------------------------|------------|--------|--------|--------|--------|--------|--------|---|--------|-------------| | Identity | A0 | O<br>7 | O<br>6 | O<br>5 | O<br>4 | O<br>3 | O<br>2 | 0 | 0 | H<br>e<br>x | | Manufacturer<br>Device Type* | VIL<br>VIH | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1<br>0 | 29<br>8C | Code subject to change. #### **SALES AND SUPPORT** To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.