APPLICATION NOTES A V A I L A B L E AN4 • AN12 • AN22 • AN26 • AN32 128 Bit # X24C00 16 x 8 Bit # Serial E<sup>2</sup>PROM # **FEATURES** - 2.7V to 5.5V Power Supply - 128 Bit Serial E<sup>2</sup>PROM - Low Power CMOS - -Active Current Less Than 3mA - -Standby Current Less Than 50μA - Internally Organized 16 x 8 - 2 Wire Serial Interface - -Bidirectional Data Transfer Protocol - Byte Mode Write - Self Timed Write Cycle - —Typical Write Cycle Time of 5ms - Push/Pull Output - High Reliability - -Endurance: 100,000 Cycles - —Data Retention: 100 Years - 8-Pin Mini-DIP, 8-Lead TSSOP and 8-Lead SOIC Packages # DESCRIPTION The X24C00 is a CMOS 128 bit serial E2PROM, internally organized as 16 x 8. The X24C00 features a serial interface and software protocol allowing operation on a simple two wire bus. Xicor E<sup>2</sup>PROMs are designed and tested for applications requiring extended endurance. Inherent data retention is greater than 100 years. The X24C00 is fabricated with Xicor's Advanced CMOS Floating Gate technology. ### **FUNCTIONAL DIAGRAM** # SCL CONTROL COMMAND/ADDRESS REGISTER SDA INPUT/ OUTPUT BUFFER MEMORY ARRAY 3836 FHD F01 # **PIN CONFIGURATION** Characteristics subject to change without notice © Xicor, Inc. 1991, 1995 Patents Pending 3836-1.3 5/25/95 T10/C5/D2 TD 9941743 0004306 586 🖿 ### PIN DESCRIPTIONS ### Serial Clock (SCL) The SCL input is used to clock all data into and out of the device. ### Serial Data (SDA) SDA is a bidirectional pin used to transfer data into and out of the device. It is a push/pull output and does not require the use of a pull-up resistor. # **PIN NAMES** | Symbol | Description | |-----------------|----------------| | NC | No Connect | | V <sub>SS</sub> | Ground | | V <sub>CC</sub> | Supply Voltage | | SDA | Serial Data | | SCL | Serial Clock | 3836 PGM T01 ### **DEVICE OPERATION** The X24C00 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the X24C00 will be considered a slave in all applications. # **Clock and Data Conventions** Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. Refer to Figures 1 and 2. ### Start Condition All commands are preceded by the start condition, which is a HIGH to LOW transition of SDA when SCL is HIGH. The X24C00 continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met. A start may be issued to terminate the input of a control word or the input of data to be written. This will reset the device and leave it ready to begin a new read or write command. Because of the push/pull output, a start cannot be generated while the part is outputting data. Starts are also inhibited while a write is in progress. # **Stop Condition** The stop condition is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition is used to reset the device during a command or data input sequence and will leave the device in the standby mode. As with starts, stops are inhibited when outputting data and while a write is in progress. ### Write Operation The byte write operation is initiated with a start condition. The start condition is followed by an eight bit control byte which consists of a two bit write command (0,1), four address bits, and two "don't care" bits (Figure 3). Figure 1. Data Validity Figure 2. Definition of Start and Stop Conditions Figure 3. Control Byte After receipt of the control byte, the X24C00 will enter the write mode and await the data to be written. This data is shifted into the device on the next eight SCL clocks. Once eight clocks have been received, the data in the shift register will be written into the memory array. While the write is in progress the X24C00 will not respond to any inputs. At any time prior to clocking in the last data bit, a stop command or a new start command will terminate the operation. If a start command is given, the X24C00 will reset all counters and will prepare to clock in the next control byte. If a stop command is given, the X24C00 will reset all counters and await the next start command. At the end of the write the X24C00 will automatically reset all counters and enter the standby mode. (Figure 4). # **Read Operation** The byte read operation is initiated with a start condition. The start condition is followed by an eight-bit control byte which consists of a two-bit read command (1,0), four address bits, and two "don't care" bits. After receipt of the control byte the X24C00 will enter the read mode and transfer data into the shift register from the array. This data is shifted out of the device on the next eight SCL clocks. At the end of the read, all counters are reset and the X24C00 will enter the standby mode. As with a write, the read operation can be interrupted by a start or stop condition while the command or address is being clocked in. While clocking data out, starts or stops cannot be generated. During the second don't care clock cycle, starts and stops are ignored. The master must free the bus prior to the end of this clock cycle to allow the X24C00 to begin outputting data (Figures 5 and 6). Figure 4. Write Sequence Figure 5. Read Sequence Figure 6. Read Cycle Timing ## SYMBOL TABLE 2-42 9941743 0004309 295 📟 ### ADON LITE MAYIMUM DATINGS\* | ADSOLUTE MAXIMUM HATINGS | |--------------------------------------| | Temperature under Bias | | X24C0065°C to +135°C | | Storage Temperature65°C to +150°C | | Voltage on any Pin with | | Respect to V <sub>SS</sub> 1V to +7V | | D.C. Output Current5mA | | Lead Temperature | | (Soldering, 10 seconds)300°C | ### \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### RECOMMENDED OPERATING CONDITIONS | Temperature | Min. | Max. | |-------------|-------|----------------| | Commercial | 0°C | +70°C | | Industrial | –40°C | +85°C | | Military | –55°C | +125°C | | | | 2026 DCM T00 1 | | Supply Voltage | Limits | |----------------|--------------| | X24C00 | 5V ±10% | | X24C00-3 | 3V to 5.5V | | X24C00-2.7 | 2.7V to 5.5V | 3836 PGM T03.1 # D.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise specified.) | | | Limits | | | | |---------------------|--------------------------------------|-----------------------|-----------------------|-------|---------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Conditions | | I <sub>CC1</sub> | V <sub>CC</sub> Supply Current Read | | 1 | mA | SCL = VCC x 0.1/VCC x 0.9 | | l <sub>CC2</sub> | V <sub>CC</sub> Supply Current Write | | 3 | | Levels @ 1MHz, SDA = Open | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current | | 100 | μΑ | $SCL = SDA = V_{CC}$ $V_{CC} = 5V \pm 10\%$ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | | 50 | μΑ | $SCL = SDA = V_{CC}$ $V_{CC} = 2.7V$ | | ILI | Input Leakage Current | | 10 | μΑ | $V_{IN} = V_{SS}$ to $V_{CC}$ | | ILO | Output Leakage Current | | 10 | μА | $V_{OUT} = V_{SS}$ to $V_{CC}$ | | V <sub>IL</sub> (1) | Input LOW Voltage | -1 | V <sub>CC</sub> x 0.3 | ٧ | | | V <sub>IH</sub> (1) | Input HIGH Voltage | V <sub>CC</sub> x 0.7 | $V_{CC} + 0.5$ | ٧ | | | V <sub>OL</sub> | Output LOW Voltage | | 0.4 | V | l <sub>OL</sub> = 2.1mA | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> – 0.8 | | V | I <sub>OH</sub> = 1mA | 3841 PGM T04.3 # **CAPACITANCE** $T_A = +25^{\circ}C$ , f = 1MHz, $V_{CC} = 5V$ | Symbol | Parameter | Max. | Units | Test Conditions | |----------------------|--------------------------------|------|-------|-----------------| | C <sub>I/O</sub> (2) | Input/Output Capacitance (SDA) | 8 | pF | $V_{1/O} = 0V$ | | C <sub>IN</sub> (2) | Input Capacitance (SCL) | 6 | pF | $V_{IN} = 0V$ | 3836 PGM T05 1 Notes: (1) V<sub>IL</sub> min. and V<sub>IH</sub> max. are for reference only and are not tested. (2) This parameter is periodically sampled and not 100% tested. ### **POWER-UP TIMING** | Symbol | Parameter | Max. | Units | |----------------------|-----------------------------|------|-------| | t <sub>PUR</sub> (3) | Power-up to Read Operation | 2 | ms | | t <sub>PUW</sub> (3) | Power-up to Write Operation | 5 | ms | 3836 PGM T08 # **EQUIVALENT A.C. LOAD CIRCUIT** # A.C. CONDITIONS OF TEST | Input Pulse Levels | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 | |-----------------------------------|------------------------------------------------| | Input Rise and<br>Fall Times | 10ns | | Input and Output<br>Timing Levels | V <sub>CC</sub> x 0.5 | 3836 PGM T06.1 # $\textbf{A.C. CHARACTERISTICS} \ (\textbf{Over the recommended operating conditions unless otherwise specified.})$ # Read & Write Cycle Limits | Symbol | Parameter | Min. | Max. | Units | |---------------------|------------------------------------------------------------------|------|------|-------| | f <sub>SCL</sub> | SCL Clock Frequency | 0 | 1 | MHz | | t <sub>AA</sub> | SCL LOW to SDA Data Out Valid | | 350 | ns | | t <sub>BUF</sub> | Time the Bus Must Be Free Before a<br>New Transmission Can Start | 500 | | ns | | t <sub>HD:STA</sub> | Start Condition Hold Time | 250 | | ns | | t <sub>LOW</sub> | Clock LOW Period | 500 | | ns | | t <sub>HIGH</sub> | Clock HIGH Period | 500 | | ns | | t <sub>SU:STA</sub> | Start Condition Setup Time | 250 | | ns | | t <sub>HD:DAT</sub> | Data In Hold Time | 0 | | μs | | t <sub>SU:DAT</sub> | Data in Setup Time | 250 | | ns | | t <sub>R</sub> | SDA and SCL Rise Time | | 1 | μs | | t <sub>F</sub> | SDA and SCL Fall Time | | 300 | ns | | t <sub>SU:STO</sub> | Stop Condition Setup Time | 250 | | ns | | t <sub>DH</sub> | Data Out Hold Time | 50 | | ns | 3836 PGM T07.1 Note: (3) t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated. These parameters are periodically sampled and not 100% tested. # WRITE CYCLE LIMITS | Symbol | Parameter | Min. | Max. | Units | |---------------------|------------------|------|------|-------| | t <sub>WR</sub> (4) | Write Cycle Time | | 5 | ms | 3836 PGM T09 # Write Cycle Timing Note: (4) The write cycle time is the time from the initiation of a write sequence to the end of the internal erase/program cycle. During the write cycle, the X24C00 bus interface circuits are disabled, SDA is high impedance, and the device does not respond to start conditions. ### ORDERING INFORMATION # LIMITED WARRANTY Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness tor any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice. Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied. # **US. PATENTS** Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,04,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829,482; 4,874,967; 4,883,976; 4,980,859; 5,012,132; 5,003,197; 5,023,694. Foreign patents and additional patents pending. # LIFE RELATED POLICY In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurrence. Xicor's products are not authorized for use as critical components in life support devices or systems. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its satety or effectiveness. ²-46 ■ 9941743 0004313 716 ■