

PM5317

# SPECTRA\_9953

# SONET/SDH Payload Extractor/Aligner for 9953 Mbit/s

# **Data Sheet**

Proprietary and Confidential Release Issue No. 5: June 2002



## Legal Information

### Copyright

Copyright 2002 PMC-Sierra, Inc. All rights reserved.

The information in this document is proprietary and confidential to PMC-Sierra, Inc., and for its customers' internal use. In any event, no part of this document may be reproduced or redistributed in any form without the express written consent of PMC-Sierra, Inc.

PMC-2000741 (R5)

#### Disclaimer

None of the information contained in this document constitutes an express or implied warranty by PMC-Sierra, Inc. as to the sufficiency, fitness or suitability for a particular purpose of any such information or the fitness, or suitability for a particular purpose, merchantability, performance, compatibility with other parts or systems, of any of the products of PMC-Sierra, Inc., or any portion thereof, referred to in this document. PMC-Sierra, Inc. expressly disclaims all representations and warranties of any kind regarding the contents or use of the information, including, but not limited to, express and implied warranties of accuracy, completeness, merchantability, fitness for a particular use, or non-infringement.

In no event will PMC-Sierra, Inc. be liable for any direct, indirect, special, incidental or consequential damages, including, but not limited to, lost profits, lost business or lost data resulting from any use of or reliance upon the information, whether or not PMC-Sierra, Inc. has been advised of the possibility of such damage.

### Trademarks

SPECTRA-9953 and PMC-Sierra are registered trademarks of PMC-Sierra, Inc. Other product and company names mentioned herein may be the trademarks of their respective owners.

### Patents

The technology discussed in this document may be protected by one or more patent grants:



## **Contacting PMC-Sierra**

PMC-Sierra 8555 Baxter Place Burnaby, BC Canada V5A 4V7

Tel: +1 (604) 415-6000 Fax: +1 (604) 415-6200

Document Information: <u>document@pmc-sierra.com</u> Corporate Information: <u>info@pmc-sierra.com</u> Technical Support: <u>apps@pmc-sierra.com</u> Web Site: <u>http://www.pmc-sierra.com</u>

## **Revision History**

| Issue No. | Issue Date    | Details of Change                                                                                                                                                                                             |
|-----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Issue 5   | June 2002     | Created from Eng Doc issue 5.                                                                                                                                                                                 |
|           |               | - Clarify operation of Ring control port                                                                                                                                                                      |
|           |               | - Remove OIF_RES/OIF_RESK (M7/N8) pins from document (the resistor is now located on-package for Production devices). These pins are now NC, but there will be no problem if there is a resistor across them. |
|           |               | - Document ROHI_RESET bits, ROHI_RST_OOF_EN bit                                                                                                                                                               |
|           |               | - Clarify operation of SHPI, RHPP registers                                                                                                                                                                   |
|           |               | - Clarify alarm propagation when SHPI is bypassed (HPT Mode)                                                                                                                                                  |
|           |               | - Reveal DLL status bit registers (04CH – 04FH)                                                                                                                                                               |
|           |               | - Clock activity monitor clarification                                                                                                                                                                        |
|           |               | - Add power supply requirements detail                                                                                                                                                                        |
|           |               | - Add power supply sequencing section                                                                                                                                                                         |
| Issue 4   | March 2002    | Created from Eng Doc issue 4.                                                                                                                                                                                 |
|           |               | -Miscellaneous corrections                                                                                                                                                                                    |
| Issue 3   | June 2001     | Created from Eng Doc issue 3.                                                                                                                                                                                 |
|           |               | -Updated Functional timings                                                                                                                                                                                   |
|           |               | -Updated AC timings                                                                                                                                                                                           |
|           |               | -Updated Ball Mapping                                                                                                                                                                                         |
|           |               | -Registers update                                                                                                                                                                                             |
|           |               | -Operation section update                                                                                                                                                                                     |
|           |               | -Mechanical Drawing                                                                                                                                                                                           |
|           |               | -Implementation section update                                                                                                                                                                                |
|           |               | Edited document for grammar/style. Applied new template. Revised registers 00A0H, 00B0H, 20A0H, 20B0H to include the PATH[3:0] bits.                                                                          |
| Issue 2   | Oct 2000      | Created from Eng Doc issue 2. Changes to that document are:                                                                                                                                                   |
|           |               | Updated registers                                                                                                                                                                                             |
|           |               | Updated operation section                                                                                                                                                                                     |
|           |               | AC timings                                                                                                                                                                                                    |
|           |               | Implementation description                                                                                                                                                                                    |
|           |               | Layout Information                                                                                                                                                                                            |
|           |               | Fixed document after plan review                                                                                                                                                                              |
| Issue 1   | February 2000 | Document created                                                                                                                                                                                              |



## **Table of Contents**

| Leg  | al Infor                                   | mation                                                           | 2  |
|------|--------------------------------------------|------------------------------------------------------------------|----|
|      | Copyri                                     | ght                                                              | 2  |
|      | Disclai                                    | mer                                                              | 2  |
|      | Trader                                     | narks                                                            | 2  |
|      | Patent                                     | S                                                                | 2  |
| Cor  | ntacting                                   | PMC-Sierra                                                       | 3  |
| Rev  | ision H                                    | listory                                                          | 4  |
| Tab  | le of Co                                   | ontents                                                          | 5  |
| List | of Reg                                     | isters                                                           | 10 |
| List | of Figu                                    | ires                                                             | 19 |
| List | of Tabl                                    | es                                                               | 21 |
| 1    | Definit                                    | ions                                                             | 23 |
| 2    | Featur                                     | es                                                               | 24 |
|      | 2.1                                        | General                                                          | 24 |
|      | 2.2                                        | SONET Section and Line / SDH Regenerator and Multiplexer Section | 25 |
|      | 2.3                                        | SONET Path / SDH High Order Path                                 | 26 |
|      | 2.4                                        | System Side Interfaces                                           | 26 |
| 3    | Applica                                    | ations                                                           | 28 |
| 4    | Refere                                     | nces                                                             | 29 |
| 5    | Applica                                    | ation Examples                                                   | 30 |
| 6    | Block I                                    | Diagram                                                          | 33 |
| 7    | Loopba                                     | ack Modes                                                        | 34 |
|      | 7.1                                        | Line Loopback Modes                                              | 34 |
|      | 7.2                                        | System Loopback                                                  | 35 |
| 8    | Descri                                     | ption                                                            | 36 |
| 9    | Pin Dia                                    | agram                                                            | 38 |
| 10   | Pin Description                            |                                                                  |    |
| 11   | Configuration Pin Signals41                |                                                                  |    |
| 12   | STS-192/STM-64 Line Side Interface Signals |                                                                  |    |
| 13   | Receiv                                     | e and Transmit Reference                                         | 46 |
|      | 13.1                                       | Receive Section/Line DCC Extraction Signals                      | 46 |
|      | 13.2                                       | Transmit Section/Line DCC Insertion Signals                      | 48 |
|      | 13.3                                       | Receive Section/Line Overhead Extraction Signals                 | 49 |



|    | 13.4    | Receive/Transmit Section/Line/Path Status and Alarms Signals | . 50 |
|----|---------|--------------------------------------------------------------|------|
|    | 13.5    | Receive Path BIP-8 Error Signals                             | . 52 |
|    | 13.6    | Transmit Section/Line Overhead Insertion Signals             | . 52 |
|    | 13.7    | Drop/Add Serial TelecomBus Interface Signals                 | . 54 |
|    | 13.8    | Transmit Path AIS Insertion Signals                          | . 57 |
|    | 13.9    | Microprocessor Interface Signals                             | . 57 |
|    | 13.10   | JTAG Test Access Port (TAP) Signals                          | . 58 |
|    | 13.11   | Digital Miscellaneous Signals                                | . 59 |
|    | 13.12   | Analog Miscellaneous Signals                                 | . 60 |
|    | 13.13   | Line Side Analog Power and Ground                            | . 60 |
|    | 13.14   | System Side Analog Power and Ground                          | . 60 |
|    | 13.15   | Power and Ground                                             | . 62 |
| 14 | Functio | onal Description                                             | . 86 |
|    | 14.1    | Line LVDS Overview                                           | . 86 |
|    | 14.2    | LVDS Receivers and SIPO                                      | . 87 |
|    | 14.3    | SONET/SDH Receive Line Interface (SRLI)                      | . 87 |
|    | 14.4    | SONET/SDH Processing Slices                                  | . 87 |
|    | 14.5    | Receive Regenerator and Multiplexer Processor (RRMP)         | . 90 |
|    | 14.6    | Receive Trail trace Processor (RTTP)                         | . 94 |
|    | 14.7    | Bit Error Monitor (SBER)                                     | . 95 |
|    | 14.8    | Receive High Order Path Processor (RHPP)                     | . 95 |
|    | 14.9    | SONET/SDH Alarm Reporting Controller (SARC)                  | 103  |
|    | 14.10   | SONET/SDH Transmit Line Interface (STLI)                     | 105  |
|    | 14.11   | Transmit Regenerator Multiplexer Processor (TRMP)            | 105  |
|    | 14.12   | Transmit Trail trace Processor (TTTP)                        | 111  |
|    | 14.13   | Transmit High Order Path Processor (THPP)                    | 111  |
|    | 14.14   | SONET/SDH High-order Pointer Interpreter (SHPI)              | 113  |
|    | 14.15   | SONET/SDH Virtual Container Aligner (SVCA)                   | 113  |
|    | 14.16   | System Side Interfaces                                       | 116  |
|    | 14.17   | Space Slot Interchange (SSI)                                 | 118  |
|    | 14.18   | 8B/10B Encoder (T8TE)                                        | 118  |
|    | 14.19   | Receive 8B/10B TelecomBus Decoder (R8TD)                     | 119  |
|    | 14.20   | Add/Drop Clock Synthesis Unit                                | 121  |
|    | 14.21   | Drop bus Transmit Serializer                                 | 121  |
|    | 14.22   | Drop bus LVDS Transmitter                                    | 121  |



|    | 14.23   | Transmit Reference Generator                         |     |
|----|---------|------------------------------------------------------|-----|
|    | 14.24   | LVDS Receiver                                        |     |
|    | 14.25   | Add bus Data Recovery Unit                           |     |
|    | 14.26   | JTAG Test Access Port Interface                      |     |
|    | 14.27   | Microprocessor Interface                             | 123 |
| 15 | Norma   | al Mode Register Description                         |     |
|    | 15.1    | DLL Normal Registers                                 |     |
|    | 15.2    | RRMP Normal Registers                                |     |
|    | 15.3    | SRLI_192 Normal Registers                            |     |
|    | 15.4    | SBER Normal Registers                                |     |
|    | 15.5    | RTTP Section Normal Registers                        |     |
|    | 15.6    | RTTP Path Normal Registers                           |     |
|    | 15.7    | RSVCA Normal Registers                               |     |
|    | 15.8    | T8TE Normal Registers                                |     |
|    | 15.9    | SARC Normal Registers                                |     |
|    | 15.10   | RHPP Normal Registers                                |     |
|    | 15.11   | DSSI Normal Registers                                |     |
|    | 15.12   | CSTRI Normal Registers                               |     |
|    | 15.13   | TRMP Normal Registers                                |     |
|    | 15.14   | STLI_192 Normal Registers                            |     |
|    | 15.15   | TTTP Section Normal Registers                        |     |
|    | 15.16   | TTTP Path Normal Registers                           |     |
|    | 15.17   | TSVCA Normal Registers                               |     |
|    | 15.18   | R8TD Normal Registers                                |     |
|    | 15.19   | THPP Normal Registers                                |     |
|    | 15.20   | SHPI Normal Registers                                |     |
|    | 15.21   | ASSI Normal Registers                                |     |
| 16 | Test Fe | eatures Description                                  |     |
|    | 16.1    | Master Test and Test Configuration Registers         |     |
|    | 16.2    | JTAG Test Port                                       |     |
| 17 | Operat  | tions                                                |     |
|    | 17.1    | Power Sequencing                                     |     |
|    | 17.2    | Device Initialization                                |     |
|    | 17.3    | Programming the SPECTRA-9953 Configuration Registers |     |
|    | 17.4    | Interrupt Service Routine                            |     |



|    | 17.5   | Accessing Indirect Registers                              | 490   |
|----|--------|-----------------------------------------------------------|-------|
|    | 17.6   | Using the Performance Monitoring Features                 |       |
|    | 17.7   | Using The Section/Line Bit Error Rate Monitoring Features |       |
|    | 17.8   | Using The Receive Trail trace Processor Features          |       |
|    | 17.9   | Using the Transmit Trail trace Processor                  |       |
|    |        | Using the SONET/SDH Alarm Controller Block                |       |
|    |        | System Add bus "AFP" Synchronization.                     |       |
|    |        | HPT Mode Considerations                                   |       |
|    |        | SVCA Reconfiguration Considerations                       |       |
|    |        | JTAG Support                                              |       |
|    |        | Board Design Recommendations                              |       |
| 18 |        | onal Timing                                               |       |
| -  | 18.1   | Line Interface Functional Timing                          |       |
|    | 18.2   | System Add Interface                                      |       |
|    | 18.3   | System Drop Interface Timing                              |       |
|    | 18.4   | System ACMP/DCMP Timing                                   |       |
|    | 18.5   | Receive Transport Overhead Port Timing (RTOH)             |       |
|    | 18.6   | Transmit Transport Overhead Port Timing (TTOH)            |       |
|    | 18.7   | Receive DCC Port Timing (RDCC)                            |       |
|    | 18.8   | Transmit DCC Port Timing (TDCC)                           | . 517 |
|    | 18.9   | B3E Port Functional Timing                                | . 518 |
|    | 18.10  | Receive Ring Control Port Timing (RRCP)                   | . 519 |
|    | 18.11  | Transmit Ring Control Port Timing (TRCP)                  | . 520 |
|    | 18.12  | Add bus Transmit AIS Timing                               | . 520 |
| 19 | Absolu | Ite Maximum Ratings                                       | . 522 |
| 20 | D.C. C | haracteristics                                            | . 523 |
| 21 | Power  | Information                                               | . 525 |
|    | 21.1   | Power Requirements                                        | . 525 |
| 22 | Microp | processor Interface Timing Characteristics                | . 527 |
| 23 | A.C. T | iming Characteristics                                     | . 530 |
|    | 23.1   | Reset Timing                                              | . 530 |
|    | 23.2   | Line Interface Timing                                     | . 530 |
|    | 23.3   | System (777 MHz) Interface Timing                         | . 531 |
|    | 23.4   | System Interface Control Pin Timing                       | . 532 |
|    | 23.5   | Receive Transport Overhead Port and B3E Timing            | . 533 |



|     | 23.6   | Receive DCC Port Timing           | 534 |
|-----|--------|-----------------------------------|-----|
|     | 23.7   | Transmit Overhead Port Timing     | 535 |
|     | 23.8   | Transmit DCC Port Timing          | 536 |
|     | 23.9   | Receive Ring Control Port Timing  | 537 |
|     | 23.10  | Transmit Ring Control Port Timing | 538 |
|     | 23.11  | JTAG Test Port Timing             | 539 |
| 24  | Orderi | ng and Thermal Information        | 541 |
| 25  | Mecha  | nical Information                 | 543 |
| Not | tes    | 544                               |     |



## List of Registers

| Register 0000H: SP9953 Master Configuration            | 132 |
|--------------------------------------------------------|-----|
| Register 0001H: SP9953 Receive Configuration 1         | 134 |
| Register 0002H: SP9953 Receive Configuration 2         | 136 |
| Register 0003H: SP9953 Receive Configuration 3         | 137 |
| Register 0004H: SP9953 Transmit Configuration 1        | 138 |
| Register 0005H: SP9953 Transmit Configuration 2        | 140 |
| Register 0006H: SP9953 Transmit Configuration 3        | 141 |
| Register 0008H: SP9953 System Side Line Loopback #1    | 142 |
| Register 0009H: SP9953 System Side Line Loopback #2    | 143 |
| Register 000AH: SP9953 System Side Line Loopback #3    | 144 |
| Register 000BH: SP9953 System Side Line Loopback #4    | 145 |
| Register 000CH: SP9953 System Side Line Loopback #5    | 146 |
| Register 000DH: SP9953 System Side Line Loopback #6    | 147 |
| Register 000EH: SP9953 System Side Line Loopback #7    | 148 |
| Register 000FH: SP9953 System Side Line Loopback #8    | 149 |
| Register 0010H: SP9953 System Side Line Loopback #9    | 150 |
| Register 0011H: SP9953 System Side Line Loopback #10   | 151 |
| Register 0012H: SP9953 System Side Line Loopback #11   | 152 |
| Register 0013H: SP9953 System Side Line Loopback #12   | 153 |
| Register 0014H: SP9953 System Side Line Loopback #13   | 154 |
| Register 0015H: SP9953 System Side Line Loopback #14   | 155 |
| Register 0016H: SP9953 System Side Line Loopback #15   | 156 |
| Register 0017H: SP9953 System Side Line Loopback #16   | 157 |
| Register 0019H: SP9953 System Loopback Configuration   | 158 |
| Register 001AH: AFPDLY                                 | 159 |
| Register 001BH: DFPDLY                                 | 160 |
| Register 001CH: System Side Analog Control             | 161 |
| Register 001DH: Line Side Analog Control               | 162 |
| Register 001FH: Clocks Activity Monitors               | 164 |
| Register 002DH: SPECTRA-9953 Master JTAG ID High       | 166 |
| Register 002EH: SPECTRA-9953 Master JTAG ID Low        | 167 |
| Register 002FH: SPECTRA-9953 Master User Defined       | 168 |
| Register 0030H-003F: SP9953 Interrupt Status #1 to #16 | 169 |



| Register 004EH: DLL Reset                                | 171 |
|----------------------------------------------------------|-----|
| Register 004FH: DLL Control Status                       | 172 |
| Register 0050H: RRMP Configuration                       | 175 |
| Register 0051H: RRMP Status                              | 178 |
| Register 0052H: RRMP Interrupt Enable                    | 180 |
| Register 0053H: RRMP Interrupt Status                    | 181 |
| Register 0054H: RRMP Receive APS                         | 184 |
| Register 0055H: RRMP Receive SSM                         | 185 |
| Register 0056H: RRMP AIS Enable                          | 186 |
| Register 0057H: RRMP Section BIP Error Counter           | 188 |
| Register 0058H: RRMP Line BIP Error Counter (LSB)        | 189 |
| Register 0059H: RRMP Line BIP Error Counter (MSB)        | 189 |
| Register 005AH: RRMP Line REI Error Counter (LSB)        | 190 |
| Register 005BH: RRMP Line REI Error Counter (MSB)        | 190 |
| Register 0069H: Synchronization Error Interrupt Status   | 191 |
| Register 006AH: Synchronization Error Status             | 192 |
| Register 006BH: Synchronization Error Interrupt Enable   | 193 |
| Register 006CH: Programmable Clock Configuration         | 194 |
| Register 006DH: Synchronize Error Configuration          | 195 |
| Register 006EH: Four Bytes De-Interleaver (FBDI) Control | 196 |
| Register 0080H: SBER Configuration                       | 197 |
| Register 0081H: SBER Status                              | 199 |
| Register 0082H: SBER Interrupt Enable                    | 200 |
| Register 0083H: SBER Interrupt Status                    | 201 |
| Register 0084H: SBER SF BERM Accumulation Period (LSB)   | 202 |
| Register 0085H: SBER SF BERM Accumulation Period (MSB)   | 202 |
| Register 0086H: SBER SF BERM Saturation Threshold (LSB)  | 203 |
| Register 0087H: SBER SF BERM Saturation Threshold (MSB)  | 203 |
| Register 0088H: SBER SF BERM Declaring Threshold (LSB)   | 204 |
| Register 0089H: SBER SF BERM Declaring Threshold (MSB)   | 204 |
| Register 008AH: SBER SF BERM Clearing Threshold (LSB)    | 205 |
| Register 008BH: SBER SF BERM Clearing Threshold (MSB)    | 205 |
| Register 008CH: SBER SD BERM Accumulation Period (LSB)   | 206 |
| Register 008DH: SBER SD BERM Accumulation Period (MSB)   | 206 |
| Register 008EH: SBER SD BERM Saturation Threshold (LSB)  | 207 |



| Register 008FH: SBER SD BERM Saturation Threshold (MSB)                    | . 207 |
|----------------------------------------------------------------------------|-------|
| Register 0090H: SBER SD BERM Declaring Threshold (LSB)                     | . 208 |
| Register 0091H: SBER SD BERM Declaring Threshold (MSB)                     | . 208 |
| Register 0092H: SBER SD BERM Clearing Threshold (LSB)                      | . 209 |
| Register 0093H: SBER SD BERM Clearing Threshold (MSB)                      | . 209 |
| Register 00A0H: RTTP Section Indirect Address                              | . 210 |
| Register 00A1H: RTTP Section Indirect Data                                 | . 212 |
| Register 00A1H (Indirect Register 00H): RTTP Section Trace Configuration   | . 213 |
| Register 00A1H (Indirect Register 40H to 7FH): RTTP Section Captured Trace | . 215 |
| Register 00A1H (Indirect Register 80H to BFH): RTTP Section Accepted Trace | . 216 |
| Register 00A1H (Indirect Register C0H to FFH): RTTP Section Expected Trace | . 217 |
| Register 00A2H: RTTP Section Trace Unstable Status                         | . 218 |
| Register 00A3H: RTTP Section Trace Unstable Interrupt Enable               | . 219 |
| Register 00A4H: RTTP Section Trace Unstable Interrupt Status               | . 220 |
| Register 00A5H: RTTP Section Trace Mismatch Status                         | . 221 |
| Register 00A6H: RTTP Section Trace Mismatch Interrupt Enable               | . 222 |
| Register 00A7H: RTTP Section Trace Mismatch Interrupt Status               | . 223 |
| Register 00B0H: RTTP Path Indirect Address                                 | . 224 |
| Register 00B1H: RTTP Path Indirect Data                                    | . 226 |
| Register 00B1H (Indirect Register 00H): RTTP Path Trace Configuration      | . 227 |
| Register 00B1H (Indirect Register 40H to 7FH): RTTP Path Captured Trace    | . 229 |
| Register 00B1H (Indirect Register 80H to BFH): RTTP Path Accepted Trace    | . 230 |
| Register 00B1H (Indirect Register C0H to FFH): RTTP Path Expected Trace    | . 231 |
| Register 00B2H: RTTP Path Trace Unstable Status                            | . 232 |
| Register 00B3H: RTTP Path Trace Unstable Interrupt Enable                  | . 233 |
| Register 00B4H: RTTP Path Trace Unstable Interrupt Status                  | . 234 |
| Register 00B5H: RTTP Path Trace Mismatch Status                            | . 235 |
| Register 00B6H: RTTP Path Trace Mismatch Interrupt Enable                  | . 236 |
| Register 00B7H: RTTP Path Trace Mismatch Interrupt Status                  | . 237 |
| Register 00C0H: RSVCA Indirect Address                                     | . 238 |
| Register 00C1H: RSVCA Indirect Read/Write Data                             | . 240 |
| Register 00C2H: RSVCA Payload Configuration Register                       | . 241 |
| Register 00C3H: RSVCA Positive Pointer Justification Interrupt Status      | . 243 |
| Register 00C4H: RSVCA Negative Pointer Justification Interrupt Status      | . 244 |
| Register 00C5H: RSVCA FIFO Overflow Interrupt Status                       | . 245 |



| Register 00C6H: RSVCA FIFO Underflow Interrupt Status                    | . 246 |
|--------------------------------------------------------------------------|-------|
| Register 00C7H: RSVCA Pointer Justification Interrupt Enable             | . 247 |
| Register 00C8H: RSVCA FIFO Interrupt Enable                              | . 248 |
| Register 00C9H: RSVCA Pointer Justification Thresholds                   | . 249 |
| Register 00CAH: RSVCA MISC Register                                      | . 250 |
| Register 00CBH: RSVCA Performance Monitor Trigger                        | . 251 |
| Indirect Register 00H: RSVCA Positive Justifications Performance Monitor | . 252 |
| Indirect Register 01H: RSVCA Negative Justifications Performance Monitor | . 253 |
| Indirect Register 02H: RSVCA Diagnostic/Config register                  | . 254 |
| Register 00D0H: T8TE Control and Status                                  | . 257 |
| Register 00D1H: T8TE Interrupt Status                                    | . 259 |
| Register 00D2H: T8TE Time-slot Configuration #1                          | . 260 |
| Register 00D3H: T8TE Time-slot Configuration #2                          | . 261 |
| Register 00D4H: T8TE Test Pattern                                        | . 262 |
| Register 00E0H: SARC Indirect Address                                    | . 263 |
| Register 00E1H: SARC Indirect Read/Write Data                            | . 267 |
| Register 00E2H: SARC Section Configuration                               | . 268 |
| Register 00E3H: SARC Section RSALM Enable                                | . 269 |
| Register 00E4H: SARC Section Receive AIS-L Insert Enable                 | . 270 |
| Register 00E5H: SARC Section Transmit RDI-L Insert Enable                | . 271 |
| Register 00E7H: SARC Transmit Path Configuration                         | . 272 |
| Register 00E8H: SARC LOP Pointer Status Path #1 to #12                   | . 274 |
| Register 00E9H: SARC LOP Pointer Status Path #13 to #24                  | . 275 |
| Register 00EAH: SARC LOP Pointer Status Path #25 to #36                  | . 276 |
| Register 00EBH: SARC LOP Pointer Status Path #37 to #48                  | . 277 |
| Register 00ECH: SARC LOP Pointer Interrupt Enable Path #1 to #12         | . 278 |
| Register 00EDH: SARC LOP Pointer Interrupt Enable Path #13 to #24        | . 279 |
| Register 00EEH: SARC LOP Pointer Interrupt Enable Path #25 to #36        | . 280 |
| Register 00EFH: SARC LOP Pointer Interrupt Enable Path #37 to #48        | . 281 |
| Register 00F0H: SARC LOP Pointer Interrupt Status Path #1 to #12         | . 282 |
| Register 00F1H: SARC LOP Pointer Interrupt Status Path #13 to #24        | . 283 |
| Register 00F2H: SARC LOP Pointer Interrupt Status Path #25 to #36        | . 284 |
| Register 00F3H: SARC LOP Pointer Interrupt Status Path #37 to #48        | . 285 |
| Register 00F4H: SARC AIS Pointer Status Path #1 to #12                   | . 286 |
| Register 00F5H: SARC AIS Pointer Status Path #13 to #24                  | . 287 |



| Register 00F6H: SARC AIS Pointer Status Path #25 to #36                                                                   | . 288 |
|---------------------------------------------------------------------------------------------------------------------------|-------|
| Register 00F7H: SARC AIS Pointer Status Path #37 to #48                                                                   | . 289 |
| Register 00F8H: SARC AIS Pointer Interrupt Enable Path #1 to #12                                                          | . 290 |
| Register 00F9H: SARC AIS Pointer Interrupt Enable Path #13 to #24                                                         | . 291 |
| Register 00FAH: SARC AIS Pointer Interrupt Enable Path #25 to #36                                                         | . 292 |
| Register 00FBH: SARC AIS Pointer Interrupt Enable Path #37 to #48                                                         | . 293 |
| Register 00FCH: SARC AIS Pointer Interrupt Status Path #1 to #12                                                          | . 294 |
| Register 00FDH: SARC AIS Pointer Interrupt Status Path #13 to #24                                                         | . 295 |
| Register 00FEH: SARC AIS Pointer Interrupt Status Path #25 to #36                                                         | . 296 |
| Register 00FFH: SARC AIS Pointer Interrupt Status Path #37 to #48                                                         | . 297 |
| Indirect Register 0H: SARC Path Configuration Indirect Data (48 path)                                                     | . 298 |
| Indirect Register 1H: SARC Path RPALM Enable Indirect Data (48 path)                                                      | . 300 |
| Indirect Register 2H: SARC Path Receive AIS-P Insert Enable Indirect Data (48 path)                                       | . 302 |
| Indirect Register 3H: SARC Path Transmit AIS-P Insert Enable Indirect Data (48 path)                                      | . 304 |
| Register 0100H: RHPP Indirect Address                                                                                     | . 306 |
| Register 0101H: RHPP Indirect Data                                                                                        | . 308 |
| Indirect Register 00H: RHPP Pointer Interpreter Configuration                                                             | . 309 |
| Indirect Register 01H: RHPP Error Monitor Configuration                                                                   | . 311 |
| Indirect Register 02H: RHPP Pointer value and ERDI                                                                        | . 314 |
| Indirect Register 03H: RHPP captured and accepted PSL                                                                     | . 315 |
| Indirect Register 04H: RHPP Expected PSL and PDI                                                                          | . 316 |
| Indirect Register 05H: RHPP Pointer Interpreter status                                                                    | . 317 |
| Indirect Register 06H: RHPP Path BIP Error Counter                                                                        | . 319 |
| Indirect Register 07H: RHPP Path REI Error Counter                                                                        | . 320 |
| Indirect Register 08H: RHPP Path Negative Justification Event Counter                                                     | . 321 |
| Indirect Register 09H: RHPP Path Positive Justification Event Counter                                                     | . 322 |
| Register 0102H: RHPP Payload Configuration                                                                                | . 323 |
| Register 0103H: RHPP Counters update                                                                                      | . 325 |
| Register 0104H: RHPP Path Interrupt Status                                                                                | . 326 |
| Register 0105H: Pointer Concatenation processing Disable                                                                  | . 327 |
| Register 0108H 0110H 0118H 0120H 0128H 0130H 0138H 0140H 0148H 0150H 0158H and 0160H: RHPP Pointer Interpreter Status     | . 328 |
| Register 0109H 0111H 0119H 0121H 0129H 0131H 0139H 0141H 0149H 0159H and 0161H: RHPP Pointer Interpreter Interrupt Enable | 330   |

Register 010AH 0112H 011AH 0122H 012AH 0132H 013AH 0142H 014AH Register 010BH 0113H 011BH 0123H 012BH 0133H 013BH 0143H 014BH Register 010CH 0114H 011CH 0124H 012CH 0134H 013CH 0144H 014CH Register 010DH 0115H 011DH 0125H 012DH 0135H 013DH 0145H 014DH 



| Register 20A1H: TTTP Section Indirect Data                                    | 381 |
|-------------------------------------------------------------------------------|-----|
| Register 20A1H (Indirect Register 00H): TTTP Section Trace Configuration      | 382 |
| Register 20A1H (Indirect Register 40H to 7FH): TTTP Section Indirect Register | 383 |
| Register 20B0H: TTTP Path Indirect Address                                    | 384 |
| Register 20B1H: TTTP Path Indirect Data                                       | 386 |
| Register 20B1H (Indirect Register 00H): TTTP Path Trace Configuration         | 387 |
| Register 20B1H (Indirect Register 40H to 7FH): TTTP Path Indirect Register    | 388 |
| Register 20C0H: TSVCA Indirect Address                                        | 389 |
| Register 20C1H: TSVCA Indirect Read/Write Data                                | 391 |
| Register 20C2H: TSVCA Payload Configuration Register                          | 392 |
| Register 20C3H: TSVCA Positive Pointer Justification Interrupt Status         | 394 |
| Register 20C4H: TSVCA Negative Pointer Justification Interrupt Status         | 395 |
| Register 20C5H: TSVCA FIFO Overflow Interrupt Status                          | 396 |
| Register 20C6H: TSVCA FIFO Underflow Interrupt Status                         | 397 |
| Register 20C7H: TSVCA Pointer Justification Interrupt Enable                  | 398 |
| Register 20C8H: TSVCA FIFO Interrupt Enable                                   | 399 |
| Register 20C9H: TSVCA Pointer justification thresholds                        | 400 |
| Register 20CAH: TSVCA Miscellaneous Register                                  | 401 |
| Register 20CBH: TSVCA Performance Monitor Trigger                             | 402 |
| Indirect Register 00H: TSVCA Positive Justifications Performance Monitor      | 403 |
| Indirect Register 01H: TSVCA Negative Justifications Performance Monitor      | 404 |
| Indirect Register 02H: TSVCA Diagnostic/Configuration                         | 405 |
| Register 20D0H: R8TD Control and Status                                       | 408 |
| Register 20D1H: R8TD Interrupt Status                                         | 411 |
| Register 20D2H: R8TD Line Code Violation Count                                | 413 |
| Register 20D3H: R8TD Analog Control 1                                         | 414 |
| Register 20D4H: R8TD Analog Control 2                                         | 416 |
| Register 20D5H: R8TD Analog Control 3                                         | 417 |
| Register 20E0H: THPP_R Indirect Addressing                                    | 418 |
| Register 20E1H: THPP_R Indirect Data Register                                 | 420 |
| Register 20E2H: THPP_R Payload Configuration (TPC)                            | 421 |
| Indirect Register 00H: THPP_R Control Register (TCR)                          | 423 |
| Indirect Register 01H: THPP_R Source & Pointer Control Register (TSPCR)       | 425 |
| Indirect Register 04H: THPP_R Fixed Stuff Byte and B3 Mask (TFSB)             | 427 |
| Indirect Register 05H: THPP_R J1 and C2 (TJ1C2POH)                            | 428 |



| Indirect Register 06H: THPP_R G1 POH and H4 mask (TG1H4POH)                                                                     | 429 |
|---------------------------------------------------------------------------------------------------------------------------------|-----|
| Indirect Register 07H: THPP_R F2 and Z3 POH (TF2Z3POH)                                                                          | 430 |
| Indirect Register 08H: THPP_R Z4 & Z5 Ovhd. (TZ4Z5POH)                                                                          | 431 |
| Register 2100H: SHPI Indirect Address                                                                                           | 432 |
| Register 2101H: SHPI Indirect Data                                                                                              | 434 |
| Indirect Register 00H: SHPI Pointer Interpreter Configuration                                                                   | 435 |
| Indirect Register 01H: SHPI Error Monitor Configuration                                                                         | 437 |
| Indirect Register 02H: SHPI Pointer Value                                                                                       | 438 |
| Indirect Register 05H: SHPI Pointer Interpreter Status                                                                          | 439 |
| Indirect Register 08H: SHPI Path Negative Justification Event Counter                                                           | 441 |
| Indirect Register 09H: SHPI Path Positive Justification Event Counter                                                           | 442 |
| Register 2102H: SHPI Payload Configuration                                                                                      | 443 |
| Register 2103H: SHPI Counters Update                                                                                            | 445 |
| Register 2104H: SHPI Path Interrupt Status                                                                                      | 446 |
| Register 2105H: SHPI Pointer Concatenation Processing Disable                                                                   | 447 |
| Register 2106H: SHPI PT_PATH Enable Register                                                                                    | 448 |
| Register 2108H 2110H 2118H 2120H 2128H 2130H 2138H 2140H 2148H 2150H 2158H and 2160H: SHPI Pointer Interpreter Status           | 449 |
| Register 2109H 2111H 2119H 2121H 2129H 2131H 2139H 2141H 2149H 2151H 2159H and 2161H: SHPI Pointer Interpreter Interrupt Enable | 451 |
| Register 210AH 2112H 211AH 2122H 212AH 2132H 213AH 2142H 214AH 2152H 215AH and 2162H: SHPI Pointer Interpreter Interrupt Status | 453 |
| Register 210CH 2114H 211CH 2124H 212CH 2134H 213CH 2144H 214CH 2154H 215CH and 2164H: SHPI Error Monitor Interrupt Enable       | 455 |
| Register 210DH 2115H 211DH 2125H 212DH 2135H 213DH 2145H 214DH 2155H 215DH and 2165H: SHPI Error Monitor Interrupt Status       | 456 |
| Register 2180H : ASSI Page 0 Source Selection for STS-12/STM-4 #1 to #4                                                         | 457 |
| Register 2181H: ASSI Page 0 Source Selection for STS-12/STM-4 #5 to #8                                                          | 458 |
| Register 2182H: ASSI Page 0 Source Selection for STS-12/STM-4 #9 to #12                                                         | 459 |
| Register 2183H: ASSI Page 0 Source Selection for STS-12/STM-4 #13 to #16                                                        | 460 |
| Register 2184H: ASSI Page 1 Source Selection for STS-12/STM-4 #1 to #4                                                          | 461 |
| Register 2185H: ASSI Page 1 Source Selection for STS-12/STM-4 #5 to #8                                                          | 462 |
| Register 2186H: ASSI Page 1 Source Selection for STS-12/STM-4 #9 to #12                                                         | 463 |
| Register 2187H: ASSI Page 1 Source Selection for STS-12/STM-4 #13 to #16                                                        | 464 |
| Register 2188H: ASSI Control Register                                                                                           | 465 |
| Register 4000H: SPECTRA-9953 Master Test                                                                                        | 467 |
| Register 4001H: SPECTRA-9953 Test Mode Address Force Enable                                                                     | 469 |



| Register 4002H: SPECTRA-9953 Test Mode Address Force Value  | 470 |
|-------------------------------------------------------------|-----|
| Register 4003H: System Side Control                         | 471 |
| Register 4004H: SPECTRA-9953 Line Side Analog Test Register | 472 |
| Register 4005H: SPECTRA-9953 SYSCTL Control Test Points     | 474 |
| Register 4006H: SPECTRA-9953 SYSCTL Observation Test Points | 475 |
| Register 4007H: SPECTRA-9953 ROHI Control Test Points       | 476 |
| Register 4008H: SPECTRA-9953 ROHI Observation Test Points   | 477 |
| Register 4009H: SPECTRA-9953 TOHI Control Test Points       | 478 |
| Register 400AH: SPECTRA-9953 TOHI Observation Test Points   | 479 |

## List of Figures

| Figure 1  | STS-192/STM-64 to DS3 Card                                         | 30  |
|-----------|--------------------------------------------------------------------|-----|
| Figure 2  | STS-192/STM-64 to DS3 Card with 1:1 Protection                     |     |
| Figure 3  | 160 Gigabit STS-1 Cross-Connect                                    |     |
| Figure 4  | Line Loopback Modes                                                |     |
| Figure 5  | System Loopback Modes                                              | 35  |
| Figure 6  | Generic LVDS Link Block Diagram                                    | 86  |
|           | SPECTRA-9953 Processing Slices (STS-192/STM-64 and Quad 48/STM-16) |     |
| Figure 8  | STS-48 (STM-16) on RTOH 1-4                                        | 92  |
| Figure 9  | STS-192 (STM-64) on RTOH1                                          | 93  |
| Figure 10 | STS-192 (STM-64) on RTOH2-4                                        | 93  |
| Figure 11 | Pointer Interpretation State Diagram                               |     |
| Figure 12 | Concatenation Pointer Interpretation State Diagram                 |     |
| Figure 13 | STS-48 (STM-16) on TTOH 1-4                                        | 106 |
| Figure 14 | STS-192 (STM-64) on TTOH1                                          | 107 |
| Figure 15 | STS-192 (STM-64) on TTOH2-4                                        | 107 |
| Figure 16 | Pointer Generation State Diagram                                   | 115 |
| Figure 17 | Add/Drop Interface Byte Mapping in STS-192/STM-64 Mode             | 117 |
| Figure 18 | Add/Drop Interface Byte Mapping in Quad STS-48/STM-16 Mode         | 117 |
| Figure 19 | Input Observation Cell (IN_CELL)                                   |     |
| Figure 20 | Output Cell (OUT_CELL)                                             | 485 |
| Figure 21 | Bidirectional Cell (IO_CELL)                                       | 485 |
| Figure 22 | Layout of Output Enable and Bidirectional Cells                    | 486 |
| Figure 23 | Layout of Output Enable and Bidirectional Cells                    | 493 |
| Figure 24 | 16-Byte Trail Trace Message, sync on MSB                           | 494 |
| Figure 25 | 16-byte Trail Trace Message, sync on CR/LF                         |     |
| Figure 26 | 64-Byte Trail Trace Message, sync on MSB                           | 494 |
| Figure 27 | 64-Byte Trail Trace Message, sync on CR/LF                         |     |
| Figure 28 | 64-Byte Trail Trace Message, sync on CR/LF                         |     |
| Figure 29 | 16-Byte Trail Trace Message                                        | 496 |
| Figure 30 | 64-Bytes Trail Trace Message                                       | 496 |
| Figure 31 | "AFP" Synchronization Control                                      | 503 |
| Figure 32 | Boundary Scan Architecture                                         | 505 |



| Figure 33 | TAP Controller Finite State Machine           | 506 |
|-----------|-----------------------------------------------|-----|
| Figure 34 | SPECTRA-9953 Analog Power Filtering           | 509 |
| Figure 35 | SPECTRA-9953 Line Interface Functional Timing | 511 |
| Figure 36 | TXFPI/TXFPO Functional Timing                 | 512 |
| Figure 37 | Add System Bus Functional Timing              | 513 |
| Figure 38 | Drop System Interface Timing                  | 513 |
| Figure 39 | CMP Functional Timing                         | 514 |
| Figure 40 | Receive Transport Overhead Description        | 515 |
| Figure 41 | RDCC Port Functional Timing                   | 517 |
| Figure 42 | TDCC Functional Timing                        | 518 |
| Figure 43 | B3E Port Functional Timing                    | 519 |
| Figure 44 | RRCP Port Functional Timing                   | 520 |
| Figure 45 | Add_PAIS Functional Timing                    | 521 |
| Figure 46 | Intel Microprocessor Interface Read Timing    | 527 |
| Figure 47 | Intel Microprocessor Interface Write Timing   | 529 |
| Figure 48 | System Miscellaneous Timing Diagram Timing    | 530 |
| Figure 49 | Line Interface Timing                         | 531 |
| Figure 50 | SPECTRA-9953 System Side Input/Output Timing  | 533 |
| Figure 51 | Receive RTOH Output Timing                    | 534 |
| Figure 52 | Receive DCC Output Timing                     | 535 |
| Figure 53 | Transmit Transport Overhead Port Timing       | 536 |
| Figure 54 | Transmit DCC Input/Output Timing              | 537 |
| Figure 55 | RRCP Timing                                   | 538 |
| Figure 56 | TRCP Port Timing                              | 539 |
| Figure 57 | JTAG Port Interface Timing                    | 540 |

## List of Tables

| Table 1          | Definitions                                                                                 |     |
|------------------|---------------------------------------------------------------------------------------------|-----|
| Table 2          | Pin Diagram Left Side (Bottom View)                                                         |     |
| Table 3          | Pin Diagram Right Side (Bottom View)                                                        |     |
| Table 4          | A1/A2 Bytes Used for Out Of Frame Detection                                                 |     |
| Table 5          | A1/A2 Bytes Used for In Frame Detection                                                     |     |
| Table 6          | PLM-P, UNEQ-P and PDI-P Defects Declaration                                                 | 101 |
| Table 7          | Expected PDI Defects Based on PDI and PDI Range Values                                      |     |
| Table 8          | Ring Control Port Bit Definition                                                            |     |
| Table 9          | Maximum Line REI Errors Per Transmit Frame                                                  |     |
| Table 10         | TOH Insertion Priority                                                                      | 108 |
| Table 11         | Definition of Z0/National Growth Bytes for Row #1                                           | 110 |
| Table 12         | Path Overhead Byte Source Priority                                                          | 112 |
| Table 13         | Serial TelecomBus 8B/10B Character Mapping                                                  | 118 |
| Table 14         | Serial TelecomBus 8B/10B Character Decoding                                                 | 120 |
| Table 15         | SPECTRA-9953 Register Mapping Table                                                         | 123 |
| Table 16         | Test Mode Register Memory Map                                                               |     |
| Table 17         | Instruction Register (Length - 3 bits)                                                      |     |
| Table 18         | Identification Register                                                                     |     |
| Table 19         | Boundary Scan Register                                                                      |     |
| Table 20         | Clocks for TSB Indirect Register Access                                                     |     |
| Table 21<br>Usin | Recommended SBER Settings for Different Data and BER Rates g Telcordia Objectives           |     |
|                  | Recommended SBER Settings for Different Data and BER Rates g Telcordia and ITU Requirements |     |
| Table 23         | Functional Description of Path ERDI (PERDIINS) Encoding                                     |     |
| Table 24         | Absolute Maximum Ratings                                                                    |     |
| Table 25         | D.C. Characteristics                                                                        |     |
| Table 26         | Power Requirements                                                                          |     |
| Table 27         | Microprocessor Interface Read Access                                                        |     |
| Table 28         | Microprocessor Interface Write Access                                                       |     |
| Table 29         | System Miscellaneous Timing                                                                 |     |
| Table 30         | Line Interface Timing                                                                       |     |
| Table 31         | System Interface Timing                                                                     | 531 |
| Table 32         | System Interface Control Pin Timing                                                         |     |



| Table 33 | ROHCLK1-4/B3E Output Timing       | 533 |
|----------|-----------------------------------|-----|
| Table 34 | Receive DCC Output Timing         | 534 |
| Table 35 | TOH Port Input/Output Timing      | 535 |
| Table 36 | Transmit DCC Input/Output Timing  | 536 |
| Table 37 | RRCP Timing                       | 537 |
| Table 38 | TRCP Timing                       | 538 |
| Table 39 | JTAG Port Interface               | 539 |
| Table 40 | Ordering Information              | 541 |
| Table 41 | Outside Plant Thermal Information | 541 |
| Table 42 | Device Compact Model <sup>3</sup> | 541 |
| Table 43 | Heat Sink Requirements            | 541 |



## 1 Definitions

The following table defines the abbreviations used in this document.

#### Table 1 Definitions

| SRLI_192 | SONET/SDH Receive Line Interface for STS-192/STM-64    |
|----------|--------------------------------------------------------|
| RRMP     | Receive Regenerator Multiplexer Processor              |
| RHPP     | Receive High order Path Processor                      |
| RTTP     | Received Trail trace Processor                         |
| STLI_192 | SONET/SDH Transmit Line Interface for STS-192/STM-64   |
| TRMP     | Transmit Regenerator Multiplexer Processor             |
| THPP     | Transmit High order Path Processor                     |
| TTTP     | Transmit Trail trace Processor                         |
| SVCA     | SONET/SDH Virtual Container Aligner                    |
| SSI      | SONET/SDH Space Slot Interchange                       |
| SARC_48  | SONET/SDH Alarm Reporting Controller for STS-48/STM-16 |
| SHPI     | Sonet/SDH High Order Pointer Interpreter               |
| SBER     | SONET/SDH Bit Error Rate                               |
| R8TD     | Receive 8B/10B Telecom Decoder                         |
| T8TE     | Transmit 8B/10B Telecom Encoder                        |
| DRU      | Data Recovery Unit                                     |
| CSU      | Clock Synthesis Unit                                   |
| TXLV     | LVDS Transmitter                                       |
| RXLV     | LVDS Receiver                                          |
| DLL      | Delay Lock Loop                                        |
| PISO     | Parallel to Serial Converter                           |
| SIPO     | Serial to Parallel Converter                           |
|          |                                                        |



#### 2 Features

#### 2.1 General

The PM5317 SPECTRA-9953 is a single channel STS-192/STM-64 or four channels STS-48/STM-16 monolithic SONET/SDH Payload Extractor and Aligner for use with single STS-192c (STM-64/AU4-64c), single STS-192 (STM-64/AU4-16c/AU4-4c/AU4/AU3), quad STS-48c (STM-16/AU4-16c), or quad STS-48 (STM-16/AU4-4c/AU4/AU3) interface applications operating at serial interface speeds of up to 9953 Mbit/s.

- In single STS-192/STM-64 mode, supports a duplex 16-bit 622 MHz LVDS line side interface for direct connection to external clock recovery, clock synthesis, and serializer-deserializer (SERDES) components. The interface is compatible with OIF-99 SFI-4 specifications.
- In quad STS-48/STM-16 mode, supports four duplex 4-bit 622 MHz LVDS line side interfaces to directly connect to external clock recovery, clock synthesis, and SERDES components. Supports direct interface to the PM5395 CRSU-4x2488 4xOC48 serializer
- Provides termination for SONET Section, Line and Path overhead or SDH Regenerator Section, Multiplexer Section, and High Order Path overhead.
- In single STS-192/STM-64 mode, provides a 16-bit 777.7 MHz LVDS Add and Drop Serial TelecomBus with extended 8B/10B-based encoding.
- In quad STS-48/STM-16 mode, provides four 4-bit 777.7 MHz LVDS Add and Drop Serial TelecomBus interfaces with extended 8B/10B-based encoding.
- Maps SONET/SDH payloads to system timing, accommodating plesiochronous timing offsets between the line and system timing references, through pointer processing.
- Supports Space Slot Interchange (SSI) functions at the Drop and Add TelecomBuses for switching any legal mix of STS-12/STM-4 SONET/SDH streams.
- Supports line loopback from the line side receive stream to the transmit stream and diagnostic loopback from an Add TelecomBus interface to a Drop TelecomBus interface.
- Provides a standard 5 signal IEEE 1149.1 JTAG test port for boundary scan board test purposes.
- Provides a generic 16-bit microprocessor bus interface for configuration, control, and status monitoring.
- Low power 1.8 V CMOS core logic with 3.3 V CMOS/TTL compatible digital inputs and digital outputs.
  - $\circ$  Wide temperature range (-40 °C to +105 °C).
  - o 1152 pin Flip-Chip BGA (FCBGA) package.



# 2.2 SONET Section and Line / SDH Regenerator and Multiplexer Section

- Frames to the SONET/SDH receive stream and inserts the framing bytes (A1, A2) and the section trace byte (J0) into the transmit stream; descrambles the received stream and scrambles the transmit stream.
- Calculates and compares the bit interleaved parity (BIP) error detection codes (B1, B2) for the receive stream. Calculates and inserts B1 and B2 in the transmit stream. Accumulates near end errors (B1, B2) and far end errors (M1) and inserts line remote error indications (REI) into the M1 byte based on received B2 errors.
- Detects signal degrade (SD) and signal fail (SF) threshold crossing alarms based on received B2 errors.
- The entire SONET/SDH transport overhead (used and unused bytes) is extracted to and inserted from dedicated pins.
- Extracts and serializes on dedicated pins the data communication channels (D1-D3, D4-D12) and inserts the corresponding signals into the transmit stream.
- Extracts and filters the automatic protection switch (APS) channel (K1, K2) bytes into internal registers. Inserts the APS channel into the transmit stream.
- Extracts and filters the synchronization status message (S1) byte into an internal register for the receive stream. Inserts the synchronization status message (S1) byte into the transmit stream.
- Extracts a 64-byte (Telcordia-compatible) or 16-byte (ITU-compatible) section trace (J0) message using an internal register bank for the receive stream. Detects an unstable message or mismatch message with an expected message. Inserts a 64-byte or 16-byte section trace (J0) message using an internal register bank for the transmit stream. Provides access to the accepted message via the microprocessor port.
- Detects loss of signal (LOS), out of frame (OOF), loss of frame (LOF), line remote defect indication (RDI), line alarm indication signal (AIS), and protection switching byte failure alarms on the receive stream.
- Provides a transmit and receive ring control port, allowing alarm and maintenance signal control and status to be passed between mate SPECTRA-9953 devices for ring-based Add/ Drop multiplexer and line multiplexer applications.
- Configurable to force Line AIS in the transmit stream.
- Provides automatic transmit line RDI insertion following detection of various received alarms (LOS, LOF, LAIS, SD, SF, STIM, STIU). Registers are provided to individually enable/disable each alarm.
- Provides automatic Drop bus path AIS insertion following detection of various received alarms (LOS, LOF, LAIS, SD, SF, STIM, STIU). Registers are provided to individually enable/disable each alarm.



#### 2.3 SONET Path / SDH High Order Path

- Interprets any legal mix of STS (AU) pointer bytes (H1, H2, and H3), extracts the synchronous payload envelope(s) and processes the path overhead for the receive stream.
- Generates any legal mix of STS (AU) pointer bytes (H1, H2, and H3) and inserts the path overhead for the transmit stream.
- Detects loss of pointer (LOP), path alarm indication signal (PAIS) and path (normal and enhanced) remote defect indication (RDI) for the receive stream. Optionally inserts path alarm indication signal (PAIS) and path remote defect indication (RDI) in the transmit stream.
- Inserts the entire SONET/SDH path overhead. The path overhead bytes may be sourced from internal registers. Path overhead insertion may also be disabled.
- Extracts the received path payload label (C2) byte into an internal register and detects for payload label unstable (PLU), payload label mismatch (PLM), payload unequipped (UNEQ), and payload defect indication (PDI). Inserts the path payload label (C2) byte from an internal register for the transmit stream.
- Inserts 192 64-byte or 16-byte path trace (J1) messages using an internal register bank for the transmit stream.
- Extracts 192 64-byte or 16-byte path trace (J1) messages using an internal register bank for the receive stream. Detects an unstable message or mismatch message with an expected message. Provides access to the captured, accepted and expected message via the microprocessor port.
- Detects received path BIP-8 and counts received path BIP-8 errors for performance monitoring purposes. BIP-8 errors are selectable to be treated on a bit basis or block basis. Optionally calculates and inserts path BIP-8 error detection codes for the transmit stream.
- Counts received path remote error indications (REIs) for performance monitoring purposes. Optionally inserts the path REI count into the path status byte (G1) based on bit or block BIP-8 errors detected in the receive path. Reporting of BIP-8 errors is on a bit or block basis independent of the accumulation of BIP-8 errors.
- Ring control port provides communication of path REI and path RDI alarms to the transmit stream of a mate SPECTRA-9953 device in the returning direction.
- Provides automatic transmit path RDI and path Enhanced RDI insertion following detection of various received alarms (LAIS, LOP, LOPCON, PAIS, PAISCON, PTIM, PTIU, PLM, PLU, UNEQ, PDI). Registers are provided to individually enable/disable each alarm.
- Provides automatic receive path AIS insertion following detection of various received alarms (LAIS, LOP, LOPCON, PAIS, PAISCON, PTIM, PTIU, PLM, PLU, UNEQ, PDI). Registers are provided to individually enable/disable each alarm.

### 2.4 System Side Interfaces

• In single STS-192/STM-64 mode, provides a single 16-bit differential LVDS 777.7 MHz serial TelecomBus interface.



- In quad STS-48/STM-16 mode, provides a four 4-bit differential LVDS 777.7 MHz serial TelecomBus interfaces.
- The serial TelecomBus accommodates phase and frequency differences between the receive/transmit streams and the Drop/Add busses via pointer adjustments.
- Supports a Space Slot Interchange (SSI) function at the Drop and Add TelecomBuses for switching any legal mix of STS-12/STM-4 SONET/SDH streams.
- Supports Ring Control Port to pass defect information between mate SPECTRA-9953 devices.
- Supports Add bus AIS Insertion through dedicated pins and internal registers.



## 3 Applications

- SONET/SDH Add/Drop Multiplexers
- SONET/SDH Terminal Multiplexers
- SONET/SDH Line Multiplexers
- SONET/SDH Cross Connects
- SONET/SDH Test Equipment
- Switches and Hubs
- Routers

#### 4 References

- 1. American National Standard for Telecommunications Digital Hierarchy Optical Interface Rates and Formats Specification, ANSI T1.105-1991.
- 2. American National Standard for Telecommunications Layer 1 In-Service Digital Transmission Performance Monitoring, T1X1.3/93-005R1, April 1993.
- 3. American National Standard for Telecommunications Synchronous Optical Network (SONET) Tandem Connection Maintenance, ANSI T1.105.05-1994.
- 4. Committee T1 Contribution, "Draft of T1.105 SONET Rates and Formats", T1X1.5/94-033R2-1994.
- 5. Bell Communications Research GR-253-CORE "SONET Transport Systems: Common Generic Criteria", Issue 2 Revision 2, January 1999.
- 6. Bell Communications Research GR-436-CORE "Digital Network Synchronization Plan", Issue 1 Revision 1, June 1996.
- 7. ETS 300 417-1-1, "Generic Functional Requirements for Synchronous Digital Hierarchy (SDH) Equipment", January, 1996.
- 8. ITU-T Recommendation G.703 "Physical/Electrical Characteristics of Hierarchical Digital Interfaces", 1991.
- 9. ITU-T Recommendation G.704 "General Aspects of Digital Transmission Systems; Terminal Equipment - Synchronous Frame Structures Used At 1544, 6312, 2048, 8488 and 44 736 kbit/s Hierarchical Levels", July, 1995.
- 10. ITU, Recommendation G.707 "Network Node Interface For The Synchronous Digital Hierarchy", 1996.
- 11. ITU Recommendation G.781, "Structure of Recommendations on Equipment for the Synchronous Digital Hierarchy (SDH)", January, 1994.
- 12. ITU Recommendation G.783, "Characteristics of Synchronous Digital Hierarchy (SDH) Equipment Functional Blocks", 28 October, 1996.
- 13. ITU Recommendation O.151, "Error Performance measuring Equipment Operating at the Primary Rate and Above", October, 1992.
- 14. ITU Recommendation I.432, "ISDN User Network Interfaces", March 93.
- 15. OIF Recommendations OIF-99.102.5, "SFI-4 : Common electrical interface between framer and serializer/deserializer part for STS-192/STM-64 interfaces

## 5 Application Examples

The PM5317 SPECTRA-9953 device has been designed for use in SONET/SDH network elements including switches, terminal multiplexers, and Add/Drop multiplexers. In these applications, the line interface of the SPECTRA-9953 device is typically connected to an external CDR/SERDES device such as a PM5395 CRSU-4x2488 device. On its system side interface, the SPECTRA-9953 device is typically connected to a PM5307 TBS-9953, a PM5372 TSE or a PM7390 S/UNI-MACH48 device.

Figure 1 shows how the SPECTRA-9953 device is used to connect an STS-192/STM-64 line to a DS3 card. In this application, the SPECTRA-9953 performs SONET/SDH section, line and path termination and the S/UNI-MACH48 provides DS3 mapping. Figure 2 shows how the SPECTRA-9953 device is used to connect an STS-192/STM-64 line to a DS3 card with 1:1 protection. Figure 3 shows how the SPECTRA-9953 and the TSE devices are used in a scalable 160 Gbit/s cross connect fabric.

#### Figure 1 STS-192/STM-64 to DS3 Card



Figure 2 STS-192/STM-64 to DS3 Card with 1:1 Protection



Figure 3 160 Gigabit STS-1 Cross-Connect

| Optics       CRSU       SPECTRA         Optics       4x2488       9953         Optics       CRSU       SPECTRA         Optics       CRSU       SPECTRA | TSE<br>TSE<br>TSE<br>TSE<br>TSE<br>TSE<br>TSE<br>TSE<br>TSE<br>TSE | Tot<br>2.5<br>CR<br>SP<br>TSI<br>4 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | = 512 @ 777 MHz LVDS                                               |                                    |

#### **Total Devices**

2.5G Optical Modules = 64 CRSU-4x2488 = 16 SPECTRA-9953 = 16 TSE =



## 6 Block Diagram





## 7 Loopback Modes

#### 7.1 Line Loopback Modes

The SPECTRA-9953 device supports SONET STS-1/STM-0 terminal loopback (SSLLB). When enabled, the receive SVCA output is fed back to the Add bus SSI block input. The Drop bus data stream is still valid when this type of loopback is enabled.

The SPECTRA-9953 device does not support SONET facility loopback (line loopback before de-scrambling). This feature should be implemented within the external SERDES device.







#### 7.2 System Loopback

The SPECTRA-9953 device supports the section layer diagnostic line side system loopback (LSSLB). The TRMP output is fed-back to the RRMP input when LSSLB is enabled. The line transmit interface is still valid when such a section layer diagnostic loopback is enabled. However, the receive overhead ports (rld, rsld, rtoh, and b3e outputs) are not operational in this loopback.

Also implemented on the SPECTRA-9953 device, is a system-side diagnostic loopback before the aligners. The SHPI output is fed-back to the Drop bus SSI input.

#### Figure 5 System Loopback Modes





### 8 Description

The PM5317 SONET/SDH Payload Extractor/Aligner (SPECTRA-9953) device terminates the transport and path overhead of a single STS-192 (STM-64/AU4-16c/AU4-4c/AU4/AU3) stream, a single STS-192c (STM-64/AU4-64c) stream, quad STS-48 (STM-16/AU4-4c/AU4/AU3) streams or quad STS-48c (STM-16-16c) data streams at 9953 Mbit/s. The SPECTRA-9953 device implements significant functions for a SONET/SDH-compliant line interface.

In single STS-192/STM-64 mode, the SPECTRA-9953 receives SONET/SDH frames via a 16bit LVDS interface at 622.08 Mbit/s. In quad STS-48/STM-16 mode, the SPECTRA-9953 receives SONET/SDH frames via four 4-bit LVDS interfaces at 622.08 Mbit/s. The SPECTRA-9953 terminates the SONET section, line and path or the SDH regenerator section, multiplexer section and high order path overhead. It performs framing (A1, A2), descrambling, detects section and line alarm conditions, and monitors section and line bit interleaved parity (BIP) (B1, B2), accumulating error counts at each level for performance monitoring purposes. B2 errors are also monitored to detect signal fail and signal degrade threshold crossing alarms. Line remote error indications (M1) are also accumulated. A 16 or 64-byte section trace (J0) message may be buffered and compared against an expected message. In addition, the SPECTRA-9953 interprets the received payload pointers (H1, H2), detects path alarm conditions, detects and accumulates path BIPs (B3), monitors and accumulates path Remote Error Indications (REIs), accumulates and compares the 16 or 64-byte path trace (J1) message against an expected message, and extracts the synchronous payload envelope (SPE) (virtual container). All transport overhead bytes are extracted and serialized on lower rate interfaces, allowing additional external processing of overhead, if desired.

The extracted SPE (VC) is placed on a 16-bit LVDS, 8B/10B encoded, Serial Telecom Drop bus at 777.6 MHz. For TelecomBus applications, frequency offsets (e.g., due to plesiochronous network boundaries, or the loss of a primary reference timing source) and phase differences (due to normal network operation) between the received data stream and the Drop bus are accommodated by pointer adjustments in the Drop bus.

In STS-192/STM-64 mode, the SPECTRA-9953 device transmits SONET/SDH frames via a 16-bit LVDS interface at 622.08 Mbit/s. In quad STS-48/STM-4 mode, the SPECTRA-9953 device transmits SONET/SDH frames via four 4-bit LVDS interfaces at 622.08 Mbit/s. The SPECTRA-9953 device formats the SONET section, line and path or the SDH regenerator section, multiplexer section and high order path overhead. It performs framing pattern insertion (A1, A2), scrambling, section and line alarm insertion, and section and line BIPs (B1, B2) calculation as required to allow performance monitoring at the far end. Line remote error indications (M1) are optionally inserted. A 16 or 64-byte section trace (J0) message may be inserted. In addition, the SPECTRA-9953 generates the transmit payload pointers (H1, H2), creates and inserts the path BIPs (B3), optionally inserts a 16 or 64-byte path trace (J1) message, and optionally inserts the path status byte (G1). In addition to its basic processing of the transmit SONET/SDH overhead, the SPECTRA-9953 provides convenient access to all overhead bytes. The SPECTRA-9953 also allows a variety of diagnostic errors to be inserted into the transmit stream, such as framing pattern errors, pointer errors, and BIP errors. These are useful for system diagnostics and tester applications.



The inserted SPE (VC) is sourced from a 16-bit LVDS, 8B/10B encoded, Serial Telecom Add bus at 777.6 MHz. For TelecomBus applications, frequency offsets (due to plesiochronous network boundaries, or the loss of a primary reference timing source) and phase differences (due to normal network operation) between the transmit data stream and the Add bus are accommodated by pointer adjustments in the transmit data stream.

The transmitter and receiver are independently configurable (on a payload mapping level) to allow for asymmetric interfaces. Ring control ports are provide to pass and control status information between mate transceivers.

The SPECTRA-9953 device is configured, controlled and monitored via a generic 16-bit microprocessor bus interface. The device is implemented in low power 1.8 Volt CMOS core logic with 3.3 Volt CMOS/TTL compatible digital inputs and digital outputs. It has LVDS inputs and outputs and is packaged in a 1152 pin Flip-Chip BGA (FCBGA) package.



### 9 Pin Diagram

The SPECTRA-9953 device is packaged in a 1152-ball FCBGA. Table 2 shows the left side of the pin diagram. Table 3 shows the right side of the diagram.

|    | 34             | 33             | 32             | 31        | 30       | 29       | 28       | 27        | 26       | 25    | 24    | 23    | 22    | 21   | 20   | 19   | 18        |
|----|----------------|----------------|----------------|-----------|----------|----------|----------|-----------|----------|-------|-------|-------|-------|------|------|------|-----------|
| А  |                | VDDI           | [A1]           | A[6]      | A[8]     | A[9]     | VSS      | VDDO      | RDB      | NC9   | ALE   | TRSTB | VSS   | VDDI | TDO  | TDI  | TTOHEN[2] |
| В  | VDDI           | VDDI           | VSS            | A[0]      | A[5]     | A[7]     | A[13]    | VDDO      | VSS      | WRB   | CSB   | INTB  | RSTB  | VDDI | VSS  | TMS  | тск       |
| С  | D[15]          | VSS            | VSS            | VDDO      | NC8      | A[4]     | A[10]    | A[12]     | VSS      | VDDO  | VDDO  | VDDI  | VDDI  | VSS  | VSS  | VDDI | VDDI      |
| D  | D[5]           | D[14]          | VDDO           | VDDO      | VSS      | A[2]     | A[3]     | A[14]     | A[11]    | VDDO  | VSS   | VDDI  | VSS   | VSS  | VDDI | VDDI | VSS       |
| Е  | D[3]           | D[4]           | D[13]          | VSS       | VSS      | VDDI     | VDDI     | VDDO      | VDDO     | VSS   | VSS   | VDDO  | VSS   | VDDI | VDDI | VSS  | VSS       |
| F  | ACMP           | D[2]           | D[7]           | D[12]     | VDDI     | VDDI     | VSS      | VDDO      | VDDI     | VSS   | VDDO  | VDDO  | VSS   | VDDI | VSS  | VSS  | VDDI      |
| G  | VSS            | TPAISFP        | TPAIS[2]       | D[6]      | D[11]    | VSS      | VSS      | VDDI      | VDDI     | VDDO  | VDDO  | VSS   | VSS   | VDDO | VSS  | VDDI | VDDI      |
| Н  | VDDO           | VDDO           | AFP            | TPAIS[1]  | D[1]     | D[10]    | VDDI     | VDDI      | VSS      | VSS   | VDDI  | VDDI  | VDDI  | VDDO | VSS  | VDDI | VDDO      |
| J  | NC5            | VSS            | VSS            | DFP       | NC3      | D[0]     | D[9]     | VSS       | VSS      | VDDI  | VDDI  | VDDI  | VDDO  | VDDO | VSS  | VDDO | VDDO      |
| К  | TRCPDAT[2<br>] | TRCPDAT[4<br>] | VDDO           | VDDO      | SYSCLK   | NC4      | TPAIS[4] | D[8]      | VDDI     | VDDI  | VSS   | VDDI  | VDDI  | VDDO | VDDO | VDDO | VSS       |
| L  | RRCPDAT[4<br>] | RRCPDAT[2<br>] | TRCPDAT[1<br>] | VSS       | VSS      | QUAD2488 | DFPO     | TPAIS[3]  | VDDI     | VSS   | VSS   | VDDI  | VDDI  | VDDI | VDDO | VDDO | VSS       |
| М  | AD1_N[1]       | NC6            | RRCPDAT[3      | RRCPDAT[1 | VDDO     | VDDO     | NC1      | DCMP      | VDDI     | VDDI  | VDDI  | VDDI  | VSS   | VDDI | VDDI | VDDO | VDDO      |
| Ν  | VSS            | AD1_P[1]       | TRCPFP         | NC7       | SYS_OOL  | VSS      | VSS      | TRCPDAT[3 | VDDO     | VDDI  | VDDI  | VSS   | VSS   | VDDI | VDDI | VDDI | VDDO      |
| Р  | VDDI           | VDDI           | AD1_N[0]       | RRCPFP    | RRCPCLK  | NC2      | VDDO     | VDDO      | VDDO     | VDDO  | VDDI  | VDDI  | VDDI  | VDDI | VSS  | VDDI | VDDI      |
| R  | DD1_P[0]       | VSS            | VSS            | AD1_P[0]  | RALM[3]  | TRCPCLK  | RALM[1]  | VSS       | VSS      | VDDO  | VDDO  | VDDI  | VDDI  | VSS  | VSS  | VDDI | VSS       |
| Т  | DD1_P[3]       | DD1_N[0]       | VDDI           | VDDI      | DD1_P[1] | RALM[4]  | RSALM[3] | RALM[2]   | VDDO     | VDDO  | VDDO  | VDDO  | VDDI  | VDDI | VDDI | VDDI | VSS       |
| U  | AD2_N[2]       | DD1_N[3]       | AD2_N[1]       | VSS       | VSS      | DD1_N[1] | AD1_N[2] | RSALM[4]  | RSALM[1] | VSS   | VSS   | VDDO  | VDDO  | VDDI | VSS  | VSS  | VSS       |
| V  | AD2_P[2]       | DD2_N[0]       | AD2_P[1]       | VSS       | VSS      | DD1_N[2] | AD1_P[2] | AD1_P[3]  | RSALM[2] | VSS   | VSS   | VDDO  | VDDO  | VDDI | VSS  | VSS  | VSS       |
| W  | DD2_P[0]       | DD2_N[1]       | VDDI           | VDDI      | DD1_P[2] | AD2_P[3] | AD1_N[3] | AD2_P[0]  | VDDO     | VDDO  | VDDO  | VDDO  | VDDI  | VDDI | VDDI | VDDI | VSS       |
| Y  | DD2_P[1]       | VSS            | VSS            | DD2_N[3]  | AD2_N[3] | DD2_N[2] | AD2_N[0] | VSS       | VSS      | VDDO  | VDDO  | VDDI  | VDDI  | VSS  | VSS  | VDDI | VSS       |
| AA | VDDI           | VDDI           | DD2_P[3]       | AD3_P[0]  | DD2_P[2] | AD3_P[1] | VDDO     | VDDO      | VDDO     | VDDO  | VDDI  | VDDI  | VDDI  | VDDI | VSS  | VDDI | VDDI      |
| AB | VSS            | AD3_P[2]       | AD3_N[0]       | AD3_P[3]  | AD3_N[1] | VSS      | VSS      | DD3_N[1]  | VDDO     | VDDI  | VDDI  | VSS   | VSS   | VDDI | VDDI | VDDI | VDDO      |
| AC | AD3_N[2]       | DD3_N[3]       | AD3_N[3]       | DD3_N[0]  | VDDO     | VDDO     | DD3_P[1] | AD4_P[0]  | VDDI     | VDDI  | VDDI  | VDDI  | VSS   | VDDI | VDDI | VDDO | VDDO      |
| AD | DD3_P[3]       | DD3_N[2]       | DD3_P[0]       | VSS       | VSS      | AD4_P[2] | AD4_N[0] | AVSL4     | VDDI     | VSS   | VSS   | VDDI  | VDDI  | VDDI | VDDO | VDDO | VSS       |
| AE | DD3_P[2]       | AD4_P[1]       | VDDO           | VDDO      | AD4_N[2] | DD4_N[1] | AVSL1    | AVDL4     | VDDI     | VDDI  | VSS   | VDDI  | VDDI  | VDDO | VDDO | VDDO | VSS       |
| AF | AD4_N[1]       | VSS            | VSS            | AD4_P[3]  | DD4_P[1] | AVDL4    | QAVS     | VSS       | VSS      | VDDI  | VSS   | VSS   | VDDI  | VSS  | VSS  | VDDO | VDDI      |
| AG | VDDO           | VDDO           | AD4_N[3]       | DD4_N[2]  | AVSL4    | ATB0     | VDDI     | VDDI      | VSS      | VSS   | VSS   | VDDI  | VDDI  | VDDO | VSS  | VDDO | VDDO      |
| AH | VSS            | DD4_N[0]       | DD4_P[2]       | ATB1      | OSCB     | VSS      | VSS      | VDDI      | VSS      | VSS   | VDDI  | VDDI  | VSS   | VDDO | VDDO | VDDO | VDDI      |
| AJ | DD4_P[0]       | DD4_N[3]       | OSC            | AVSH1     | VDDI     | VDDI     | VSS      | VDDI      | VDDI     | VDDO  | VDDO  | VDDO  | VSS   | VSS  | VDDO | VDDI | VDDI      |
| AK | DD4_P[3]       | AVDL1          | AVDL3          | VSS       | VSS      | VDDI     | VDDI     | VDDI      | VDDO     | VDDO  | VSS   | VDDO  | VSS   | VSS  | VDDI | VDDI | VSS       |
| AL | AVSH1          | AVSL3          | VDDO           | VDDO      | VSS      | VSS      | VSS      | VSS       | VDDO     | VDDO  | VSS   | VSS   | VSS   | VDDO | VDDI | VDDI | VSS       |
| AM | QAVD           | VSS            | VSS            | VDDO      | VDDO     | VSS      | VSS      | VSS       | VSS      | VDDO  | VSS   | VSS   | VDDO  | VDDO | VSS  | VDDI | VSS       |
| AN | VDDI           | VDDI           | VSS            | VSS       | AVSH1    | AVDL2    | AVSH2    | VDDO      | VSS      | AVSL2 | RESK  | AVSL3 | AVDH2 | VDDI | VSS  | VDDO | VDDO      |
| AP |                | VDDI           | VSS            | AVSL2     | AVSL2    | AVDH1    | VSS      | VDDO      | AVDL2    | AVSL2 | AVDL3 | RES   | VSS   | VDDI | VDDO | VDDO | VDDI      |

#### Table 3 Pin Diagram Right Side (Bottom View)

| 17        | 16        | 15        | 14       | 13        | 12        | 11        | 10        | 9         | 8              | 7               | 6                | 5                | 4                | 3                | 2                | 1                |    |
|-----------|-----------|-----------|----------|-----------|-----------|-----------|-----------|-----------|----------------|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|----|
| TTOH[2]   | TTOH[1]   | TTOH[4]   | VDDI     | VSS       | TOHCLK[2] | TOHCLK[4] | TLDCLK[2] | TLD[4]    | VDDO           | VSS             | TSLD[2]          | TSLD[4]          | PGMTCLK          |                  | VDDI             |                  | А  |
| TTOHEN[1] | TTOHEN[4] | VSS       | VDDI     | TOHFP[2]  | TOHFP[4]  | TLD[2]    | TLD[3]    | VSS       | VDDO           | TSLD[1]         | TSLD[3]          | TEST_TCLK        | NC10             | VSS              | VDDI             | VDDI             | В  |
| VDDI      | VDDI      | VSS       | TTOH[3]  | TOHCLK[1] | TOHCLK[3] | TLDCLK[1] | VDDO      | VSS       | TLDCLK[4]      | TSLDCLK[2]      | TSLDCLK[4]       | VDDO             | VDDO             | VSS              | VSS              | TXFPO1           | С  |
| VSS       | VDDI      | TTOHEN[3] | TOHFP[1] | TOHFP[3]  | TLD[1]    | VSS       | VDDO      | TLDCLK[3] | TSLDCLK[1]     | TSLDCLK[3]      | VSS              | VSS              | VDDO             | VDDO             | TXFPI            | PHASE_ER<br>R4   | D  |
| VSS       | VSS       | VDDI      | VDDI     | VDDO      | VDDO      | VSS       | VDDI      | VDDI      | VSS            | VSS             | VDDI             | VSS              | VSS              | TXFPO3           | PHASE_ER<br>R3   | TXDATA4_P        | Е  |
| VDDI      | VSS       | VSS       | VDDI     | VSS       | VDDO      | VSS       | VSS       | VDDI      | VDDI           | VSS             | VDDI             | VDDI             | NC15             | PHASE_INI<br>T1  | TXDATA4_<br>N[0] | TXCLK4_P         | F  |
| VDDI      | VDDI      | VSS       | VDDO     | VSS       | VDDI      | VDDI      | VSS       | VSS       | VDDI           | VSS             | VSS              | TXFPO2           | PHASE_ER<br>R1   | TXDATA4_P<br>[3] | TXCLK4_N         | VSS              | G  |
| VDDO      | VDDI      | VSS       | VDDO     | VDDO      | VDDO      | VDDI      | VDDI      | VSS       | VDDI           | VDDI            | LINE_OOL         | PHASE_INI<br>T4  | TXDATA4_<br>N[3] | TXCLK_SR<br>C4 N | VDDO             | VDDO             | Н  |
| VDDO      | VDDO      | VSS       | VDDO     | VDDO      | VDDI      | VDDI      | VDDI      | VSS       | VSS            | TXFPO4          | PHASE_INI<br>T3  | TXDATA4_P<br>[1] | TXCLK_SR<br>C4 P | VSS              | VSS              | TXDATA3_P<br>[1] | J  |
| VSS       | VDDO      | VDDO      | VDDO     | VDDI      | VDDI      | VSS       | VDDI      | VDDI      | NC14           | PHASE_INI<br>T2 | TXDATA4_<br>N[1] | TXDATA4_P<br>[2] | VDDO             | VDDO             | TXDATA3_<br>N[1] | TXDATA3_P<br>[3] | К  |
| VSS       | VDDO      | VDDO      | VDDI     | VDDI      | VDDI      | VSS       | VSS       | VDDI      | PHASE_ER<br>R2 | AVDHVREF        | TXDATA4_<br>N[2] | VSS              | VSS              | TXDATA3_P<br>[2] | TXDATA3_<br>N[3] | TXDATA3_P<br>[0] | L  |
| VDDO      | VDDO      | VDDI      | VDDI     | VSS       | VDDI      | VDDI      | VDDI      | VDDI      | VDDI           | NC16            | VDDO             | VDDO             | TXDATA3_<br>N[2] | TXCLK_SR<br>C2 N | TXDATA3_<br>N[0] | TXCLK3_P         | М  |
| VDDO      | VDDI      | VDDI      | VDDI     | VSS       | VSS       | VDDI      | VDDI      | VDDO      | NC17           | VSS             | VSS              | TXCLK_SR<br>C3 N | TXCLK_SR<br>C2 P | TXDATA2_P<br>[3] | TXCLK3_N         | VSS              | Ν  |
| VDDI      | VDDI      | VSS       | VDDI     | VDDI      | VDDI      | VDDI      | VDDO      | VDDO      | VDDO           | VDDO            | TXCLK_SR<br>C3 P | TXCLK2_P         | TXDATA2_<br>N[3] | TXDATA2_P<br>[1] | VDDI             | VDDI             | Р  |
| VSS       | VDDI      | VSS       | VSS      | VDDI      | VDDI      | VDDO      | VDDO      | VSS       | VSS            | VSS             | TXCLK2_N         | TXDATA2_P<br>[0] | TXDATA2_<br>N[1] | VSS              | VSS              | TXDATA2_P<br>[2] | R  |
| VSS       | VDDI      | VDDI      | VDDI     | VDDI      | VDDO      | VDDO      | VDDO      | VDDO      | VSS            | VDDI            | TXDATA2_<br>N[0] | TXCLK1_P         | VDDI             | VDDI             | TXDATA2_<br>N[2] | TXCLK_SR<br>C1 N | Т  |
| VSS       | VSS       | VSS       | VDDI     | VDDO      | VDDO      | VSS       | VSS       | VDDO      | VDDI           | VDDI            | TXCLK1_N         | VSS              | VSS              | TXDATA1_<br>N[3] | TXCLK_SR<br>C1 P | TXDATA1_<br>N[1] | U  |
| VSS       | VSS       | VSS       | VDDI     | VDDO      | VDDO      | VSS       | VSS       | VDDI      | VDDI           | VSS             | OIF_ATB1         | VSS              | VSS              | TXDATA1_P<br>[3] | TXDATA1_<br>N[2] | TXDATA1_P<br>[1] | V  |
| VSS       | VDDI      | VDDI      | VDDI     | VDDI      | VDDO      | VDDO      | VDDO      | VDDO      | VSS            | VSS             | RXDATA4_<br>P[1] | OIF_ATB0         | VDDI             | VDDI             | TXDATA1_<br>N[0] | TXDATA1_P<br>[2] | W  |
| VSS       | VDDI      | VSS       | VSS      | VDDI      | VDDI      | VDDO      | VDDO      | VSS       | VSS            | VDDO            | RXDATA4_<br>P[3] | RXDATA4_<br>N[1] | RXDATA4_<br>P[0] | VSS              | VSS              | TXDATA1_P<br>[0] | Y  |
| VDDI      | VDDI      | VSS       | VDDI     | VDDI      | VDDI      | VDDI      | VDDO      | VDDO      | VDDO           | VDDO            | RXCLK3_P         | RXDATA4_<br>N[3] | RXDATA4_<br>P[2] | RXDATA4_<br>N[0] | VDDI             | VDDI             | AA |
| VDDO      | VDDI      | VDDI      | VDDI     | VSS       | VSS       | VDDI      | VDDI      | VDDO      | VDDO           | VSS             | VSS              | RXCLK3_N         | RXDATA3_<br>P[1] | RXDATA4_<br>N[2] | RXCLK4_P         | VSS              | AB |
| VDDO      | VDDO      | VDDI      | VDDI     | VSS       | VDDI      | VDDI      | VDDI      | VDDI      | VSS            | VSS             | VDDO             | VDDO             | RXCLK2_P         | RXDATA3_<br>N[1] | RXDATA3_<br>P[3] | RXCLK4_N         | AC |
| VSS       | VDDO      | VDDO      | VDDI     | VDDI      | VDDI      | VSS       | VSS       | VDDI      | VSS            | VDDO            | RXDATA2_<br>P[3] | VSS              | VSS              | RXCLK2_N         | RXDATA3_<br>P[2] | RXDATA3_<br>N[3] | AD |
| VSS       | VDDO      | VDDO      | VDDO     | VDDI      | VDDI      | VSS       | VDDI      | VDDI      | VDDO           | VDDO            | RXDATA1_<br>P[1] | RXDATA2_<br>N[3] | VDDO             | VDDO             | RXDATA3_<br>P[0] | RXDATA3_<br>N[2] | AE |
| VSS       | VDDO      | VSS       | VSS      | VDDO      | VDDO      | VSS       | VDDI      | VSS       | VSS            | VDDI            | RXDATA1_<br>P[2] | RXDATA1_<br>N[1] | RXDATA2_<br>P[0] | VSS              | VSS              | RXDATA3_<br>N[0] | AF |
| VDDO      | VDDO      | VSS       | VDDO     | VDDO      | VSS       | VSS       | VDDO      | VSS       | VDDI           | VDDI            | VSS              | RXDATA1_<br>N[2] | RXDATA2_<br>P[1] | RXDATA2_<br>N[0] | VDDO             | VDDO             | AG |
| VDDI      | VDDI      | VDDO      | VDDO     | VSS       | VSS       | VDDO      | VDDO      | VSS       | VDDI           | VSS             | VSS              | VDDI             | RXDATA1_<br>P[0] | RXDATA2_<br>N[1] | RXDATA2_<br>P[2] | VSS              | AH |
| VDDI      | VDDO      | VDDO      | VSS      | VSS       | VDDO      | VDDO      | VSS       | VSS       | VDDO           | VSS             | VDDI             | VDDI             | RXDATA1_<br>P[3] | RXDATA1_<br>N[0] | RXCLK1_P         | RXDATA2_<br>N[2] | AJ |
| VSS       | VDDO      | VSS       | VSS      | VDDO      | VDDO      | VSS       | VSS       | VDDO      | VDDO           | VDDI            | VDDI             | VSS              | VSS              | RXDATA1_<br>N[3] | SYNC_ERR<br>4    | RXCLK1_N         | AK |
| VSS       | VDDI      | B3E[1]    | RTOH[3]  | ROHFP[1]  | ROHCLK[3] | VSS       | VDDO      | RLDCLK[1] | RLDCLK[4]      | RSLDCLK[1]      | NC13             | VSS              | VDDO             | VDDO             | SYNC_ERR<br>2    | SYNC_ERR<br>3    | AL |
| VDDI      | VDDI      | VSS       | RTOH[1]  | ROHFP[3]  | ROHCLK[1] | RLD[3]    | VDDO      | VSS       | RLDCLK[2]      | RSLD[4]         | RSLDCLK[2]       | NC12             | VDDO             | VSS              | VSS              | SYNC_ERR<br>1    | AM |
| B3E[4]    | B3E[2]    | VSS       | VDDI     | RTOH[4]   | ROHFP[2]  | ROHCLK[4] | RLD[1]    | VSS       | VDDO           | RLDCLK[3]       | RSLD[1]          | RSLDCLK[3]       | TEST_RCL<br>K    | VSS              | VDDI             | VDDI             | AN |
| VDDI      | B3E[3]    | RTOH[2]   | VDDI     | VSS       | ROHFP[4]  | ROHCLK[2] | RLD[4]    | RLD[2]    | VDDO           | VSS             | RSLD[3]          | RSLD[2]          | RSLDCLK[4]       | PGMRCLK          | VDDI             |                  | AP |



## 10 Pin Description

This section describes the pins shown in Section 9.



# 11 Configuration Pin Signals

| Pin Name  | Туре  | Pin<br>No. | Function                                                                                                                                                                                                                                                              |
|-----------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QUAD_2488 | Input | L29        | The <b>quad 2488 Mbit/s mode select</b> (QUAD_2488) signal selects between the single STS-192/STM-64 mode or the quad STS-48/STM-16 mode. When QUAD is low, the device is in single STS-192/STM-64 mode. When QUAD is high, the device is in quad STS-48/STM-16 mode. |
|           |       |            | QUAD_2488 is considered static. A software reset must be issued when toggling QUAD_2488 pin while the device is in operation.                                                                                                                                         |

### 12 STS-192/STM-64 Line Side Interface Signals

| Pin Name                                                                                                                     | Туре                    | Pin<br>No.                                           | Function                                                                                                                                                                                                                                                                                                              |
|------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXCLK4_p<br>RXCLK4_n<br>RXCLK3 p                                                                                             | Analog<br>LVDS<br>Input | AB2<br>AC1<br>AA6                                    | The <b>differential receive clock</b> (RXCLK) inputs provides timing for the SPECTRA-9953 receive operation.<br>RXCLK[N]_p/n is a 622.08 Mbit/s nominally 45-55% duty cycle clock.                                                                                                                                    |
| RXCLK3_n<br>RXCLK2_p<br>RXCLK2_n                                                                                             |                         | AB5<br>AC4<br>AD3                                    | For quad STS-48/STM-16 mode, the rising edge of RXCLK[N]+/- is used to sample the respective RXDATA[N]_p/n[3:0] receive data bus (i.e. RXCLK1_p/n is used to sample RXDATA1[3:0]).                                                                                                                                    |
| RXCLK1_p<br>RXCLK1_n                                                                                                         |                         | AJ2<br>AK1                                           | For STS-192/STM-64 mode, the rising edge of RXCLK2_p/n is used to sample the four RXDATA[4:1][3:0] buses.<br>RXCLK1_p/n, RXCLK3_p/n and RXCLK4_p/n are ignored.                                                                                                                                                       |
| RXDATA4_p[3]<br>RXDATA4_n[3]<br>RXDATA4_p[2]                                                                                 | Analog<br>LVDS<br>Input | Y6<br>AA5<br>AA4                                     | The <b>differential receive data</b> (RXDATA) inputs carries the byte-serial STS-48 (STM-16) or STS-192 (STM-64) streams. Each differential pair is a 622.08 Mbps stream.                                                                                                                                             |
| RXDATA4_n[2]<br>RXDATA4_p[1]<br>RXDATA4_n[1]<br>RXDATA4_p[0]<br>RXDATA4_n[0]                                                 |                         | AB3<br>W6<br>Y5<br>Y4<br>AA3                         | For quad STS-48/STM-16 mode, each of the four<br>RXDATA[N]_p/n[3:0] buses represents a single STS-48c<br>(STM-16c) stream. RXDATA[N]_p/n[3] is the most significant<br>bit (corresponding to bit 1 of each serial word, the first bit<br>received). RXDATA[N]_p/n[0] is the least significant bit                     |
| RXDATA3_p[3]<br>RXDATA3_n[3]<br>RXDATA3_p[2]<br>RXDATA3_n[2]<br>RXDATA3_p[1]                                                 |                         | AC2<br>AD1<br>AD2<br>AE1<br>AB4                      | <ul> <li>(corresponding to bit 4 of each word, the last bit received).</li> <li>RXDATA[N]_p/n[3:0] is sampled on the rising edge of the corresponding RXCLK[N]_p/n.</li> <li>For STS-192/STM-64 mode, the four RXDATA[N]_p/n[3:0] buses represents a single STS-192c (STM-64c) stream.</li> </ul>                     |
| RXDATA3_n[1]<br>RXDATA3_p[0]<br>RXDATA3_n[0]<br>RXDATA2_p[3]                                                                 |                         | AC3<br>AE2<br>AF1<br>AD6                             | RXDATA4_p/n[3:0] represents the most significant nibble<br>while RXDATA1_p/n[3:0] represents the least significant<br>nibble of the received word. RXDATA4_p/n[3] is the most<br>significant bit (corresponding to bit 1 of each serial word, the<br>first bit received). RXDATA1_p/n[0] is the least significant bit |
| RXDATA2_n[3]<br>RXDATA2_p[2]<br>RXDATA2_n[2]<br>RXDATA2_p[1]                                                                 |                         | AE5<br>AH2<br>AJ1<br>AG4                             | (corresponding to bit 16 of each word, the last bit received).<br>RXDATA[4:1]_p/n[3:0] is sampled on the rising edge of the<br>RXCLK2_p/n.                                                                                                                                                                            |
| RXDATA2_n[1]<br>RXDATA2_p[0]<br>RXDATA2_n[0]                                                                                 |                         | AH3<br>AF4<br>AG3                                    |                                                                                                                                                                                                                                                                                                                       |
| RXDATA1_p[3]<br>RXDATA1_n[3]<br>RXDATA1_p[2]<br>RXDATA1_n[2]<br>RXDATA1_p[1]<br>RXDATA1_n[1]<br>RXDATA1_p[0]<br>RXDATA1_n[0] |                         | AJ4<br>AK3<br>AF6<br>AG5<br>AE6<br>AF5<br>AH4<br>AJ3 |                                                                                                                                                                                                                                                                                                                       |
| SYNC_ERR4<br>SYNC_ERR3<br>SYNC_ERR2<br>SYNC_ERR1                                                                             | LV-TTL<br>Input         | AK2<br>AL1<br>AL2<br>AM1                             | The <b>synchronization error</b> (SYNC_ERR) inputs indicates if<br>the RXDATA[N]_p/n buses can be safely sampled. When<br>SYNC_ERR[N] is high (optionally low), RXDATA[N]_p/n is<br>not derived from the optical line and is suspect or might<br>indicate a fiber loss of signal. When SYNC_ERR[N] is low             |



| Pin Name                                                                     | Туре                     | Pin<br>No.                 | Function                                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------------|--------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                              |                          |                            | (optionally high), RXDATA[N]_p/n is recovered from the optical stream.                                                                                                                                                                                                                                                                                                 |
|                                                                              |                          |                            | The SYNC_ERR[N] signals are treated as asynchronous inputs. A change of SYNC_ERR value triggers an interruption, optionally zeros the received data and optionally leads to a Loss of Signal (LOS) interrupt.                                                                                                                                                          |
|                                                                              |                          |                            | For quad STS-48/STM-16 mode, SYNC_ERR[N] indicates the validity of the RXDATA[N]_p/n[3:0] receive data bus (i.e. SYNC_ERR1 validates RXDATA1[3:0]).                                                                                                                                                                                                                    |
|                                                                              |                          |                            | For STS-192/STM-64 mode, SYNC_ERR1 indicates the validity of the RXDATA[4:1]_p/n[3:0] receive data buses. SYNC_ERR2, SYNC_ERR3 and SYNC_ERR4 are ignored.                                                                                                                                                                                                              |
| TXCLK_SRC4_p<br>TXCLK_SRC4_n<br>TXCLK_SRC3_p                                 | Analog<br>LVDS<br>Input  | J4<br>H3<br>P6             | The <b>differential transmit clock source</b> (TXCLK_SRC) inputs provides timing for the SPECTRA-9953 transmit operation. TXCLK_SRC[N]_p/n is a 622.08 Mbit/s nominally 45-55% duty cycle clock.                                                                                                                                                                       |
| TXCLK_SRC3_n<br>TXCLK_SRC2_p<br>TXCLK_SRC2_n                                 |                          | N5<br>N4<br>M3             | For quad STS-48/STM-16 mode, the TXCLK_SRC[N]_p/n is used to clock the respective STS-48/STM-16 slice.<br>TXCLK_SRC[N]_p/n is looped back internally as the corresponding TXCLK[N]_p/n output (i.e. TXCLK_SRC1_p/n is looped back as TXCLK1_p/n).                                                                                                                      |
| TXCLK_SRC1_p<br>TXCLK_SRC1_n                                                 |                          | U2<br>T1                   | For STS-192/STM-64 mode, TXCLK_SRC2_p/n is used to clock the transmit side. TXCLK_SRC2_p/n is looped back internally as the TXCLK2_p/n output. TXCLK1_p/n, TXCLK3_p/n and TXCLK4_p/n are ignored.                                                                                                                                                                      |
| TXCLK4_p<br>TXCLK4_n<br>TXCLK3 p                                             | Analog<br>LVDS<br>Output | F1<br>G2<br>M1             | The <b>differential transmit clock</b> (TXCLK) outputs provides a timing reference for the transmit TXDATA[N]_p/n[3:0] buses. TXCLK[N]_p/n is a 622.08 Mbit/s nominally 40%-60% duty cycle clock.                                                                                                                                                                      |
| TXCLK3_n<br>TXCLK2_p<br>TXCLK2_n<br>TXCLK1_p                                 |                          | N2<br>P5<br>R6<br>T5       | For quad STS-48/STM-16 mode, the rising edge of TXCLK[N]_p/n is used to update the corresponding TXDATA[N]_p/n[3:0] bus. TXCLK[N]_p/n is an internally looped back version of the corresponding TXCLK_SRC[N]_p/n input (i.e. TXCLK_SRC1+/- is looped back as TXCLK1_p/n).                                                                                              |
| TXCLK1_n                                                                     |                          | U6                         | For STS-192/STM-64 mode, the rising edge of TXCLK2_p/n is used to update the TXDATA[4:1]_p/n[3:0] bus.<br>TXCLK1_p/n, TXCLK3_p/n and TXCLK4_p/n should not be used                                                                                                                                                                                                     |
| TXDATA4_p[3]<br>TXDATA4_n[3]<br>TXDATA4_p[2]                                 | Analog<br>LVDS<br>Output | G3<br>H4<br>K5             | The <b>differential transmit data</b> (TXDATA) outputs carries the byte-serial STS-48 (STM-16) or STS-192 (STM-64) streams. Each differential pair is a 622.08 Mbps stream.                                                                                                                                                                                            |
| TXDATA4_n[2]<br>TXDATA4_p[1]<br>TXDATA4_n[1]<br>TXDATA4_p[0]<br>TXDATA4_n[0] |                          | L6<br>J5<br>K6<br>E1<br>F2 | For quad STS-48/STM-16 mode, each of the four<br>TXDATA[N]_p/n[3:0] buses represents a single STS-48<br>(STM-16) stream. TXDATA[N]_p/n[3] is the most significant<br>bit (corresponding to bit 1 of each serial word, the first bit<br>transmitted). TXDATA[N]_p/n[0] is the least significant bit<br>(corresponding to bit 1 of each word) the least bit transmitted) |
| TXDATA3_p[3]<br>TXDATA3_n[3]<br>TXDATA3_p[2]<br>TXDATA3_n[2]                 |                          | K1<br>L2<br>L3<br>M4       | (corresponding to bit 4 of each word, the last bit transmitted).<br>TXDATA[N]_p/n[3:0] is updated on the rising edge of the<br>corresponding TXCLK[N]_p/n.<br>For STS-192/STM-64 mode, the four TXDATA[N]_p/n[3:0]                                                                                                                                                     |



| Pin Name                                                                                                                                                                                     | Туре   | Pin<br>No.                                                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXDATA3_p[1]<br>TXDATA3_n[1]<br>TXDATA3_p[0]<br>TXDATA3_n[0]<br>TXDATA2_n[3]<br>TXDATA2_n[3]<br>TXDATA2_n[2]<br>TXDATA2_n[1]<br>TXDATA2_n[1]<br>TXDATA2_n[0]<br>TXDATA2_n[0]<br>TXDATA1_p[3] |        | J1<br>K2<br>L1<br>M2<br>N3<br>P4<br>R1<br>T2<br>P3<br>R4<br>R5<br>T6<br>V3 | buses represents a single STS-192 (STM-64) stream.<br>TXDATA4_p/n[3:0] represents the most significant nibble<br>while TXDATA1_p/n[3:0] represents the least significant<br>nibble of the transmitted word. TXDATA4_p/n[3] is the most<br>significant bit (corresponding to bit 1 of each serial word, the<br>first bit transmitted). TXDATA1_p/n[0] is the least significant<br>bit (corresponding to bit 16 of each word, the last bit<br>transmitted). TXDATA[4:1]_p/n[3:0] is updated on the rising<br>edge of the TXCLK2_p/n.                                                       |
| TXDATA1_n[3]<br>TXDATA1_p[2]<br>TXDATA1_p[2]<br>TXDATA1_n[2]<br>TXDATA1_p[1]<br>TXDATA1_n[1]<br>TXDATA1_p[0]<br>TXDATA1_n[0]                                                                 |        | U3<br>W1<br>V2<br>V1<br>U1<br>Y1<br>W2                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TXFPI <sup>1</sup>                                                                                                                                                                           | Input  | D2                                                                         | The <b>transmit line frame pulse input</b> provides line timing on<br>the serial interface. TXFPI rising edge is detected (with a 6<br>byte blind window) to force re-alignement of the internal line<br>transmit timings. TXFPO is used to indicate a rought<br>estimate of the first A1 bytes of the transmitted SONET/SDH<br>frame. TXFPI can be disabled by setting to 1 the SPECTRA-<br>9953 transmit configuration 1 TXFPI_DISABLE register bit.<br>TXFPI is an asynchronous input.                                                                                                |
| TXFPO[4]<br>TXFPO[3]<br>TXFPO[2]<br>TXFPO[1]                                                                                                                                                 | Output | J7<br>E3<br>G5<br>C1                                                       | TXFPI is an asynchronous input.         The transmit line frame pulse output provide line timing on the serial interface. TXFPO is set high once every 9720         TXCLK_SRC/8 to roughly indicate that a 125us (first A1 ) frame boundary has been serialized on the line.         For quad-2488 mode, TXFPO[N] is used to indicate rough alignment on STS-48/STM-16[N] SONET/SDH stream.         For STS-192/STM-64 mode, only TXFPO1 is used to indicate rough alignment on STS-192/STM-64 data stream.         TXFPO2_4 should be ignored.         TXFPO is an asynchronous output. |

<sup>&</sup>lt;sup>1</sup> TXFPI and TXFPO are considered dirty frame pulse indicators. They do not indicate the exact frame boundary byte position. Instead an approximate A1 byte is indicated. This allows easy and quick external alignment and framing algorithms to be implemented.

| Pin Name                                                 | Туре   | Pin<br>No.           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------|--------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PHASE_ERR4<br>PHASE_ERR3<br>PHASE_ERR2<br>PHASE_ERR1     | Input  | D1<br>E2<br>L8<br>G4 | The <b>phase error</b> (PHASE_ERR) inputs indicates when the TXCLK[N]_p/n output is not aligned with the corresponding TXDATA[N]_p/n bus. When asserted, the receiving device cannot use the source synchronous TXCLK[N]_p/n to sample the corresponding TXDATA[N]_p/n bus. PHASE_ERR[N] are treated as asynchronous signals and are used to trigger maskable interrupts. In addition, the associated PHASE_INIT[N] output should be asserted to reinitiate alignment under user control. |
|                                                          |        |                      | For quad STS-48/STM-16 mode, PHASE_ERR[N] indicates a phase alignment error for the corresponding transmit TXCLK[N]_p/n clock and TXDATA[N]_p/n data bus.                                                                                                                                                                                                                                                                                                                                 |
|                                                          |        |                      | For STS-192/STM-64 mode, PHASE_ERR1 indicates a phase alignment error for the TXCLK2 clock (the OC-192 mode clock) and the TXDATA[4:1]_p/n[3:0] bus.<br>PHASE_ERR2, PHASE_ERR3 and PHASE_ERR4 are ignored.                                                                                                                                                                                                                                                                                |
|                                                          |        |                      | PHASE_ERR[4:1] is a low speed asynchronous input.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PHASE_INIT4<br>PHASE_INIT3<br>PHASE_INIT2<br>PHASE_INIT1 | Output | H5<br>J6<br>K7<br>F3 | The <b>phase initiatilization</b> (PHASE_INIT) outputs indicates<br>to the receiving device that the device should start the<br>TXCLK[N]_p/n and TXDATA[N]_p/n alignment process. The<br>PHASE_INIT[N] outputs are directly sourced from the<br>SPECTRA-9953 STLI-192 Phase Alignment register.                                                                                                                                                                                           |
|                                                          |        |                      | PHASE_INIT[4:1] is a low speed asynchronous output.                                                                                                                                                                                                                                                                                                                                                                                                                                       |

### **13** Receive and Transmit Reference

| Pin Name | Туре   | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                             |
|----------|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PGMRCLK  | Output | AP3        | The <b>programmable receive clock</b> (PGMRCLK) signal provides timing reference for the receive line interface.                                                                                                                                                                                                                                                                     |
|          |        |            | In single STS-192 mode, PGMRCLK is a divided version of RXCLK2_p/n clock. Using SRLI_192 PGMRCLKSEL[1:0] register bits, PGMRCLK is a nominal 19.44 MHz, 50% duty cycle clock or a nominal 8 KHz, 50% duty cycle clock or a nominal 77.76MHz, 50% duty cycle.                                                                                                                         |
|          |        |            | In quad STS-48 mode, PGMRCLK is a divided version of<br>one of the RXCLK1-4_p/n clocks. The SRLI_192<br>PGMRCLKSRC[1:0] register is used to select which of the<br>four clocks is muxed onto PRGMRCLK. Using<br>PGMRCLKSEL register bits, PGMRCLK is a nominal 19.44<br>MHz, 50% duty cycle clock or a nominal 8 KHz, 50% duty<br>cycle clock or a nominal 77.76MHz, 50% duty cycle. |
|          |        |            | PGMRCLK output can be disabled and held low by programming the SRLI_192 PGMRCLKSEL[1:0] to 00.                                                                                                                                                                                                                                                                                       |
| PGMTCLK  | Output | A4         | The <b>programmable transmit clock</b> (PGMTCLK) signal provides timing reference for the transmit line interface.                                                                                                                                                                                                                                                                   |
|          |        |            | In single STS-192 mode, PGMTCLK is a divided version of TXCLK2_p/n clock. Using STLI_192 PGMTCLKSEL[1:0] register bits, PGMTCLK is a nominal 19.44 MHz, 50% duty cycle clock or a nominal 8 KHz, 50% duty cycle clock or a nominal 77.76MHz, 50% duty cycle.                                                                                                                         |
|          |        |            | In quad STS-48 mode, PGMTCLK is a divided version of one of the TXCLK1-4_p/n clocks. The STLI_192 PGMTCLKSRC[1:0] register is used to select which of the four clocks is muxed onto PGMTCLK. Using PGMTCLKSEL register bits, PGMTCLK is a nominal 19.44 MHz, 50% duty cycle clock or a nominal 8 KHz, 50% duty cycle clock or a nominal 77.76MHz, 50% duty cycle.                    |
|          |        |            | PGMTCLK output can be disabled and held low by programming the STLI_192 PGMTCLKSEL[1:0] to 00.                                                                                                                                                                                                                                                                                       |

### **13.1 Receive Section/Line DCC Extraction Signals**

| Pin Name                                     | Туре               | Pin<br>No.               | Function                                                                                                                                                                                                                                          |
|----------------------------------------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSLDCLK1<br>RSLDCLK2<br>RSLDCLK3<br>RSLDCLK4 | Tristate<br>Output | AL7<br>AM6<br>AN5<br>AP4 | The <b>receive section or line data communication channel</b><br><b>clock</b> (RSLDCLK1-4) signal is used to update the receive<br>section or line DCC (RSLD1-4).<br>In STS-192/STM-64 mode, only RSLDCLK1 is active.<br>RSLDCLK2-4 is undefined. |
|                                              |                    |                          | When section DCC is selected, RSLDCLK1-4 is a nominal                                                                                                                                                                                             |



| Pin Name                                 | Туре               | Pin<br>No.               | Function                                                                                                                                                                                          |
|------------------------------------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          |                    |                          | 192 kHz clock 50 % duty cycle. When line DCC is selected,<br>RSLDCLK1-4 is a nominal 576 kHz clock with 50 % duty<br>cycle.                                                                       |
|                                          |                    |                          | RSLD1-4 is updated on the falling edge of RSLDCLK1-4 and ROHFP1-4 is used to identify the MSB of the D1 or the D4 byte on RSLD1-4.                                                                |
|                                          |                    |                          | The RRMP register contains the RSLD_SEL register bit used to select the section or line DCC and the RSLD_TS register bit that can be used to tri-state RSLDCLK1-4 and RSLD1-4 outputs.            |
| RSLD1<br>RSLD2<br>RSLD3<br>RSLD4         | Tristate<br>Output | AN6<br>AP5<br>AP6<br>AM7 | The <b>receive section or line data communication channel</b> (RSLD1-4) signal contains the received section DCC (D1-D3) or line DCC (D4-D12).                                                    |
| ROLD4                                    |                    |                          | In STS-192/STM-64 mode, only RSLD1 is active. RSLD2-4 is undefined.                                                                                                                               |
|                                          |                    |                          | RSLD1-4 is updated on the falling edge of RSLDCLK1-4 and should be sampled externally on the rising edge of RSLDCLK1-4. ROHFP1-4 is used to identify the MSB of the D1 or the D4 byte on RSLD1-4. |
|                                          |                    |                          | The RRMP register contains the RSLD_SEL register bit used to select the section or line DCC and the RSLD_TS register bit that can be used to tri-state RSLDCLK1-4 and RSLD1-4 outputs.            |
| RLDCLK1<br>RLDCLK2<br>RLDCLK3<br>RLDCLK4 | Tristate<br>Output | AL9<br>AM8<br>AN7<br>AL8 | The <b>receive line data communication channel clock</b> (RLDCLK1-4) signal is used to update the received line DCC (RLD1-4).                                                                     |
| REDOLINA                                 |                    | ALC                      | In STS-192/STM-64 mode, only RLD1 is active. RLD2-4 is undefined.                                                                                                                                 |
|                                          |                    |                          | RLDCLK1-4 is a nominal 576 kHz clock 50 % duty cycle.                                                                                                                                             |
|                                          |                    |                          | RLD1-4 is updated on the falling edge of RLDCLK1-4 and ROHFP1-4 is used to identify the MSB of the D4 byte on RLD1-4.                                                                             |
|                                          |                    |                          | The RRMP register contains the RLD_TS register bit that can be used to tri-state RLDCLK1-4 and RLD1-4 outputs.                                                                                    |
| RLD1<br>RLD2<br>RLD3                     | Tristate<br>Output | AN10<br>AP9<br>AM11      | The <b>receive line data communication channel</b> (RLD1-4) signal contains the received line DCC (D4-D12).                                                                                       |
| RLD4                                     |                    | AP10                     | In STS-192/STM-64 mode, only RLD1 is active. RLD2-4 is undefined.                                                                                                                                 |
|                                          |                    |                          | RLD1-4 is updated on the falling edge of RLDCLK1-4 and<br>should be sampled externally on the rising edge of RLDCLK1-<br>4. ROHFP1-4 is used to identify the MSB of the D4 byte on<br>RLD1-4.     |
|                                          |                    |                          | The RRMP register contains the RLD_TS register bit that can                                                                                                                                       |

| Pin Name | Туре | Pin<br>No. | Function                                           |
|----------|------|------------|----------------------------------------------------|
|          |      |            | be used to tri-state RLDCLK1-4 and RLD1-4 outputs. |

### **13.2 Transmit Section/Line DCC Insertion Signals**

| Pin Name                                     | Туре               | Pin No.                | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------|--------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSLDCLK1<br>TSLDCLK2<br>TSLDCLK3<br>TSLDCLK4 | Tristate<br>Output | D8<br>C7<br>D7<br>C6   | The transmit section or line data communication channel<br>clock (TSLDCLK1-4) signal is used to clock in the transmit<br>section or line DCC (TSLD1-4).<br>In STS-192/STM-64 mode, only TSLDCLK1 is active.<br>TSLDCLK2-4 is undefined.<br>When section DCC is selected (or TSLD port is not enabled),<br>TSLDCLK1-4 is a nominal 192 kHz clock 50 % duty cycle.<br>When line DCC is selected, TSLDCLK1-4 is a nominal<br>576 kHz clock 50 % duty cycle.<br>TSLD1-4 is sampled on the rising edge of TSLDCLK1-4 and<br>TOHFP1-4 is used to identify the MSB of the D1 or the D4<br>byte on TSLD1-4.<br>The TRMP register contains the TSLD_SEL register bit used<br>to select the section or line DCC and the TSLD_TS register bit<br>that can be used to tri-state the TSLDCLK1-4 output. |
| TSLD1<br>TSLD2<br>TSLD3<br>TSLD4             | Input              | B7<br>A6<br>B6<br>A5   | The <b>transmit section or line data communication channel</b><br>(TSLD) signal contains the section DCC (D1-D3) or the line<br>DCC (D4-D12) to be transmitted.<br>In STS-192/STM-64 mode, only TSLD1 is active. TSLD2-4 is<br>undefined.<br>TSLD is sampled on the rising edge of TSLDCLK and<br>TOHFP1 is used to identify the MSB of the D1 or the D4 byte<br>on TSLD. The TTOH and TTOHEN inputs take precedence<br>over TSLD.<br>The TRMP register contains the TSLD_SEL register bit used<br>to select the section or line DCC.                                                                                                                                                                                                                                                      |
| TLDCLK1<br>TLDCLK2<br>TLDCLK3<br>TLDCLK4     | Tristate<br>Output | C11<br>A10<br>D9<br>C8 | The <b>transmit line data communication channel clock</b><br>(TLDCLK1-4) signal is used to clock in the transmit line DCC<br>(TLD1-4).<br>In STS-192/STM-64 mode, only TLDCLK1 is active.TLDCLK2-<br>4 is undefined.<br>TLDCLK1-4 is a nominal 576 kHz clock 50 % duty cycle.<br>TLD1-4 is sampled on the rising edge of TLDCLK1-4 and<br>TOHFP1-4 is used to identify the MSB of the D4 byte on<br>TLD1-4.<br>The TRMP register contains the TLD_TS register bit that can<br>be used to tri-state the TLDCLK1-4 output.                                                                                                                                                                                                                                                                   |
| TLD1                                         | Input              | D12                    | The transmit line data communication channel (TLD1-4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Pin Name     | Туре | Pin No.   | Function                                                                                                                                                                           |
|--------------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TLD2         |      | B11       | signal contains the line DCC (D4-D12) to be transmitted.                                                                                                                           |
| TLD3<br>TLD4 |      | B10<br>A9 | In STS-192/STM-64 mode, only TLD1 is active.TLD2-4 is undefined.                                                                                                                   |
|              |      |           | TLD1-4 is sampled on the rising edge of TLDCLK1-4 and TOHFP1-4 is used to identify the MSB of the D4 byte on TLD1-4. The TTOH1-4 and TTOHEN1-4 inputs take precedence over TLD1-4. |

### **13.3 Receive Section/Line Overhead Extraction Signals**

| Pin Name                                 | Туре   | Pin<br>No.                   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------------------------------|--------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ROHCLK1<br>ROHCLK2<br>ROHCLK3<br>ROHCLK4 | Output | AM12<br>AP11<br>AL12<br>AN11 | The <b>receive overhead clock</b> (ROHCLK1-4) signal provides<br>timing for the receive section, line overhead and B3E<br>extraction. These clocks are derived from the receive line<br>clocks RXCLK1-4.<br>In STS-192/STM-64 mode, ROHCLK1 is a nominal<br>82.94 MHz clock generated by gapping a 103.68 MHz clock.<br>ROHCLK1 has a 50% nominal high duty cycle. ROHCLK2-4<br>are not defined.<br>In quad STS-48/STM-4 mode, ROHCLK1-4 is a nominal<br>82.94 MHz clock generated by gapping a 103.68 MHz clock.<br>ROHCLK1-4 has a 50% nominal high duty cycle.<br>ROHCLK1-4 has a 50% nominal high duty cycle.<br>ROHCLK1-4 has a 50% nominal high duty cycle.                                                            |
| ROHFP1<br>ROHFP2<br>ROHFP3<br>ROHFP4     | Output | AL13<br>AN12<br>AM13<br>AP12 | The <b>receive overhead frame pulse</b> (ROHFP1-4) signal<br>provides timing for the receive section, line overhead and B3E<br>extraction.<br>In STS-192/STM-64 mode, ROHFP1 is used to indicate the<br>most significant bit (MSB) on RSLD1, RLD1, RTOH1-4 and<br>the first possible path BIP error on B3E1-4. ROHFP2-4 are<br>not defined.<br>In quad STS-48/STM-16 mode, ROHFP1-4 is used to indicate<br>the most significant bit (MSB) on RSLD1-4, RLD1-4, RTOH1-<br>4 and the first possible path BIP error on B3E1-4.<br>ROHFP1-4 can be sampled on the rising edge of RSLDCLK1-<br>4 and RLDCLK1-4. ROHFP1-4 can be sample on the rising<br>edge of ROHCLK1-4.<br>ROHFP1-4 is updated on the rising edge of ROHCLK1-4. |
| RTOH1<br>RTOH2<br>RTOH3<br>RTOH4         | Output | AM14<br>AP15<br>AL14<br>AN13 | The <b>receive transport overhead</b> (RTOH1-4) signal contains<br>the received transport overhead bytes (A1, A2, J0, Z0, B1, E1,<br>F1, D1-D3, H1-H3, B2, K1, K2, D4-D12, Z1/S1, Z2/M1, E2<br>and other overhead bytes) extracted from the incoming<br>stream.<br>RTOH1-4 is updated on the rising edge of ROHCLK1-4.                                                                                                                                                                                                                                                                                                                                                                                                       |



### 13.4 Receive/Transmit Section/Line/Path Status and Alarms Signals

| Pin Name                         | Туре   | Pin<br>No.        | Function                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RRCPCLK                          | Output | P30               | The <b>receive ring control port clock</b> (RCPCLK signal provides timing for the receive ring control port.                                                                                                                                                                                                                                                     |
|                                  |        |                   | RRCPCLK is a nominal 25.92 MHz clock, 33% high duty cycle<br>and can be connected directly to the TRCPCLK input of a<br>mate SPECTRA-9953 in ring-based Add/Drop multiplexer<br>applications.                                                                                                                                                                    |
|                                  |        |                   | When the Spectra-9953 is processing four STS-48/STM-16 data streams, the STM-16 slice #1 must be active (software slice reset is not set to 1) for the ring control port to operate normally.                                                                                                                                                                    |
|                                  |        |                   | RRCPFP and RRCPDAT are generated on the falling edge of RRCPCLK.                                                                                                                                                                                                                                                                                                 |
| RRCPFP                           | Output | P31               | The <b>receive ring control port frame pulse</b> (RRCPFP) signal identifies bit positions in the receive ring control port data (RRCPDAT).                                                                                                                                                                                                                       |
|                                  |        |                   | RRCPFP is high to identify the OOF defect on the RRCPDAT data stream.                                                                                                                                                                                                                                                                                            |
|                                  |        |                   | RRCPFP can be connected directly to the TRCPFP input of a mate SPECTRA-9953 in ring-based Add/Drop multiplexer applications.                                                                                                                                                                                                                                     |
|                                  |        |                   | RRCPFP is generated on the falling edge of RRCPCLK.                                                                                                                                                                                                                                                                                                              |
| RRCPDAT1<br>RRCPDAT2<br>RRCPDAT3 | Output | M31<br>L33<br>M32 | The <b>receive ring control port data</b> (RRCPDAT1-4) signal contains the receive ring control port data stream.                                                                                                                                                                                                                                                |
| RRCPDAT4                         |        | L34               | The receive ring control port data consists of the filtered K1, K2 bytes, the change of APS indication, the APS byte failure indication, the line AIS indication, the line RDI indication, the line REI, the path RDI indication, the path REI.                                                                                                                  |
|                                  |        |                   | RRCPDAT1-4 can be connected directly to the TRCPDAT1-4 input of a mate SPECTRA-9953 in ring-based Add/Drop multiplexer applications.                                                                                                                                                                                                                             |
|                                  |        |                   | If sysclk and the receive line clock (rxclk) are not frequency<br>locked, then on RRCPDAT, a frame's worth of REI errors may<br>be added to or subtracted from the correct REI count. The<br>difference is proportional to the clock frequency difference, so<br>for SONET compliant clocks, the REI counts from 1 frame out<br>of 50000 could be added/dropped. |
|                                  |        |                   | RRCPDAT1-4 is updated on the falling edge of RRCPCLK                                                                                                                                                                                                                                                                                                             |



| Pin Name                                        | Туре                           | Pin<br>No.               | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------|--------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRCPCLK                                         | Input                          | R29                      | The <b>transmit ring control port clock</b> (TRCPCLK) signal provides timing for the transmit ring control port.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                 |                                |                          | TRCPCLK is a nominal 25.92 MHz clock, 33% high duty cycle<br>and can be connected directly to the RRCPCLK output of a<br>mate SPECTRA-9953 in ring-based add-drop multiplexer<br>applications.                                                                                                                                                                                                                                                                                                                                                                  |
|                                                 |                                |                          | When the Spectra-9953 is processing four STS-48/STM-16 data streams, the STM-16 slice #1 must be active (software slice reset is not set to 1) for the ring control port to operate normally.                                                                                                                                                                                                                                                                                                                                                                   |
|                                                 |                                |                          | TRCPFP and TRCPDAT are sampled on the rising edge of TRCPCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TRCPFP                                          | Input                          | N32                      | The <b>transmit ring control port frame pulse</b> (TRCPFP) signal identifies bit positions in the transmit ring control port data (TRCPDAT).                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                 |                                |                          | TRCPFP is high to identify the OOF defect on the TRCPDAT data stream.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                 |                                |                          | TRCPFP can be connected directly to the RRCPFP output of a mate SPECTRA-9953 in ring-based Add/Drop multiplexer applications.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                 |                                |                          | TRCPFP is sampled on the rising edge of TRCPCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TRCPDAT1 II<br>TRCPDAT2<br>TRCPDAT3<br>TRCPDAT4 | Input L32<br>K34<br>N27<br>K33 | -                        | The <b>transmit ring control port data</b> (TRCPDAT1-4) signal contains the transmit ring control port data stream.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                 |                                |                          | The receive ring control port data consists of the filtered K1, K2 bytes, the change of APS indication, the APS byte failure indication, the line AIS indication, the line RDI indication, the line REI, the path RDI indication, the path REI.                                                                                                                                                                                                                                                                                                                 |
|                                                 |                                |                          | TRCPDAT1-4 can be connected directly to the RRCPDAT1-4 output of a mate SPECTRA-9953 in ring-based Add/Drop multiplexer applications.                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                 |                                |                          | TRCPDAT1-4 is sampled on the rising edge of TRCPCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RSALM1<br>RSALM2<br>RSALM3<br>RSALM4            | Output                         | U26<br>V26<br>T28<br>U27 | The <b>section alarm</b> (RSALM1-4) signal is set high when an out<br>of frame (OOF), loss of signal (LOS), loss of frame (LOF), line<br>alarm indication signal (LAIS), line remote defect indication<br>(LRDI), section trace identifier mismatch (TIM-S), section trace<br>identifier unstable (TIU-S), signal fail (SF) or signal degrade<br>(SD) alarm is detected. Each alarm indication can be<br>independently enabled using bits in the SPECTRA-9953 Alarm<br>Controller registers. RSALM1-4 is set low when none of the<br>enabled alarms are active. |
|                                                 |                                |                          | RSALM1-4 are low speed asynchronous signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



| Pin Name                         | Туре   | Pin<br>No.               | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------|--------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RALM1<br>RALM2<br>RALM3<br>RALM4 | Output | R28<br>T27<br>R30<br>T29 | <ul> <li>The receive alarm (RALM1-4) signal is a multiplexed output of individual alarms of the receive paths. Each alarm represents the logical OR of the RSALM, LOP-P, AIS-P, RDI-P, ERDI-P, LOPC-P, PAISC-P, UNEQ-P, PSLU, PSLM, PDI-P, TIU-P, TIM-P status of the corresponding path. The selection of alarms to be reported is controlled by the SPECTRA-9953 Alarm controller registers.</li> <li>When the Spectra-9953 is processing four STS-48/STM-16 data streams, the STM-16 slice #1 must be active (software slice reset is not set to 1) for the RALM port to operate correctly.</li> <li>RALM1-4 is updated on the falling edge of RRCPCLK.Please refer to the individual alarm interrupt descriptions and Functional Description Section for more details on each alarm.</li> </ul> |

#### 13.5 Receive Path BIP-8 Error Signals

| Pin Name                     | Туре   | Pin<br>No.                   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------------|--------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B3E1<br>B3E2<br>B3E3<br>B3E4 | Output | AL15<br>AN16<br>AP16<br>AN17 | <ul> <li>The bit interleaved parity error (B3E1-4) signal carries the path BIP-8 errors detected for each STS-192c/STS-48c/STS-12c /STS-3c/STS-1 SONET payload or AU4-64c/AU4-16c/AU4-4C/AU-4/AU-3 SDH payload.</li> <li>B3E1-4 is set high for one ROHCLK14 clock cycle for each path BIP-8 error detected (up to eight errors per path per frame).</li> <li>When BIP-8 errors are treated on a block basis, B3E1-4 is set high for one ROHCLK1 clock cycle for up to eight path BIP-8 errors detected (up to one error per path per frame).</li> <li>Path BIP-8 errors are detected by comparing the extracted path BIP-8 byte (B3) with the computed path BIP-8 byte of the previous frame.</li> <li>In STS-192/STM-64 mode, B3E1-4 is updated on the rising edge of ROHCLK1. In STS-48/STM-16 mode, B3E1-4 is updated on the rising edge of ROHCLK1-4.</li> </ul> |

### **13.6 Transmit Section/Line Overhead Insertion Signals**

| Pin Name                                 | Туре   | Pin<br>No.               | Function                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------|--------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TOHCLK1<br>TOHCLK2<br>TOHCLK3<br>TOHCLK4 | Output | C13<br>A12<br>C12<br>A11 | The <b>transmit overhead clock</b> (TOHCLK1-4) signal provides timing for the transmit section and line overhead insertion. These clocks are derived from the transmit line clocks TXCLK1-4.<br>In STS-192/STM-64 mode, TOHCLK1 is a nominal 82.94 MHz clock generated by gapping a 103.68 MHz clock. TOHCLK1 has a 50% nominal high duty cycle. TOHCLK2-4 are not defined. |



| Pin Name                                 | Туре   | Pin<br>No.               | Function                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------------------------|--------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          |        |                          | In quad STS-48/STM-16 mode, TOHCLK1-4 is a nominal 82.94 MHz clock generated by gapping a 103.68 MHz clock. TOHCLK1-4 has a 50% nominal high duty cycle.                                                                                                                                                                                                                                  |
|                                          |        |                          | TOHFP1-4 is updated on the rising edge of TOHCLK1-4.                                                                                                                                                                                                                                                                                                                                      |
|                                          |        |                          | TTOH1-4 and TTOHEN1-4 are sampled on the rising edge of TOHCLK1-4.                                                                                                                                                                                                                                                                                                                        |
| TOHFP1<br>TOHFP2<br>TOHFP3<br>TOHFP4     | Output | D14<br>B13<br>D13        | The <b>transmit overhead frame pulse</b> (TOHFP1-4) signal provides timing for the transmit section, line and path overhead insertion.                                                                                                                                                                                                                                                    |
|                                          |        | B12                      | In STS-192/STM-64 mode, TOHFP1 is used to indicate the most significant bit (MSB) on TSLD1, TLD1 and TTOH1-4. TOHFP2-4 are not defined.                                                                                                                                                                                                                                                   |
|                                          |        |                          | In quad STS-48/STM-16 mode, TOHFP1-4 is used to indicate the most significant bit (MSB) on TTOH1-4.                                                                                                                                                                                                                                                                                       |
|                                          |        |                          | TOHFP1 can be sampled on the rising edge of TSLDCLK and TLDCLK. TOHFP1-4 can be sampled on the rising edge of TOHCLK1-4                                                                                                                                                                                                                                                                   |
|                                          |        |                          | TOHFP1-4 is updated on the rising edge of TOHCLK1-4.                                                                                                                                                                                                                                                                                                                                      |
| ТТОН1<br>ТТОН2<br>ТТОН3<br>ТТОН4         | Input  | A16<br>A17<br>C14<br>A15 | The <b>transmit transport overhead</b> (TTOH1-4) signal contains<br>the transport overhead bytes (A1, A2, J0, Z0, B1, E1, F1, D1-<br>D3, H1-H3, B2, K1, K2, D4-D12, Z1/S1, Z2/M1, E2 and other<br>overhead bytes) to be transmitted and the error masks to be<br>applied on B1, B2, H1 and H2.                                                                                            |
|                                          |        |                          | TTOH1-4 is sampled on the rising edge of TOHCLK1-4.                                                                                                                                                                                                                                                                                                                                       |
| TTOHEN1<br>TTOHEN2<br>TTOHEN3<br>TTOHEN4 | Input  | B17<br>A18<br>D15        | The <b>transmit transport overhead insert enable</b> (TTOHEN1-<br>4) signal controls the insertion of the transmit transport<br>overhead data which is inserted in the outgoing stream.                                                                                                                                                                                                   |
|                                          |        | B16                      | When TTOHEN1-4 is high during a TOH byte on TTOH1-4, the sampled TOH byte is inserted into the corresponding transport overhead byte positions (A1, A2, J0, Z0, E1, F1, D1-D3, H3, K1, K2, D4-D12, Z1/S1, Z2/M1, and E2 bytes). When TTOHEN1-4 is low during a TOH byte on TTOH1-4, that sampled byte is ignored and the default values are inserted into these transport overhead bytes. |
|                                          |        |                          | TTOHEN1-4 is sampled on the rising edge of TOHCLK1-4.                                                                                                                                                                                                                                                                                                                                     |



### 13.7 Drop/Add Serial TelecomBus Interface Signals

| Pin Name          | Туре   | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYSCLK            | Input  | K30        | The <b>system clock</b> signal ( <b>SYSCLK</b> ) is the master clock for<br>the SPECTRA-9953 system interface. It provides the<br>reference clock for the SPECTRA-9953 serial TelecomBus<br>interface. SYSCLK must be a 77.76 MHz clock, with a nominal<br>50% duty cycle.                                                                                                                                                                                                                                                                                                          |
|                   |        |            | Frequency offset between the transmit line side clock and the SYSCLK bus clock are accommodated by pointer justification events on the transmit line side.                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                   |        |            | Frequency offset between the receive line side clock and the SYSCLK bus clock are accommodated by pointer justification events on the drop system side.                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   |        |            | AFP, DFP, TPAISFP and TPAIS[4:1] are sampled on the rising edge of SYSCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                   |        |            | DFPO is updated on the rising edge of the SYSCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DFP               | Input  | J31        | The <b>drop frame pulse</b> Input (DFP) provides system timing of the Drop serial TelecomBus interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   |        |            | DFP is optionally set high once every 9720 SYSCLK cycles, or<br>multiple thereof, to force re-alignement of the differential<br>DROP serial Telecombus (DD[N]_p/n[3:0]). DFPO is used to<br>indicate a rough estimate of the J0 character being transmitted<br>on the serial Drop bus. A software configurable delay<br>(DFPDLY_REG) is used to delay internally the DFP pulse.                                                                                                                                                                                                     |
|                   |        |            | DFP does not have to be present every frame. The Spectra-<br>9953 keeps the same framing position if DFP is not asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                   |        |            | DFP is sampled on the rising edge of SYSCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DFPO <sup>2</sup> | Output | L28        | The <b>drop frame pulse</b> Output (DFPO) provides system timing<br>of the Drop serial TelecomBus interface. It gives a rough<br>estimate of when the drop J0 characters have been<br>transmitted on the serial TelecomBus. DFPO is asserted once<br>(or twice) every 9720 sysclk cycles.                                                                                                                                                                                                                                                                                           |
|                   |        |            | DFPO is updated on the rising edge of SYSCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| AFP               | Input  | H32        | The <b>add data frame pulse</b> signal (AFP) provides system<br>timing of the Add serial TelecomBus interface. AFP is set high<br>once every 9720 SYSCLK cycles, or multiple thereof, to<br>indicate that the J0 frame boundary 8B/10B character has<br>been delivered on the differential LVDS bus (AD[N]_p/n[3:0]).<br>A software configurable delay (AFPDLY_REG) from AFP is<br>used to indicate that the J0 frame boundary 8B/10B character<br>has been delivered on all the add serial data links. Refer to<br>operation section for a detailed description of the system side |

 $<sup>^2</sup>$  DFPO can be asserted twice if the delay between the links J0 characters is bigger than two SYSCLK cycles.



| Pin Name                                                                                     | Туре                     | Pin<br>No.                                                   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                              |                          |                                                              | timings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                              |                          |                                                              | AFP is sampled on the rising edge of SYSCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DCMP                                                                                         | Input                    | M27                                                          | The <b>drop connection memory page</b> (DCMP) signal controls<br>the selection of the connection memory page in the Drop<br>space slot interchange. This input signal is XORED with an<br>internal DSSI register bit to select the Connection Memory<br>Page.<br>When (DCMP XOR DCMP_REG) is set high, connection<br>memory page 1 is selected. When low , connection memory<br>page 0 is selected. Refer to Functional Timing Section 15.4                                               |
|                                                                                              |                          |                                                              | for details of when the page change takes place.<br>DCMP is sampled on the rising edge of SYSCLK at the DFP<br>frame position.                                                                                                                                                                                                                                                                                                                                                            |
| ACMP                                                                                         | Input                    | F34                                                          | The <b>add connection memory page</b> (ACMP) signal controls<br>the selection of the connection memory page in the Add space<br>slot interchange. This input signal is XORED with an internal<br>ASSI register bit to select the Connection Memory Page.<br>When (ACMP XOR ACMP_reg) is set high, connection<br>memory page 1 is selected. When low, connection memory<br>page 0 is selected. Refer to Functional Timing Section 15.4 for<br>details of when the page change takes place. |
|                                                                                              |                          |                                                              | ACMP is sampled on the rising edge of SYSCLK at the AFP frame position.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DD4_p[3]<br>DD4_n[3]<br>DD4_p[2]<br>DD4_n[2]<br>DD4_p[1]<br>DD4_n[1]<br>DD4_p[0]<br>DD4_n[0] | Analog<br>LVDS<br>Output | AK34<br>AJ33<br>AH32<br>AG31<br>AF30<br>AE29<br>AJ34<br>AH33 | The <b>differential drop data</b> (DD[N]_p/n[3:0]) serial link carries<br>in bit serial format the single STS-192/STM-64 or quad<br>STS-48/STM-16 frame data received by the SPECTRA-9953.<br>Each differential pair carries a constituent STS-12/STM-4 of<br>the data stream. For quad STS-48/STM-16 mode, each DD[N]<br>group carries a full STS-48/STM-16 stream. For STS-<br>192/STM-64 mode, DD[1] carries STS-48 #1 (STM-16 #1)<br>while DD[4] carries STS-48 #4 (STM-16 #4).       |
| DD3_p[3]<br>DD3_n[3]<br>DD3_p[2]<br>DD3_n[2]<br>DD3_p[1]<br>DD3_n[1]<br>DD3_p[0]<br>DD3_n[0] |                          | AD34<br>AC33<br>AE34<br>AD33<br>AC28<br>AB27<br>AD32<br>AC31 | Data on DD[N]_p/n[3:0] is encoded in an 8B/10B format<br>extended from IEEE Std. 802.3. The 8B/10B character bit 'a'<br>is transmitted first and the bit 'j' is transmitted last.<br>The sixteen differential pairs in DD[N]_p/n[4:1] are frequency<br>locked but not phase locked. DD[N]_p/n[4:1] are nominally<br>777.6 Mbps data streams.                                                                                                                                              |
| DD2_p[3]<br>DD2_n[3]<br>DD2_p[2]<br>DD2_n[2]<br>DD2_p[1]<br>DD2_n[1]<br>DD2_p[0]<br>DD2_n[0] |                          | AA32<br>Y31<br>AA30<br>Y29<br>Y34<br>W33<br>W34<br>V33       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DD1_p[3]<br>DD1_n[3]                                                                         |                          | T34<br>U33                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Pin Name                                                                                                 | Туре                    | Pin<br>No.                                                   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DD1_p[2]<br>DD1_n[2]<br>DD1_p[1]<br>DD1_n[1]<br>DD1_n[0]<br>DD1_n[0]                                     |                         | W30<br>V29<br>T30<br>U29<br>R34<br>T33                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AD4_p[3]<br>AD4_n[3]<br>AD4_p[2]<br>AD4_n[2]<br>AD4_p[1]<br>AD4_n[1]<br>AD4_p[0]<br>AD4_n[0]             | Analog<br>LVDS<br>Input | AF31<br>AG32<br>AD29<br>AE30<br>AE33<br>AF34<br>AC27<br>AD28 | The differential <b>add data</b> (AD[N]_p/n[3:0]) serial link carries in<br>bit serial format the single STS-192/STM-64 or quad<br>STS-48/STM-16 frame data to be transmitted by the<br>SPECTRA-9953. Each differential pair carries a constituent<br>STS-12/STM-4 of the data stream. For quad STS-48/STM-16<br>mode, each AD[N] group carries a full STS-48/STM-16 stream.<br>For STS-192/STM-64 mode, AD[1] carries STS-48 #1 (STM-<br>16 #1) while AD[4] carries STS-48 #4 (STM-16 #4). |
| AD3_p[3]<br>AD3_n[3]<br>AD3_p[2]<br>AD3_n[2]<br>AD3_p[1]<br>AD3_n[1]<br>AD3_p[0]<br>AD3_n[0]             |                         | AB31<br>AC32<br>AB33<br>AC34<br>AA29<br>AB30<br>AA31<br>AB32 | Data on AD[N]_p/n[3:0] is encoded in an 8B/10B format<br>extended from IEEE Std. 802.3. The 8B/10B character bit 'a'<br>is transmitted first and the bit 'j' is transmitted last.<br>The sixteen differential pairs in AD[N]_p/n[4:1] are frequency<br>locked but not phase locked. AD[N]_p/n[4:1] are nominally<br>777.6 Mbit/s data streams.                                                                                                                                              |
| AD2_p[3]<br>AD2_n[3]<br>AD2_p[2]<br>AD2_n[2]<br>AD2_p[1]<br>AD2_n[1]<br>AD2_p[0]<br>AD2_n[0]             |                         | W29<br>Y30<br>V34<br>U34<br>V32<br>U32<br>W27<br>Y28         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AD1_p[3]<br>AD1_n[3]<br>AD1_p[2]<br>AD1_n[2]<br>AD1_p[1]<br>AD1_p[1]<br>AD1_n[1]<br>AD1_p[0]<br>AD1_n[0] |                         | V27<br>W28<br>V28<br>U28<br>N33<br>M34<br>R31<br>P32         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

### 13.8 Transmit Path AIS Insertion Signals

| Pin Name                                     | Туре  | Pin<br>No.               | Function                                                                                                                                                                                                                                                                                      |
|----------------------------------------------|-------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPAISFP                                      | Input | G33                      | The active high <b>transmit path alarm indication frame</b><br><b>pulse</b> signal ( <b>TPAISFP</b> ) marks the first path AIS assertion<br>request for the transmit SONET/SDH streams on TPAIS[4:1].<br>TPAISFP is sampled on the rising edge of SYSCLK.                                     |
| TPAIS[1]<br>TPAIS[2]<br>TPAIS[3]<br>TPAIS[4] | Input | H31<br>G32<br>L27<br>K28 | The active high Transmit Path Alarm Indication signal (TPAIS) controls the insertion of path AIS in the transmit stream on a per STS (AU) basis. A high level on TPAIS forces the insertion of the all ones pattern into the corresponding SPE and the payload pointer bytes (H1, H2 and H3). |
|                                              |       |                          | TPAIS is sampled on the rising edge of SYSCLK.                                                                                                                                                                                                                                                |

### **13.9 Microprocessor Interface Signals**

| Pin Name                                                                                                                                   | Туре  | Pin<br>No.                                                                                                   | Function                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSB                                                                                                                                        | Input | B24                                                                                                          | The <b>active low chip select</b> (CSB) signal is low during SPECTRA-9953 register accesses.                                                                                                                  |
|                                                                                                                                            |       |                                                                                                              | Note that if CSB is not required (i.e. register accesses controlled using the RDB and WRB signals only), CSB must be connected to an inverted version of the RSTB input.                                      |
| RDB                                                                                                                                        | Input | A26                                                                                                          | The <b>active low read enable</b> (RDB) signal is low during a SPECTRA-9953 read access. The SPECTRA-9953 drives the D[15:0] bus with the contents of the addressed register while RDB and CSB are low.       |
| WRB                                                                                                                                        | Input | B25                                                                                                          | The <b>active low write strobe</b> (WRB) signal is low during a SPECTRA-9953 register write access. The D[15:0] bus contents are clocked into the addressed register on the rising WRB edge while CSB is low. |
| D[15]<br>D[14]<br>D[13]<br>D[12]<br>D[11]<br>D[10]<br>D[9]<br>D[8]<br>D[7]<br>D[6]<br>D[6]<br>D[5]<br>D[4]<br>D[3]<br>D[2]<br>D[1]<br>D[0] | 1/0   | C34<br>D33<br>E32<br>F31<br>G30<br>H29<br>J28<br>K27<br>F32<br>G31<br>D34<br>E33<br>E34<br>F33<br>H30<br>J29 | The <b>bi-directional data bus</b> , D[15:0], is used during SPECTRA-9953 read and write accesses.                                                                                                            |



| Pin Name                                                                                                         | Туре                 | Pin<br>No.                                                                                     | Function                                                                                                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[14]/TRS                                                                                                        | Input                | D27                                                                                            | The <b>test register select signal</b> (TRS) selects between normal<br>and test mode register accesses. TRS is high during test<br>mode register accesses, and is low during normal mode<br>register accesses.                                                                                                                  |
| A[13]<br>A[12]<br>A[11]<br>A[10]<br>A[9]<br>A[8]<br>A[7]<br>A[6]<br>A[5]<br>A[4]<br>A[3]<br>A[2]<br>A[1]<br>A[0] | Input                | B28<br>C27<br>D26<br>C28<br>A29<br>A30<br>B29<br>A31<br>B30<br>C29<br>D28<br>D29<br>A32<br>B31 | The <b>address bus</b> (A[14:0]) selects specific registers during SPECTRA-9953 register accesses.                                                                                                                                                                                                                              |
| RSTB                                                                                                             | Schmidt<br>TTL Input | B22                                                                                            | The <b>active low reset</b> (RSTB) signal provides an asynchronous SPECTRA-9953 reset. RSTB is a Schmidt triggered input with an integral pull-up resistor.                                                                                                                                                                     |
| ALE                                                                                                              | Input                | A24                                                                                            | The <b>address latch enable</b> (ALE) is an active-high signal and latches the address bus A[14:0] when low. When ALE is high, the internal address latches are transparent. It allows the SPECTRA-9953 to interface to a multiplexed address/data bus. The ALE input has an integral pull up resistor.                         |
| INTB                                                                                                             | OD Output            | B23                                                                                            | The <b>active low interrupt</b> (INTB) is set low when a SPECTRA-<br>9953 enabled interrupt source is active. The SPECTRA-9953<br>may be enabled to report many alarms or events via interrupts.<br>INTB is tri-stated when the interrupt is acknowledged via the<br>appropriate register access. INTB is an open drain output. |

### 13.10 JTAG Test Access Port (TAP) Signals

| Pin Name | Туре  | Pin<br>No. | Function                                                                                                                                                                                                                          |
|----------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCK      | Input | B18        | The <b>test clock</b> (TCK) signal provides timing for test operations that can be carried out using the IEEE P1149.1 test access port.                                                                                           |
|          |       |            | An external pull-up is required on TCK.                                                                                                                                                                                           |
| TMS      | Input | B19        | The <b>test mode select</b> (TMS) signal controls the test<br>operations that can be carried out using the IEEE P1149.1<br>test access port. TMS is sampled on the rising edge of TCK.<br>TMS has an integral pull up resistor.   |
| TDI      | Input | A19        | When the SPECTRA-9953 is configured for JTAG operation,<br>the <b>test data input</b> (TDI) signal carries test data into the<br>SPECTRA-9953 via the IEEE P1149.1 test access port. TDI<br>is sampled on the rising edge of TCK. |
|          |       |            | TDI has an integral pull up resistor.                                                                                                                                                                                             |



| Pin Name | Туре                 | Pin<br>No. | Function                                                                                                                                                                                                                                                                                     |
|----------|----------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDO      | Tristate<br>Output   | A20        | The <b>test data output</b> (TDO) signal carries test data out of<br>the SPECTRA-9953 via the IEEE P1149.1 test access port.<br>TDO is updated on the falling edge of TCK. TDO is a tri-<br>state output which is inactive except when scanning of data<br>is in progress.                   |
| TRSTB    | Schmidt<br>TTL Input | A23        | The <b>active low test reset</b> (TRSTB) signal provides an asynchronous SPECTRA-9953 test access port reset via the IEEE P1149.1 test access port. TRSTB is a Schmidt triggered input with an integral pull up resistor. In the event that TRSTB is not used, it must be connected to RSTB. |

### 13.11 Digital Miscellaneous Signals

| Pin Name  | Туре   | Pin<br>No. | Function                                                                            |
|-----------|--------|------------|-------------------------------------------------------------------------------------|
| LINE_OOL  | Output | H6         | LINE_OOL is a reserved output used to test high speed line. NO CONNECT.             |
| SYS_OOL   | Output | N30        | SYS_OOL is a reserved output used to test high speed system interfaces. NO CONNECT. |
| TEST_RCLK | Input  | AN4        | RESERVED FOR TEST PURPOSES. NO CONNECT.                                             |
| TEST_TCLK | Input  | B5         | RESERVED FOR TEST PURPOSES. NO CONNECT.                                             |
| NC[1-17]  | Input  | M28        | RESERVED. NO CONNECT.                                                               |
|           |        | P29        |                                                                                     |
|           |        | J30        |                                                                                     |
|           |        | K29        |                                                                                     |
|           |        | J34        |                                                                                     |
|           |        | M33        |                                                                                     |
|           |        | N31        |                                                                                     |
|           |        | C30        |                                                                                     |
|           |        | A25        |                                                                                     |
|           |        | B4         |                                                                                     |
|           |        | A3         |                                                                                     |
|           |        | AM5        |                                                                                     |
|           |        | AL6        |                                                                                     |
|           |        | K8         |                                                                                     |
|           |        | F4         |                                                                                     |
|           |        | M7         |                                                                                     |
|           |        | N8         |                                                                                     |

### 13.12 Analog Miscellaneous Signals

| Pin Name                             | Туре                      | Pin<br>No.               | Function                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------|---------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES                                  | Analog                    | AP23                     | <b>Reference resistor connection</b> . An off-chip $3.16k\Omega \pm 1\%$ resistor is connected between the positive resistor reference pin RES and a Kelvin ground contact RESK. An on-chip negative feedback path will force an internal 0.80V reference (VREF) voltage onto RES, therefore forcing 252 µA of current to flow through the resistor. This current is used to bias the circuitry of the LVDS transmitter (TXLV). |
| RESK                                 | Analog                    | AN24                     | <b>Reference resistor connection</b> . An off-chip 3.16 k $\Omega \pm 1\%$ resistor is connected between the positive resistor reference pin RES and a Kelvin ground contact RESK. An on-chip negative feedback path will force a 0.8 V VREF voltage onto RES, therefore forcing 252 $\mu$ A of current to flow through the resistor.                                                                                           |
| OSC<br>OSCB                          | Analog<br>LVDS<br>Outputs | AJ32<br>AH30             | For PMC Internal Use only. This is an LVDS version of DIVCLK/DIVCLKB that is transmitted off-chip for jitter analysis. During normal operation, these signals are not used.                                                                                                                                                                                                                                                     |
| ATB1<br>OIF_ATB1<br>ATB0<br>OIF_ATB0 | Analog                    | AH31<br>V6<br>AG29<br>W5 | For PMC Internal Use only. Two analog test ports (ATB0, ATB1) are provided for production testing only. If unused these pins should be left FLOATING.                                                                                                                                                                                                                                                                           |

#### 13.13 Line Side Analog Power and Ground

| Pin Name | Pin Type | PIN<br>No. | Function                                                                                                                                                                                                                                                                   |
|----------|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVDHVREF | Analog   | L7         | The quiet TXLVREF analog power (AVDHVREF) is a +3.3 V power supply for the quiet analog blocks. This pin is decupled to VSS via an on-chip capacitor and is also decupled externally to GROUND via a 0.1 $\mu$ F ceramic decupling capacitor for proper HF noise shunting. |

#### 13.14 System Side Analog Power and Ground

| Pin Name | Pin Type               | PIN<br>No. | Function                                                                                                                                                                        |
|----------|------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVDL1    | CSU<br>Analog<br>Power | AK33       | The <b>quiet CSU analog power</b> (AVDL3-AVDL1) pins are +1.8 V power supplies for the quiet analog blocks. The noisy analog power (AVDL4) pin is a +1.8 V power supply for the |
| AVDL2    | 1                      | AN29       | noisy analog blocks.                                                                                                                                                            |
|          |                        | AP26       | AVDL4-AVDL1 are de-coupled from AVSL4-AVSL1 via on-<br>chip capacitors and are also de-coupled externally via the                                                               |
| AVDL3    |                        | AK32       | following networks:                                                                                                                                                             |
|          |                        | AP24       | AVDL1+AVDL2: These balls can be connected together. They are connected to the 1.8 V supply via a series 1 $\Omega$                                                              |



| Pin Name | Pin Type                             | PIN<br>No.           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|--------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVDL4    |                                      | AE27<br>AF29         | They are connected to the 1.8 V supply via a series 1 $\Omega$ resistor with 10 $\mu$ F, 1 $\mu$ F, and 0.1 $\mu$ F capacitors to the ground plane. The 0.1 $\mu$ F capacitor is to be a high-quality ceramic capacitor placed as close as possible to the ADVL4 pins of the chip.                                                                                                                                                                                                                |
|          |                                      |                      | AVDL3: A series 0.47 $\Omega$ resistor with 10 $\mu$ F, 1 $\mu$ F, and 0.1 $\mu$ F capacitors to the ground plane. The 0.1 $\mu$ F capacitor is to be a high-quality ceramic capacitor placed as close as possible to the ADVL4 pins of the chip.                                                                                                                                                                                                                                                 |
|          |                                      |                      | AVDL4: A series 1 $\Omega$ resistor with 10 $\mu$ F, 1 $\mu$ F, and 0.1 $\mu$ Fcapacitors to the ground plane. The 0.1 $\mu$ F capacitor is to be a high-quality ceramic capacitor placed as close as possible to the ADVL4 pins of the chip.                                                                                                                                                                                                                                                     |
| AVSL1    | CSU<br>Analog<br>Ground              | AE28                 | The <b>quiet CSU analog ground</b> (AVSL3-AVSL1) pins are ground supplies for the quiet analog blocks powered from AVDL3-AVDL1. The noisy analog ground (AVSL4) pin is a                                                                                                                                                                                                                                                                                                                          |
| AVSL2    |                                      | AN25                 | ground supply for the noisy analog blocks powered from AVDL4. These pins should be connected to a low impedance                                                                                                                                                                                                                                                                                                                                                                                   |
|          |                                      | AP25                 | off-chip GROUND plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |                                      | AP30                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |                                      | AP31                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AVSL3    |                                      | AL33                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |                                      | AN23                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AVSL4    |                                      | AD27                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |                                      | AG30                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AVDH1    | CSU<br>Analog<br>Power<br>(3.3V)     | AP29                 | The <b>quiet CSU analog power</b> (AVDH1) pin is a +3.3 V power supply for the quiet analog blocks. This pin is decoupled to AVSH1 via an on-chip capacitor and is also decoupled externally to GROUND via the following structure: a 3 $\Omega$ series resistor followed by a 10 $\mu$ F, a 1 $\mu$ F, and a 0.1 $\mu$ F capacitor to the ground plane. The 0.1 $\mu$ F capacitor must be a high-quality ceramic capacitor placed as close to the AVDH1 ball as possible.                        |
| AVSH1    | CSU<br>Analog<br>Ground              | AJ31<br>AL34<br>AN30 | The <b>quiet CSU analog ground</b> (AVSH1) pin is a ground supply for the analog blocks powered from AVDH1. This pin should be connected to off-chip GROUND.                                                                                                                                                                                                                                                                                                                                      |
| AVDH2    | TXLVREF<br>Analog<br>Power<br>(3.3V) | AN22                 | The <b>quiet TXLVREF analog power</b> (AVDH2) pin is a +3.3 V power supply for the quiet analog blocks. This pin is de-<br>coupled to AVSH2 via an on-chip capacitor and is also de-<br>coupled externally to GROUND via the following structure: a<br>4.7 $\Omega$ series resistor followed by a 1 $\mu$ F capacitor and a 0.1<br>$\mu$ F capacitor to the ground plane. The 0.1 $\mu$ F capacitor must<br>be a high-quality ceramic capacitor placed as close to the<br>AVDH2 ball as possible. |
| AVSH2    | TXLVREF<br>Analog<br>Ground          | AN28                 | The <b>quiet TXLVREF analog ground</b> (AVSH2) pin is a ground supply for the analog blocks powered from AVDH2. This pin should be connected to off-chip GROUND.                                                                                                                                                                                                                                                                                                                                  |



| Pin Name | Pin Type            | PIN<br>No. | Function                                                                                                                                                                                                                                                                                                          |
|----------|---------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QAVD     | Isolation<br>Power  | AM34       | The <b>analog isolation positive supply rail</b> . This QAVD pin should be connected to the 3.3 V( $\pm$ 5%) analog power plane. This pin is de-coupled to QAVS via an on-chip capacitor and is also de-coupled externally to GROUND via a 0.1 $\mu$ F ceramic decoupling capacitor for proper HF noise shunting. |
| QAVS     | Isolation<br>Ground | AF28       | The <b>analog isolation ground rail</b> . This QAVS pin should be connected to the ground plane.                                                                                                                                                                                                                  |

#### 13.15 Power and Ground

| Pin Name | Pin Type | PIN<br>No. | Function                                             |
|----------|----------|------------|------------------------------------------------------|
| VDDO     | Digital  | A8         | The digital I/O power (VDD) pins should be connected |
|          | Power    | A27        | to a well-decoupled +3.3 V digital power supply.     |
|          |          | AA7        |                                                      |
|          |          | AA8        |                                                      |
|          |          | AA9        |                                                      |
|          |          | AA10       |                                                      |
|          |          | AA25       |                                                      |
|          |          | AA26       |                                                      |
|          |          | AA27       |                                                      |
|          |          | AA28       |                                                      |
|          |          | AB8        |                                                      |
|          |          | AB9        |                                                      |
|          |          | AB17       |                                                      |
|          |          | AB18       |                                                      |
|          |          | AB26       |                                                      |
|          |          | AC5        |                                                      |
|          |          | AC6        |                                                      |
|          |          | AC16       |                                                      |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDO     |          | AC17       |          |
|          |          | AC18       |          |
|          |          | AC19       |          |
|          |          | AC29       |          |
|          |          | AC30       |          |
|          |          | AD7        |          |
|          |          | AD15       |          |
|          |          | AD16       |          |
|          |          | AD19       |          |
|          |          | AD20       |          |
|          |          | AE3        |          |
|          |          | AE4        |          |
|          |          | AE7        |          |
|          |          | AE8        |          |
|          |          | AE14       |          |
|          |          | AE15       |          |
|          |          | AE16       |          |
|          |          | AE19       |          |
|          |          | AE20       |          |
|          |          | AE21       |          |
|          |          | AE31       |          |
|          |          | AE32       |          |
|          |          | AF12       |          |
|          |          | AF13       |          |
|          |          | AF16       |          |
|          |          | AF19       |          |
|          |          | AG1        |          |
|          |          | AG2        |          |
|          |          | AG10       |          |
|          |          | AG13       |          |
|          |          | AG14       |          |
|          |          | AG16       |          |
|          |          | AG17       |          |
|          |          | AG18       |          |
|          |          | AG19       |          |
|          |          | AG21       |          |
|          |          | AG33       |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDO     |          | AG34       |          |
|          |          | AH10       |          |
|          |          | AH11       |          |
|          |          | AH14       |          |
|          |          | AH15       |          |
|          |          | AH19       |          |
|          |          | AH20       |          |
|          |          | AH21       |          |
|          |          | AJ8        |          |
|          |          | AJ11       |          |
|          |          | AJ12       |          |
|          |          | AJ15       |          |
|          |          | AJ16       |          |
|          |          | AJ20       |          |
|          |          | AJ23       |          |
|          |          | AJ24       |          |
|          |          | AJ25       |          |
|          |          | AK8        |          |
|          |          | AK9        |          |
|          |          | AK12       |          |
|          |          | AK13       |          |
|          |          | AK16       |          |
|          |          | AK23       |          |
|          |          | AK25       |          |
|          |          | AK26       |          |
|          |          | AL3        |          |
|          |          | AL4        |          |
|          |          | AL10       |          |
|          |          | AL21       |          |
|          |          | AL25       |          |
|          |          | AL26       |          |
|          |          | AL31       |          |
|          |          | AL32       |          |
|          |          | AM4        |          |
|          |          | AM10       |          |
|          |          | AM21       |          |
|          |          | AM22       |          |
|          |          | AM25       |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDO     |          | AM30       |          |
|          |          | AM31       |          |
|          |          | AN8        |          |
|          |          | AN18       |          |
|          |          | AN19       |          |
|          |          | AN27       |          |
|          |          | AP8        |          |
|          |          | AP19       |          |
|          |          | AP20       |          |
|          |          | AP27       |          |
|          |          | B8         |          |
|          |          | B27        |          |
|          |          | C4         |          |
|          |          | C5         |          |
|          |          | C10        |          |
|          |          | C24        |          |
|          |          | C25        |          |
|          |          | C31        |          |
|          |          | D3         |          |
|          |          | D4         |          |
|          |          | D10        |          |
|          |          | D25        |          |
|          |          | D31        |          |
|          |          | D32        |          |
|          |          | E12        |          |
|          |          | E13        |          |
|          |          | E23        |          |
|          |          | E26        |          |
|          |          | E27        |          |
|          |          | F12        |          |
|          |          | F23        |          |
|          |          | F24        |          |
|          |          | F27        |          |
|          |          | G14        |          |
|          |          | G21        |          |
|          |          | G24        |          |
|          |          | G25        |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDO     |          | H1         |          |
|          |          | H2         |          |
|          |          | H12        |          |
|          |          | H13        |          |
|          |          | H14        |          |
|          |          | H17        |          |
|          |          | H18        |          |
|          |          | H21        |          |
|          |          | H33        |          |
|          |          | H34        |          |
|          |          | J13        |          |
|          |          | J14        |          |
|          |          | J16        |          |
|          |          | J17        |          |
|          |          | J18        |          |
|          |          | J19        |          |
|          |          | J21        |          |
|          |          | J22        |          |
|          |          | К3         |          |
|          |          | K4         |          |
|          |          | K14        |          |
|          |          | K15        |          |
|          |          | K16        |          |
|          |          | K19        |          |
|          |          | K20        |          |
|          |          | K21        |          |
|          |          | K31        |          |
|          |          | K32        |          |
|          |          | L15        |          |
|          |          | L16        |          |
|          |          | L19        |          |
|          |          | L20        |          |
|          |          | M5         |          |
|          |          | M6         |          |
|          |          | M16        |          |
|          |          | M17        |          |
|          |          | M18        |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDO     |          | M19        |          |
|          |          | M29        |          |
|          |          | M30        |          |
|          |          | N9         |          |
|          |          | N17        |          |
|          |          | N18        |          |
|          |          | N26        |          |
|          |          | P7         |          |
|          |          | P8         |          |
|          |          | P9         |          |
|          |          | P10        |          |
|          |          | P25        |          |
|          |          | P26        |          |
|          |          | P27        |          |
|          |          | P28        |          |
|          |          | R10        |          |
|          |          | R11        |          |
|          |          | R24        |          |
|          |          | R25        |          |
|          |          | Т9         |          |
|          |          | T10        |          |
|          |          | T11        |          |
|          |          | T12        |          |
|          |          | T23        |          |
|          |          | T24        |          |
|          |          | T25        |          |
|          |          | T26        |          |
|          |          | U9         |          |
|          |          | U12        |          |
|          |          | U13        |          |
|          |          | U22        |          |
|          |          | U23        |          |
|          |          | V12        |          |
|          |          | V13        |          |
|          |          | V22        |          |
|          |          | V23        |          |
|          |          | W9         |          |
|          |          | W10        |          |
|          |          | W11        |          |
|          |          | W12        |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDO     |          | W23        |          |
|          |          | W24        |          |
|          |          | W25        |          |
|          |          | W26        |          |
|          |          | Y7         |          |
|          |          | Y10        |          |
|          |          | Y11        |          |
|          |          | Y24        |          |
|          |          | Y25        |          |
|          |          |            |          |



| Pin Name | Pin Type | PIN<br>No. | Function                                           |
|----------|----------|------------|----------------------------------------------------|
| VDDI     | Digital  | A2         | The core digital power (VDDI) pins should be       |
|          | Power    | A14        | connected to a well-decoupled +1.8 V digital power |
|          |          | A21        | supply.                                            |
|          |          | A33        |                                                    |
|          |          | AA1        |                                                    |
|          |          | AA2        |                                                    |
|          |          | AA11       |                                                    |
|          |          | AA12       |                                                    |
|          |          | AA13       |                                                    |
|          |          | AA14       |                                                    |
|          |          | AA16       |                                                    |
|          |          | AA17       |                                                    |
|          |          | AA18       |                                                    |
|          |          | AA19       |                                                    |
|          |          | AA21       |                                                    |
|          |          | AA22       |                                                    |
|          |          | AA23       |                                                    |
|          |          | AA24       |                                                    |
|          |          | AA33       |                                                    |
|          |          | AA34       |                                                    |
|          |          | AB10       |                                                    |
|          |          | AB11       |                                                    |
|          |          | AB14       |                                                    |
|          |          | AB15       |                                                    |
|          |          | AB16       |                                                    |
|          |          | AB19       |                                                    |
|          |          | AB20       |                                                    |
|          |          | AB21       |                                                    |
|          |          | AB24       |                                                    |
|          |          | AB25       |                                                    |
|          |          | AC9        |                                                    |
|          |          | AC10       |                                                    |
|          |          | AC11       |                                                    |
|          |          | AC12       |                                                    |
|          |          | AC14       |                                                    |
|          |          | AC15       |                                                    |
|          |          | AC20       |                                                    |
|          |          |            |                                                    |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDI     |          | AC21       |          |
|          |          | AC23       |          |
|          |          | AC24       |          |
|          |          | AC25       |          |
|          |          | AC26       |          |
|          |          | AD9        |          |
|          |          | AD12       |          |
|          |          | AD13       |          |
|          |          | AD14       |          |
|          |          | AD21       |          |
|          |          | AD22       |          |
|          |          | AD23       |          |
|          |          | AD26       |          |
|          |          | AE9        |          |
|          |          | AE10       |          |
|          |          | AE12       |          |
|          |          | AE13       |          |
|          |          | AE22       |          |
|          |          | AE23       |          |
|          |          | AE25       |          |
|          |          | AE26       |          |
|          |          | AF7        |          |
|          |          | AF10       |          |
|          |          | AF18       |          |
|          |          | AF22       |          |
|          |          | AF25       |          |
|          |          | AG7        |          |
|          |          | AG8        |          |
|          |          | AG22       |          |
|          |          | AG23       |          |
|          |          | AG27       |          |
|          |          | AG28       |          |
|          |          | AH5        |          |
|          |          | AH8        |          |
|          |          | AH16       |          |
|          |          | AH17       |          |
|          |          |            |          |



| Pin Name | Pin Type | PIN<br>No.   | Function |
|----------|----------|--------------|----------|
| VDDI     |          | AH18         |          |
|          |          | AH23         |          |
|          |          | AH24         |          |
|          |          | AH27         |          |
|          |          | AJ5          |          |
|          |          | AJ6          |          |
|          |          | AJ17         |          |
|          |          | AJ18         |          |
|          |          | AJ19         |          |
|          |          | AJ26         |          |
|          |          | AJ27         |          |
|          |          | AJ29         |          |
|          |          | AJ30         |          |
|          |          | AK6          |          |
|          |          | AK7          |          |
|          |          | AK19         |          |
|          |          | AK20         |          |
|          |          | AK27         |          |
|          |          | AK28         |          |
|          |          | AK29         |          |
|          |          | AL16         |          |
|          |          | AL19         |          |
|          |          | AL20         |          |
|          |          | AM16         |          |
|          |          | AM17         |          |
|          |          | AM19         |          |
|          |          | AN1          |          |
|          |          | AN2          |          |
|          |          | AN14         |          |
|          |          | AN21         |          |
|          |          | AN33         |          |
|          |          | AN34         |          |
|          |          | AP2          |          |
|          |          | AP14         |          |
|          |          | AP17<br>AP18 |          |
|          |          |              |          |
|          |          | AP21         |          |
|          |          |              |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDI     |          | AP33       |          |
|          |          | B1         |          |
|          |          | B2         |          |
|          |          | B14        |          |
|          |          | B21        |          |
|          |          | B33        |          |
|          |          | B34        |          |
|          |          | C16        |          |
|          |          | C17        |          |
|          |          | C18        |          |
|          |          | C19        |          |
|          |          | C22        |          |
|          |          | C23        |          |
|          |          | D16        |          |
|          |          | D19        |          |
|          |          | D20        |          |
|          |          | D23        |          |
|          |          | E6         |          |
|          |          | E9         |          |
|          |          | E10        |          |
|          |          | E14        |          |
|          |          | E15        |          |
|          |          | E20        |          |
|          |          | E21        |          |
|          |          | E28        |          |
|          |          | E29        |          |
|          |          | F5         |          |
|          |          | F6         |          |
|          |          | F8         |          |
|          |          | F9         |          |
|          |          | F14        |          |
|          |          | F17        |          |
|          |          | F18        |          |
|          |          | F21        |          |
|          |          | F26        |          |
|          |          | F29        |          |
|          |          | F30        |          |
|          |          | G8         |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDI     |          | G11        |          |
|          |          | G12        |          |
|          |          | G16        |          |
|          |          | G17        |          |
|          |          | G18        |          |
|          |          | G19        |          |
|          |          | G26        |          |
|          |          | G27        |          |
|          |          | H7         |          |
|          |          | H8         |          |
|          |          | H10        |          |
|          |          | H11        |          |
|          |          | H16        |          |
|          |          | H19        |          |
|          |          | H22        |          |
|          |          | H23        |          |
|          |          | H24        |          |
|          |          | H27        |          |
|          |          | H28        |          |
|          |          | J10        |          |
|          |          | J11        |          |
|          |          | J12        |          |
|          |          | J23        |          |
|          |          | J24        |          |
|          |          | J25        |          |
|          |          | K9         |          |
|          |          | K10        |          |
|          |          | K12        |          |
|          |          | K13        |          |
|          |          | K22        |          |
|          |          | K23        |          |
|          |          | K25        |          |
|          |          | K26        |          |
|          |          | L9         |          |
|          |          | L12        |          |
|          |          | L13        |          |
|          |          | L14        |          |
|          |          | L21        |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDI     |          | L22        |          |
|          |          | L23        |          |
|          |          | L26        |          |
|          |          | M8         |          |
|          |          | M9         |          |
|          |          | M10        |          |
|          |          | M11        |          |
|          |          | M12        |          |
|          |          | M14        |          |
|          |          | M15        |          |
|          |          | M20        |          |
|          |          | M21        |          |
|          |          | M23        |          |
|          |          | M24        |          |
|          |          | M25        |          |
|          |          | M26        |          |
|          |          | N10        |          |
|          |          | N11        |          |
|          |          | N14        |          |
|          |          | N15        |          |
|          |          | N16        |          |
|          |          | N19        |          |
|          |          | N20        |          |
|          |          | N21        |          |
|          |          | N24        |          |
|          |          | N25        |          |
|          |          | P1         |          |
|          |          | P2         |          |
|          |          | P11        |          |
|          |          | P12        |          |
|          |          | P13        |          |
|          |          | P14        |          |
|          |          | P16        |          |
|          |          | P17        |          |
|          |          | P18        |          |
|          |          | P19        |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VDDI     |          | P21        |          |
|          |          | P22        |          |
|          |          | P23        |          |
|          |          | P24        |          |
|          |          | P33        |          |
|          |          | P34        |          |
|          |          | R12        |          |
|          |          | R13        |          |
|          |          | R16        |          |
|          |          | R19        |          |
|          |          | R22        |          |
|          |          | R23        |          |
|          |          | Т3         |          |
|          |          | T4         |          |
|          |          | Τ7         |          |
|          |          | T13        |          |
|          |          | T14        |          |
|          |          | T15        |          |
|          |          | T16        |          |
|          |          | T19        |          |
|          |          | T20        |          |
|          |          | T21        |          |
|          |          | T22        |          |
|          |          | T31        |          |
|          |          | T32        |          |
|          |          | U7         |          |
|          |          | U8         |          |
|          |          | U14        |          |
|          |          | U21        |          |
|          |          | V8         |          |
|          |          | V9         |          |
|          |          | V14        |          |
|          |          | V21        |          |
|          |          | W3         |          |
|          |          | W4         |          |
|          |          | W13        |          |
|          |          | W14        |          |



| Pin Name | Pin Type | PIN<br>No. | Function                                             |
|----------|----------|------------|------------------------------------------------------|
| VDDI     |          | W15        |                                                      |
|          |          | W16        |                                                      |
|          |          | W19        |                                                      |
|          |          | W20        |                                                      |
|          |          | W21        |                                                      |
|          |          | W22        |                                                      |
|          |          | W31        |                                                      |
|          |          | W32        |                                                      |
|          |          | Y12        |                                                      |
|          |          | Y13        |                                                      |
|          |          | Y16        |                                                      |
|          |          | Y19        |                                                      |
|          |          | Y22        |                                                      |
|          |          | Y23        |                                                      |
|          |          |            |                                                      |
| VSS      | Digital  | A7         | The digital ground (VSS) pins should be connected to |
|          | Ground   | A13        | the digital ground of the digital power supply.      |
|          |          | A22        |                                                      |
|          |          | A28        |                                                      |
|          |          | AA15       |                                                      |
|          |          | AA20       |                                                      |
|          |          | AB1        |                                                      |
|          |          | AB6        |                                                      |
|          |          | AB7        |                                                      |
|          |          | AB12       |                                                      |
|          |          | AB13       |                                                      |
|          |          | AB22       |                                                      |
|          |          | AB23       |                                                      |
|          |          | AB28       |                                                      |
|          |          | AB29       |                                                      |
|          |          | AB34       |                                                      |
|          |          | AC7        |                                                      |
|          |          | AC8        |                                                      |
|          |          | AC13       |                                                      |
|          |          | AC22       |                                                      |
|          |          | AD4        |                                                      |
|          |          | AD5        |                                                      |
|          |          | AD8        |                                                      |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VSS      |          | AD10       |          |
|          |          | AD11       |          |
|          |          | AD17       |          |
|          |          | AD18       |          |
|          |          | AD24       |          |
|          |          | AD25       |          |
|          |          | AD30       |          |
|          |          | AD31       |          |
|          |          | AE11       |          |
|          |          | AE17       |          |
|          |          | AE18       |          |
|          |          | AE24       |          |
|          |          | AF2        |          |
|          |          | AF3        |          |
|          |          | AF8        |          |
|          |          | AF9        |          |
|          |          | AF11       |          |
|          |          | AF14       |          |
|          |          | AF15       |          |
|          |          | AF17       |          |
|          |          | AF20       |          |
|          |          | AF21       |          |
|          |          | AF23       |          |
|          |          | AF24       |          |
|          |          | AF26       |          |
|          |          | AF27       |          |
|          |          | AF32       |          |
|          |          | AF33       |          |
|          |          | AG6        |          |
|          |          | AG9        |          |
|          |          | AG11       |          |
|          |          | AG12       |          |
|          |          | AG15       |          |
|          |          | AG20       |          |
|          |          | AG24       |          |
|          |          | AG25       |          |
|          |          | AG26       |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VSS      |          | AH1        |          |
|          |          | AH6        |          |
|          |          | AH7        |          |
|          |          | AH9        |          |
|          |          | AH12       |          |
|          |          | AH13       |          |
|          |          | AH22       |          |
|          |          | AH25       |          |
|          |          | AH26       |          |
|          |          | AH28       |          |
|          |          | AH29       |          |
|          |          | AH34       |          |
|          |          | AJ7        |          |
|          |          | AJ9        |          |
|          |          | AJ10       |          |
|          |          | AJ13       |          |
|          |          | AJ14       |          |
|          |          | AJ21       |          |
|          |          | AJ22       |          |
|          |          | AJ28       |          |
|          |          | AK4        |          |
|          |          | AK5        |          |
|          |          | AK10       |          |
|          |          | AK11       |          |
|          |          | AK14       |          |
|          |          | AK15       |          |
|          |          | AK17       |          |
|          |          | AK18       |          |
|          |          | AK21       |          |
|          |          | AK22       |          |
|          |          | AK24       |          |
|          |          | AK30       |          |
|          |          | AK31       |          |
|          |          | AL5        |          |
|          |          | AL11       |          |
|          |          | AL17       |          |
|          |          | AL18       |          |
|          |          | AL22       |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VSS      |          | AL23       |          |
|          |          | AL24       |          |
|          |          | AL27       |          |
|          |          | AL28       |          |
|          |          | AL29       |          |
|          |          | AL30       |          |
|          |          | AM2        |          |
|          |          | AM3        |          |
|          |          | AM9        |          |
|          |          | AM15       |          |
|          |          | AM18       |          |
|          |          | AM20       |          |
|          |          | AM23       |          |
|          |          | AM24       |          |
|          |          | AM26       |          |
|          |          | AM27       |          |
|          |          | AM28       |          |
|          |          | AM29       |          |
|          |          | AM32       |          |
|          |          | AM33       |          |
|          |          | AN3        |          |
|          |          | AN9        |          |
|          |          | AN15       |          |
|          |          | AN20       |          |
|          |          | AN26       |          |
|          |          | AN31       |          |
|          |          | AN32       |          |
|          |          | AP7        |          |
|          |          | AP13       |          |
|          |          | AP22       |          |
|          |          | AP28       |          |
|          |          | AP32       |          |
|          |          | B3         |          |
|          |          | B9         |          |
|          |          | B15        |          |
|          |          | B20        |          |
|          |          | B26        |          |
|          |          | B32        |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VSS      |          | C2         |          |
|          |          | C3         |          |
|          |          | C9         |          |
|          |          | C15        |          |
|          |          | C20        |          |
|          |          | C21        |          |
|          |          | C26        |          |
|          |          | C32        |          |
|          |          | C33        |          |
|          |          | D5         |          |
|          |          | D6         |          |
|          |          | D11        |          |
|          |          | D17        |          |
|          |          | D18        |          |
|          |          | D21        |          |
|          |          | D22        |          |
|          |          | D24        |          |
|          |          | D30        |          |
|          |          | E4         |          |
|          |          | E5         |          |
|          |          | E7         |          |
|          |          | E8         |          |
|          |          | E11        |          |
|          |          | E16        |          |
|          |          | E17        |          |
|          |          | E18        |          |
|          |          | E19        |          |
|          |          | E22        |          |
|          |          | E24        |          |
|          |          | E25        |          |
|          |          | E30        |          |
|          |          | E31        |          |
|          |          | F7         |          |
|          |          | F10        |          |
|          |          | F11        |          |
|          |          | F13        |          |
|          |          | F15        |          |
|          |          | F16        |          |



| Pin Name | Pin Type | PIN | Function |
|----------|----------|-----|----------|
|          |          | No. |          |
| VSS      |          | F19 |          |
|          |          | F20 |          |
|          |          | F22 |          |
|          |          | F25 |          |
|          |          | F28 |          |
|          |          | G1  |          |
|          |          | G6  |          |
|          |          | G7  |          |
|          |          | G9  |          |
|          |          | G10 |          |
|          |          | G13 |          |
|          |          | G15 |          |
|          |          | G20 |          |
|          |          | G22 |          |
|          |          | G23 |          |
|          |          | G28 |          |
|          |          | G29 |          |
|          |          | G34 |          |
|          |          | H9  |          |
|          |          | H15 |          |
|          |          | H20 |          |
|          |          | H25 |          |
|          |          | H26 |          |
|          |          | J2  |          |
|          |          | J3  |          |
|          |          | J8  |          |
|          |          | J9  |          |
|          |          | J15 |          |
|          |          | J20 |          |
|          |          | J26 |          |
|          |          | J27 |          |
|          |          | J32 |          |
|          |          | J33 |          |
|          |          | K11 |          |
|          |          | K17 |          |
|          |          | K18 |          |
|          |          | K24 |          |



| Pin Name | Pin Type | PIN | Function |
|----------|----------|-----|----------|
|          |          | No. |          |
| VSS      |          | L4  |          |
|          |          | L5  |          |
|          |          | L10 |          |
|          |          | L11 |          |
|          |          | L17 |          |
|          |          | L18 |          |
|          |          | L24 |          |
|          |          | L25 |          |
|          |          | L30 |          |
|          |          | L31 |          |
|          |          | M13 |          |
|          |          | M22 |          |
|          |          | N1  |          |
|          |          | N6  |          |
|          |          | N7  |          |
|          |          | N12 |          |
|          |          | N13 |          |
|          |          | N22 |          |
|          |          | N23 |          |
|          |          | N28 |          |
|          |          | N29 |          |
|          |          | N34 |          |
|          |          | P15 |          |
|          |          | P20 |          |
|          |          | R2  |          |
|          |          | R3  |          |
|          |          | R7  |          |
|          |          | R8  |          |
|          |          | R9  |          |
|          |          | R14 |          |
|          |          | R15 |          |
|          |          | R17 |          |
|          |          | R18 |          |
|          |          | R20 |          |
|          |          | R21 |          |
|          |          | R26 |          |
|          |          | R27 |          |



| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VSS      |          | R32        |          |
| V00      |          | R33        |          |
|          |          | T8         |          |
|          |          | T17        |          |
|          |          | T18        |          |
|          |          | U4         |          |
|          |          | U5         |          |
|          |          | U10        |          |
|          |          | U11        |          |
|          |          | U15        |          |
|          |          | U16        |          |
|          |          | U17        |          |
|          |          | U18        |          |
|          |          | U19        |          |
|          |          | U20        |          |
|          |          | U24        |          |
|          |          | U25        |          |
|          |          | U30        |          |
|          |          | U31        |          |
|          |          | V4         |          |
|          |          | V5         |          |
|          |          | V7         |          |
|          |          | V10        |          |
|          |          | V11        |          |
|          |          | V15        |          |
|          |          | V16        |          |
|          |          | V17        |          |
|          |          | V18        |          |
|          |          | V19        |          |
|          |          | V20        |          |
|          |          | V24        |          |
|          |          | V25        |          |
|          |          | V30        |          |
|          |          | V31        |          |
|          |          | W7         |          |
|          |          | W8         |          |
|          |          | W17        |          |

| Pin Name | Pin Type | PIN<br>No. | Function |
|----------|----------|------------|----------|
| VSS      |          | W18        |          |
|          |          | Y2         |          |
|          |          | Y3         |          |
|          |          | Y8         |          |
|          |          | Y9         |          |
|          |          | Y14        |          |
|          |          | Y15        |          |
|          |          | Y17        |          |
|          |          | Y18        |          |
|          |          | Y20        |          |
|          |          | Y21        |          |
|          |          | Y26        |          |
|          |          | Y27        |          |
|          |          | Y32        |          |
|          |          | Y33        |          |
|          |          |            |          |

#### Notes on Pin Description

- 1. All SPECTRA-9953 inputs and bidirectionals present minimum capacitive loading and operate at TTL logic levels except the inputs (as marked) that operate at LVDS logic levels.
- 2. The SPECTRA-9953 digital outputs and bidirectionals that have 4 mA drive capability are: RLD[4:1], RLDCLK[4:1], RSLD[4:1], RSLDCLK[4:1], TSLDCLK[4:1], TLDCLK[4:1], PHASE\_INIT[4:1], LINE\_OOL[4:1], RSALM[4:1], RALM[4:1], RRCPCLK[4:1], RRCPFP[4:1], RRCPDAT[4:1], SYS\_OOL, INTB, TDO, and D[15:0].
- 3. The SPECTRA-9953 digital outputs and bidirectionals that have 5 mA drive capability are: B3E[4:1], RTOH[4:1], ROHFP[4:1], ROHCLK[4:1], TOHCLK[4:1], TOHFP[4:1], TXFPO[4:1], PGMRCLK, PGMTCLK, and DFPO.
- 4. Inputs ALE, RSTB, TMS, TDI, and TRSTB have internal pull-up resistors.
- 5. It is mandatory that every digital ground pin (VSS) be connected to the printed circuit board ground plane to ensure reliable device operation. Refer to the Power Sequencing description in the Operations section.
- 6. It is mandatory that every digital power pin (VDDO & VDDI) be connected to the printed circuit board power plane to ensure reliable device operation.
- 7. All analog power and ground pins can be sensitive to noise. They must be isolated from the digital power and ground. Care must be taken to correctly de-couple these pins. Please refer to the Operations section.
- 8. Due to ESD protection structures in the pads it is necessary to exercise caution when powering a device up or down. ESD protection devices behave as diodes between power supply pins and from I/O pins to power supply pins. Under extreme conditions it is possible to damage these ESD protection devices or trigger latch up. Please adhere to the recommended power supply sequencing as described in the Operation section of this document.
- 9. Do not exceed 100 mA of current on any pin during the power-up or power-down sequence. Refer to the Power Sequencing description in the Operations section.
- 10. Before any input activity occurs, ensure that the device power supplies are within their nominal voltage range.



- 11. Hold the device in the reset condition until the device power supplies are within their nominal voltage range.
- 12. Ensure that all digital power is applied simultaneously, and applied before or simultaneously with the analog power. Refer to the Power Sequencing description in the Operations section.



# 14 Functional Description

## 14.1 Line LVDS Overview

The family of LVDS cells use 622 Mbit/s LVDS links. Four 622 Mbit/s LVDS form a set of high-speed serial data links for passing an STS-48 aggregate data stream. Sixteen 622 Mbit/s LVDS form a set for passing an STS-192 aggregate data stream.

The LVDS interface implemented on the SPECTRA-9953 follows the IEEE 1596.3-1996 specification with some minor differences. Figure 6 shows a generic LVDS link. The changes, described in detail below, are implemented to customize and optimize the LVDS interface for the system. Even with these differences the LVDS interface should function with the physical layer of other LVDS interfaces. The differences include:

- Faster rise/fall times (200 400) ps versus (300 500) ps. Faster edge rates are commonly used with higher speed LVDS interfaces in the industry to ease the interfacing. The IEEE 1596.3-1996 edge rates are optimized for data rates of 400 Mbps and below.
- Hysteresis is not implemented on the receive LVDS interface. Hysteresis is used in many implementations to negate the effect of noise that may exist on any of the unused LVDS links. Hysteresis was not implemented in the SPECTRA-9953 device to minimize circuit complexity, power and cost.
- The LVDS transmitter contains an on-chip 100-ohm termination. Most implementations have single 100-ohm termination on the receiver. By implementing a double termination (on both the LVDS receiver and transmitter), a higher signal integrity and matching is ensured.

### Figure 6 Generic LVDS Link Block Diagram



A simple SERDES transceiver functionality is provided on the line side. Serial line rate LVDS data is sampled and de-serialized to 8-bit parallel data. Parallel output transfers are synchronized to a line rate divided-by-eight clock.

The LVDS system is comprised of the LVDS Receiver (RXLV), LVDS Transmitter (TXLV), SIPO, and PISO blocks.



## 14.2 LVDS Receivers and SIPO

The LVDS Receiver (RXLV) converts LVDS signaling levels to CMOS digital bit-serial data. A total of twenty RXLV blocks are instantiated in the SPECTRA-9953 line receive section. In single STS-192/STM-64 mode, the LVDS receive block supports a 16-bit 622.08 Mbit/s differential LVDS line side interface for direct connection to external clock recovery, clock synthesis, and serializer-deserializer components. In quad STS-48/STM-16 mode, the LVDS receive block supports four independent 4-bit 622.08 Mbit/s LVDS line side interface for direct connection to external clock recovery, clock synthesis, and serializer-deserializer components.

Note: In both modes, an external Serial to Parallel Converter (SIPO) must be used. If the SIPO supports A1/A2 framing, it must be disabled by negating its out of frame (OOF) input port.

This bit-serial data is fed to a serial-in-parallel-out (SIPO) block. The SIPO block divides the 622 MHz receive clock by eight and generates a parallel 8-bit (running at 77.76 MHz) data bus for each bit-serial data. Thus a total of sixteen internal parallel 8-bit buses running at 77.76 MHz are fed to the SRLI block.

## 14.3 SONET/SDH Receive Line Interface (SRLI)

The SONET/SDH receive line interface block performs byte and frame alignment on the incoming STS-192/STM-64 or four STS-48/STM-16 data streams based on the SONET/SDH A1/A2 framing pattern.

While out of frame, the SRLI monitors the receive data stream for an occurrence of the A1/A2 framing pattern. The SRLI adjusts its byte and frame alignment when three consecutive A1 bytes followed by three consecutive A2 bytes occur in the data stream. The SRLI informs the RRMP framer block when the framing pattern has been detected to reinitialize to the new transport frame alignment. While in frame, the SRLI maintains the same byte and frame alignment until the RRMP declares out of frame or an external synchronization error has been detected by the clock and data recovery device.

## 14.4 SONET/SDH Processing Slices

On the SPECTRA-9953 receive side, the SRLI produces sixteen 8-bit buses, each carrying an STS-12/STM-4 stream that is to be processed by a section/line/path termination slice (RRMP, RTTP\_SECTION, SBER, RHPP, RTTP\_PATH, RSVCA). As per SONET/SDH conventions, the SRLI performs four bytes interleaving on the received serial stream. The processing slices and order of transmission for the STS-192/STM-64 and quad STS-48/STM-16 streams are shown in Figure 7. The slices are numbered from 1,1 to 4,4. When processing an STS-192, the sixteen slices work in a master/slave type of configuration. When a quad STS-48/STM-16 mode is processed, four independent groups of four slices each constitute the processing power of the four STS-48/STM-16 streams. The output of each slice is fed to a Drop bus 8B/10B enocoder.



On the transmit side, the 16 independent links of the Add bus are fed to 16 independent 8B/10B decoders. Each decoder feeds a transmit processing slice (SHPI, TSVCA, THPP, TTTP\_PATH, TRMP, TTTP\_SECTION). As on the receive side, there are 16 transmit processing slices that form one group when processing an STS-192/STM-64 stream or four groups when processing four STS-48/STM-16 streams. The output of each slice feeds the STLI that performs the required byte interleaving before line transmission.

While in Quad STS48 Mode, the Spectra-9953 can be configured to carry any mix of STS-1/3c/12c/24c/36c/48c payloads. STS-3c/12c concatenated paths cannot overlap more than one slice (i.e. an STS-3c could not start in slice 2,2 and finish in slice 2,3). STS-24c and STS-36c payloads must take exactly 2 and 3 slices, respectively.

While in Single STS192 mode, the Spectra9953 can be configured to carry any mix of STS-1/3c/12c/(Nx12)c/192c payloads. Payloads larger than STS48c can overlap processing quadrants, but must begin at slice x,1 in order to do so. For instance, an STS-72c payload is allowable, but it could not start at slice 1,2 and finish at slice 2,4. It could, however, exist from slice 3,1 to slice 4,3.



|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 12                                                                                                       | 10 7 4 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Slice # 1,1 12                                                                                                                                                                                                                                                                                                                                                                                                | 10 7 4 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STS# 1-12                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 24                                                                                                       | 22 19 16 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Slice # 1,2 24                                                                                                                                                                                                                                                                                                                                                                                                | 22 19 16 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STS# 13-24                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                                                                                                          | 34 31 28 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Slice # 1,3 36                                                                                                                                                                                                                                                                                                                                                                                                | 34 31 28 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STS# 25-36                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 48                                                                                                       | 46 43 40 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Slice # 1,4                                                                                                                                                                                                                                                                                                                                                                                                   | 46 43 40 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 37-48                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 60                                                                                                       | 58 55 52 49                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Slice # 2,1 0                                                                                                                                                                                                                                                                                                                                                                                                 | 58 55 52 49                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STS# 49-60                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 72                                                                                                       | 70 67 64 61                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Slice # 2,2 72                                                                                                                                                                                                                                                                                                                                                                                                | 70 67 64 61                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STS# 61-72                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 84                                                                                                       | 82 79 76 73                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Slice # 2,3 84                                                                                                                                                                                                                                                                                                                                                                                                | 82 79 76 73                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STS# 73-84                                                                                                                                                                       |
| STS-192/STM-64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | S      | 96                                                                                                       | 94 91 88 85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Slice # 2,4                                                                                                                                                                                                                                                                                                                                                                                                   | 94 91 88 85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STS# 85-96                                                                                                                                                                       |
| 192 46 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R      |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 2,4                                                                                                                                                                                                                                                                                                                                                                                                   | 34 31 00 03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                  |
| SONET/SDH STS-1/STM-0 numbering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 108                                                                                                      | 106 103 100 97                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Slice # 3,1                                                                                                                                                                                                                                                                                                                                                                                                   | 106 103 100 97                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | STS# 97-108                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 120                                                                                                      | 118 115 112 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 3,2                                                                                                                                                                                                                                                                                                                                                                                                   | 118 115 112 109                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 109-120                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 132                                                                                                      | 130 127 124 121                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 3,3 132                                                                                                                                                                                                                                                                                                                                                                                               | 130 127 124 121                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 121-132                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 144                                                                                                      | 142 139 136 133                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 3,4                                                                                                                                                                                                                                                                                                                                                                                                   | 142 139 136 133                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 133-144                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                                                                                                          | 142 133 130 133                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Silce # 3,4                                                                                                                                                                                                                                                                                                                                                                                                   | 142 139 130 133                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 156                                                                                                      | 154 151 148 145                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 4,1                                                                                                                                                                                                                                                                                                                                                                                                   | 154 151 148 145                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 145-156                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 168                                                                                                      | 166 163 160 157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 4,2                                                                                                                                                                                                                                                                                                                                                                                                   | 166 163 160 157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 157-168                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                                                                                                          | 178 175 172 169                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 4,3                                                                                                                                                                                                                                                                                                                                                                                                   | 178 175 172 169                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 169-180                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | - 192                                                                                                    | 190 187 184 181                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 4,4                                                                                                                                                                                                                                                                                                                                                                                                   | 190 187 184 181                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 181-192                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | [      | 12                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 1 1                                                                                                                                                                                                                                                                                                                                                                                                   | 10 7 4 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STS# 1-12                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 12                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 1,1 12                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | STS# 1-12                                                                                                                                                                        |
| STS-48/STM-16 #1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        | 24                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 1,2 24                                                                                                                                                                                                                                                                                                                                                                                                | 22 19 16 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STS# 13-24                                                                                                                                                                       |
| 48 46 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | - 24                                                                                                     | 22 19 16 13<br>34 31 28 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Slice # 1,2         24           Slice # 1,3         36                                                                                                                                                                                                                                                                                                                                                       | 22         19         16         13           34         31         28         25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | STS# 13-24<br>STS# 25-36                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | 24                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 1,2 24                                                                                                                                                                                                                                                                                                                                                                                                | 22 19 16 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STS# 13-24                                                                                                                                                                       |
| 48 46 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                                                                                                          | 22 19 16 13<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 1,2         24           Slice # 1,3         38           Slice # 1,4         44                                                                                                                                                                                                                                                                                                                      | 22         19         16         13           34         31         28         25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | STS# 13-24<br>STS# 25-36                                                                                                                                                         |
| 4846 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1<br>SONET/SDH STS-1/STM-0 numbering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        | - 24<br>- 36<br>- 48<br>- 12                                                                             | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Slice # 1,2       24         Slice # 1,3       36         Slice # 1,4       48         Slice # 2,1       12                                                                                                                                                                                                                                                                                                   | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | STS# 13-24<br>STS# 25-36<br>STS# 37-48                                                                                                                                           |
| 48 46 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | - 24<br>- 36<br>- 48<br>- 12<br>- 24                                                                     | 22         19         16         13           34         31         28         25           46         43         40         37           9         10         7         4         1           9         10         7         4         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Slice # 1,2       24         Slice # 1,3       36         Slice # 1,4       44         Slice # 2,1       12         Slice # 2,2       24                                                                                                                                                                                                                                                                      | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24                                                                                                                |
| 48 46 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1 →<br>SONET/SDH STS-1/STM-0 numbering<br>STS-48/STM-16 #2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | S      | - 24<br>- 36<br>- 48<br>- 12<br>- 24<br>- 24<br>- 38<br>- 38                                             | 22         19         16         13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Slice # 1,2       24         Slice # 1,3       35         Slice # 1,4       48         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       35                                                                                                                                                                                                                                         | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           34         31         28         25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36                                                                                                  |
| 48 46 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1 →<br>SONET/SDH STS-1/STM-0 numbering<br>STS-48/STM-16 #2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R      | - 24<br>- 36<br>- 48<br>- 12<br>- 24                                                                     | 22         19         16         13           34         31         28         25           46         43         40         37           9         10         7         4         1           9         10         7         4         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Slice # 1,2       24         Slice # 1,3       36         Slice # 1,4       44         Slice # 2,1       12         Slice # 2,2       24                                                                                                                                                                                                                                                                      | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24                                                                                                                |
| 48 46 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1 →<br>SONET/SDH STS-1/STM-0 numbering<br>STS-48/STM-16 #2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R<br>L | - 24<br>- 36<br>- 48<br>- 12<br>- 24<br>- 24<br>- 38<br>- 38                                             | 22         19         16         13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Slice # 1,2       24         Slice # 1,3       35         Slice # 1,4       48         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       35                                                                                                                                                                                                                                         | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           34         31         28         25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36                                                                                                  |
| 48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1         SONET/SDH STS-1/STM-0 numbering         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       →                                                                                                                                                                                                                                                                                                                                 | R      | - 24<br>- 36<br>- 12<br>- 24<br>- 12<br>- 24<br>- 12<br>- 24<br>- 12<br>- 24<br>- 24<br>- 24             | 22         19         16         13           34         31         28         25           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37                                                                                                                                                                                                                                                                                                                                                                                 | Slice # 1,2       24         Slice # 1,3       35         Slice # 1,4       45         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       35         Slice # 2,4       46                                                                                                                                                                                                            | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           34         31         28         25           46         43         40         37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48                                                                                    |
| 48 46 43 40 37 34 31 28 25 22 19 16 13 10 7 4 1 →<br>SONET/SDH STS-1/STM-0 numbering<br>STS-48/STM-16 #2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R<br>L | - 24<br>                                                                                                 | 22         19         16         13           34         31         28         25           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37                                                                                                                                                                                                                                                                                     | Slice # 1,2       24         Slice # 1,3       35         Slice # 1,4       49         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       35         Slice # 2,3       36         Slice # 3,1       12         Slice # 3,2       24                                                                                                                                                  | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           44         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           44         31         28         25           46         43         40         37                                                                                                                                                                                                                                                                                                                                | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12                                                                       |
| 48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1         SONET/SDH STS-1/STM-0 numbering         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       •         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       •         STS-48/STM-16 #3                                                                                                               | R<br>L | - 24<br>- 36<br>- 12<br>- 24<br>- 48<br>- 48<br>- 12<br>- 24<br>- 24<br>- 24<br>- 24<br>- 24<br>- 38<br> | 22         19         16         13           34         31         28         25           46         43         40         37           22         19         16         13           22         19         16         13           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         1           34         31         28         25           34         31         28         1           34         31         28         25           34         31         28         25   | Slice # 1,2       24         Slice # 1,3       35         Slice # 1,4       45         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       35         Slice # 2,4       48         Slice # 3,1       12         Slice # 3,2       24         Slice # 3,3       38                                                                                                                     | 22         19         16         13           34         31         28         25           66         43         40         37           10         7         4         1           22         19         16         13           34         31         28         25           46         43         40         37           22         19         16         13           46         43         40         37           46         43         40         37           46         43         40         37           10         7         4         1           22         19         16         13           46         43         40         37           10         7         4         1           22         19         16         13           22         19         16         13           34         31         28         25 | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 1-12<br>STS# 13-24<br>STS# 13-24<br>STS# 25-36                |
| 48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1         SONET/SDH STS-1/STM-0 numbering         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       •         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       •         STS-48/STM-16 #3                                                                                                               | R<br>L | - 24<br>                                                                                                 | 22         19         16         13           34         31         28         25           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37                                                                                                                                                                                                                                                                                     | Slice # 1,2       24         Slice # 1,3       35         Slice # 1,4       49         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       35         Slice # 2,3       36         Slice # 3,1       12         Slice # 3,2       24                                                                                                                                                  | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           44         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           44         31         28         25           46         43         40         37                                                                                                                                                                                                                                                                                                                                | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 1-12<br>STS# 13-24                                            |
| 48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1         SONET/SDH STS-1/STM-0 numbering         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       •         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       •         STS-48/STM-16 #3                                                                                                               | R<br>L | - 24<br>- 36<br>- 12<br>- 24<br>- 48<br>- 48<br>- 12<br>- 24<br>- 24<br>- 24<br>- 24<br>- 24<br>- 38<br> | 22         19         16         13           34         31         28         25           46         43         40         37           22         19         16         13           22         19         16         13           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         25           34         31         28         1           34         31         28         25           34         31         28         1           34         31         28         25           34         31         28         25   | Slice # 1,2       24         Slice # 1,3       35         Slice # 1,4       45         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       35         Slice # 2,4       48         Slice # 3,1       12         Slice # 3,2       24         Slice # 3,3       38                                                                                                                     | 22         19         16         13           34         31         28         25           66         43         40         37           10         7         4         1           22         19         16         13           34         31         28         25           46         43         40         37           22         19         16         13           46         43         40         37           46         43         40         37           46         43         40         37           10         7         4         1           22         19         16         13           46         43         40         37           10         7         4         1           22         19         16         13           22         19         16         13           34         31         28         25 | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 1-12<br>STS# 13-24<br>STS# 13-24<br>STS# 25-36                |
| 48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1         SONET/SDH STS-1/STM-0 numbering         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1         STS-48/STM-16 #3         46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       • | R<br>L | - 24<br>                                                                                                 | 22         19         16         13           34         31         28         25           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37                                                                                                                                                                                                                                                                                                                                                                                                                               | Slice # 1,2       24         Slice # 1,3       36         Slice # 1,4       46         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       38         Slice # 2,4       46         Slice # 3,1       12         Slice # 3,2       24         Slice # 3,3       36         Slice # 3,4       46                                                                                        | 22         19         16         13           44         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           46         43         40         37           10         7         4         1           22         19         16         13           42         19         16         3           34         31         28         25           46         43         40         37                                                                                              | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 1-12<br>STS# 13-24<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48  |
| 48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1         SONET/SDH STS-1/STM-0 numbering         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       •         STS-48/STM-16 #2         48       46       43       40       37       34       31       28       25       22       19       16       13       10       7       4       1       •         STS-48/STM-16 #3                                                                                                               | R<br>L | - 24<br>- 38<br>- 12<br>- 12<br>- 24<br>- 48<br>- 48<br>- 48<br>- 48<br>- 48<br>- 48<br>- 48<br>- 4      | 22         19         16         13           34         31         28         25           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37           46         43         40         37 | Slice # 1,2       24         Slice # 1,3       35         Slice # 1,4       46         Slice # 2,1       12         Slice # 2,2       24         Slice # 2,3       36         Slice # 2,3       36         Slice # 2,3       36         Slice # 2,3       36         Slice # 3,1       12         Slice # 3,2       24         Slice # 3,3       36         Slice # 3,4       46         Slice # 4,1       12 | 22         19         16         13           34         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           44         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           44         31         28         25           46         43         40         37           10         7         4         1           22         19         16         13           44         31         28         25           46         43         40         37                                                                                                                                           | STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 1-12<br>STS# 13-24<br>STS# 13-24<br>STS# 25-36<br>STS# 37-48<br>STS# 37-48 |

48

46 43 40 37 Slice # 4,4 48

### Figure 7 SPECTRA-9953 Processing Slices (STS-192/STM-64 and Quad STS-48/STM-16)

46 43 40 37

STS# 37-48

Release



# 14.5 Receive Regenerator and Multiplexer Processor (RRMP)

The Receive Regenerator and Multiplexer Processor (RRMP) block extracts and process the transport overhead of the received data stream.

The RRMP frames to the data stream by operating with an upstream pattern detector (SRLI) that searches for occurrences of the A1/A2 framing pattern. Once the SRLI has found an A1/A2 framing pattern, the RRMP monitors for the next occurrence of the framing pattern 125 µs later. Two framing pattern algorithms are provided to improve performance in the presence of bit errors. In algorithm 1, the RRMP declares frame alignment (removes OOF defect) when the 12 A1 and the 12 A2 bytes are seen error-free. In algorithm 2, the RRMP declares frame alignment (removes OOF defect) when only the first A1 byte and the first four bits of the last A2 byte are seen error-free. In single STS-192 (STM-64) mode, the RRMP frames only on the first STS-48 (STM-16) stream. Once in frame, the RRMP monitors the framing pattern and declares OOF when one or more bit errors in the framing pattern are detected for four consecutive frames. Again, depending upon the algorithm either 24 framing bytes or 12 framing bits are examined for bit errors in the framing pattern. Table 4 and Table 5 summarize these algorithms.

| SONET/SDH      | Algorithm 1            | Algorithm 2            |
|----------------|------------------------|------------------------|
| STS-48/STM-16  | STM-4 #1 All A1 bytes  | STM-4 #1 First A1 byte |
|                | STM-4 #4 All A2 bytes  | STM-4 #4 Last A2 byte  |
|                |                        | (first four bits only) |
| STS-192/STM-64 | STM-4 #1 All A1 bytes  | STM-4 #1 First A1 byte |
|                | STM-4 #16 All A2 bytes | STM-4 #16 Last A2 byte |
|                |                        | (first four bits only) |

### Table 4 A1/A2 Bytes Used for Out Of Frame Detection

### Table 5 A1/A2 Bytes Used for In Frame Detection

| SONET/SDH      | Algorithm 1           | Algorithm 2            |
|----------------|-----------------------|------------------------|
| STS-48/STM-16  | STM-4 #1 All A1 bytes | STM-4 #1 First A1 byte |
|                | STM-4 #1 All A2 bytes | STM-4 #1 Last A2 byte  |
|                |                       | (first four bits only) |
| STS-192/STM-64 | STM-4 #1 All A1 bytes | STM-4 #1 First A1 byte |
|                | STM-4 #1 All A2 bytes | STM-4 #1 Last A2 byte  |
|                |                       | (first four bits only) |

The performance of these framing algorithms in the presence of bit errors and random data is robust. When looking for frame alignment the performance of each algorithm is dominated by the alignment algorithm used in the SRLI, which always examines three A1 and three A2 framing bytes. The probability of falsely framing to random data is less than 0.00001% for either algorithm. Once in frame alignment, the RRMP continuously monitors the framing pattern. When the incoming stream contains a 10<sup>-3</sup> BER, the first algorithm provides a 99.75% probability that the mean time between OOF occurrences is 0.13 seconds and the second algorithm provides a 99.75% probability that the mean time between OOF occurrences is 7 minutes.



The RRMP also detects loss of frame (LOF) defect and loss of signal (LOS) defect. LOF is declared when an OOF condition exists for a total period of 3 ms during which there is no continuous in frame period of 3 ms. LOF output is removed when an in frame condition exists for a continuous period of 3 ms. LOS is declared when a continuous period of 20  $\mu$ s without transitions on the received data stream is detected. LOS is removed when two consecutive framing patterns are found (based on algorithm 1 or algorithm 2) and during the intervening time (one frame). There are no continuous periods of 20  $\mu$ s without transitions on the received data stream.

The RRMP calculates the section BIP-8 error detection code on the scrambled data of the complete frame. The section BIP-8 code is based on a bit interleaved parity calculation using even parity. The calculated BIP-8 code is compared with the BIP-8 code extracted from the B1 byte of STS-1 (STM-0) #1 of the following frame after de-scrambling. Any difference indicates a section BIP-8 error. The RRMP accumulates section BIP-8 errors in a microprocessor readable 16 bits saturating counter (up to 1 second accumulation time). Optionally, block section BIP-8 errors can be accumulated.

The RRMP optionally de-scrambles the received data stream.

The RRMP calculates the line BIP-8 error detection codes on the de-scrambled line overhead and synchronous payload envelope (SPE) bytes of the constituent STS-1 (STM-0). The line BIP-8 code is based on a bit interleaved parity calculation using even parity. The calculated BIP-8 codes are compared with the BIP-8 codes extracted from the B2 byte of the constituent STS-1 (STM-0) of the following frame after de-scrambling. Any difference indicates a line BIP-8 error. The master RRMP accumulates line BIP-8 errors in a microprocessor readable 24 bits saturating counter (up to 1 second accumulation time). Optionally, block BIP-24 errors can be accumulated.

The RRMP extracts the line remote error indication (REI-L) errors from the M1 byte of STS-1 (STM-0) #3 and accumulates them in a microprocessor readable 24 bits saturating counter (up to 1 second accumulation time). Optionally, block line REI errors can be accumulated.

The RRMP extracts and filters the K1/K2 APS bytes for three frames. The filtered K1/K2 APS bytes are accessible through microprocessor readable registers. The RRMP also monitors the unfiltered K1/K2 APS bytes to detect APS byte failure (APSBF-L) defect, line alarm indication signal (AIS-L) defect and line remote defect indication (RDI-L) defect. APS byte failure is declared when 12 consecutive frames have been received where no three consecutive frames contain identical K1 bytes. The APS byte failure is removed upon detection of three consecutive frames containing identical K1 bytes. The detection of invalid APS codes must be done is done in software by polling the K1/K2 APS register. Line AIS is declared when the bit pattern 111 is observed in bits 6, 7, and 8 of the K2 byte for three or five consecutive frames. Line RDI is declared when the bit pattern 110 is observed in bits 6, 7, and 8 of the K2 byte for three or five consecutive frames. Line RDI is declared when the bit pattern 110 is observed in bits 6, 7, and 8 of the K2 byte for three or five consecutive frames. Line RDI is declared when the bit pattern 110 is observed in bits 6, 7, and 8 of the K2 byte for three or five consecutive frames. Line RDI is consecutive frames. Line RDI is consecutive frames. Line RDI is removed when any pattern other than 110 is observed in bits 6, 7, and 8 of the K2 byte for three or five consecutive frames.

The RRMP extracts and filters the synchronization status message (SSM) for eight frames. The filtered SSM is accessible through microprocessor readable registers.



RRMP optionally inserts line alarm indication signal (AIS-L).

The RRMP extracts and serially outputs all the transport overhead (Used and Unused TOH) bytes on the RTOH port. The TOH bytes are output in the same order that they are received (A1, A2, J0/Z0, Unused, B1, E1, Unused, F1, D1-D3, H1-H3, B2, K1, K2, D4-D12, S1/Z1, Z2/M1/Z2 and E2). Figure 8 and Figure 9 show the transport overhead bytes on RTOH1-4 for the case where the SPECTRA-9953 is processing quad STS-48/STM-16 and STS-192/STM-64 streams. These figures do not show the multiplexing structure used to serially output the transport overhead on the RTOH port. Each processing RRMP extracts and outputs serially an STS-12/STM-4-worth of transport overhead. Four RRMPs transport overhead serial streams are multiplexed to generate an STS-48/STM-16 transport overhead. Refer to the Functional Timing section for a detailed description of the multiplexing structure. ROHCLK is the generated output clock used to provide timing for the RTOH port. ROHCLK is a nominal 82.94 MHz clock generated by gapping a 103.68 MHz clock. Sampling ROHFP high with the rising edge of ROHCLK identifies the MSB of the first A1 byte.

It should be noted that Figure 8 and Figure 9 use STS-1 ordering that is internal to SPECTRA-9953 and does not correspond exactly to the Bellcore STS-1 ordering found in Figure 7

| STS-1/STM-0 #1   | STS-1/STM-0 | STS-1/STM-0 | STS-1/STM-0 #4 | STS-1/STM-0 #5 |               | STS-1/STM-0 #48 | STS-1/STM-0 #1 | STS-1/STM-0 #2 | STS-1/STM-0 #3 | STS-1/STM-0 #4 | STS-1/STM-0 #5 | STS-1/STM-0 #48 | STS-1/STM-0 #1 | STS-1/STM-0 | STS-1/STM-0 #3 | STS-1/STM-0 #4 | STS-1/STM-0 #5 | STS-1/STM-0 #48 |
|------------------|-------------|-------------|----------------|----------------|---------------|-----------------|----------------|----------------|----------------|----------------|----------------|-----------------|----------------|-------------|----------------|----------------|----------------|-----------------|
| First c          | order o     | f transı    | missior        | ו —— ו         | $\rightarrow$ |                 |                |                |                |                |                |                 |                |             |                |                |                | <br>            |
| ဖ္ဖ A1           | A1          | A1          | A1             | A1             |               | A1              | A2             | A2             | A2             | A2             | A2             | <br>A2          | JO             | Z0          | Z0             | Z0             | ZØ             | <br>Z0          |
| Second B1        |             |             |                |                |               |                 | E1             |                |                |                |                |                 | F1             |             |                |                |                |                 |
| order D1         |             |             |                |                |               |                 | D2             |                |                |                |                |                 | D3             |             |                |                |                |                 |
|                  | H1          | H1          | H1             | H1             |               | H1              | H2             | H2             | H2             | H2             | H2             | <br>H2          | H3             | H3          | H3             | H3             | H3             | <br>H3          |
| of transmission  | B2          | B2          | B2             | B2             |               | B2              | K1             |                |                |                |                |                 | K2             |             |                |                |                |                 |
| ission D4        |             |             |                |                |               |                 | D5             |                |                |                |                |                 | D6             |             |                |                |                |                 |
| D7               |             |             |                |                |               |                 | D8             |                |                |                |                |                 | D9             |             |                |                |                |                 |
| $\downarrow$ D10 |             |             |                |                |               |                 | D11            |                |                |                |                |                 | D12            |             |                |                |                |                 |
| S1               | Z1          | Z1          | Z1             | Z1             |               | Z1              | Z2             | Z2             | M1             | Z2             | Z2             | <br>Z2          | E2             |             |                |                |                |                 |

### Figure 8 STS-48 (STM-16) on RTOH 1-4

Unused bytes National bytes ZØ Z0 or National bytes







Unused bytes National bytes Z0 or National bytes

Figure 10 STS-192 (STM-64) on RTOH2-4



The RRMP serially outputs the line DCC bytes on the RLD and the RSLD ports. The line DCC bytes (D4-D12) are output on RLD. RSLD is selectable to output either the section DCC bytes (D1-D3) or the line DCC bytes (D4-D12). RLDCLK is the generated output clock used to provide timing for the RLD port. RLDCLK is a nominal 576 kHz clock. RSLDCLK is the generated output clock used to provide timing for the RSLD port. If RSLD carries the line DCC, RSLDCLK is a nominal 576 kHz clock or if RSLD carries the section DCC and RSLDCLK is a nominal 192 kHz clock. Sampling ROHFP high identifies the MSB of the first DCC byte on RLD (D4) and RSLD (D1 or D4).

A maskable interrupt is activated to indicate any change in the status of OOF, LOF, LOS, line remote defect indication (RDI-L), line alarm indication signal (AIS-L), synchronization status message (COSSM), APS bytes (COAPS) and APS byte failure (APSBF) or any errors in section BIP-8, line BIP-8 and line remote error indication (REI-L).

The RRMP block provides de-scrambled data and frame alignment indication signals for use by the RHPP.

# 14.6 Receive Trail trace Processor (RTTP)

The Receive Trail trace Processor (RTTP) block monitors the trail trace messages of the receive data stream for trace identifier unstable (TIU) defect and trace identifier mismatch (TIM) defect. Three trail trace algorithms are defined. It is mandatory to select one of the algorithms for the RTTP to monitor the received message.

The first algorithm is Telcordia-compliant. The algorithm detects trace identifier mismatch (TIM) defect on a 16 or 64-byte trail trace message. A TIM defect is declared when none of the last 20 messages matches the expected message. A TIM defect is removed when 16 of the last 20 messages match the expected message. The expected trail trace message is a static message written in the expected page of the RTTP by an external microprocessor. Optionally, the expected message is matched when the trail trace message is all zeros.

The second algorithm is ITU compliant. The algorithm detects trace identifier unstable (TIU) defect and trace identifier mismatch (TIM) defect on a 16 or 64-byte trail trace message. The current trail trace message is stored in the captured page of the RTTP. If the length of the message is 16 bytes, the RTTP synchronizes on the MSB of the message. The byte with the MSB set high is placed in the first location of the captured page. If the length of the message is 64 bytes, the RTTP synchronizes on the CR/LF (CR = 0Dh, LF = 0Ah) characters of the message. The following byte is placed in the first location of the captured page.

A persistent trail trace message is declared when an identical message is received for three or five consecutive multi-frames (16 or 64 frames). A persistent message becomes the accepted message. The accepted message is stored in the accepted page of the RTTP. A TIU defect is declared when one or more erroneous bytes are detected in a total of eight messages without any persistent message in between. A TIU defect is removed when a persistent message is received.

A TIM defect is declared when the accepted message does not match the expected message. A TIM defect is removed when the accepted message matches the expected message. The expected message is a static message written in the expected page of the RTTP by an external microprocessor. Optionally, the algorithm declares a match trail trace message when the accepted message is all zeros.

The third algorithm is not Telcordia/ITU-compliant. The algorithm detects trace identifier unstable (TIU) on a single continuous trail trace byte. A TIU defect is declared when one or more erroneous bytes are detected in three consecutive 16-byte windows. The first window starts on the first erroneous byte. A TIU defect is removed when an identical byte is received for 48 consecutive frames. A maskable interrupt is activated to indicate any change in the status of trace identifier unstable (TIU) and trace identifier mismatch (TIM).



# 14.7 Bit Error Monitor (SBER)

The SBER provides two independent bit error rate monitoring circuits (BERM block). They are used to monitor line bit error rate indicator (B2). One BERM block is dedicated to monitor the Signal Degrade (SD) alarm and the other BERM block dedicated to monitor the Signal Fail (SF) alarm. These alarms can then be used to control system level features such as Automatic Protection Switching (APS).

The BERM block uses a sliding window-based algorithm. This algorithm provides a much superior performance for detection, clearing and false detection than a simple jumping-window (resetable counter being polled at a regular interval) algorithm.

## 14.8 Receive High Order Path Processor (RHPP)

The Receive High Order Path Processor (RHPP) provides pointer interpretation, extraction of path overhead, extraction of the SPE (virtual container), and path level alarm and performance monitoring.

### 14.8.1 Pointer Interpreter

The pointer interpreter extracts and validates the H1 and H2 bytes in order to identify the location of the path overhead byte (J1) and all the SPEs of the constituent STS-1/3c/12c/48c/192c (VC3/4/4-4c/4-16c/4-64c) payloads. The pointer interpreter is a time multiplexed finite state machine that can process any mix of STS-1/3c/12c/(Nx12)c/48c/192c (AU3/4/4-4c/4-16c/4-64c) pointers. Within the pointer interpretation algorithm, three states are defined as shown below:

- NORM\_state (NORM)
- AIS\_state (AIS)
- LOP\_state (LOP)

The transition between states will be consecutive events (indications), for example, three consecutive AIS indications to go from the NORM\_state to the AIS\_state. The kind and number of consecutive indications activating a transition is chosen such that the behavior is stable and insensitive to low BER. The only transition on a single event is the one from the AIS\_state to the NORM\_state after receiving a NDF enabled with a valid pointer value. Please note, since the algorithm only contains transitions based on consecutive indications, it is implied that, for example, non-consecutively received invalid indications do not activate the transitions to the LOP\_state.







8 x INV\_POINT

The following events (indications) are defined:

**NORM\_POINT:** Disabled NDF + ss + offset value equal to active offset.

**NDF\_ENABLE:** Enabled NDF + ss + offset value in range of 0 to 782.

 $AIS_IND: H1 = FFh + H2 = FFh.$ 

**INC\_IND:** Disabled NDF + ss + majority of I bits inverted + no majority of D bits inverted + previous NDF\_ENABLE, INC\_IND or DEC\_IND more than three frames ago.

**DEC\_IND:** Disabled NDF + ss + majority of D bits inverted + no majority of I bits inverted + previous NDF\_ENABLE, INC\_IND or DEC\_IND more than three frames ago.

**INV\_POINT:** Not any of the above (i.e.: not NORM\_POINT, not NDF\_ENABLE, not AIS\_IND, not INC\_IND and not DEC\_IND).

**NEW\_POINT:** Disabled NDF + ss + offset value in range of 0 to 782 but not equal to active offset.



#### Notes

- 1. Active offset is defined as the accepted current phase of the SPE (VC) in the NORM\_state and is undefined in the other states.
- 2. Enabled NDF is defined as the following bit patterns: 1001, 0001, 1101, 1011 and 1000.
- 3. Disabled NDF is defined as the following bit patterns: 0110, 1110, 0010, 0100 and 0111.
- 4. The remaining six NDF bit patterns (0000, 0011, 0101, 1010, 1100, 1111) result in an INV\_POINT indication.
- 5. ss bits are unspecified in SONET and have bit pattern 10 in SDH.
- 6. The use of ss bits in definition of indications may be optionally disabled.
- 7. The requirement for previous NDF\_ENABLE, INC\_IND or DEC\_IND be more than 3 frames ago may be optionally disabled.
- 8. NEW\_POINT is also an INV\_POINT.
- 9. The requirement for the pointer to be within the range of 0 to 782 in 8 X NDF\_ENABLE may be optionally disabled.
- 10. LOP is not declared if all the following conditions exist:
  - the received pointer is out of range (>782),
  - the received pointer is static,
  - the received pointer can be interpreted, according to majority voting on the I and D bits, as a positive or negative justification indication, after making the requested justification, the received pointer continues to be interpretable as a pointer justification.
  - When the received pointer returns to an in-range value, the SPECTRA-9953 will interpret it correctly.

The transitions indicated in the state diagram are defined as follows:

INC\_IND/DEC\_IND: Offset adjustment (increment or decrement indication)

3 x EQ\_NEW\_POINT: Three consecutive equal NEW POINT indications

NDF\_ENABLE: Single NDF\_ENABLE indication

**3 x AIS\_IND:** Three consecutive AIS indications

**8 x INV\_POINT:** Eight consecutive INV POINT indications

**8 x NDF\_ENABLE**: Eight consecutive NDF\_ENABLE indications

#### Notes

- 1. The transitions from NORM\_state to NORM\_state do not represent state changes but imply offset changes.
- 2. 3 x EQ\_NEW\_POINT takes precedence over other events and may optionally reset the INV\_POINT count.
- 3. All three offset values received in 3 x EQ\_NEW\_POINT must be identical.
- 4. "Consecutive event counters" are reset to zero on a change of state (except the INV\_POINT counter).



LOP is declared on entry to the LOP\_state after eight consecutive invalid pointers or eight consecutive NDF enabled indications. Path AIS is optionally inserted in the Drop bus when LOP is declared. The alarm condition is reported in the ring control port and is optionally returned to the source node by signaling the corresponding Transmit High Order Path Processor in the local SPECTRA-9953 device to insert a path RDI indication. Alternatively, if in-band error reporting is enabled, the path RDI bit in Drop bus G1 byte is set to indicate the LOP alarm to the THPP in a remote SPECTRA-9953.

PAIS is declared on entry to the AIS\_state after three consecutive AIS indications. Path AIS is inserted in the Drop bus when AIS is declared. The alarm condition is reported in the ring control port and is optionally returned to the source node by signaling the corresponding Transmit High Order Path Processor in the local SPECTRA-9953 device to insert a path RDI indication. Alternatively, if in-band error reporting is enabled, the path RDI bit in Drop bus G1 byte is set to indicate the PAIS alarm to the THPP in a remote SPECTRA-9953.

## 14.8.2 Concatenation Pointer Interpreter State Machine

The concatenation pointer interpreter extracts and validates the H1 and H2 concatenation bytes. The concatenation pointer interpreter is a time multiplexed finite state machine that can process any mix of STS-1/3c/12c/48c/192c (AU3/4/4-4c/4-16c/4-64c) pointers. Within the pointer interpretation algorithm three states are defined as shown below.

- CONC state (CONC)
- AISC\_state (AISC)
- LOPC\_state (LOPC)

The transitions between the states will be consecutive events (indications), for example, three consecutive AIS indications to go from the CONC\_state to the AISC\_state. The kind and number of consecutive indications activating a transition is chosen such that the behavior is stable and insensitive to low BER.







The following events (indications) are defined:

**CONC IND:** Enabled NDF + dd + "111111111"

**AIS IND:** H1 = FFh + H2 = FFh

**INV\_POINT:** Not any of the above (i.e.: not CONC IND and not AIS IND)

#### Notes

- 1. Enabled NDF is defined as the following bit patterns: 1001, 0001, 1101, 1011 and 1000.
- 2. The remaining eleven NDF bit patterns (0000, 0010, 0011, 0100, 0101, 0110, 0111, 1010, 1100, 1110, 1110, 1111) result in an INV\_POINT indication.
- 3. dd bits are unspecified in SONET/SDH.

The transitions indicated in the state diagram are defined as follows:

**3 X CONC\_IND:** Three consecutive CONC indications

3 x AIS\_IND: Three consecutive AIS indications

### 8 x INV\_POINT: Eight consecutive INV\_POINT indications

#### Note

1. "Consecutive event counters" are reset to zero on a change of state.



LOPC is declared on entry to the LOPC\_state after eight consecutive pointers with values other than concatenation indications. Path AIS is optionally inserted in the Drop bus when LOPC is declared. The alarm condition is reported in the ring control port and is optionally returned to the source node by signaling the corresponding Transmit High Order Path Processor in the local SPECTRA-9953 device to insert a path RDI indication. Alternatively, if in-band error reporting is enabled, the path RDI bit in Drop bus G1 byte is set to indicate the LOP alarm to the THPP in a remote SPECTRA-9953 device.

PAISC is declared on entry to the AISC\_state after three consecutive AIS indications. Path AIS is optionally inserted in the Drop bus when AISC is declared. The alarm condition reported in the ring control port and is optionally returned to the source node by signaling the corresponding Transmit High Order Path Processor in the local SPECTRA-9953 device to insert a path RDI indication. Alternatively, if in-band error reporting is enabled, the path RDI bit in Drop bus G1 byte is set to indicate the PAIS alarm to the THPP in a remote SPECTRA-9953 device.

### 14.8.3 Error Monitoring

The RHPP calculates the path BIP-8 error detection codes on the STS-1/3c/12c/48c/192c (VC-3/4/4-4c/4-16c/4-64c) payloads. When processing a VC-3 payload, the two fixed stuff columns can be excluded of the BIP-8 calculation if the FSBIPDIS register bit is set. The path BIP-8 code is based on a bit interleaved parity calculation using even parity. The calculated BIP-8 codes are compared with the BIP-8 codes extracted from the B3 byte of each constituent STS (VC) payload of the following frame. Any differences indicate a path BIP-8 error. The RHPP accumulates path BIP-8 errors in a microprocessor readable 16 bits saturating counter (up to 1 second accumulation time). Optionally, block BIP-8 errors can be accumulated.

The RHPP extracts the path remote error indication (REI-P) errors from bits 1, 2, 3 and 4 of the path status byte (G1) and accumulates them in a microprocessor readable 16 bits saturating counter (up to 1 second accumulation time). Optionally, block block REI errors can be accumulated.

The RHPP monitors the path signal label byte (C2) payload to validate change in the accepted path signal label (APSL). The same PSL byte must be received for three or five consecutive frames (selectable by the PSL5 bit in the configuration register) before being considered accepted.

The RHPP also monitors the path signal label byte (C2) to detect path payload label unstable (PLU-P) defect. A PSL unstable counter is increment every time the received PSL differs from the previously received PSL (an erroneous PSL will cause the counter to be increment twice, once when the erroneous PSL is received and once when the error free PSL is received). The PSL unstable counter is reset when the same PSL value is received for three or five consecutive frames (selectable by the PSL5 bit in the configuration register). PLU-P is declared when the PSL unstable counter is reset.

The RHPP also monitors the path signal label byte (C2) to detect path payload label mismatch (PLM-P) defect. PLM-P is declared when the accepted PSL does not match the expected PSL according to Table 6. PLM-P is removed when the accepted PSL match the expected PSL according to Table 6. The accepted PSL is the same PSL value received for three or five consecutive frames (selectable by the PSL5 bit in the configuration register). The expected PSL is a programmable PSL value.

The RHPP also monitors the path signal label byte (C2) to detect path unequipped (UNEQ-P) defect. UNEQ-P is declared when the accepted PSL is 00H and the expected PSL is not 00H. UNEQ-P is removed when the accepted PSL is not 00H or when the accepted PSL is 00H and the expected PSL is 00H. The accepted PSL is the same PSL value received for three or five consecutive frames (selectable by the PSL5 bit in the configuration register). The expected PSL is a register programmable PSL value.

The RHPP also monitors the path signal label byte (C2) to detect path payload defect indication (PDI-P) defect. PDI-P is declared when the accepted PSL is a PDI defect that matches the expected PDI defect. PPDI is removed when the accepted PSL is not a PDI defect or when the accepted PSL is a PDI defect that does not match the expected PDI defect. The accepted PSL is the same PSL value received for three or five consecutive frames (selectable by the PSL5 bit in the configuration register). Table 7 gives the expected PDI defect based on the programmable PDI and PDI range register values.

| Expec    | ted PSL           | Accep              | ted PSL           |          | PLM-P    | UNEQ-P   | PDI-P    |
|----------|-------------------|--------------------|-------------------|----------|----------|----------|----------|
| 00       | Unequipped        | 00                 | Unequipped        |          | Match    | Inactive | Inactive |
|          |                   | 01                 | Equipped non sp   | ecific   | Mismatch | Inactive | Inactive |
|          |                   | 02-E0<br>FD-<br>FF | Equipped specific |          | Mismatch | Inactive | Inactive |
|          |                   | E1-                | PDI               | =expPDI  | Mismatch | Inactive | Active   |
|          |                   | FC                 |                   | !=expPDI | Mismatch | Inactive | Inactive |
| 01       | Equipped non      | 00                 | Unequipped        |          | Mismatch | Active   | Inactive |
| specific | 01                | Equipped non sp    | ecific            | Match    | Inactive | Inactive |          |
|          |                   | 02-E0<br>FD-<br>FF | Equipped specifi  | с        | Match    | Inactive | Inactive |
|          |                   | E1-                | PDI               | =expPDI  | Match    | Inactive | Active   |
|          |                   | FC                 |                   | !=expPDI | Mismatch | Inactive | Inactive |
| 02-FF    | Equipped specific | 00                 | Unequipped        |          | Mismatch | Active   | Inactive |
|          | PDI               | 01                 | Equipped non sp   | ecific   | Match    | Inactive | Inactive |
|          |                   | 02-E0              | Equipped          | = expPSL | Match    | Inactive | Inactive |
|          |                   | FD-<br>FF          | specific          | !=expPSL | Mismatch | Inactive | Inactive |
|          |                   | E1-                | PDI               | =expPDI  | Match    | Inactive | Active   |
|          |                   | FC                 |                   | !=expPDI | Mismatch | Inactive | Inactive |

### Table 6 PLM-P, UNEQ-P and PDI-P Defects Declaration

| PDI<br>register value | DPI range<br>register value | Exp PDI | PDI<br>register value | DPI range<br>register value | Exp PDI |
|-----------------------|-----------------------------|---------|-----------------------|-----------------------------|---------|
| 00000                 | Disable                     | None    | 01111                 | Disable                     | EF      |
|                       | Enable                      |         |                       | Enable                      | E1-EF   |
| 00001                 | Disable                     | E1      | 10000                 | Disable                     | F0      |
|                       | Enable                      | E1-E1   |                       | Enable                      | E1-F0   |
| 00010                 | Disable                     | E2      | 10001                 | Disable                     | F1      |
|                       | Enable                      | E1-E2   |                       | Enable                      | E1-F1   |
| 00011                 | Disable                     | E3      | 10010                 | Disable                     | F2      |
|                       | Enable                      | E1-E3   |                       | Enable                      | E1-F2   |
| 00100                 | Disable                     | E4      | 10011                 | Disable                     | F3      |
|                       | Enable                      | E1-E4   |                       | Enable                      | E1-F3   |
| 00101                 | Disable                     | E5      | 10100                 | Disable                     | F4      |
|                       | Enable                      | E1-E5   |                       | Enable                      | E1-F4   |
| 00110                 | Disable                     | E6      | 10101                 | Disable                     | F5      |
|                       | Enable                      | E1-E6   |                       | Enable                      | E1-F5   |
| 00111                 | Disable                     | E7      | 10110                 | Disable                     | F6      |
|                       | Enable                      | E1-E7   |                       | Enable                      | E1-F6   |
| 01000                 | Disable                     | E8      | 10111                 | Disable                     | F7      |
|                       | Enable                      | E1-E8   |                       | Enable                      | E1-F7   |
| 01001                 | Disable                     | E9      | 11000                 | Disable                     | F8      |
|                       | Enable                      | E1-E9   |                       | Enable                      | E1-F8   |
| 01010                 | Disable                     | EA      | 11001                 | Disable                     | F9      |
|                       | Enable                      | E1-EA   |                       | Enable                      | E1-F9   |
| 01011                 | Disable                     | EB      | 11010                 | Disable                     | FA      |
|                       | Enable                      | E1-EB   |                       | Enable                      | E1-FA   |
| 01100                 | Disable                     | EC      | 11011                 | Disable                     | FB      |
|                       | Enable                      | E1-EC   |                       | Enable                      | E1-FB   |
| 01101                 | Disable                     | ED      | 11100                 | Disable                     | FC      |
|                       | Enable                      | E1-ED   |                       | Enable                      | E1-FC   |
| 01110                 | Disable                     | EE      |                       |                             | •       |
|                       | Enable                      | E1-EE   |                       |                             |         |

Table 7 Expected PDI Defects Based on PDI and PDI Range Values

The RHPP monitors bits 5, 6 and 7 of the path status byte (G1) to detect path remote defect indication (RDI-P) and path enhanced remote defect indication (ERDI-P) defects.

RDI-P is declared when bit 5 of the G1 byte is set high for five or ten consecutive frames (selectable by the PRDI10 bit in the configuration register). RDI-P is removed when bit 5 of the G1 byte is set low for five or ten consecutive frames. ERDI-P is declared when the same 010, 100, 101, 110 or 111 pattern is detected in bits 5, 6 and 7 of the G1 byte for five or ten consecutive frames (selectable by the PRDI10 bit in the configuration register). ERDI-P is removed when the same 000, 001 or 011 pattern is detected in bits 5, 6 and 7 of the G1 byte for five or ten consecutive frames.

# 14.9 SONET/SDH Alarm Reporting Controller (SARC)

The SARC receives all the section, line and path defects detected by the receive overhead processors and, according to the user's specific configuration, generates consequent action indications.

Receive section alarm (RSALM) indication: RSALM is asserted when a OOF, LOF, LOS. AIS-L, RDI-L, APSBF, TIU-S, TIM-S, SDBER or SFBER defect is detected in the receive data stream. Configuration registers allow the user to remove any defect from the previous enumeration.

Receive line AIS insertion (RLAISINS) indication: RLAISINS is asserted when a OOF, LOF, LOS. AIS-L, RDI-L, APSBF, TIU-S, TIM-S, SDBER or SFBER defect is detected in the receive data stream. Configuration register allow the user to enable/disable any defect from the previous enumeration.

Transmit line RDI insertion (TLRDIINS) indication: TLRDIINS is asserted when a OOF, LOF, LOS. AIS-L, RDI-L, APSBF, TIU-S, TIM-S, SDBER or SFBER defect is detected in the receive data stream. Configuration register allow the user to enable/disable any defect from the previous enumeration.

Receive path alarm (RPALM) indication: RPALM is asserted when a RSALM, MSRSALM<sup>3</sup>, AIS-P, LOP-P, PLU-P. PLM-P, UNEQ-P, PDI-P, RDI-P, ERDI-P, TIU-P or TIM-P defect is detected in the receive data stream. Configuration registers allow the user to enable/disable any defect from the previous enumeration.

Receive path alarm insertion (RPAISINS) indication: RPAISINS is asserted when a RLAISINS, MSRLAISINS<sup>4</sup>, AIS-P, LOP-P, PLU-P. PLM-P, UNEQ-P, PDI-P, RDI-P, ERDI-P, TIU-P or TIM-P defect is detected in the receive data stream. Configuration registers allow the user to enable/disable any defect from the previous enumeration.

<sup>&</sup>lt;sup>3</sup> MSRSALM is asserted by the master SARC when processing an STS-192/STM-64 data stream to indicate a section alarm. This alarm is propagated to the slave SARCs.

<sup>&</sup>lt;sup>4</sup> MSRLAISINS is asserted by the master SARC when processing an STS-192/STM-64 data stream to indicate a line alarm. This alarm is propagated to the slave SARCs.



Transmit path ERDI insertion (TPERDIINS[2:0]) indication: TPERDIINS[2:0] is updated when a PLU-P, PLM-P, TIU-P, TIM-P, UNEQ-P, LOP-P or a AIS-P defect is detected in the receive data stream. Configuration register allow the user to enable/disable any defect from the previous enumeration.

In some applications, the receive overhead processor and the transmit overhead processor do not reside on the same device. The receive defects are returned to the far end through a ring control port (RCP). The SARC inserts all the section, line and path defects detected in the local receive data stream into the receive RCP output port. The SARC extracts the APS, line RDI, line REI, path ERDI and path REI defects to be inserted in the local transmit data stream from the transmit RCP input port. The RCP port is a low speed asynchronous serial interface operating at 20.736 MHz. The defects carried by the RRCP port is show in table

When the RCP port is enabled, the APS, line RDI, line REI, path ERDI and path REI defect indications to be inserted in the transmit data stream are extracted from the RCP port. When the RCP port is disabled, the defect indications to be inserted in the transmit data stream are derived from the defects detected in the receive data stream.

| Bit Position | Туре    | RRCPDAT Defect |
|--------------|---------|----------------|
| 0            | Section | OOF            |
| 1            | Section | LOF            |
| 2            | Section | LOS            |
| 3            | Section | LAIS           |
| 4            | Section | LRDI           |
| 5            | Section | APSBF          |
| 6            | Section | STIU           |
| 7            | Section | STIM           |
| 8            | Section | SDBER          |
| 9            | Section | SFBER          |
| 10-11        | Section | 00             |
| 12-15        | Section | 0              |
| 16-23        | Section | LBIPCNT[7:0]   |
| 24-39        | Section | APS[15:0]      |
| 40           | Section | LRDIINS        |
| 41-47        | Section | 0              |
| 48           | Path 1  | PLOPTR         |
| 49           | Path 1  | PAISPTR        |
| 50           | Path 1  | PPLU           |
| 51           | Path 1  | PPLM           |
| 52           | Path 1  | PUNEQ          |
| 53           | Path 1  | PPDI           |
| 54           | Path 1  | PRDI           |

### Table 8 Ring Control Port Bit Definition

| Bit Position | Туре    | RRCPDAT Defect       |
|--------------|---------|----------------------|
| 55           | Path 1  | PERDI                |
| 56-58        | Path 1  | PERDIV[2:0]          |
| 59           | Path 1  | PTIU                 |
| 60           | Path 1  | PTIM                 |
| 61-62        | Path 1  | 00                   |
| 63           | Path 1  | 0                    |
| 64-67        | Path 1  | PBIPCNT[3:0]         |
| 68-70        | Path 1  | PERDIINS[2:0]        |
| 71           | Path 1  | 0                    |
| 72-95        | Path 2  | PLOPTR PERDIINS[2:0] |
|              |         |                      |
| 1176-1199    | Path 48 | PLOPTR PERDIINS[2:0] |
| 1200-1223    | Path 1  | PLOPTR PERDIINS[2:0] |
|              |         |                      |
| 2328-2351    | Path 48 | PLOPTR PERDIINS[2:0] |
| 2352-2591    | None    | 0                    |

# 14.10 SONET/SDH Transmit Line Interface (STLI)

The SONET/SDH transmit line interface block properly formats the outgoing STS-192/STM-64 or four STS-48/STM-16 data streams.

In single STS-192/STM-64 mode, the STLI supports a 16-bit 622.02 MHz LVDS line side interface for direct connection to external clock recovery, clock synthesis and serializer-deserializer components. In quad STS-48/STM-4 mode, the STLI supports four independent 4-bit 622.02 MHz LVDS line side interface for direct connection to external clock recovery, clock synthesis, and serializer-deserializer components.

# 14.11 Transmit Regenerator Multiplexer Processor (TRMP)

The Transmit Regenerator and Multiplexer Processor (TRMP) block inserts the transport overhead bytes in the transmit data stream.

The TRMP accumulates the line BIP-8 errors detected by the RRMP during the last receive frame. The line BIP-8 errors are returned to the far end as line remote error indication (REI-L) during the next transmit frame. Because the RRMP and the TRMP are in two different clock domains, none, one, or two line BIP-8 errors can be accumulated per transmit frame. The minimum value between the maximum REI-L given in Table 9 and the accumulator count is returned as the line REI-L in the M1 byte of STS-1 (STM-0) #3. Optionally, block BIP-24 errors can be accumulated.



The TRMP serially inputs all the transport overhead (TOH) bytes from the TTOH port. The TOH bytes must be input in the same order that they are transmitted (A1, A2, J0/Z0, B1, E1, F1, D1-D3, H1-H3, B2, K1, K2, D4-D12, S1/Z1, Z2/M1/Z2 and E2). Figure 13 and Figure 14 show the transport overhead bytes on TTOH1-4 for the case where the SPECTRA-9953 is processing a QUAD STS-48/STM-16 and an STS-192/STM-64 streams. These figures do not show the multiplexing structure used to serially insert the transport overhead on the TTOH port. Each processing TRMP inserts serially an STS-12/STM-4 worth of transport overhead. Each TTOH port carries an STS-48/STM-16 worth of transport overhead. This stream is de-multiplexed to feed four RRMP processing slices. Refer to the Functional Timing section for a detailed description of the multiplexing structure. TTOHCLK is the generated output clock used to provide timing for the TTOH port. TTOHCLK is a nominal 82.94 MHz clock generated by gapping a 103.68 MHz clock. Sampling TTOHFP high with the rising edge of TTOHCLK identifies the MSB of the first A1 byte. TTOHEN port is used to validate the byte insertion on a byte per byte basis. When TTOHEN is sampled high on the MSB of the serial byte, the serial byte is inserted. When TTOHEN is sampled low on the MSB of the serial byte, the serial byte is discarded.

| SONET/SDH      | Maximum single BIP-8<br>errors | Maximum block BIP-24<br>errors |
|----------------|--------------------------------|--------------------------------|
|                | LREIBLK=0                      | LREIBLK=1                      |
| STS-3/STM-1    | 0001 1000                      | 0000 0001                      |
| STS-12/STM-4   | 0110 0000                      | 0000 0100                      |
| STS-48/STM-16  | 1111 1111                      | 0001 0000                      |
| STS-192/STM-64 | 1111 1111                      | 0100 0000                      |

| Table 9 | Maximum | Line REI | <b>Errors Per</b> | Transmit Frame |
|---------|---------|----------|-------------------|----------------|
|---------|---------|----------|-------------------|----------------|

### Figure 13 STS-48 (STM-16) on TTOH 1-4

|                              | STS-1/STM-0 #1 | STS-1/STM-0 #2 | STS-1/STM-0 #3 | STS-1/STM-0 #4 | STS-1/STM-0 #5 |               | STS-1/STM-0 #48 | STS-1/STM-0 #1 | STS-1/STM-0 #2 | STS-1/STM-0 #3 | STS-1/STM-0 #4 | STS-1/STM-0 #5 | STS-1/STM-0 #48 | STS-1/STM-0 #1 | STS-1/STM-0 #2 | STS-1/STM-0 #3 | STS-1/STM-0 #4 | STS-1/STM-0 #5 | STS-1/STM-0 #48 |
|------------------------------|----------------|----------------|----------------|----------------|----------------|---------------|-----------------|----------------|----------------|----------------|----------------|----------------|-----------------|----------------|----------------|----------------|----------------|----------------|-----------------|
|                              | First          | order o        | f transı       | nissior        | ۱ <u> </u>     | $\rightarrow$ |                 |                |                |                |                |                | <br>            |                |                |                |                |                |                 |
| Sec                          | A1             | A1             | A1             | A1             | A1             |               | A1              | A2             | A2             | A2             | A2             | A2             | <br>A2          | JO             | Z0             | Z0             | Z0             | ZŐ             | <br>Z0          |
| Second order of transmission | B1             |                |                |                |                |               |                 | E1             |                |                |                |                |                 | F1             |                |                |                |                |                 |
| order                        | D1             |                |                |                |                |               |                 | D2             |                |                |                |                |                 | D3             |                |                |                |                |                 |
| oftr                         | H1             | H1             | H1             | H1             | H1             |               | H1              | H2             | H2             | H2             | H2             | H2             | <br>H2          | H3             | H3             | H3             | H3             | H3             | <br>H3          |
| ansm                         | B2             | B2             | B2             | B2             | B2             |               | B2              | K1             |                |                |                |                |                 | K2             |                |                |                |                |                 |
| issio                        | D4             |                |                |                |                |               |                 | D5             |                |                |                |                |                 | D6             |                |                |                |                |                 |
|                              | D7             |                |                |                |                |               |                 | D8             |                |                |                |                |                 | D9             |                |                |                |                |                 |
| $\downarrow$                 | D10            |                |                |                |                |               |                 | D11            |                |                |                |                |                 | D12            |                |                |                |                |                 |
|                              | S1             | Z1             | Z1             | Z1             | Z1             |               | Z1              | Z2             | Z2             | M1             | Z2             | Z2             | <br>Z2          | E2             |                |                |                |                |                 |
|                              |                |                |                |                |                |               |                 |                |                |                |                |                |                 |                |                |                |                |                |                 |

Unused bytes National bytes Z0 or National bytes







Unused bytes National bytes ZO or National bytes





The TRMP serially inputs the line DCC bytes from the TLD and the TSLD ports. The line DCC bytes (D4-D12) are input from TLD. TSLD is selectable to input either the section DCC bytes (D4-D12) or the line DCC bytes (D1-D3). TLDCLK is the generated output clock used to provide timing for the TLD port. TLDCLK is a nominal 576 kHz clock. TSLDCLK is the generated output clock used to provide timing for the TSLD port. If TSLD carries the line DCC, TSLDCLK is a nominal 576 kHz clock or if TSLD carries the section DCC, TSLDCLK is a nominal 576 kHz clock or if TSLD carries the section DCC, TSLDCLK is a nominal 192 kHz clock. Sampling TTOHFP high identifies the MSB of the first DCC byte on TLD (D4) and TSLD (D1 or D4).

The TRMP also inserts most of the transport overhead bytes from internal registers. Since there is multiple sources for the same overhead byte, the TOH bytes must be prioritized according to Table 10 before being inserted into the data stream.

The Z0DEF register bit defines the Z0/NATIONAL growth bytes for row #1. When Z0DEF is set to logic one, the Z0/NATIONAL bytes are defined according to ITU. When Z0DEF is set to logic zero, the Z0/NATIONAL bytes are defined according to Telcordia.

| BYTE  | HIGHEST<br>Priority                    |                            |                            |                                                                     |                                           | LOWEST<br>Priority               |
|-------|----------------------------------------|----------------------------|----------------------------|---------------------------------------------------------------------|-------------------------------------------|----------------------------------|
| A1    |                                        | 76h<br>(A1ERR=1)           | F6h<br>(A1A2EN=1)          | TTOH<br>(TTOHEN=<br>1)                                              |                                           | A1 pass<br>through               |
| A2    |                                        |                            | 28h<br>(A1A2EN=1)          | TTOH<br>(TTOHEN=<br>1)                                              |                                           | A2 pass<br>through               |
| JO    | STS-<br>1/STM-0 #<br>(J0Z0INCE<br>N=1) | J0[7:0]<br>(TRACEEN<br>=1) | J0V<br>(J0REGEN=<br>1)     | TTOH<br>(TTOHEN=<br>1)                                              |                                           | J0 pass<br>through               |
| ZO    | STS-<br>1/STM-0 #<br>(J0Z0INCE<br>N=1) |                            | Z0V<br>(Z0REGEN=<br>1)     | TTOH<br>(TTOHEN=<br>1)                                              |                                           | Z0 pass<br>through               |
| B1    |                                        |                            |                            | Calculated<br>B1<br>xor TTOH<br>(TTOHEN=<br>1 &<br>B1MASKE<br>N=1)  |                                           | Calculated B1<br>xor B1MASK      |
|       |                                        |                            |                            | TTOH<br>(TTOHEN=<br>1 &<br>B1MASKE<br>N=0)                          |                                           |                                  |
| E1    |                                        |                            | E1V<br>(E1REGEN=<br>1)     | TTOH<br>(TTOHEN=<br>1)                                              |                                           | E1 pass<br>through               |
| F1    |                                        |                            | F1V<br>(F1REGEN=<br>1)     | TTOH<br>(TTOHEN=<br>1)                                              |                                           | F1 pass<br>through               |
| D1-D3 |                                        |                            | D1D3V<br>(D1D3REGE<br>N=1) | TTOH<br>(TTOHEN=<br>1)                                              | TSLD<br>(TSLDSEL<br>=0 &<br>TSLDEN=1<br>) | D1-D3 pass<br>through            |
| H1    |                                        |                            |                            | H1 pass<br>through<br>xor TTOH<br>(TTOHEN=<br>1 &<br>HMASKEN<br>=1) |                                           | H1 pass<br>through<br>xor H1MASK |

### Table 10 TOH Insertion Priority



| BYTE   | HIGHEST<br>Priority |                        |                              |                                                                                                                  |                                           |                  | LOWEST<br>Priority               |
|--------|---------------------|------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------|----------------------------------|
|        |                     |                        |                              | TTOH<br>(TTOHEN=<br>1 &<br>HMASKEN<br>=0)                                                                        |                                           |                  |                                  |
| H2     |                     |                        |                              | H2 pass<br>through<br>xor TTOH<br>(TTOHEN=<br>1 &<br>HMASKEN<br>=1)<br>TTOH<br>(TTOHEN=<br>1 &<br>HMASKEN<br>=0) |                                           |                  | H2 pass<br>through<br>xor H2MASK |
| H3     |                     |                        |                              | TTOH<br>(TTOHEN=<br>1)                                                                                           |                                           |                  | H3 pass<br>through               |
| B2     |                     |                        |                              | Calculated<br>B2<br>xor TTOH<br>(TTOHEN=<br>1 &<br>B2MASKE<br>N=1)                                               |                                           |                  | Calculated B2<br>xor B2MASK      |
|        |                     |                        |                              | TTOH<br>(TTOHEN=<br>1 &<br>B2MASKE<br>N=0)                                                                       |                                           |                  |                                  |
| K1     |                     | APS[15:8]<br>(APSEN=1) | K1V<br>(K1K2REGE<br>N=1)     | TTOH<br>(TTOHEN=<br>1)                                                                                           |                                           |                  | K1 pass<br>through               |
| K2     |                     | APS[7:0]<br>(APSEN=1)  | K2V<br>(K1K2REGE<br>N=1)     | TTOH<br>(TTOHEN=<br>1)                                                                                           |                                           |                  | K2 pass<br>through               |
| D4-D12 |                     |                        | D4D12V<br>(D4D12REG<br>EN=1) | TTOH<br>(TTOHEN=<br>1)                                                                                           | TSLD<br>(TSLDSEL<br>=1 &<br>TSLDEN=1<br>) | TLD<br>(TLDEN=1) | D4-D12 pass<br>through           |
| S1     |                     |                        | S1V<br>(S1REGEN=<br>1)       | TTOH<br>(TTOHEN=<br>1)                                                                                           |                                           |                  | S1 pass<br>through               |
| Z1     |                     |                        | Z1V<br>(Z1REGEN=<br>1)       | TTOH<br>(TTOHEN=<br>1)                                                                                           |                                           |                  | Z1 pass<br>through               |
| Z2     |                     |                        | Z2V<br>(Z2REGEN=             | TTOH<br>(TTOHEN=                                                                                                 |                                           |                  | Z2 pass<br>through               |



| BYTE     | HIGHEST<br>Priority |                                 |                        |  | LOWEST<br>Priority       |
|----------|---------------------|---------------------------------|------------------------|--|--------------------------|
|          |                     | 1)                              | 1)                     |  |                          |
| M1       |                     | LREI[7:0]<br>(LREIEN=1)         | TTOH<br>(TTOHEN=<br>1) |  | M1 pass<br>through       |
| E2       |                     | E2V<br>(E2REGEN=<br>1)          | TTOH<br>(TTOHEN=<br>1) |  | E2 pass<br>through       |
| National |                     | NATIONALV<br>(NATIONAL<br>EN=1) | TTOH<br>(TTOHEN=<br>1) |  | National pass<br>through |
| Unused   |                     | UNUSEDV<br>(UNUSEDEN<br>=1)     | TTOH<br>(TTOHEN=<br>1) |  | Unused pass<br>through   |
| PLD      |                     |                                 |                        |  | PLD<br>pass through      |

#### Table 11 Definition of Z0/National Growth Bytes for Row #1

| TRMP Mode      | Туре     | Z0DEF = 1                  | Z0DEF = 0                  |  |
|----------------|----------|----------------------------|----------------------------|--|
| STS-3/STM-1    | Z0       | None                       | From STS-1/STM-0 #2 to #3  |  |
|                | National | From STS-1/STM-0 #2 to #3  | None                       |  |
| STS-48/STM-4   | Z0       | From STS-1/STM-0 #2 to #4  | From STS-1/STM-0 #2 to #12 |  |
| master mode    | National | From STS-1/STM-0 #5 to #12 | None                       |  |
| STS-192/STM-64 | Z0       | From STS-1/STM-0 #1 to #4  | From STS-1/STM-0 #1 to #12 |  |
| slave mode     | National | From STS-1/STM-0 #5 to #12 | None                       |  |

The H1, H2, B1 and B2 bytes input from the TTOH port are inserted or are used as a mask to toggle bits in the corresponding H1, H2, B1 and B2 bytes depending on the HMASK B1MASK and B2MASK register bits. When the HMASK, B1MASK or B2MASK register bit is set low and TTOHEN is sampled high on the MSB of the serial H1, H2, B1 or B2 byte, the serial byte is inserted in place of the corresponding byte. When the HMASK, B1MASK, B1MASK or B2MASK register bit is set high and TTOHEN is sampled high on the MSB of the serial H1, H2, B1 or B2 byte, the serial byte is is set high and TTOHEN is sampled high on the MSB of the serial H1, H2, B1 or B2 byte, the serial H1, H2, B1 or B2 byte, the serial B10 or B2 byte, the serial B10 or B2 byte, the serial B10 or B2 byte, the serial H1, H2, B1 or B2 byte, the serial B10 or B2 byte before being inserted.

The TRMP inserts the APS bytes detected by the RRMP during the last receive frame. The APS bytes are returned to the far end by the TRMP during the next transmit frame. Because the RRMP and the TRMP are in two different clock domains, two, one, or no APS bytes can be sampled per transmit frame. The last received APS bytes are transmitted.

The TRMP inserts the line remote defect indication (RDI-L) into the data stream. When line RDI is inserted, the 110 pattern is inserted in bits 6, 7 and 8 of the K2 byte of STS-1 (STM-0) #1. Line RDI insertion has priority over TOH byte insertion. The TRMP also inserts the line alarm indication signal (AIS-L) into the data stream. When line AIS must be inserted, all ones are inserted in the line overhead and in the payload (all bytes of the frame except the section overhead bytes). Line AIS insertion has priority over line RDI insertion and TOH byte insertion.

The TRMP calculates the line BIP-8 error detection codes on the transmit data stream. One line BIP-8 error detection code is calculated for each of the constituent STS-1 (STM-0). The line BIP-8 byte is calculated on the unscrambled bytes of the STS-1 (STM-0) except for the 9 SOH bytes. The line BIP-8 byte is based on a bit interleaved parity calculation using even parity. For each STS-1 (STM-0), the calculated BIP-8 error detection code is inserted in the B2 byte of the following frame before scrambling.

The TRMP optionally scrambles the transmit data stream.

The TRMP calculates the section BIP-8 error detection code on the transmit data stream. The section BIP-8 byte is calculated on the scrambled bytes of the complete frame. The section BIP-8 byte is based on a bit interleaved parity calculation using even parity. The calculated BIP-8 error detection code is inserted in the B1 byte of STS-1 (STM-0) #1 of the following frame before scrambling.

# 14.12 Transmit Trail trace Processor (TTTP)

The Transmit Trail trace Processor (TTTP) block generates the trail trace messages to be transmitted. The TTTP can generate a 16 or 64-byte trail trace message. The message is sourced from an internal RAM and must have been previously written by an external microprocessor. Optionally, the trail trace message can be reduced to a single continuous trail trace byte.

The trail trace message must include synchronization because the TTTP does not add synchronization. The synchronization mechanism is different for a 16-byte message and for a 64- byte message. When the message is 16 bytes, the synchronization is based on the MSB of the trail trace byte. Only for one of the 16 bytes is MSB set high. The byte with its MSB set high is considered the first byte of the message. When the message is 64 bytes, the synchronization is based on the CR/LF (CR = 0Dh, LF = 0Ah) characters of trail trace message. The byte following the CR/LF bytes is considered the first byte of the message.

To avoid generating an unstable/mismatch message, the TTTP forces the message to all zeros while the microprocessor updates the internal RAM.

# 14.13 Transmit High Order Path Processor (THPP)

The Transmit High Order Path Processor (THPP) block inserts the path overhead bytes in the transmit data stream. Path overhead bytes can be sourced from different possible sources. All overhead bytes may optionally be passed-through the THPP.

The path overhead bytes can be sourced from internal registers. There are 8 bits in the THPP Source & Pointer Control Register (TSPCR) that are used in determining the origin of path overhead bytes. They are SRCJ1, SRCC2, SRCG1, SRCF2, SRCH4, SRCZ3, SRCZ4, and SRCZ5.



The THPP calculates the path BIP-8 error detection code on the transmit data stream. The path BIP-8 byte is calculated on all the payload bytes. The path BIP-8 byte is based on a bit interleaved parity calculation using even parity. The calculated BIP-8 error detection code is optionally inserted in the B3 byte of the following frame. The path trace byte (J1) can be optionally sourced from the Transmit Path Trace Buffer.

The THPP accumulates the path BIP-8 errors detected by the RHPP during the last receive frame. The path BIP-8 errors are optionally returned to the far end as path remote error indication (REI-P : G1 Bytes) during the next transmit frame. Because the RHPP and the THPP are in two different clock domains, two, one or no path BIP-8 errors can be accumulated per transmit frame. The minimum value between the maximum REI-P and the accumulator count is returned as the path REI in the G1 byte. Optionally, block BIP-8 errors can be accumulated. T gives the source priority for each overhead byte.

| Byte | Highest<br>Priority |                                                             |                                                        |                           |                 | Lowest<br>Priority                |
|------|---------------------|-------------------------------------------------------------|--------------------------------------------------------|---------------------------|-----------------|-----------------------------------|
| J1   | UNEQV<br>(UNEQ=1)   | J1 pass through<br>(TDIS=1<br>OR<br>PAIS=1)                 | Path trace buffer<br>(PTBJ1=1)                         | J1 ind. reg.<br>(SRCJ1=1) |                 | J1 pass<br>through                |
| B3   | UNEQV<br>(UNEQ=1)   | B3 pass through<br>(TDIS=1<br>OR<br>PAIS=1)                 |                                                        |                           | Calculated B3   | Calculated<br>B3<br>XOR<br>B3MASK |
| C2   | UNEQV<br>(UNEQ=1)   | C2 pass through<br>(TDIS=1<br>OR<br>PAIS=1)                 | C2 ind. reg.<br>(SRCC2=1)                              |                           |                 | C2 pass<br>through                |
| G1   | UNEQV<br>(UNEQ=1)   | G1 pass through<br>(TDIS=1<br>OR<br>PAIS=1<br>OR<br>IBER=1) | PRDI[2:0] and<br>PREI[3:0]<br>(ENG1REC=1)              | G1 ind. reg.<br>(SRCG1=1) |                 | G1 pass<br>through                |
| F2   | UNEQV<br>(UNEQ=1)   | F2 pass through<br>(TDIS=1<br>OR<br>PAIS=1)                 | F2 ind. reg.<br>(SRCF2=1)                              |                           |                 | F2 pass<br>through                |
| H4   | UNEQV<br>(UNEQ=1)   | H4 pass through<br>(TDIS=1<br>OR<br>PAIS=1)                 | H4 pass through<br>XOR H4 ind. reg.<br>(SRCH4=1<br>AND | H4 ind. reg.<br>(SRCH4=1) | H4 pass through | H4 pass<br>through                |

# Table 12 Path Overhead Byte Source Priority

| Byte | Highest<br>Priority |                 |              | Lowest<br>Priority |
|------|---------------------|-----------------|--------------|--------------------|
|      |                     |                 | ENH4MASK=1)  |                    |
| Z3   | UNEQV               | Z3 pass through | Z3 ind. reg. | Z3 pass            |
|      | (UNEQ=1)            | (TDIS=1         | (SRCZ3=1)    | through            |
|      |                     | OR              |              |                    |
|      |                     | PAIS=1)         |              |                    |
| Z4   | UNEQV               | Z4 pass through | Z4 ind. reg. | Z4 pass            |
|      | (UNEQ=1)            | (TDIS=1         | (SRCZ4=1)    | through            |
|      |                     | OR              |              |                    |
|      |                     | PAIS=1)         |              |                    |
| Z5   | UNEQV               | Z5 pass through | Z5 ind. reg. | Z5 pass            |
|      | (UNEQ=1)            | (TDIS=1         | (SRCZ5=1)    | through            |
|      |                     | OR              |              |                    |
|      |                     | PAIS=1)         |              |                    |

# 14.14 SONET/SDH High-order Pointer Interpreter (SHPI)

The SONET/SDH High-order Pointer Interpreter (SHPI) block is analogous to the RHPP block on the receive line side of the SPECTRA-9953. These blocks perform pointer processing by identifying the location of the H1 and H2 bytes for any given STS-1/3c/12c/48c/192c (AU3/4/4-4c/4-16c/4-64c) paths, and interpret the values in these bytes to locate the J1 path overhead byte, and therefore the start of the path's SPE. The SHPI also detects path alarm conditions.

The SHPI block allows the ADD TelecomBus of the SPECTRA-9953 to accommodate two methods of locating the SPE for a given STS-1/AU-3 path. One method is to mark the location of the J1 byte with a special control character (refer to telecom bus encoder and decoder blocks). This is accomplished when the SPECTRA-9953 or other serial TelecomBus devices are configured for HPT mode (via the TMODE[1:0] bits in the T8TE Time-slot Configuration #1 and #2 registers for the SPECTRA-9953). With this mode, the SHPI can be bypassed and the J1 control character will indicate where the start of the SPE is for each STS-1/AU-3 path. The other method is for the SHPI to perform pointer processing on the H1 and H2 bytes for each STS-1/AU-3 path to locate the start of the SPE. This is required to support devices that cannot provide the J1 control character.

# 14.15 SONET/SDH Virtual Container Aligner (SVCA)

The SONET/SDH Virtual Container Aligner (SVCA) block aligns the payload data from an incoming SONET/SDH data stream to a new transport frame reference. The alignment is accomplished by recalculating the STS (AU) payload pointer value based on the offset between the transport overhead of the incoming data stream and that of the outgoing data stream.

Frequency offsets due, for example, to plesiochronous network boundaries, or the loss of a primary reference timing source, and phase differences, due to normal network operation, between the incoming data stream and the outgoing data stream are accommodated by pointer adjustments in the outgoing data stream.

The SVCA also terminates the transport overhead. All the transport overhead bytes are set to "00H" except A1,A2,H1,H2 and H3 bytes.

# 14.15.1 Elastic Store

The Elastic Store performs rate adaptation between the line side interface and the system side interface. The entire incoming payload, including path overhead bytes, is written into a first-in-first-out (FIFO) buffer at the incoming byte rate. Each FIFO word stores a payload data byte and a one bit tag labeling the J1 byte. Incoming pointer justifications are accommodated by writing into the FIFO during the negative stuff opportunity byte or by not writing during the positive stuff opportunity byte. Data is read out of the FIFO in the Elastic Store block at the outgoing byte rate by the Pointer Generator. Analogously, outgoing pointer justifications are accommodated by reading from the FIFO during the negative stuff opportunity byte or by not reading during the positive stuff opportunity byte.

After coming out of AIS, the SVCA may output one erroneous NDF indication. This is due to several non-deterministic factors after coming out of AIS such as FIFO fill levels and FIFO J1 content. After the one possibly incorrect NDF indication, another NDF is issued and all subsequent pointers and J1 indications are correct. Much of the same situation can occur when reframing. Depending of the FIFO contents, the first J1 indication coming out of the SVCA after reframing might take longer than one frame, but not longer than two frames. If there is constant reframing, and the new pointer is continually less then the previous pointer, then the SVCA can go multiple frames without a J1 indication. However, the H1/H2 values will always be correct.

The FIFO read and write addresses are monitored. Pointer justification requests will be made to the Pointer Generator based on the proximity of the addresses relative to programmable thresholds. The Pointer Generator schedules a pointer increment event if the FIFO depth is below the lower threshold and a pointer decrement event if the depth is above the upper threshold. FIFO underflow and overflow events are detected and path AIS is optionally inserted in the outgoing data stream for three frames to alert downstream elements of data corruption.

# **Pointer Generator**

The Pointer Generator generates the H1 and H2 bytes in order to identify the location of the path overhead byte (J1) and all the SPE bytes of the constituent STS-1/3c/12c/48c/192c (VC3/4/4-4c/4-16c/4-64c) payloads. The pointer generator is a time multiplexed finite state machine that can process any mix of STS-1/3c/12c/48c/192c (AU3/4/4-4c/4-16c/4-64c) pointers. Within the pointer generator algorithm, five states are defined as shown below:

- NORM\_state (NORM)
- AIS\_state (AIS)
- NDF\_state (NDF)



- INC\_state (INC)
- DEC\_state (DEC)

The transition from the NORM to the INC, DEC, and NDF states are initiated by events in the Elastic Store (ES) block. The transition to/from the AIS state are controlled by the pointer interpreter (PI) in the Receive High Order Path Processor block. The transitions from INC, DEC, and NDF states to the NORM state occur autonomously with the generation of special pointer patterns.

# Figure 16 Pointer Generation State Diagram



The following events, indicated in the state diagram, are defined:

**ES\_lowerT:** ES filling is below the lower threshold + previous inc\_ind, dec\_ind or NDF\_enable more than three frames ago.

**ES\_upperT:** ES filling is above the upper threshold + previous inc\_ind, dec\_ind or NDF\_enable more than three frames ago.

FO\_discont: Frame offset discontinuity



**PI\_AIS:** PI in AIS state

PI\_LOP: PI in LOP state

PI\_NORM: PI in NORM state

Note

1. A frame offset discontinuity occurs if an incoming NDF enabled is received, or if an ES overflow/underflow occurred.

The autonomous transitions indicated in the state diagram are defined as follows:

**inc\_ind:** Transmit the pointer with NDF disabled and inverted I bits, transmit a stuff byte in the byte after H3, increment active offset.

**dec\_ind:** Transmit the pointer with NDF disabled and inverted D bits, transmit a data byte in the H3 byte, decrement active offset.

**NDF\_enable:** Accept new offset as active offset, transmit the pointer with NDF enabled and new offset.

norm\_point: Transmit the pointer with NDF disabled and active offset.

AIS\_ind: Active offset is undefined, transmit an all-1's pointer and payload.

Notes

- 1. Active offset is defined as the phase of the SPE (VC).
- 2. The ss bits are undefined in SONET, and has bit pattern 10 in SDH
- 3. Enabled NDF is defined as the bit pattern 1001.
- 4. Disabled NDF is defined as the bit pattern 0110.

# 14.16 System Side Interfaces

In single STS-192/STM-64 mode, the system side interface supports a 777.6 MHz 16-bit serial 8B/10B encoded TelecomBus interface. Each serial line carries an STS-12/STM-4 data stream. For an STS-192 (STM-64) receive stream, the sixteen constituent STS-12/STM-4 #1 - #16 are provided at the DD1[0]+/-, DD1[1]+/-, DD1[2]+/-, DD1[3]+/-, DD2[0]+/-, DD2[1]+/-, DD2[2]+/-, DD2[3]+/-, DD3[0]+/-, DD3[1]+/-, DD3[2]+/-, DD3[3]+/-, DD4[0]+/-, DD4[1]+/-, DD4[2]+/-, DD4[3]+/- LVDS serial links respectively. For an STS-192 (STM-64) transmit stream, the sixteen constituent STS-48/STM-4 #1 - #16 are accepted at AD1[0]+/-, AD1[1]+/-, AD1[2]+/-, AD1[3]+/-, AD2[0]+/-, AD2[1]+/-, AD2[2]+/-, AD3[3]+/-, AD3[1]+/-, AD3[2]+/-, AD3[3]+/-, AD3[3]+/-, AD4[0]+/-, AD4[1]+/-, AD4[2]+/-, AD4[3]+/- LVDS serial links respectively. As per SONET/SDH the STS-12/STM-4 constituents of an STS-192/STM-64 are four bytes interleaved as shown in Figure 17.



In quad STS-48/STM-16 mode, the line side interface supports four independent 777.6 MHz 4bit 8B/10B encoded serial TelecomBus interfaces. The four TelecomBus interfaces run on the same system clock. Each serial line carries an STS-12/STM-4 data stream. For an STS-48/48c (STM-16/AU4-16c) receive stream, the four independent STS-48/48c (STM-16/AU4-16c) #1 -#4 are provided at the DD1[3:0], DD2[3:0], DD3[3:0] and DD4[3:0] serial TelecomBus Drop buses, respectively. For an STS-48/48c (STM-16/AU4-16c) transmit stream, the four independent STS-48/48c (STM-16/AU4-16c) #1 - #4 are accepted at the AD1[3:0], AD2[3:0], AD3[3:0] and AD4[3:0] serial TelecomBus Add buses, respectively. For an STS-48/STM-16, each DDN[M] carries an STS-12/STM-4. Also, as per SONET/SDH the different STS-12/STM-4 constituents of an STS-48/STM-16 are four bytes interleaved as shown in Figure 18

#### Figure 17 Add/Drop Interface Byte Mapping in STS-192/STM-64 Mode

|                       |        | 1        |                |           |            | 1      |        |            |            |            |            |            |
|-----------------------|--------|----------|----------------|-----------|------------|--------|--------|------------|------------|------------|------------|------------|
| STS-192c/AU-4-64c     | A1 #1  | A1 #2    | A1 #3          | A1 #4     | A1.#5      |        |        |            | A1<br>#189 | A1<br>#190 | A1<br>#191 | A1<br>#192 |
| -                     | ←      | Order of | reception/ tra | nsmission |            |        |        |            | #105       | #150       | #131       | #132       |
|                       |        |          | receptions au  |           |            |        |        |            |            |            |            |            |
|                       |        |          |                |           |            |        |        |            |            |            |            |            |
| AD1_1[7:0]/DD1_1[7:0] | A1 #1  | A1 #2    | A1 #3          | A1 #4     | A1 #65     | A1 #66 | A1 #67 | A1 #68     | A1<br>#129 |            |            |            |
| AD1_2[7:0]/DD1_2[7:0] | A1 #5  | A1 #6    | A1 #7          | A1 #8     |            |        |        |            |            |            |            |            |
| AD1_3[7:0]/DD1_3[7:0] | A1 #9  | A1 #10   | A1 #11         | A1 #12    |            |        |        |            |            |            |            |            |
| AD1_4[7:0]/DD1_4[7:0] | A1 #13 | A1 #14   | A1 #15         | A1 #16    | A1 #77     |        |        |            | A1<br>#141 |            |            |            |
|                       |        |          |                |           |            |        |        |            |            |            |            |            |
| AD2_1[7:0]/DD2_1[7:0] | A1 #17 | A1 #18   | A1 #19         | A1 #20    | A1 #81     |        |        |            | A1<br>#145 |            |            |            |
| AD2_2[7:0]/DD2_2[7:0] | A1 #21 | A1 #22   | A1 #23         | A1 #24    |            |        |        |            |            |            |            |            |
| AD2_3[7:0]/DD2_3[7:0] | A1 #25 | A1 #26   | A1 #27         | A1 #28    |            |        |        |            |            |            |            |            |
| AD2_4[7:0]/DD2_4[7:0] | A1 #29 | A1 #30   | A1 #31         | A1 #32    | A1 #93     |        |        |            | A1<br>#157 |            |            |            |
|                       |        |          |                |           |            |        |        |            |            |            |            |            |
| AD3_1[7:0]/DD3_1[7:0] | A1 #33 | A1 #34   | A1 #35         | A1 #36    | A1 #97     |        |        |            | A1 #61     |            |            |            |
| AD3_2[7:0]/DD3_2[7:0] | A1 #37 | A1 #38   | A1 #39         | A1 #40    |            |        |        |            |            |            |            |            |
| AD3_3[7:0]/DD3_3[7:0] | A1 #41 | A1 #42   | A1 #43         | A1 #44    |            |        |        |            |            |            |            |            |
| AD3_4[7:0]/DD3_4[7:0] | A1 #45 | A1 #46   | A1 #47         | A1 #48    | A1<br>#109 |        |        |            | A1<br>#173 |            |            |            |
|                       |        |          |                |           |            |        |        |            |            |            |            |            |
| AD4_1[7:0]/DD4_1[7:0] | A1 #49 | A1 #50   | A1 #51         | A1 #52    | A1<br>#113 |        |        | A1<br>#116 | A1<br>#177 |            |            |            |
| AD4_2[7:0]/DD4_2[7:0] | A1 #53 |          |                |           |            |        |        |            |            |            |            |            |
| AD4_3[7:0]/DD4_3[7:0] | A1 #57 |          |                |           |            |        |        |            |            |            |            |            |
| AD4_4[7:0]/DD4_4[7:0] | A1 #61 |          |                | A1 #64    | A1<br>#125 |        |        | A1<br>#128 | A1<br>#189 |            |            | A1<br>#192 |

Order of reception/transmission

# Figure 18 Add/Drop Interface Byte Mapping in Quad STS-48/STM-16 Mode

| STS-48c/AU-4-<br>16c | A1 #1    | A1 #2                | A1 #3  | A1 #4  |        |        |        |        | A1 #45 | A1 #46 | A1 #47 | A1 #48 |
|----------------------|----------|----------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
|                      |          | er of<br>smission    |        |        |        |        |        |        |        |        |        |        |
| AD1[7:0]/DD1[7:0]    | A1 #1    | A1 #2                | A1 #3  | A1 #4  | A1 #17 | A1 #18 | A1 #19 | A1 #20 | A1 #33 | A1 #34 | A1 #35 | A1 #36 |
| AD2[7:0]/DD2[7:0]    | A1 #5    | A1 #6                | A1 #7  | A1 #8  | A1 #21 | A1 #22 | A1 #23 | A1 #24 | A1 #37 | A1 #38 | A1 #39 | A1 #40 |
| AD3[7:0]/DD3[7:0]    | A1 #9    | A1 #10               | A1 #11 | A1 #12 | A1 #25 | A1 #26 | A1 #27 | A1 #28 | A1 #41 | A1 #42 | A1 #43 | A1 #44 |
| AD4[7:0]/DD4[7:0]    | A1 #13   | A1 #14               | A1 #15 | A1 #16 | A1 #29 | A1 #30 | A1 #31 | A1 #32 | A1 #45 | A1 #46 | A1 #47 | A1 #48 |
|                      | <b>_</b> | der of<br>ansmission |        |        |        |        |        |        |        |        |        |        |

# 14.17 Space Slot Interchange (SSI)

The SONET/SDH Space Slot Interchange (SSI) block grooms the SONET/SDH data stream by performing STS-12 (STM-4) space switching. Any STS-12 (STM-4) can be switched to any STS-12/STM-4 space slot.

# 14.18 8B/10B Encoder (T8TE)

The drop Data 8B/10B Encoder block (T8TE) constructs an 8B/10B character stream from an incoming TelecomBus carrying an STS-12/STM-4 stream. A total of 16 T8TE blocks are instantiated in the SPECTRA-9953 device.

The T8TE operates in one of two modes: multiplex section termination (MST) and high-order path termination (HPT) mode. In MST mode, the upstream block is a multiplex section terminator. It has identified transport frame boundaries. The first J0 byte (J0) On each DD[x][7:0] STS-12 link is encoded by an 8B/10B control character. In HPT mode, the upstream block is a high-order path terminator and has performed pointer processing to identify STS/AU level pointer justification events. It has processed all the STS/VC3/VC4 path overhead bytes. The H3 bytes in the absence of negative pointer justification events, the PSO byte in the presence of positive pointer justification events may be encoded. Alternately, the J1 byte may be encoded.

Table 13 shows the mapping of TelecomBus control bytes and signals into 8B/10B control characters. The table is divided into three sections, one for each software configurable mode of operation.

| Code<br>Group<br>Name | Curr. RD-<br>abcdei fghj | Curr. RD+<br>abcdei fghj | Encoded Signals<br>Description |  |
|-----------------------|--------------------------|--------------------------|--------------------------------|--|
| Multiplex Section     | on Termination (MST)     | Mode                     |                                |  |
| K28.5                 | 001111 101               | 110000 0101              | IJ0 = 'b1                      |  |
|                       |                          |                          | IPL = 'b0                      |  |

| Table 13 | Serial TelecomBus 8B/10B Character Mapping |
|----------|--------------------------------------------|
|          |                                            |

| Code<br>Group<br>Name | Curr. RD-<br>abcdei fghj | Curr. RD+<br>abcdei fghj | Encoded Signals<br>Description                                                    |
|-----------------------|--------------------------|--------------------------|-----------------------------------------------------------------------------------|
|                       |                          |                          | Transport frame alignment                                                         |
| K.28.4-               | 001111 0010              | -                        | IPAIS = 'b1<br>High-order path AIS                                                |
| High-Order Pa         | ath Termination (HPT) M  | lode                     |                                                                                   |
| K28.0-                | 001111 0100              | -                        | IPL = 'b0<br>High-order path H3 byte position,<br>no negative justification event |
| K28.0+                | -                        | 110000 1011              | IPL = 'b0<br>High-order path PSO byte position,<br>positive justification event   |
| K28.6                 | 001111 0110              | 110000 1001              | IJ1 = 'b1<br>IPL = 'b1<br>High-order path frame alignment                         |

# 14.19 Receive 8B/10B TelecomBus Decoder (R8TD)

The Receive 8B/10B TelecomBus Decoder (R8TD) block frames to the receive stream to find 8B/10B character boundaries. It also contains a FIFO to bridge between the timing domain of the receive LVDS links and the system clock timing domain. A total of 16 R8TD blocks are instantiated in the SPECTRA-9953 device.

# 14.19.1 FIFO Buffer

The FIFO buffer sub-block provides isolation between the timing domain of the associated 16 LVDS links and that of the system clock (SYSCLK). Data with arbitrary alignment to 8B/10B characters are written into a 10-bit by 24-word deep FIFO at the link clock rate. Data is read from the FIFO at every SYSCLK cycle.

# 14.19.2Frame Counter

The Frame Counter sub-block keeps track of the octet identity of the outgoing data stream. It is initialized by a delayed version of the AFP signal. It identifies the positive stuff opportunity (PSO) and negative stuff opportunity (H3) bytes within the transport frame so that high-order path pointer justification events can be identified and decoded.

# 14.19.3Character Alignment

The character alignment sub-block locates character boundaries in the incoming 8B/10B data stream. The framer logic may be in one of two states, SYNC state and HUNT state. It uses the 8B/10B control character (K28.5) used to encode the SONET/SDH J0 byte to locate character boundaries and to enter the SYNC state. It monitors the receive data stream for line code violations (LCV). An LCV is declared when the running disparity of the receive data is not consistent with the previous character or the data is not one of the characters defined in the IEEE standard 802.3. Excessive LCVs are used to transition the framer logic to the HUNT state.



Normal operation occurs when the character alignment sub-block is in the SYNC state. 8B/10B characters are extracted from the FIFO using the character alignment of the K28.5 character that caused entry to the SYNC state. Mimic K28.5 characters at other alignments are ignored. The receive data is constantly monitored for line code violations. If five or more LCVs are detected in a window of 15 characters, the character alignment sub-block transitions to the HUNT state. It will search all possible alignments in the receive data for the K28.5 character. In the meantime, the original character alignment is maintained until a K28.5 character is found. At that point, the character alignment is moved to this new location and the sub-block transitions to the SYNC state.

# 14.19.4Frame Alignment

The frame alignment sub-block monitors the data read from the FIFO buffer sub-block for the J0 byte. When the frame counter sub-block indicates the J0 byte position, a J0 character is expected to be read from the FIFO. If a J0 byte is read out of the FIFO at other byte positions, a J0 byte error counter is incremented. When the counter reaches a count of 3, the frame alignment sub-block transitions to HUNT state. The next time a J0 character is read from the FIFO, the associated read address is latched and the sub-block transitions back to the SYNC state. The J0 byte error counter is cleared when a J0 byte is read from the FIFO at the expected position.

# 14.19.5Character Decode

The character decode sub-block decodes the incoming 8B/10B control characters into an extended set of TelecomBus control signals. Table 14 shows the mapping of 8B/10B control characters into TelecomBus control signals. The table is divided into three sections, one for each mode of operation in the 8B/10B encoder in an external device upstream of the SPECTRA-9953 device. The character decoder sub-block itself is not mode-sensitive.

| Code<br>Group<br>Name | Curr. RD-<br>abcdei fghj | Curr. RD+<br>abcdei fghj | Decoded Signals<br>Description                                                              |
|-----------------------|--------------------------|--------------------------|---------------------------------------------------------------------------------------------|
| Multiplex Section     | on Termination (MST) N   | lode                     |                                                                                             |
| K28.5                 | 001111 0100              | 110000 1011              | OJ0='b1'<br>Transport frame alignment<br>OD[7:0] = 'h01                                     |
| K.28.4-               | 001111 0010              | -                        | OPAIS='b1'<br>High-order path AIS<br>OD[7:0] = 'hFF                                         |
| High-Order Pat        | th Termination (HPT) M   | ode                      |                                                                                             |
| K28.0-                | 001111 0100              | -                        | OPL = 'b0,<br>High-order path H3 byte,<br>no negative justification event<br>OD[7:0] = 'h00 |
| K28.0+                | -                        | 110000 1011              | OPL = 'b0<br>High-order path PSO byte, positive<br>justification event                      |

Table 14 Serial TelecomBus 8B/10B Character Decoding

| Code<br>Group<br>Name | Curr. RD-<br>abcdei fghj | Curr. RD+<br>abcdei fghj | Decoded Signals<br>Description                                |
|-----------------------|--------------------------|--------------------------|---------------------------------------------------------------|
|                       |                          |                          | OD[7:0] = 'h00                                                |
| K28.6                 | 001111 0110              | 110000 1001              | OJ1='b1'<br>High-order path frame alignment<br>OD[7:0] = 'h00 |

# 14.20 Add/Drop Clock Synthesis Unit

The CSU is a fully integrated clock synthesis unit. It generates low jitter multi-phase differential clocks at 777.6 MHz for use by the Add bus DRU and the Drop bus PISO.

# 14.21 Drop bus Transmit Serializer

The Drop bus PISO is a parallel-to-serial converter designed for high-speed transmit operation, supporting up to 777.6 Mbit/s. It converts 8B/10B characters to bit-serial format.

There are 16 instances of the PISO on the SPECTRA-9953 device.

# 14.22 Drop bus LVDS Transmitter

The TXLV block is a 777.6 Mbit/s Low Voltage Differential Signaling (LVDS) Transmitter according to the IEEE 1596.3-1996 LVDS specification.

The TXLV accepts 777.6 Mbit/s differential data from a "parallel-in, serial-out" (PISO) circuit and then transmits the data off-chip as a low voltage differential signal on TP[X]/TN[X] pins.

The TXLV uses a reference current and voltage from the TXLVREF block to control the output differential voltage amplitude and the output common-mode voltage.

# 14.23 Transmit Reference Generator

The TXLVREF provides an on-chip bandgap voltage reference  $(1.20V \pm 5\%)$  and a precision current to the TXLV (777.6 Mbit/s LVDS Transmitter) block's. The reference voltage is used to control the common-mode level of the TXLV output, while the reference current is used to control the output amplitude.

The precision currents are generated by forcing the reference voltage across an external, offchip 3.16 k $\Omega$  (±1%) resistor. The resulting current is then mirrored through several individual reference current outputs, so each TXLV receives its own reference current.

There is one instance of the TXREF for the SPECTRA-9953 device.

# 14.24 LVDS Receiver

The RXLV block is a 777.6 Mbit/s LVDS receiver according to the IEEE 1596.3-1996 LVDS specification including the minor differences noted in the Line LVDS Overview at the beginning of the Functional Description.

The RXLV block is the receiver shown in Figure 6. It accepts up to 777.6 Mbit/s LVDS signals from the transmitter, over RP[X]/RN[X] pins, amplifying them and converting them to digital signals, then passing them to a data recovery unit (DRU). Holding to the IEEE 1596.3-1996 specification, the RXLV has a differential input sensitivity better than 100 mV.

These are LVDS receivers not CMOS. If a link is unused there is no electrical problem in leaving AD+/AD- floating (as opposed to a CMOS input). Power dissipation is the same regardless of whether the input is connected or not. No damage to the device will occur.

If the user knows a link is not used, they should disable it in software. This way, the power for that link will be nearly none. There is no requirement for how quickly this should be done. It simply results in lower power dissipation since circuitry will be shut down. This is not mandatory for the device to operate properly but is a good practice since it improves margins.

In terms of hot-swap, there is no problem. The channel can be left enabled at all time and the device will sync up once the far end transmitter is connected. There will be no effect on other channels.

A total of 16 RXLV blocks are instantiated in the SPECTRA-9953 device.

# 14.25 Add bus Data Recovery Unit

The DRU is a fully integrated data recovery and serial-to-parallel converter which can be used for 777.6 Mbit/s NRZ data. 8B/10B block code is used to guarantee transition density for optimal performance.

The DRU recovers data and outputs a 10-bit word synchronized with a line rate divided by 10gated clock to allow frequency deviations between the data source and the local oscillator. The output clock is not a recovered clock. The DRU accumulates 10 data bits, without regard to 8B/10B character boundaries, and outputs them on the next clock edge. If 10 bits are not available for transfer at a given clock cycle, the output clock is gated.

The DRU provides moderate high frequency jitter tolerance suitable for inter-chip serial link applications. It can support frequency deviations up to  $\pm 100$  ppm.

There are 16 instances of the DRU on the SPECTRA-9953 device.

# 14.26 JTAG Test Access Port Interface

The JTAG Test Access Port block provides JTAG support for boundary scan. The standard JTAG EXTEST, SAMPLE, BYPASS, IDCODE and STCTEST instructions are supported. The SPECTRA-9953 identification code is 053170CDH hexadecimal.

# 14.27 Microprocessor Interface

The Microprocessor Interface Block provides the logic required to interface the generic microprocessor bus with the normal mode and test mode registers within the SPECTRA-9953. The normal mode registers are used during normal operation to configure and monitor the SPECTRA-9953. The test mode registers are used to enhance the testability of the SPECTRA-9953. The register set is accessed as shown in Table 15. In the following section, every register is documented and identified using the register numbers. The corresponding memory map address is identified by the address column of the table. Addresses that are not shown are not used and must be treated as reserved.

Note: The SPECTRA-9953 device has three type of normal registers: top-level registers, STM-16 registers, and STM-4 registers on both the receive and transmit sides of the device. Bit 14 of the MPIF address bus is used to select between a test and a normal register. Bit 13 is used to select between the receive and transmit sides of the device. Bits[12:11] are used to select an STM-16 slice ("00H to select STM-16 channel#1, "01H" to select #2, "10H" for #3 and "11H" for #4). Bits[10:9] are used to select an STM4 slice ("00H to select STM-4 slice#1, "01H" to select #2, "10H" for #3 and "11H" for #4), and finally bits[8:0] provides the address of the register to be accessed.

| TST      | RX/TX     | STM-16<br>Slice # | STM-4<br>Slice # | Address<br>(HEX) | Register Description             |
|----------|-----------|-------------------|------------------|------------------|----------------------------------|
| A[14]    | A[13]     | A[12:11<br>]      | A[10:9]          | A[8:0]           |                                  |
| TOP LEVE | L REGISTE | RS                |                  |                  |                                  |
| X        | 0         | <sup>1</sup>      |                  | 000-03F          | Top-level configuration/status   |
| 0        | 0         |                   |                  | 000              | SP9953 Master Configuration      |
| 0        | 0         |                   |                  | 001              | SP9953 Receive Configuration #1  |
| 0        | 0         |                   |                  | 002              | SP9953 Receive Configuration #2  |
| 0        | 0         |                   |                  | 003              | SP9953 Receive Configuration #3  |
| 0        | 0         |                   |                  | 004              | SP9953 Transmit Configuration #1 |
| 0        | 0         |                   |                  | 005              | SP9953 Transmit Configuration #2 |
| 0        | 0         |                   |                  | 006              | SP9953 Transmit Configuration #3 |
| 0        | 0         |                   |                  | 008-017          | SP9953 System Side Line Loopback |
|          |           |                   |                  |                  | (1 through 16)                   |
| 0        | 0         |                   |                  | 018              | RESERVED                         |

Table 15 SPECTRA-9953 Register Mapping Table



| TST<br>A[14] | RX/TX<br>A[13] | STM-16<br>Slice #<br>A[12:11<br>] | STM-4<br>Slice #<br>A[10:9] | Address<br>(HEX)<br>A[8:0] | Register Description                   |
|--------------|----------------|-----------------------------------|-----------------------------|----------------------------|----------------------------------------|
| 0            | 0              |                                   |                             | 019                        | SP9953 System Loopback                 |
| 0            | 0              |                                   |                             | 01A                        | AFPDLY                                 |
| 0            | 0              |                                   |                             | 01B                        | DFPDLY                                 |
| 0            | 0              |                                   |                             | 01C                        | System Side Analog Control             |
| 0            | 0              |                                   |                             | 01D                        | Line Side Analog Control               |
| 0            | 0              |                                   |                             | 01E                        | Free register                          |
| 0            | 0              |                                   |                             | 01F                        | Clocks Activity Monitor                |
| 0            | 0              |                                   |                             | 020                        | RESERVED                               |
| 0            | 0              |                                   |                             | 021-02C                    | Unused                                 |
| 0            | 0              |                                   |                             | 02D                        | JTAG ID(31:16)                         |
| 0            | 0              |                                   |                             | 02E                        | JTAG_ID(15:0)                          |
| 0            | 0              |                                   |                             | 02F                        | Free register                          |
| 0            | 0              |                                   |                             | 030-03F                    | SP9953 Interrupt Status (1 through 16) |
| STM-16       | AND STM-4      | SLICE REGIS                       | STERS                       |                            |                                        |
| 0            | 0              | XX <sup>2</sup>                   | 00                          | 040                        | RESERVED                               |
| 0            | 0              | XX                                | XX                          | 041                        | RESERVED                               |
| 0            | 1              | XX                                | 00                          | 040                        | RESERVED                               |
| 0            | 1              | XX                                | XX                          | 041                        | RESERVED                               |
| 0            | 0              | 00                                | 00                          | 04C-04F                    | DLL                                    |
| 0            | 0              | 00                                | 00                          | 04C                        | DLL – Configuration                    |
| 0            | 0              | 00                                | 00                          | 04D                        | RESERVED                               |
| 0            | 0              | 00                                | 00                          | 04E                        | DLL –                                  |
| 0            | 0              | 00                                | 00                          | 04F                        | DLL – Control Status                   |
| 0            | 0              | XX                                | ХХ                          | 050-05F                    | RRMP                                   |
| 0            | 0              | XX                                | XX                          | 050                        | RRMP – Configuration                   |
| 0            | 0              | XX                                | XX                          | 051                        | RRMP – Status                          |
| 0            | 0              | XX                                | XX                          | 052                        | RRMP – Interrupt Enable                |
| 0            | 0              | XX                                | XX                          | 053                        | RRMP – Interrupt Status                |
| 0            | 0              | XX                                | XX                          | 054                        | RRMP – Received APS                    |
| 0            | 0              | XX                                | XX                          | 055                        | RRMP – Received SSM                    |
| 0            | 0              | XX                                | XX                          | 056                        | RRMP – AIS Enable                      |
| 0            | 0              | XX                                | XX                          | 057                        | RRMP – Section BIP Error Counter       |
| 0            | 0              | XX                                | XX                          | 058                        | RRMP – Line BIP Error Counter – LSB    |
| 0            | 0              | XX                                | XX                          | 059                        | RRMP – Line BIP Error Counter – MSB    |
| 0            | 0              | XX                                | XX                          | 05A                        | RRMP – Line REI Error Counter – LSB    |
| 0            | 0              | XX                                | XX                          | 05B                        | RRMP – Line REI Error Counter – MSB    |



| TST<br>A[14] | RX/TX<br>A[13] | STM-16<br>Slice #<br>A[12:11<br>] | STM-4<br>Slice #<br>A[10:9] | Address<br>(HEX)<br>A[8:0] | Register Description                             |
|--------------|----------------|-----------------------------------|-----------------------------|----------------------------|--------------------------------------------------|
| 0            | 0              | 00                                | 00                          | 060-07F                    | SRLI_192                                         |
| 0            | 0              | 00                                | 00                          | 060-068                    | SRLI – Unused                                    |
| 0            | 0              | 00                                | 00                          | 069                        | SRLI – Synchronization Error Interrupt<br>Status |
| 0            | 0              | 00                                | 00                          | 06A                        | SRLI – Sync Error Status                         |
| 0            | 0              | 00                                | 00                          | 06B                        | SRLI – Sync Error Interrupt Enable               |
| 0            | 0              | 00                                | 00                          | 06C                        | SRLI – PGMclk Config                             |
| 0            | 0              | 00                                | 00                          | 06D                        | SRLI – Sync Error Configuration                  |
| 0            | 0              | 00                                | 00                          | 06E                        | SRLI – FBDI Control                              |
| 0            | 0              | 00                                | 00                          | 06F                        | SRLI – Unused                                    |
| 0            | 0              | XX                                | 00                          | 080-09F                    | SBER                                             |
| 0            | 0              | XX                                | 00                          | 080                        | SBER – Configuration                             |
| 0            | 0              | XX                                | 00                          | 081                        | SBER – Status                                    |
| 0            | 0              | XX                                | 00                          | 082                        | SBER – Interrupt Enable                          |
| 0            | 0              | XX                                | 00                          | 083                        | SBER – Interrupt Status                          |
| 0            | 0              | XX                                | 00                          | 084                        | SBER – SF BERM Accum. Period (LSB)               |
| 0            | 0              | XX                                | 00                          | 085                        | SBER – SF BERM Accum. Period (MSB)               |
| 0            | 0              | XX                                | 00                          | 086                        | SBER – SF BERM Saturatn. Trshld. (LSB)           |
| 0            | 0              | XX                                | 00                          | 087                        | SBER – SF BERM Saturatn. Trshld.<br>(MSB)        |
| 0            | 0              | XX                                | 00                          | 088                        | SBER – SF BERM Declaratn. Trshld.<br>(LSB)       |
| 0            | 0              | XX                                | 00                          | 089                        | SBER – SF BERM Declaratn.<br>Trshld.(MSB)        |
| 0            | 0              | XX                                | 00                          | 08A                        | SBER – SF BERM Clearing Trshld. (LSB)            |
| 0            | 0              | XX                                | 00                          | 08B                        | SBER – SF BERM Clearing Trshld. (MSB)            |
| 0            | 0              | XX                                | 00                          | 08C                        | SBER – SD BERM Accum. Period (LSB)               |
| 0            | 0              | XX                                | 00                          | 08D                        | SBER – SD BERM Accum. Period (MSB)               |
| 0            | 0              | XX                                | 00                          | 08E                        | SBER – SD BERM Saturatn. Trshld. (LSB)           |
| 0            | 0              | XX                                | 00                          | 08F                        | SBER – SD BERM Saturatn. Trshld.<br>(MSB)        |
| 0            | 0              | XX                                | 00                          | 090                        | SBER – SD BERM Declaratn. Trshld.<br>(LSB)       |
| 0            | 0              | XX                                | 00                          | 091                        | SBER – SD BERM Declaratn.<br>Trshld.(MSB)        |
| 0            | 0              | XX                                | 00                          | 092                        | SBER – SD BERM Clearing Trshld. (LSB)            |
| 0            | 0              | XX                                | 00                          | 093                        | SBER – SD BERM Clearing Trshld. (MSB)            |
| 0            | 0              | XX                                | 00                          | 0A0-0AF                    | RTTP Section                                     |
| 0            | 0              | XX                                | 00                          | 0A0                        | RTTP – Indirect Address                          |



| TST   | RX/TX | STM-16<br>Slice # | STM-4<br>Slice # | Address<br>(HEX) | Register Description                    |
|-------|-------|-------------------|------------------|------------------|-----------------------------------------|
| A[14] | A[13] | A[12:11<br>]      | A[10:9]          | A[8:0]           |                                         |
| 0     | 0     | XX                | 00               | 0A1              | RTTP – Indirect Data                    |
| 0     | 0     | XX                | 00               | 0A2              | RTTP – Trace Unstable Status            |
| 0     | 0     | XX                | 00               | 0A3              | RTTP – Trace Unstable Interrupt Enable  |
| 0     | 0     | XX                | 00               | 0A4              | RTTP – Trace Unstable Interrupt Status  |
| 0     | 0     | XX                | 00               | 0A5              | RTTP – Trace Mismatch Status            |
| 0     | 0     | XX                | 00               | 0A6              | RTTP – Trace Mismatch Interrupt Enable  |
| 0     | 0     | XX                | 00               | 0A7              | RTTP – Trace Mismatch Interrupt Status  |
| 0     | 0     | XX                | ХХ               | 0B0-0BF          | RTTP Path                               |
| 0     | 0     | XX                | XX               | 0B0              | RTTP – Indirect Address                 |
| 0     | 0     | XX                | XX               | 0B1              | RTTP – Indirect Data                    |
| 0     | 0     | XX                | XX               | 0B2              | RTTP – Trace Unstable Status            |
| 0     | 0     | XX                | XX               | 0B3              | RTTP – Trace Unstable Interrupt Enable  |
| 0     | 0     | XX                | XX               | 0B4              | RTTP – Trace Unstable Interrupt Status  |
| 0     | 0     | XX                | XX               | 0B5              | RTTP – Trace Mismatch Status            |
| 0     | 0     | XX                | XX               | 0B6              | RTTP – Trace Mismatch Interrupt Enable  |
| 0     | 0     | XX                | XX               | 0B7              | RTTP – Trace Mismatch Interrupt Status  |
| 0     | 0     | XX                | ХХ               | 0C0-0CF          | RSVCA                                   |
| 0     | 0     | XX                | XX               | 0C0              | RSVCA – Indirect Address                |
| 0     | 0     | XX                | XX               | 0C1              | RSVCA – Indirect Data                   |
| 0     | 0     | XX                | XX               | 0C2              | RSVCA – Payload Configuration           |
| 0     | 0     | XX                | XX               | 0C3              | RSVCA – PosJust Interrupt Status        |
| 0     | 0     | XX                | XX               | 0C4              | RSVCA – NegJust Interrupt Status        |
| 0     | 0     | XX                | XX               | 0C5              | RSVCA – FIFO Overflow Interrupt Status  |
| 0     | 0     | XX                | XX               | 0C6              | RSVCA – FIFO Underflow Interrupt Status |
| 0     | 0     | XX                | XX               | 0C7              | RSVCA – PtrJust Interrupt Enable        |
| 0     | 0     | XX                | XX               | 0C8              | RSVCA – FIFO Interrupt Enable           |
| 0     | 0     | XX                | XX               | 0C9              | RSVCA – PtrJust Thresholds              |
| 0     | 0     | XX                | XX               | 0CA              | RSVCA – Clear Fixed Stuff               |
| 0     | 0     | XX                | XX               | 0CB              | RSVCA – Performance Monitor Trigger     |
| 0     | 0     | XX                | ХХ               | 0D0-0DF          | Т8ТЕ                                    |
| 0     | 0     | XX                | XX               | 0D0              | T8TE – Control Status                   |
| 0     | 0     | XX                | XX               | 0D1              | T8TE – Interrupt Status                 |
| 0     | 0     | XX                | XX               | 0D2              | T8TE – TS Config 1                      |
| 0     | 0     | XX                | XX               | 0D3              | T8TE – TS Config 2                      |
| 0     | 0     | XX                | XX               | 0D4              | T8TE – Test Pattern                     |
| 0     | 0     | XX                | XX               | 0D5              |                                         |
| 0     | 0     | XX                | XX               | 0D6              |                                         |



| TST<br>A[14] | RX/TX<br>A[13] | STM-16<br>Slice #<br>A[12:11<br>] | STM-4<br>Slice #<br>A[10:9] | Address<br>(HEX)<br>A[8:0] | Register Description                             |
|--------------|----------------|-----------------------------------|-----------------------------|----------------------------|--------------------------------------------------|
| 0            | 0              | XX                                | 00                          | 0E0-0FF                    | SARC                                             |
| 0            | 0              | XX                                | 00                          | 0E0                        | SARC – Indirect Address                          |
| 0            | 0              | XX                                | 00                          | 0E1                        | SARC – Indirect Data                             |
| 0            | 0              | XX                                | 00                          | 0E2                        | SARC – Section Config                            |
| 0            | 0              | XX                                | 00                          | 0E3                        | SARC – Receive Section RSALM Enable              |
| 0            | 0              | XX                                | 00                          | 0E4                        | SARC – Receive Section LAIS Enable               |
| 0            | 0              | XX                                | 00                          | 0E5                        | SARC – Transmit Section LRDI Enable              |
| 0            | 0              | XX                                | 00                          | 0E7                        | SARC – Transmit Path Config                      |
| 0            | 0              | XX                                | 00                          | 0E8-0EB                    | SARC – LOP Status (1 to 48)                      |
| 0            | 0              | XX                                | 00                          | 0EC-0EF                    | SARC – LOP Interrupt Enable (1 to48)             |
| 0            | 0              | XX                                | 00                          | 0F0-0F3                    | SARC – LOP Interrupt Status (1 to 48)            |
| 0            | 0              | XX                                | 00                          | 0F4-0F7                    | SARC – AIS Status (1 to 48)                      |
| 0            | 0              | XX                                | 00                          | 0F8-0FB                    | SARC – AIS Interrupt Enable (1 to 48)            |
| 0            | 0              | XX                                | 00                          | 0FC-0FF                    | SARC – AIS Interrupt Status (1 to 48)            |
| 0            | 0              | XX                                | XX                          | 100-17F                    | RHPP                                             |
| 0            | 0              | XX                                | XX                          | 100                        | RHPP – Indirect Address                          |
| 0            | 0              | XX                                | XX                          | 101                        | RHPP – Indirect Data                             |
| 0            | 0              | XX                                | XX                          | 102                        | RHPP – Payload Config                            |
| 0            | 0              | XX                                | XX                          | 103                        | RHPP – Counters Update                           |
| 0            | 0              | XX                                | XX                          | 104                        | RHPP – Path Interrupt Status                     |
| 0            | 0              | XX                                | XX                          | 105                        | RHPP – Ptr. Conc. Process Disable                |
| 0            | 0              | XX                                | XX                          | b#10m000 <sup>3</sup>      | RHPP – Ptr. Interpreter Status – STS1 #m         |
| 0            | 0              | XX                                | XX                          | b#10m001                   | RHPP – Ptr. Interpreter Int. Enable –<br>STS1 #m |
| 0            | 0              | XX                                | XX                          | b#10m010                   | RHPP – Ptr. Interpreter Int. Status – STS1<br>#m |
| 0            | 0              | XX                                | XX                          | b#10m011                   | RHPP – Error Monitor Status – STS1 #m            |
| 0            | 0              | XX                                | XX                          | b#10m100                   | RHPP – Error Monitor Int. Enable – STS1<br>#m    |
| 0            | 0              | XX                                | XX                          | b#10m101                   | RHPP – Error Monitor Int. Status – STS1<br>#m    |
| 0            | 0              | 00                                | 00                          | 180-18F                    | DSSI                                             |
| 0            | 0              | 00                                | 00                          | 180                        | SSI – Page 0 Source Select 1                     |
| 0            | 0              | 00                                | 00                          | 181                        | SSI – Page 0 Source Select 2                     |
| 0            | 0              | 00                                | 00                          | 182                        | SSI – Page 0 Source Select 3                     |
| 0            | 0              | 00                                | 00                          | 183                        | SSI – Page 0 Source Select 4                     |
| 0            | 0              | 00                                | 00                          | 184                        | SSI – Page 1 Source Select 1                     |
| 0            | 0              | 00                                | 00                          | 185                        | SSI – Page 1 Source Select 2                     |



| TST   | RX/TX | STM-16<br>Slice # | STM-4<br>Slice # | Address<br>(HEX) | Register Description                   |  |
|-------|-------|-------------------|------------------|------------------|----------------------------------------|--|
| A[14] | A[13] | A[12:11<br>]      | A[10:9]          | A[8:0]           |                                        |  |
| 0     | 0     | 00                | 00               | 186              | SSI – Page 1 Source Select 3           |  |
| 0     | 0     | 00                | 00               | 187              | SSI – Page 1 Source Select 4           |  |
| 0     | 0     | 00                | 00               | 188              | SSI – Page Control                     |  |
| 0     | 0     | 00                | 00               | 190-19F          | CSTRI                                  |  |
| 0     | 0     | 00                | 00               | 190              | CSTRI – Control                        |  |
| 0     | 0     | 00                | 00               | 191              | CSTRI – Control                        |  |
| 0     | 0     | 00                | 00               | 192              | CSTRI – Interrupt Status               |  |
| 0     | 1     | XX                | XX               | 050-05F          | ТКМР                                   |  |
| 0     | 1     | XX                | XX               | 050              | TRMP – Config                          |  |
| 0     | 1     | XX                | XX               | 051              | TRMP – Register Insertion              |  |
| 0     | 1     | XX                | XX               | 052              | TRMP – Error Insertion                 |  |
| 0     | 1     | XX                | XX               | 053              | TRMP – Transmit J0 and Z0              |  |
| 0     | 1     | XX                | XX               | 054              | TRMP – Transmit E1 and F1              |  |
| 0     | 1     | XX                | XX               | 055              | TRMP – Transmit D1D3 and D4D12         |  |
| 0     | 1     | XX                | XX               | 056              | TRMP – Transmit K1 and K2              |  |
| 0     | 1     | XX                | XX               | 057              | TRMP – Transmit S1 and Z1              |  |
| 0     | 1     | XX                | XX               | 058              | TRMP – Transmit Z2 and E2              |  |
| 0     | 1     | XX                | XX               | 059              | TRMP – Transmit H1 and H2 MASK         |  |
| 0     | 1     | XX                | XX               | 05A              | TRMP – Transmit B1 and B2 MASK         |  |
| 0     | 1     | 00                | 00               | 060-07F          | STLI                                   |  |
| 0     | 1     | 00                | 00               | 060              | STLI – Config                          |  |
| 0     | 1     | 00                | 00               | 061              | STLI – PGMclk Config                   |  |
| 0     | 1     | 00                | 00               | 062              | STLI – Interrupt Enable                |  |
| 0     | 1     | 00                | 00               | 063              | STLI – Interrupt Status                |  |
| 0     | 1     | XX                | 00               | 0A0-0AF          | TTTP Section                           |  |
| 0     | 1     | XX                | 00               | 0A0              | TTTP – Indirect Address                |  |
| 0     | 1     | XX                | 00               | 0A1              | TTTP – Indirect Data                   |  |
| 0     | 1     | XX                | XX               | 0B0-0BF          | TTTP Path                              |  |
| 0     | 1     | XX                | XX               | 0B0              | TTTP – Indirect Address                |  |
| 0     | 1     | XX                | XX               | 0B1              | TTTP – Indirect Data                   |  |
| 0     | 1     | XX                | XX               | 0C0-0CF          | TSVCA                                  |  |
| 0     | 1     | XX                | XX               | 0C0              | TSVCA – Indirect Address               |  |
| 0     | 1     | XX                | XX               | 0C1              | TSVCA – Indirect Data                  |  |
| 0     | 1     | XX                | XX               | 0C2              | TSVCA – Payload Configuration          |  |
| 0     | 1     | XX                | XX               | 0C3              | TSVCA – PosJust Interrupt Status       |  |
| 0     | 1     | XX                | XX               | 0C4              | TSVCA – NegJust Interrupt Status       |  |
| 0     | 1     | XX                | XX               | 0C5              | TSVCA – FIFO Overflow Interrupt Status |  |



| TST<br>A[14] | RX/TX<br>A[13] | STM-16<br>Slice #<br>A[12:11<br>] | STM-4<br>Slice #<br>A[10:9] | Address<br>(HEX)<br>A[8:0] | Register Description                             |
|--------------|----------------|-----------------------------------|-----------------------------|----------------------------|--------------------------------------------------|
| 0            | 1              | XX                                | XX                          | 0C6                        | TSVCA – FIFO Underflow Interrupt Status          |
| 0            | 1              | XX                                | XX                          | 0C7                        | TSVCA – PtrJust Interrupt Enable                 |
| 0            | 1              | XX                                | XX                          | 0C8                        | TSVCA – FIFO Interrupt Enable                    |
| 0            | 1              | XX                                | XX                          | 0C9                        | TSVCA – PtrJust Thresholds                       |
| 0            | 1              | XX                                | XX                          | 0CA                        | TSVCA – Clear Fixed Stuff                        |
| 0            | 1              | XX                                | XX                          | 0CB                        | TSVCA – Performance Monitor Trigger              |
| 0            | 1              | XX                                | XX                          | 0D0-0DF                    | R8TD                                             |
| 0            | 1              | XX                                | XX                          | 0D0                        | R8TD – Control Status                            |
| 0            | 1              | XX                                | XX                          | 0D1                        | R8TD – Interrupt Status                          |
| 0            | 1              | XX                                | XX                          | 0D2                        | R8TD – LCV Count                                 |
| 0            | 1              | XX                                | XX                          | 0D3                        | R8TD – Analog Control 1                          |
| 0            | 1              | XX                                | XX                          | 0D4                        | R8TD – Analog Control 2                          |
| 0            | 1              | XX                                | XX                          | 0D5                        | R8TD – Analog Control 3                          |
| 0            | 1              | XX                                | XX                          | 0E0-0FF                    | ТНРР                                             |
| 0            | 1              | XX                                | XX                          | 0E0                        | THPP – Indirect Address                          |
| 0            | 1              | XX                                | XX                          | 0E1                        | THPP – Indirect Data                             |
| 0            | 1              | XX                                | XX                          | 0E2                        | THPP – Payload Config                            |
| 0            | 1              | XX                                | XX                          | 100-17F                    | SHPI                                             |
| 0            | 1              | XX                                | XX                          | 100                        | SHPI – Indirect Address                          |
| 0            | 1              | XX                                | XX                          | 101                        | SHPI – Indirect Data                             |
| 0            | 1              | XX                                | XX                          | 102                        | SHPI – Payload Config                            |
| 0            | 1              | XX                                | XX                          | 103                        | SHPI – Counters Update                           |
| 0            | 1              | XX                                | XX                          | 104                        | SHPI – Path Interrupt Status                     |
| 0            | 1              | XX                                | XX                          | 105                        | SHPI – Ptr. Conc. Process Disable                |
| 0            | 1              | XX                                | XX                          | 106                        | SHPI – PT_PATH Enable Register                   |
| 0            | 1              | XX                                | XX                          | b#10m000                   | SHPI – Ptr. Interpreter Status – STS1 #m         |
| 0            | 1              | XX                                | XX                          | b#10m001                   | SHPI – Ptr. Interpreter Int. Enable – STS1<br>#m |
| 0            | 1              | XX                                | XX                          | b#10m010                   | SHPI – Ptr. Interpreter Int. Status – STS1<br>#m |
| 0            | 1              | XX                                | XX                          | b#10m100                   | SHPI – Error Monitor Int. Enable – STS1<br>#m    |
| 0            | 1              | XX                                | XX                          | b#10m101                   | SHPI – Error Monitor Int. Status – STS1<br>#m    |
| 0            | 1              | 00                                | 00                          | 180-18F                    | ASSI                                             |
| 0            | 1              | 00                                | 00                          | 180                        | ASSI – Page 0 Source Select 1                    |
| 0            | 1              | 00                                | 00                          | 181                        | ASSI – Page 0 Source Select 2                    |
| 0            | 1              | 00                                | 00                          | 182                        | ASSI – Page 0 Source Select 3                    |



| TST<br>A[14] | RX/TX<br>A[13] | STM-16<br>Slice #<br>A[12:11<br>] | STM-4<br>Slice #<br>A[10:9] | Address<br>(HEX)<br>A[8:0] | Register Description          |
|--------------|----------------|-----------------------------------|-----------------------------|----------------------------|-------------------------------|
| 0            | 1              | 00                                | 00                          | 183                        | ASSI – Page 0 Source Select 4 |
| 0            | 1              | 00                                | 00                          | 184                        | ASSI – Page 1 Source Select 1 |
| 0            | 1              | 00                                | 00                          | 185                        | ASSI – Page 1 Source Select 2 |
| 0            | 1              | 00                                | 00                          | 186                        | ASSI – Page 1 Source Select 3 |
| 0            | 1              | 00                                | 00                          | 187                        | ASSI – Page 1 Source Select 4 |
| 0            | 1              | 00                                | 00                          | 188                        | ASSI – Page Control           |

#### Notes on Register Memory Map:

- 1. For all register accesses, CSB must be low.
- 2. Addresses that are not shown must be treated as Reserved.
- 3. A[14] is the test register select (TRS) and should be set to logic 0 for normal mode register access.
- 4. '--' means these bits are, in effect, ignored
- 5. 'XX' means that a different register (i.e. on a different slice) is accessed depending on the value of 'XX'
- 6. 'm' can take on any 4-bit binary value from 1 to 12 (0001 to 1100). Used only at RHPP and SHPI.



# **15** Normal Mode Register Description

Normal mode registers are used to configure and monitor the operation of the SPECTRA-9953 device. Normal mode registers (as opposed to test mode registers) are selected when TRS (A[14]) is low.

# Notes on Normal Mode Register Bits:

- 1. Writing values into unused register bits has no effect. However, to ensure software compatibility with future, feature-enhanced versions of this product, unused register bits must be written with logic 0. Reading back unused bits can produce either a logic 1 or a logic 0; hence, unused register bits should be masked off by software when read.
- 2. All configuration bits that can be written into can also be read back. This allows the processor controlling the SPECTRA-9953 device to determine the programming state of the device.
- 3. Writeable normal mode register bits are cleared to logic 0 upon reset unless otherwise noted.
- 4. Writing into read-only normal mode register bit locations does not affect SPECTRA-9953 operation unless otherwise noted.
- 5. Certain register bits are reserved. These bits are associated with megacell functions that are unused in this application. To ensure that the SPECTRA-9953 device operates as intended, reserved register bits must only be written with the logic level as specified. Writing to reserved registers should be avoided.

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R    | TIP        | Х       |
| Bit 14 | R    | QUAD2488   | Х       |
| Bit 13 | R/W  | Unused     | 0       |
| Bit 12 | R/W  | Unused     | 0       |
| Bit 11 | R/W  | Unused     | 0       |
| Bit 10 | R/W  | Unused     | 0       |
| Bit 9  | R/W  | Unused     | 0       |
| Bit 8  | R/W  | Unused     | 0       |
| Bit 7  | R/W  | Reserved   | 0       |
| Bit 6  | R/W  | WCIMODE    | 0       |
| Bit 5  | R/W  | RESET_CORE | 0       |
| Bit 4  | R/W  | RESETSL[4] | 0       |
| Bit 3  | R/W  | RESETSL[3] | 0       |
| Bit 2  | R/W  | RESETSL[2] | 0       |
| Bit 1  | R/W  | RESETSL[1] | 0       |
| Bit 0  | R/W  | RESET      | 0       |

#### Register 0000H: SP9953 Master Configuration

The Master Configuration Register is provided at SP9953 Read/Write Address 00H.

# RESET

The software reset (RESET) bit resets the whole device. When a logic 1 is written to RESET, the SP9953 is held in reset. When a logic 0 is written to RESET, the SP9953 operates normally.

# RESETSL[1:4]

The slice software reset (RESETSL[1:4]) bits reset the corresponding STS-48/STM-16 slice. When a logic 1 is written to RESETSL[X], the STS-48/STM-16 slice is held in reset. When a logic 0 is written to RESETSL[X], the STS-48/STM-16 slice operates normally. Note that top-level registers with slice configuration are not reset with these bits.

# RESET\_CORE

The digital core software reset (CORE\_RESET) bit along with the RESETSL[1:4] can be used to reset the whole digital core (The analog interfaces are not reset). When a logic 1 is written to CORE\_RESET and RESETSL[1:4], the digital core is kept into a reset state. When a logic 0 is written to RESET\_CORE and RESETSL[1:4], the digital core operates normally.

#### Notes:

(1) No top-level registers are reset with this bit.



(2) Analog blocks are affected by resetting all T8TE and R8TD registers to their default values.

#### WCIMODE

The write on clear interrupt mode (WCIMODE) bit selects the clear interrupt mode. When a logic 1 is written to WCIMODE, the clear interrupt mode is clear on write. When a logic 0 is written to WCIMODE, the clear interrupt mode is clear on read.

#### QUAD2488

The QUAD2488 bit provides the state of the QUAD2488 device pin.

#### TIP

The transfer in progress (TIP) signal is asserted high while the performance monitors are being transferred to the holding registers. The transfer is initiated by written to the Master Configuration Register. TIP is negated when the transfer is completed. It will take a maximum of 300 ns to transfer all the device registers.

| Bit    | Туре | Function        | Default |
|--------|------|-----------------|---------|
| Bit 15 |      | Unused          |         |
| Bit 14 | R/W  | ROHI_RST_OOF_EN | 0       |
| Bit 13 | R/W  | ROHI_RESET[4]   | 0       |
| Bit 12 | R/W  | ROHI_RESET[3]   | 0       |
| Bit 11 | R/W  | ROHI_RESET[2]   | 0       |
| Bit 10 | R/W  | ROHI_RESET[1]   | 0       |
| Bit 9  | R/W  | DCMP_SAMPLE_DIS | 0       |
| Bit 8  | R/W  | SYNC_ERR_POL    | 0       |
| Bit 7  | R/W  | Unused          | 0       |
| Bit 6  | R/W  | DFP_DISABLE     | 0       |
| Bit 5  | R/W  | AFP_DISABLE     | 0       |
| Bit 4  | R/W  | DFP_ON_AFP      | 0       |
| Bit 3  | R/W  | AFP_ON_DFP      | 0       |
| Bit 2  | R/W  | Reserved        | 0       |
| Bit 1  | R/W  | RDDS            | 0       |
| Bit 0  | R/W  | Reserved        | 0       |

#### Register 0001H: SP9953 Receive Configuration 1

The Receive Configuration Register is provided at SP9953 Read/Write Address 01H.

# RDDS

The receive disable de-scrambling (RDDS) bit disables the de-scrambling of the input data stream. When a logic 1 is written to RDDS, the input data stream is not de-scrambled. When a logic 0 is written to RDDS, the input data stream is de-scrambled.

# AFP ON DFP

The AFP\_ON\_DFP configures the SPECTRA-9953 to ignore DFP and use AFP as a frame pulse on the drop side. When set to 1, external DFP pulses are ignored: AFP and AFPDLY[13:0] determine the timing on the drop bus. When set to 0, the DFP pin operates normally.

# DFP ON AFP

The DFP\_ON\_AFP configures the SPECTRA-9953 to ignore AFP and use DFP as a frame pulse on the add side. When set to 1, external AFP pulses are ignored: DFP and AFPDLY[13:0] determine the timing on the Add bus. Note that AFPDLY[13:0] is still used. . When set to 0, the AFP pin operates normally.

### AFP\_DISABLE

The AFP\_DISABLE configures the SPECTRA-9953 to ignore the Add bus frame pulse AFP. When set to 1, external AFP pulses are ignored. When set to 0, the AFP pin operates normally. This mode is provided for diagnostic purposes.

### DFP\_DISABLE

The DFP\_DISABLE configures the SPECTRA-9953 to ignore the DFP input. When set to 1, external DFP pulses are ignored. When set to 0, the DFP pin operates normally. This mode is provided for diagnostic purposes.

#### SYNC ERR POL

The synchronization error polarity register bit is used to configure the polarity of the SYNC\_ERR line side input pin. When set to 0, SYNC\_ERR is active high signal. When set to 1, SYNC ERR is active low. SYNC ERR POL is XORED with SYNC ERR.

# DCMP\_SAMPLE\_DIS

The DCMP sample disable bit (DCMP\_SAMPLE\_DIS) is used to disable the sampling of the DCMP input with the DFP external input. When DCMP\_SAMPLE\_DIS is set to 0, the DCMP is only used internally after a DFP pulse. When the bit is set to 1, DCMP is used without an external DFP pulse.

# ROHI\_RESET[1:4]

The ROHI\_RESET[1:4] register bits are used to reset the receive transport overhead toplevel blocks. When ROHI\_RESET[x] is set to 1, ROHI[x] is kept into a reset mode. When ROHI\_RESET is set to 0, ROHI[x] block operates normally. Note that OC-192 mode has no bearing on the bits behaviour, i.e. that to reset all four ROHIs, all four of the ROHI\_RESET[1:4] bits have to be set.

#### ROHI\_RST\_OOF\_EN

The ROHI reset OOF enable (ROHI\_RST\_OOF\_EN) bit causes the ROHI to be reset when the RRMP is out of frame. In OC-192 mode, when ROHI\_RST\_OOF\_EN is set to 1, all 4 ROHIs will be reset when RRMP # 1 is out of frame. In Quad OC-48 mode, when ROHI\_RST\_OOF\_EN is set to 1 then when the master RRMP for each slice is out of frame, its respective ROHI will be reset. When ROHI\_RST\_OOF\_EN is set to 0, then RRMP OOF never resets the ROHI.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 | R/W  | RSTS12C[16] | 0       |
| Bit 14 | R/W  | RSTS12C[15] | 0       |
| Bit 13 | R/W  | RSTS12C[14  | 0       |
| Bit 12 | R/W  | RSTS12C[13] | 0       |
| Bit 11 | R/W  | RSTS12C[12] | 0       |
| Bit 10 | R/W  | RSTS12C[11] | 0       |
| Bit 9  | R/W  | RSTS12C[10] | 0       |
| Bit 8  | R/W  | RSTS12C[9]  | 0       |
| Bit 7  | R/W  | RSTS12C[8]  | 0       |
| Bit 6  | R/W  | RSTS12C[7]  | 0       |
| Bit 5  | R/W  | RSTS12C[6]  | 0       |
| Bit 4  | R/W  | RSTS12C[5]  | 0       |
| Bit 3  | R/W  | RSTS12C[4]  | 0       |
| Bit 2  | R/W  | RSTS12C[3]  | 0       |
| Bit 1  | R/W  | RSTS12C[2]  | 0       |
| Bit 0  | R/W  | RSTS12C[1]  | 0       |

#### Register 0002H: SP9953 Receive Configuration 2

The Receive Configuration 2 Register is provided at SP9953 Read/Write Address 02H.

# RSTS12C[1:16]

The receive STS-12 concatenation mode (RSTS12C[1:16 bits enable the processing of an STS-12c (VC-4-4c) payload for the corresponding STS-12/STM-4 slice. When a logic 1 is written to RSTS12CSL[X] and a logic 1 is written to RSTS12C[X], the receive STS-12/STM-4 slice processes a slave STS-12c (VC-4-4c) payload. When a logic 0 is written to RSTS12CSL[X] and a logic 1 is written to RSTS12CSL[X], the receive STS-12/STM-4 slice process a master STS-12c (VC-4-4c) payload. When a logic 0 is written to RSTS12CSL[X] and a logic 1 is written to RSTS12C[X], the receive STS-12/STM-4 slice process a master STS-12c (VC-4-4c) payload. When a logic 0 is written to RSTS12CSL[X] and a logic 0 is written to RSTS12CSL[X], the receive STS-12/STM-4 slice is not processing a STS-12c (VC-4-4c) payload.

Note: there is a possibility that SVCA indirect registers can be corrupted upon path reconfiguration. Refer to section 14.13 for more explanation and how to avoid the problem.



| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 | R/W  | RSTS12CSL[16] | 0       |
| Bit 14 | R/W  | RSTS12CSL[15] | 0       |
| Bit 13 | R/W  | RSTS12CSL[14] | 0       |
| Bit 12 | R/W  | RSTS12CSL[13] | 0       |
| Bit 11 | R/W  | RSTS12CSL[12] | 0       |
| Bit 10 | R/W  | RSTS12CSL[11] | 0       |
| Bit 9  | R/W  | RSTS12CSL[10] | 0       |
| Bit 8  | R/W  | RSTS12CSL[9]  | 0       |
| Bit 7  | R/W  | RSTS12CSL[8]  | 0       |
| Bit 6  | R/W  | RSTS12CSL[7]  | 0       |
| Bit 5  | R/W  | RSTS12CSL[6]  | 0       |
| Bit 4  | R/W  | RSTS12CSL[5]  | 0       |
| Bit 3  | R/W  | RSTS12CSL[4]  | 0       |
| Bit 2  | R/W  | RSTS12CSL[3]  | 0       |
| Bit 1  | R/W  | RSTS12CSL[2]  | 0       |
| Bit 0  | R/W  | RSTS12CSL[1]  | 0       |

#### Register 0003H: SP9953 Receive Configuration 3

The Receive Configuration Register 3 is provided at SP9953 Read/Write Address 03H.

# RSTS12CSL[1:16]

The receive STS-12 slave concatenation mode (RSTS12CSL[1:16]) bits enable the slave processing of an STS-12c (VC-4-4c) payload for the corresponding STS-12/STM-4 slice. When a logic 1 is written to RSTS12CSL[X] and a logic 1 is written to RSTS12C[X], the receive STS-12/STM-4 slice process a slave STS-12c (VC-4-4c) payload. When a logic 0 is written to RSTS12CSL[X] and a logic 1 is written to RSTS12CSL[X], the receive STS-12/STM-4 slice processes a master STS-12c (VC-4-4c) payload. When a logic 0 is written to RSTS12CSL[X] and a logic 0 is written to RSTS12CSL[X] and a logic 0 is written to RSTS12CSL[X] and a logic 0 is written to RSTS12CSL[X], the receive STS-12/STM-4 slice processes a master STS-12c (VC-4-4c) payload. When a logic 0 is written to RSTS12CSL[X] and a logic 0 is written to RSTS12CSL[X] and slogic 0 is written to RSTS12CSL[X] and slogic 0 is written to RSTS12CSL[X] and slogic 0 is written to RSTS12CSL[X].

Note: there is a possibility that SVCA indirect registers can be corrupted upon path reconfiguration. Refer to section 14.13 for more explanation and how to avoid the problem.

| Bit    | Туре | Function        | Default |
|--------|------|-----------------|---------|
| Bit 15 |      | Unused          |         |
| Bit 14 |      | Unused          |         |
| Bit 13 |      | TOHI_RESET[4]   |         |
| Bit 12 |      | TOHI_RESET[3]   |         |
| Bit 11 |      | TOHI_RESET[2]   |         |
| Bit 10 |      | TOHI_RESET[1]   |         |
| Bit 9  |      | Unused          |         |
| Bit 8  |      | Unused          |         |
| Bit 7  |      | Unused          |         |
| Bit 6  | R/W  | ACMP_SAMPLE_DIS | 0       |
| Bit 5  | R/W  | Unused          | 0       |
| Bit 4  | R/W  | TXFPI_DISABLE   | 0       |
| Bit 3  | R/W  | Reserved        | 0       |
| Bit 2  | R/W  | Reserved        | 0       |
| Bit 1  | R/W  | TDS             | 0       |
| Bit 0  | R/W  | Reserved        | 0       |

#### Register 0004H: SP9953 Transmit Configuration 1

The Transmit Configuration 1 Register is provided at SP9953 Read/Write Address 04H.

# TDS

The transmit disable scrambling (TDS) bit disables the scrambling of the output data stream. When a logic 1 is written to TDS, the output data stream is not scrambled. When a logic 0 is written to TDS, the output data stream is scrambled.

# TXFPI\_DISABLE

The TXFPI\_DISABLE bit is used to kill activity on the line side TXFPI input. When set to 1, the TXFPI input is ignored. When set to 0, TXFPI operates normally.

# ACMP\_SAMPLE\_DIS

The ACMP sample disable bit (ACMP\_SAMPLE\_DIS) is used to disable the sampling of the ACMP input with the AFP external input. When ACMP\_SAMPLE\_DIS is set to 0, the ACMP is only used internally after an AFP pulse. When the bit is set to 1, ACMP is used without an external AFP pulse.TOHI\_RESET[1:4]

The TOHI\_RESET[1:4] register bits are used to reset the transmit transport overhead toplevel blocks. When TOHI\_RESET[x] is set to 1, TOHI[x] is kept into a reset mode. When TOHI\_RESET[x] is set to 0, the TOHI[x] block operates normally.





| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 | R/W  | TSTS12C[16] | 0       |
| Bit 14 | R/W  | TSTS12C[15] | 0       |
| Bit 13 | R/W  | TSTS12C[14] | 0       |
| Bit 12 | R/W  | TSTS12C[13] | 0       |
| Bit 11 | R/W  | TSTS12C[12] | 0       |
| Bit 10 | R/W  | TSTS12C[11] | 0       |
| Bit 9  | R/W  | TSTS12C[10] | 0       |
| Bit 8  | R/W  | TSTS12C[9]  | 0       |
| Bit 7  | R/W  | TSTS12C[8]  | 0       |
| Bit 6  | R/W  | TSTS12C[7]  | 0       |
| Bit 5  | R/W  | TSTS12C[6]  | 0       |
| Bit 4  | R/W  | TSTS12C[5]  | 0       |
| Bit 3  | R/W  | TSTS12C[4]  | 0       |
| Bit 2  | R/W  | TSTS12C[3]  | 0       |
| Bit 1  | R/W  | TSTS12C[2]  | 0       |
| Bit 0  | R/W  | TSTS12C[1]  | 0       |

#### Register 0005H: SP9953 Transmit Configuration 2

The Transmit Configuration 3 Register is provided at SP9953 Read/Write Address 05H.

# TSTS12C[1:16]

The transmit STS-12c concatenation mode (TSTS12C[1:16]) bits enable the processing of an STS-12c (VC-4-4c) payload for the corresponding STS-12/STM-4 slice. When a logic 1 is written to TSTS12CSL[X] and a logic 1 is written to TSTS12C[X], the transmit STS-12/STM-4 slice processes a slave STS-12c (VC-4-4c) payload. When a logic 0 is written to TSTS12CSL[X] and a logic 1 is written to TSTS12C[X], the transmit STS-12/STM-4 slice processes a master STS-12c (VC-4-4c) payload. When a logic 0 is written to TSTS12CSL[X] and a logic 0 is written to TSTS12C[X], the transmit STS-12/STM-4 slice processes a master STS-12c (VC-4-4c) payload. When a logic 0 is written to TSTS12CSL[X] and a logic 0 is written to TSTS12C[X], the transmit STS-48/STM-4 slice is not processing a STS-12c (VC-4-4c) payload.

Note: there is a possibility that SVCA indirect registers can be corrupted upon path reconfiguration. Refer to section 14.13 for more explanation and how to avoid the problem.



| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 | R/W  | TSTS12CSL[16] | 0       |
| Bit 14 | R/W  | TSTS12CSL[15] | 0       |
| Bit 13 | R/W  | TSTS12CSL[14] | 0       |
| Bit 12 | R/W  | TSTS12CSL[13] | 0       |
| Bit 11 | R/W  | TSTS12CSL[12] | 0       |
| Bit 10 | R/W  | TSTS12CSL[11] | 0       |
| Bit 9  | R/W  | TSTS12CSL[10] | 0       |
| Bit 8  | R/W  | TSTS12CSL[9]  | 0       |
| Bit 7  | R/W  | TSTS12CSL[8]  | 0       |
| Bit 6  | R/W  | TSTS12CSL[7]  | 0       |
| Bit 5  | R/W  | TSTS12CSL[6]  | 0       |
| Bit 4  | R/W  | TSTS12CSL[5]  | 0       |
| Bit 3  | R/W  | TSTS12CSL[4]  | 0       |
| Bit 2  | R/W  | TSTS12CSL[3]  | 0       |
| Bit 1  | R/W  | TSTS12CSL[2]  | 0       |
| Bit 0  | R/W  | TSTS12CSL[1]  | 0       |

#### Register 0006H: SP9953 Transmit Configuration 3

The Transmit Configuration 4 Register is provided at SP9953 Read/Write Address 06H.

#### TSTS12CSL[SL1:16]:

The transmit STS-12 slave concatenation mode (TSTS12CSL[1:16]) bits enable the slave processing of an STS-12c (VC-4-4c) payload for the corresponding STS-12/STM-4 slice. When a logic 1 is written to TSTS12CSL[X] and a logic 1 is written to TSTS12C[X], the transmit STS-12/STM-4 slice processes a slave STS-12c (VC-4-4c) payload. When a logic 0 is written to TSTS12CSL[X] and a logic 1 is written to TSTS12CSL[X], the transmit STS-12/STM-4 slice processes a master STS-12c (VC-4-4c) payload. When a logic 0 is written to TSTS12CSL[X] and a logic 1 is written to TSTS12C[X], the transmit STS-12/STM-4 slice processes a master STS-12c (VC-4-4c) payload. When a logic 0 is written to TSTS12CSL[X] and a logic 0 is written to TSTS12CSL[X], the transmit STS-12/STM-4 slice processes a master STS-12c (VC-4-4c) payload. When a logic 0 is written to TSTS12CSL[X] and a logic 0 is written to TSTS12CSL[X].

Note: there is a possibility that SVCA indirect registers can be corrupted upon path reconfiguration. Refer to section 14.13 for more explanation and how to avoid the problem.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[1][12] | 0       |
| Bit 10 | R/W  | SSLLB[1][11] | 0       |
| Bit 9  | R/W  | SSLLB[1][10] | 0       |
| Bit 8  | R/W  | SSLLB[1][9]  | 0       |
| Bit 7  | R/W  | SSLLB[1][8]  | 0       |
| Bit 6  | R/W  | SSLLB[1][7]  | 0       |
| Bit 5  | R/W  | SSLLB[1][6]  | 0       |
| Bit 4  | R/W  | SSLLB[1][5]  | 0       |
| Bit 3  | R/W  | SSLLB[1][4]  | 0       |
| Bit 2  | R/W  | SSLLB[1][3]  | 0       |
| Bit 1  | R/W  | SSLLB[1][2]  | 0       |
| Bit 0  | R/W  | SSLLB[1][1]  | 0       |

#### Register 0008H: SP9953 System Side Line Loopback #1

The Loopback Register is provided at SP9953 Read/Write Address 08H.

# SSLLB[1][1:12]

The system side/line loopback (SSLLB[1][1:12]) bits enable the SSLLB for the first STS-12/STM-4 slice. When a logic 1 is written to SSLLB[1][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[2][12] | 0       |
| Bit 10 | R/W  | SSLLB[2][11] | 0       |
| Bit 9  | R/W  | SSLLB[2][10] | 0       |
| Bit 8  | R/W  | SSLLB[2][9]  | 0       |
| Bit 7  | R/W  | SSLLB[2][8]  | 0       |
| Bit 6  | R/W  | SSLLB[2][7]  | 0       |
| Bit 5  | R/W  | SSLLB[2][6]  | 0       |
| Bit 4  | R/W  | SSLLB[2][5]  | 0       |
| Bit 3  | R/W  | SSLLB[2][4]  | 0       |
| Bit 2  | R/W  | SSLLB[2][3]  | 0       |
| Bit 1  | R/W  | SSLLB[2][2]  | 0       |
| Bit 0  | R/W  | SSLLB[2][1]  | 0       |

#### Register 0009H: SP9953 System Side Line Loopback #2

The Loopback Register is provided at SP9953 Read/Write Address 09H.

SSLLB[2][1:12]

The system side/line loopback (SSLLB[2][1:12]) bits enable the SSLLB for the second STS-12/STM-4 slice. When a logic 1 is written to SSLLB[1][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[3][12] | 0       |
| Bit 10 | R/W  | SSLLB[3][11] | 0       |
| Bit 9  | R/W  | SSLLB[3][10] | 0       |
| Bit 8  | R/W  | SSLLB[3][9]  | 0       |
| Bit 7  | R/W  | SSLLB[3][8]  | 0       |
| Bit 6  | R/W  | SSLLB[3][7]  | 0       |
| Bit 5  | R/W  | SSLLB[3][6]  | 0       |
| Bit 4  | R/W  | SSLLB[3][5]  | 0       |
| Bit 3  | R/W  | SSLLB[3][4]  | 0       |
| Bit 2  | R/W  | SSLLB[3][3]  | 0       |
| Bit 1  | R/W  | SSLLB[3][2]  | 0       |
| Bit 0  | R/W  | SSLLB[3][1]  | 0       |

#### Register 000AH: SP9953 System Side Line Loopback #3

The Loopback Register is provided at SP9953 Read/Write Address 0AH.

# SSLLB[3][1:12]

The system side/line loopback (SSLLB[3][1:12]) bits enable the SSLLB for the third STS-12/STM-4 slice. When a logic 1 is written to SSLLB[3][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[4][12] | 0       |
| Bit 10 | R/W  | SSLLB[4][11] | 0       |
| Bit 9  | R/W  | SSLLB[4][10] | 0       |
| Bit 8  | R/W  | SSLLB[4][9]  | 0       |
| Bit 7  | R/W  | SSLLB[4][8]  | 0       |
| Bit 6  | R/W  | SSLLB[4][7]  | 0       |
| Bit 5  | R/W  | SSLLB[4][6]  | 0       |
| Bit 4  | R/W  | SSLLB[4][5]  | 0       |
| Bit 3  | R/W  | SSLLB[4][4]  | 0       |
| Bit 2  | R/W  | SSLLB[4][3]  | 0       |
| Bit 1  | R/W  | SSLLB[4][2]  | 0       |
| Bit 0  | R/W  | SSLLB[4][1]  | 0       |

#### Register 000BH: SP9953 System Side Line Loopback #4

The Loopback Register is provided at SP9953 Read/Write Address 0BH.

### SSLLB[4][1:12]

The system side/line loopback (SSLLB[4][1:12]) bits enable the SSLLB for the fourth STS-12/STM-4 slice. When a logic 1 is written to SSLLB[4][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[5][12] | 0       |
| Bit 10 | R/W  | SSLLB[5][11] | 0       |
| Bit 9  | R/W  | SSLLB[5][10] | 0       |
| Bit 8  | R/W  | SSLLB[5][9]  | 0       |
| Bit 7  | R/W  | SSLLB[5][8]  | 0       |
| Bit 6  | R/W  | SSLLB[5][7]  | 0       |
| Bit 5  | R/W  | SSLLB[5][6]  | 0       |
| Bit 4  | R/W  | SSLLB[5][5]  | 0       |
| Bit 3  | R/W  | SSLLB[5][4]  | 0       |
| Bit 2  | R/W  | SSLLB[5][3]  | 0       |
| Bit 1  | R/W  | SSLLB[5][2]  | 0       |
| Bit 0  | R/W  | SSLLB[5][1]  | 0       |

#### Register 000CH: SP9953 System Side Line Loopback #5

The Loopback Register is provided at SP9953 Read/Write Address 0CH.

# SSLLB[5][1:12]

The system side/line loopback (SSLLB[5][1:12]) bits enable the SSLLB for the fifth STS-12/STM-4 slice. When a logic 1 is written to SSLLB[5][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[6][12] | 0       |
| Bit 10 | R/W  | SSLLB[6][11] | 0       |
| Bit 9  | R/W  | SSLLB[6][10] | 0       |
| Bit 8  | R/W  | SSLLB[6][9]  | 0       |
| Bit 7  | R/W  | SSLLB[6][8]  | 0       |
| Bit 6  | R/W  | SSLLB[6][7]  | 0       |
| Bit 5  | R/W  | SSLLB[6][6]  | 0       |
| Bit 4  | R/W  | SSLLB[6][5]  | 0       |
| Bit 3  | R/W  | SSLLB[6][4]  | 0       |
| Bit 2  | R/W  | SSLLB[6][3]  | 0       |
| Bit 1  | R/W  | SSLLB[6][2]  | 0       |
| Bit 0  | R/W  | SSLLB[6][1]  | 0       |

#### Register 000DH: SP9953 System Side Line Loopback #6

The Loopback Register is provided at SP9953 Read/Write Address 0DH.

# SSLLB[6][1:12]

The system side/line loopback (SSLLB[6][1:12]) bits enable the SSLLB for the sixth STS-12/STM-4 slice. When a logic 1 is written to SSLLB[6][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[7][12] | 0       |
| Bit 10 | R/W  | SSLLB[7][11] | 0       |
| Bit 9  | R/W  | SSLLB[7][10] | 0       |
| Bit 8  | R/W  | SSLLB[7][9]  | 0       |
| Bit 7  | R/W  | SSLLB[7][8]  | 0       |
| Bit 6  | R/W  | SSLLB[7][7]  | 0       |
| Bit 5  | R/W  | SSLLB[7][6]  | 0       |
| Bit 4  | R/W  | SSLLB[7][5]  | 0       |
| Bit 3  | R/W  | SSLLB[7][4]  | 0       |
| Bit 2  | R/W  | SSLLB[7][3]  | 0       |
| Bit 1  | R/W  | SSLLB[7][2]  | 0       |
| Bit 0  | R/W  | SSLLB[7][1]  | 0       |

#### Register 000EH: SP9953 System Side Line Loopback #7

The Loopback Register is provided at SP9953 Read/Write Address 0EH.

SSLLB[7][1:12]

The system side/line Loopback (SSLLB[7][1:12]) bits enable the SSLLB for the seventh STS-12/STM-4 slice. When a logic 1 is written to SSLLB[7][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[8][12] | 0       |
| Bit 10 | R/W  | SSLLB[8][11] | 0       |
| Bit 9  | R/W  | SSLLB[8][10] | 0       |
| Bit 8  | R/W  | SSLLB[8][9]  | 0       |
| Bit 7  | R/W  | SSLLB[8][8]  | 0       |
| Bit 6  | R/W  | SSLLB[8][7]  | 0       |
| Bit 5  | R/W  | SSLLB[8][6]  | 0       |
| Bit 4  | R/W  | SSLLB[8][5]  | 0       |
| Bit 3  | R/W  | SSLLB[8][4]  | 0       |
| Bit 2  | R/W  | SSLLB[8][3]  | 0       |
| Bit 1  | R/W  | SSLLB[8][2]  | 0       |
| Bit 0  | R/W  | SSLLB[8][1]  | 0       |

#### Register 000FH: SP9953 System Side Line Loopback #8

The Loopback Register is provided at SP9953 Read/Write Address FH.

### SSLLB[8][1:12]

The system side/line loopback (SSLLB[8][1:12]) bits enable the SSLLB for the eighth STS-12/STM-4 slice. When a logic 1 is written to SSLLB[8][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | SSLLB[9][12] | 0       |
| Bit 10 | R/W  | SSLLB[9][11] | 0       |
| Bit 9  | R/W  | SSLLB[9][10] | 0       |
| Bit 8  | R/W  | SSLLB[9][9]  | 0       |
| Bit 7  | R/W  | SSLLB[9][8]  | 0       |
| Bit 6  | R/W  | SSLLB[9][7]  | 0       |
| Bit 5  | R/W  | SSLLB[9][6]  | 0       |
| Bit 4  | R/W  | SSLLB[9][5]  | 0       |
| Bit 3  | R/W  | SSLLB[9][4]  | 0       |
| Bit 2  | R/W  | SSLLB[9][3]  | 0       |
| Bit 1  | R/W  | SSLLB[9][2]  | 0       |
| Bit 0  | R/W  | SSLLB[9][1]  | 0       |

#### Register 0010H: SP9953 System Side Line Loopback #9

The Loopback Register is provided at SP9953 Read/Write Address 10H.

### SSLLB[9][1:12]

The system side/line loopback (SSLLB[9][1:12]) bits enable the SSLLB for the ninth STS-12/STM-4 slice. When a logic 1 is written to SSLLB[9][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 | R/W  | SSLLB[10][12] | 0       |
| Bit 10 | R/W  | SSLLB[10][11] | 0       |
| Bit 9  | R/W  | SSLLB[10][10] | 0       |
| Bit 8  | R/W  | SSLLB[10][9]  | 0       |
| Bit 7  | R/W  | SSLLB[10][8]  | 0       |
| Bit 6  | R/W  | SSLLB[10][7]  | 0       |
| Bit 5  | R/W  | SSLLB[10][6]  | 0       |
| Bit 4  | R/W  | SSLLB[10][5]  | 0       |
| Bit 3  | R/W  | SSLLB[10][4]  | 0       |
| Bit 2  | R/W  | SSLLB[10][3]  | 0       |
| Bit 1  | R/W  | SSLLB[10][2]  | 0       |
| Bit 0  | R/W  | SSLLB[10][1]  | 0       |

#### Register 0011H: SP9953 System Side Line Loopback #10

The Loopback Register is provided at SP9953 Read/Write Address 11H.

### SSLLB[10][1:12]

The system side/line loopback (SSLLB[10][1:12]) bits enable the SSLLB for the 10<sup>th</sup> STS-12/STM-4 slice. When a logic 1 is written to SSLLB[10][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 | R/W  | SSLLB[11][12] | 0       |
| Bit 10 | R/W  | SSLLB[11][11] | 0       |
| Bit 9  | R/W  | SSLLB[11][10] | 0       |
| Bit 8  | R/W  | SSLLB[11][9]  | 0       |
| Bit 7  | R/W  | SSLLB[11][8]  | 0       |
| Bit 6  | R/W  | SSLLB[11][7]  | 0       |
| Bit 5  | R/W  | SSLLB[11][6]  | 0       |
| Bit 4  | R/W  | SSLLB[11][5]  | 0       |
| Bit 3  | R/W  | SSLLB[11][4]  | 0       |
| Bit 2  | R/W  | SSLLB[11][3]  | 0       |
| Bit 1  | R/W  | SSLLB[11][2]  | 0       |
| Bit 0  | R/W  | SSLLB[11][1]  | 0       |

#### Register 0012H: SP9953 System Side Line Loopback #11

The Loopback Register is provided at SP9953 Read/Write Address 12H.

### SSLLB[11][1:12]

The system side/line loopback (SSLLB[11][1:12]) bits enable the SSLLB for the 11<sup>th</sup> STS-12/STM-4 slice. When a logic 1 is written to SSLLB[11][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[1][X], the SSLLB is inactive.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 | R/W  | SSLLB[12][12] | 0       |
| Bit 10 | R/W  | SSLLB[12][11] | 0       |
| Bit 9  | R/W  | SSLLB[12][10] | 0       |
| Bit 8  | R/W  | SSLLB[12][9]  | 0       |
| Bit 7  | R/W  | SSLLB[12][8]  | 0       |
| Bit 6  | R/W  | SSLLB[12][7]  | 0       |
| Bit 5  | R/W  | SSLLB[12][6]  | 0       |
| Bit 4  | R/W  | SSLLB[12][5]  | 0       |
| Bit 3  | R/W  | SSLLB[12][4]  | 0       |
| Bit 2  | R/W  | SSLLB[12][3]  | 0       |
| Bit 1  | R/W  | SSLLB[12][2]  | 0       |
| Bit 0  | R/W  | SSLLB[12][1]  | 0       |

#### Register 0013H: SP9953 System Side Line Loopback #12

The Loopback Register is provided at SP9953 Read/Write Address 13H.

### SSLLB[12][1:12]

The system side/line Loopback (SSLLB[12][1:12]) bits enable the SSLLB for the 12<sup>th</sup> STS-12/STM-4 slice. When a logic 1 is written to SSLLB[12][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[12][X], the SSLLB is inactive.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 | R/W  | SSLLB[13][12] | 0       |
| Bit 10 | R/W  | SSLLB[13][11] | 0       |
| Bit 9  | R/W  | SSLLB[13][10] | 0       |
| Bit 8  | R/W  | SSLLB[13][9]  | 0       |
| Bit 7  | R/W  | SSLLB[13][8]  | 0       |
| Bit 6  | R/W  | SSLLB[13][7]  | 0       |
| Bit 5  | R/W  | SSLLB[13][6]  | 0       |
| Bit 4  | R/W  | SSLLB[13][5]  | 0       |
| Bit 3  | R/W  | SSLLB[13][4]  | 0       |
| Bit 2  | R/W  | SSLLB[13][3]  | 0       |
| Bit 1  | R/W  | SSLLB[13][2]  | 0       |
| Bit 0  | R/W  | SSLLB[13][1]  | 0       |

#### Register 0014H: SP9953 System Side Line Loopback #13

The Loopback Register is provided at SP9953 Read/Write Address 14H.

### SSLLB[13][1:12]

The system side/line Loopback (SSLLB[13][1:13]) bits enable the SSLLB for the 13<sup>th</sup> STS-12/STM-4 slice. When a logic 1 is written to SSLLB[13][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[13][X], the SSLLB is inactive.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 | R/W  | SSLLB[14][12] | 0       |
| Bit 10 | R/W  | SSLLB[14][11] | 0       |
| Bit 9  | R/W  | SSLLB[14][10] | 0       |
| Bit 8  | R/W  | SSLLB[14][9]  | 0       |
| Bit 7  | R/W  | SSLLB[14][8]  | 0       |
| Bit 6  | R/W  | SSLLB[14][7]  | 0       |
| Bit 5  | R/W  | SSLLB[14][6]  | 0       |
| Bit 4  | R/W  | SSLLB[14][5]  | 0       |
| Bit 3  | R/W  | SSLLB[14][4]  | 0       |
| Bit 2  | R/W  | SSLLB[14][3]  | 0       |
| Bit 1  | R/W  | SSLLB[14][2]  | 0       |
| Bit 0  | R/W  | SSLLB[14][1]  | 0       |

#### Register 0015H: SP9953 System Side Line Loopback #14

The Loopback Register is provided at SP9953 Read/Write Address 15H.

### SSLLB[14][1:12]

The system side/line Loopback (SSLLB[14][1:12]) bits enable the SSLLB for the 14<sup>th</sup> STS-12/STM-4 slice. When a logic 1 is written to SSLLB[14][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[14][X], the SSLLB is inactive.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 | R/W  | SSLLB[15][12] | 0       |
| Bit 10 | R/W  | SSLLB[15][11] | 0       |
| Bit 9  | R/W  | SSLLB[15][10] | 0       |
| Bit 8  | R/W  | SSLLB[15][9]  | 0       |
| Bit 7  | R/W  | SSLLB[15][8]  | 0       |
| Bit 6  | R/W  | SSLLB[15][7]  | 0       |
| Bit 5  | R/W  | SSLLB[15][6]  | 0       |
| Bit 4  | R/W  | SSLLB[15][5]  | 0       |
| Bit 3  | R/W  | SSLLB[15][4]  | 0       |
| Bit 2  | R/W  | SSLLB[15][3]  | 0       |
| Bit 1  | R/W  | SSLLB[15][2]  | 0       |
| Bit 0  | R/W  | SSLLB[15][1]  | 0       |

#### Register 0016H: SP9953 System Side Line Loopback #15

The Loopback Register is provided at SP9953 Read/Write Address 16H.

### SSLLB[15][1:12]

The system side/line Loopback (SSLLB[15][1:12]) bits enable the SSLLB for the 15<sup>th</sup> STS-12/STM-4 slice. When a logic 1 is written to SSLLB[15][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[15][X], the SSLLB is inactive.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 | R/W  | SSLLB[16][12] | 0       |
| Bit 10 | R/W  | SSLLB[16][11] | 0       |
| Bit 9  | R/W  | SSLLB[16][10] | 0       |
| Bit 8  | R/W  | SSLLB[16][9]  | 0       |
| Bit 7  | R/W  | SSLLB[16][8]  | 0       |
| Bit 6  | R/W  | SSLLB[16][7]  | 0       |
| Bit 5  | R/W  | SSLLB[16][6]  | 0       |
| Bit 4  | R/W  | SSLLB[16][5]  | 0       |
| Bit 3  | R/W  | SSLLB[16][4]  | 0       |
| Bit 2  | R/W  | SSLLB[16][3]  | 0       |
| Bit 1  | R/W  | SSLLB[16][2]  | 0       |
| Bit 0  | R/W  | SSLLB[16][1]  | 0       |

#### Register 0017H: SP9953 System Side Line Loopback #16

The Loopback Register is provided at SP9953 Read/Write Address 17H.

### SSLLB[16][1:12]

The system side/line loopback (SSLLB[16][1:12]) bits enable the SSLLB for the 16<sup>th</sup> STS-12/STM-4 slice. When a logic 1 is written to SSLLB[16][X], the drop system data of STS-1/STM-0 path X is looped back into the add system data of STS-1/STM-0 path X. When a logic 0 is written to SSLLB[16][X], the SSLLB is inactive.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | Unused   | 0       |
| Bit 14 | R/W  | Unused   | 0       |
| Bit 13 | R/W  | Unused   | 0       |
| Bit 12 | R/W  | Unused   | 0       |
| Bit 11 | R/W  | SDLB[4]  | 0       |
| Bit 10 | R/W  | SDLB[3]  | 0       |
| Bit 9  | R/W  | SDLB[2]  | 0       |
| Bit 8  | R/W  | SDLB[1]  | 0       |
| Bit 7  | R/W  | Reserved | 0       |
| Bit 6  | R/W  | Reserved | 0       |
| Bit 5  | R/W  | Reserved | 0       |
| Bit 4  | R/W  | Reserved | 0       |
| Bit 3  | R/W  | LSSLB[4] | 0       |
| Bit 2  | R/W  | LSSLB[3] | 0       |
| Bit 1  | R/W  | LSSLB[2] | 0       |
| Bit 0  | R/W  | LSSLB[1] | 0       |

#### Register 0019H: SP9953 System Loopback Configuration

The System Loopback Register is provided at SP9953 Read/Write Address 19H.

### LSSLB[1:4]

The Line side/system Loopback (LSSLB[N]) bits enable the LSSLB for the N<sup>h</sup> STS-48/STM-16 slice. When a logic 1 is written to LSSLB[N], the Transmit TRMP data of STS-48/STM-16 slice N is looped back into the Receive RRMPdata of STS-48/STM-16 slice N. When a logic 0 is written to LSSLB[N], the line side/system loopback is inactive.

Note that while enabling LSSLB[n], the Receive Overhead Port is not reliable and should not be used.

### SDLB[1:4]

The System Diagnostic Loopback (SDLB[N]) bits enable the SDLB for the N<sup>h</sup> STS-48/STM-16 slice. When a logic 1 is written to SDLB[N], the ASSI add data of STS-48/STM-16 slice N is looped back into the DSSI Drop data of STS-48/STM-16 slice N. When a logic 0 is written to SDLB[N], the system diagnostic loopback is inactive.

Note: For the SDLB to function properly, the Add and Drop frame pulses must be aligned. The easiest way to do this is to assert AFP\_ON\_DFP (reg 0001H), but it can also be done by adjusting AFPDLY and/or DFPDLY (registers 001AH and 001BH).



#### Register 001AH: AFPDLY

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | Unused     | 0       |
| Bit 14 | R/W  | Unused     | 0       |
| Bit 13 | R/W  | AFPDLY[13] | 0       |
| Bit 12 | R/W  | AFPDLY[12] | 0       |
| Bit 11 | R/W  | AFPDLY[11] | 0       |
| Bit 10 | R/W  | AFPDLY[10] | 0       |
| Bit 9  | R/W  | AFPDLY[9]  | 0       |
| Bit 8  | R/W  | AFPDLY[8]  | 0       |
| Bit 7  | R/W  | AFPDLY[7]  | 0       |
| Bit 6  | R/W  | AFPDLY[6]  | 0       |
| Bit 5  | R/W  | AFPDLY[5]  | 0       |
| Bit 4  | R/W  | AFPDLY[4]  | 0       |
| Bit 3  | R/W  | AFPDLY[3]  | 0       |
| Bit 2  | R/W  | AFPDLY[2]  | 0       |
| Bit 1  | R/W  | AFPDLY[1]  | 0       |
| Bit 0  | R/W  | AFPDLY[0]  | 0       |

This register controls the delay from the AFP input signal to the time when the SPECTRA-9953 may safely process the J0 characters delivered by the add data links.

### AFPDLY[13:0]

The Add Frame Pulse Delay bits (AFPDLY[13:0]) control the delay from the AFP pulse clock cycle, in SYSCLK cycles, inserted by the SPECTRA-9953 before processing the J0 characters delivered by the add serial data links. AFPDLY is set such that after the specified delay, all active receive links would have delivered the J0 character. AFPDLY has valid range between 0 to 9718 inclusive. The relationships of AFP, AFPDLY[13:0] and the system configuration are described later in the system add interface section



#### Register 001BH: DFPDLY

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     | Х       |
| Bit 14 |      | Unused     | Х       |
| Bit 13 | R/W  | DFPDLY[13] | 0       |
| Bit 12 | R/W  | DFPDLY[12] | 0       |
| Bit 11 | R/W  | DFPDLY[11] | 0       |
| Bit 10 | R/W  | DFPDLY[10] | 0       |
| Bit 9  | R/W  | DFPDLY[9]  | 0       |
| Bit 8  | R/W  | DFPDLY[8]  | 0       |
| Bit 7  | R/W  | DFPDLY[7]  | 0       |
| Bit 6  | R/W  | DFPDLY[6]  | 0       |
| Bit 5  | R/W  | DFPDLY[5]  | 0       |
| Bit 4  | R/W  | DFPDLY[4]  | 0       |
| Bit 3  | R/W  | DFPDLY[3]  | 0       |
| Bit 2  | R/W  | DFPDLY[2]  | 0       |
| Bit 1  | R/W  | DFPDLY[1]  | 0       |
| Bit 0  | R/W  | DFPDLY[0]  | 0       |

This register controls the delay from the DFP input signal to the internal DFP signal used by the SPECTRA-9953 to set the Drop bus timings.

### DFPDLY[13:0]

The Drop Frame Pulse Delay bits (DFPDLY[13:0]) controls the delay from the DFP pulse clock cycle, in SYSCLK cycles, inserted by the SPECTRA-9953 before generating an internal DFP pulse. DFPDLY has valid range between 0 to 9718 inclusive.

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     | Х       |
| Bit 14 |      | Unused     | Х       |
| Bit 13 |      | Unused     | Х       |
| Bit 12 |      | Unused     | Х       |
| Bit 11 |      | Unused     | Х       |
| Bit 10 |      | Unused     | Х       |
| Bit 9  |      | Unused     | Х       |
| Bit 8  |      | Unused     | Х       |
| Bit 7  |      | Unused     | Х       |
| Bit 6  |      | Unused     | Х       |
| Bit 5  |      | Unused     | Х       |
| Bit 4  | R/W  | T8TE_ARSTB | 1       |
| Bit 3  | R/W  | R8TD_ARSTB | 1       |
| Bit 2  | R/W  | Reserved   | 0       |
| Bit 1  | R/W  | Reserved   | 1       |
| Bit 0  | R/W  | SYS_ARB    | 1       |

#### Register 001CH: System Side Analog Control

This register provides some control bits for the system side analog circuitry. This register is used for diagnostic purposes.

### SYS\_ARB

This is an analog reset signal for the system side CSU. To properly reset the CSU, this signal should be held low for at least 1 ms.

### R8TD\_ARSTB

This is an analog reset signal for the system side SIPO.

### T8TE\_ARSTB

This is an analog reset signal for the system side PISO.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 | R/W  | Unused      | 0       |
| Bit 14 | R/W  | Unused      | 0       |
| Bit 13 | R/W  | Unused      | 0       |
| Bit 12 | R/W  | Unused      | 0       |
| Bit 11 | R/W  | Unused      | 0       |
| Bit 10 | R/W  | Unused      | 0       |
| Bit 9  | R/W  | Unused      | 0       |
| Bit 8  | R/W  | RESERVED    | 0       |
| Bit 7  | R/W  | Line_ACPENB | 0       |
| Bit 6  | R/W  | Line_ACEN   | 0       |
| Bit 5  | R/W  | Line_AENB   | 0       |
| Bit 4  | R/W  | RESERVED    | 0       |
| Bit 3  | R/W  | RESERVED    | 0       |
| Bit 2  | R/W  | RESERVED    | 0       |
| Bit 1  | R/W  | RESERVED    | 0       |
| Bit 0  | R/W  | Line_ARST   | 0       |

#### Register 001DH: Line Side Analog Control

This register provides some control bits for the line side analog circuitry. This register is used for diagnostic purposes only.

#### Line ARST

Line OIF interface analog reset . When high , the line interface is held in reset. For normal operation, this bit must be set to 0

### Line\_AENB

OIFs interface enable bar. When low, the OIF line interface is enabled. For normal operation, this bit must be set to 0. When the OIF line interface is disabled, its clocks are not guaranteed and may currupt some indirect registers in the RHPP, THPP and TSVCA. In such a case, the entire device should be reset or the four slices reset in order to clear any currupt values on the registers. Alternately, the affected registers can be reprogrammed.

#### Line\_ACEN

OIFs analog interface chopper clock enable. When high, offset correction circuitry is enabled.

Line\_ACPENB

Line side Charge Pump Enable bar (CPENB). When low, the charge pumps HVCPUMP within the OIFs analog interface for the LVDS receivers are enabled to increase the input range of the receivers.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 | R    | RCLKACT_155_4 | 0       |
| Bit 14 | R    | RCLKACT_155_3 | 0       |
| Bit 13 | R    | RCLKACT_155_2 | 0       |
| Bit 12 | R    | RCLKACT_155_1 | 0       |
| Bit 11 | R    | RCLKACT_77_4  | 0       |
| Bit 10 | R    | RCLKACT_77_3  | 0       |
| Bit 9  | R    | RCLKACT_77_2  | 0       |
| Bit 8  | R    | RCLKACT_77_1  | 0       |
| Bit 7  | R    | TCLKACT_155_4 | 0       |
| Bit 6  | R    | TCLKACT_155_3 | 0       |
| Bit 5  | R    | TCLKACT_155_2 | 0       |
| Bit 4  | R    | TCLKACT_155_1 | 0       |
| Bit 3  | R    | TCLKACT_77_4  | 0       |
| Bit 2  | R    | TCLKACT_77_3  | 0       |
| Bit 1  | R    | TCLKACT_77_2  | 0       |
| Bit 0  | R    | TCLKACT_77_1  | 0       |

#### **Register 001FH: Clocks Activity Monitors**

This register provides line clocks activity monitors. These bits do not necessarily detect clocking problems such as floating clocks

### RCLKACT\_155\_[1:4]

The receive line activity monitor (RCLKACT\_155\_[1:4]) signals are event detectors. RCLKACT\_155\_[X] is asserted when a low to high transition occurs on the internal 155 MHz receive clock of slice X. RCLKACT\_155 [X] is cleared when the line activity monitor register is read.

### RCLKACT\_77\_[1:4]

The receive line activity monitor (RCLKACT\_77\_[1:4]) signals are event detectors. RCLKACT\_77\_[X] is asserted when a low to high transition occurs on the internal 77 MHz receive clock of slice X. RCLKACT\_77 [X] is cleared when the line activity monitor register is read.

### TCLKACT\_155\_[1:4]

The receive line activity monitor (TCLKACT\_155\_[1:4]) signals are event detectors. TCLKACT\_155\_[X] is asserted when a low to high transition occurs on the internal 155 MHz receive clock of slice X. TCLKACT\_155 [X] is cleared when the line activity monitor register is read.

# TCLKACT\_77\_[1:4]

The receive line activity monitor (TCLKACT\_77\_[1:4]) signals are event detectors. TCLKACT\_77\_[X] is asserted when a low to high transition occurs on the internal 77MHz receive clock of slice X. TCLKACT\_77 [X] is cleared when the line activity monitor register is read.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R    | ID[3]     | 0       |
| Bit 14 | R    | ID[2]     | 0       |
| Bit 13 | R    | ID[1]     | 1       |
| Bit 12 | R    | ID[0]     | 0       |
| Bit 11 | R    | DEVID[15] | 0       |
| Bit 10 | R    | DEVID[14] | 1       |
| Bit 9  | R    | DEVID[13] | 0       |
| Bit 8  | R    | DEVID[12] | 1       |
| Bit 7  | R    | DEVID[11] | 0       |
| Bit 6  | R    | DEVID[10] | 0       |
| Bit 5  | R    | DEVID[9]  | 1       |
| Bit 4  | R    | DEVID[8]  | 1       |
| Bit 3  | R    | DEVID[7]  | 0       |
| Bit 2  | R    | DEVID[6]  | 0       |
| Bit 1  | R    | DEVID[5]  | 0       |
| Bit 0  | R    | DEVID[4]  | 1       |

#### Register 002DH: SPECTRA-9953 Master JTAG ID High

The SPECTRA-9953 Master JTAG ID registers hold the jtag identification code for the device. The device revision number and device ID are available through these registers.

### ID[3:0]

The ID bits can be read to provide a binary SPECTRA-9953 revision number.

### DEVID[15:0]

The DEVID bits can be read to distinguish the SPECTRA-9953 from other devices. DEVID returns 5317H when read.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | DEVID[3] | 0       |
| Bit 14 | R    | DEVID[2] | 1       |
| Bit 13 | R    | DEVID[1] | 1       |
| Bit 12 | R    | DEVID[0] | 1       |
| Bit 11 | R    | MID[11]  | 0       |
| Bit 10 | R    | MID[10]  | 0       |
| Bit 9  | R    | MID[9]   | 0       |
| Bit 8  | R    | MID[8]   | 0       |
| Bit 7  | R    | MID[7]   | 1       |
| Bit 6  | R    | MID[6]   | 1       |
| Bit 5  | R    | MID[5]   | 0       |
| Bit 4  | R    | MID[4]   | 0       |
| Bit 3  | R    | MID[3]   | 1       |
| Bit 2  | R    | MID[2]   | 1       |
| Bit 1  | R    | MID[1]   | 0       |
| Bit 0  | R    | MID[0]   | 1       |

### Register 002EH: SPECTRA-9953 Master JTAG ID Low

## MID[11:0]

The MID bits provide the manufacturer identify field in the JTAG identification code. MID returns 0CDH when read.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | FREE[15] | 0       |
| Bit 14 | R/W  | FREE[14] | 0       |
| Bit 13 | R/W  | FREE[13] | 0       |
| Bit 12 | R/W  | FREE[12] | 0       |
| Bit 11 | R/W  | FREE[11] | 0       |
| Bit 10 | R/W  | FREE[10] | 0       |
| Bit 9  | R/W  | FREE[9]  | 0       |
| Bit 8  | R/W  | FREE[8]  | 0       |
| Bit 7  | R/W  | FREE[7]  | 0       |
| Bit 6  | R/W  | FREE[6]  | 0       |
| Bit 5  | R/W  | FREE[5]  | 0       |
| Bit 4  | R/W  | FREE[4]  | 0       |
| Bit 3  | R/W  | FREE[3]  | 0       |
| Bit 2  | R/W  | FREE[2]  | 0       |
| Bit 1  | R/W  | FREE[1]  | 0       |
| Bit 0  | R/W  | FREE[0]  | 0       |

### Register 002FH: SPECTRA-9953 Master User Defined

### FREE[15:0]

The FREE[15:0] register bits do not perform any function. They are free for user defined read/write operations.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 | R/W  | INTE[N]      | 0       |
| Bit 14 | R    | R8TDI[N]     | Х       |
| Bit 13 | R    | SHPII[N]     | Х       |
| Bit 12 | R    | TSVCAI[N]    | Х       |
| Bit 11 | R    | DLLI         | Х       |
| Bit 10 | R    | CSTRI        | Х       |
| Bit 9  | R    | STLII        | Х       |
| Bit 8  | R    | SRLII        | Х       |
| Bit 7  | R    | T8TEI[N]     | Х       |
| Bit 6  | R    | SARCI[N]     | Х       |
| Bit 5  | R    | RSVCAI[N]    | Х       |
| Bit 4  | R    | PATHRTTPI[N] | Х       |
| Bit 3  | R    | RHPPI[N]     | Х       |
| Bit 2  | R    | SBERI[N]     | Х       |
| Bit 1  | R    | RTTPI[N]     | Х       |
| Bit 0  | R    | RRMPI[N]     | Х       |

#### Register 0030H-003F: SP9953 Interrupt Status #1 to #16

The Interrupt Status Registers are provided at SP9953 Read/Write Address 30H to 3FH.

#### RRMPI[N]...R8TDI[N]

The RRMPI[N] to R8TDI[N] are interrupt status indicators for the corresponding block within the STS-12/STM-4 Nth slice. The interrupt status is set to logic 1 to indicate a pending interrupt from the corresponding block. The interrupt status bits are independent of the interrupt enable bit.

Note that CSTRI, STLII, SRLII and DLLI are defined only for N=1. All others are kept at zero.

Note that SARCI, SBERI, RTTPI are defined only for N=1,5,9,13. All others are kept at zero.

### INTE[N]

The interrupt enable (INTE[N]) bit controls the activation of the interrupt (INTB) output. When a logic 1 is written to INTE[N], the RRMP[N]...R8TD[N] pending interrupt will assert the interrupt (INTB) output. When a logic 0 is written to INTE[N], the RRMP[N]...R8TD[N] pending interrupt will not assert the interrupt (INTB) output.



# 15.1 DLL Normal Registers

The DLL is a digital delay lock loop that is used to meet the required control signals timings on the system side bus.

|          |      | r        |         |
|----------|------|----------|---------|
| Bit      | Туре | Function | Default |
| Bit 15-8 | R    | RESERVED | Х       |
| Bit 7    |      | Unused   | Х       |
| Bit 6    |      | Unused   | Х       |
| Bit 5    | R/W  | Reserved | 0       |
| Bit 4    | R/W  | Reserved | 0       |
| Bit 3    |      | Unused   | Х       |
| Bit 2    | R/W  | ERRORE   | Х       |
| Bit 1    | R/W  | Reserved | 0       |
| Bit 0    | R/W  | Reserved | 0       |

### Register 004CH: Configuration

The DLL Configuration Register controls the basic operation of the DLL.

### ERRORE

The ERROR interrupt enable (ERRORE) bit enables the error indication interrupt. When ERRORE is set high, an interrupt is generated upon assertion event of the ERR output and ERROR register. When ERRORE is set low, changes in the ERROR and ERR status do not generate an interrupt.

#### Register 004EH: DLL Reset

| Bit      | Туре | Function | Default |
|----------|------|----------|---------|
| Bit 15-8 | R    | Reserved | Х       |
| Bit 7    | R    | Reserved | Х       |
| Bit 6    | R    | Reserved | Х       |
| Bit 5    | R    | Reserved | х       |
| Bit 4    | R    | Reserved | Х       |
| Bit 3    | R    | Reserved | х       |
| Bit 2    | R    | Reserved | Х       |
| Bit 1    | R    | Reserved | Х       |
| Bit 0    | R    | Reserved | х       |

Writing to this register performs a software reset of the DLL. A software reset requires a maximum of 24\*256 SYSCLK cycles for the DLL to regain lock. During this time the DLLCLK phase is adjusting from its current position to delay tap 0 and back to a lock position.



| Bit      | Туре | Function | Default |
|----------|------|----------|---------|
| Bit 15-8 | R    | RESERVED | Х       |
| Bit 7    | R    | SYSCLKI  | Х       |
| Bit 6    | R    | REFCLKI  | Х       |
| Bit 5    | R    | ERRORI   | Х       |
| Bit 4    | R    | CHANGEI  | Х       |
| Bit 3    |      | Unused   | Х       |
| Bit 2    | R    | ERROR    | Х       |
| Bit 1    | R    | CHANGE   | 0       |
| Bit 0    | R    | RUN      | 0       |

#### **Register 004FH: DLL Control Status**

The DLL Control Status Register provides information of the DLL operation.

#### RUN

The DLL lock status register bit (RUN) indicates the DLL found a delay line tap in which the phase difference between the rising edge of REFCLK and the rising edge of SYSLCK is zero. After system reset, RUN is logic zero until the phase detector indicates an initial lock condition. When the phase detector indicates lock, RUN is set to logic 1.

The RUN register bit is cleared only by a system reset or a software reset (writing to register 4EH).

#### CHANGE

The delay line tap change register bit (CHANGE) indicates the DLL has moved to a new delay line tap. CHANGE is set high for eight SYSCLK cycles when the DLL moves to a new delay line tap.

#### ERROR

The delay line error register bit (ERROR) indicates the DLL has run out of dynamic range. When the DLL attempts to move beyond the end of the delay line, ERROR is set high. When ERROR is high, the DLL cannot generate a DLLCLK phase which causes the rising edge of REFCLK to be aligned to the rising edge of SYSCLK. ERROR is set low, when the DLL captures lock again.

### CHANGEI

The delay line tap change event register bit (CHANGEI) indicates the CHANGE register bit has changed value. When the CHANGE register changes from a logic zero to a logic one, the CHANGEI register bit is set to logic one.



When WCIMODE is low, the CHANGEI register bit is cleared immediately after it is read, thus acknowledging the event has been recorded. When WCIMODE is high, the CHANGEI register bit is cleared immediately after a logic one is written to the CHANGEI register, thus acknowledging the event has been recorded.

#### ERRORI

The delay line error event register bit (ERRORI) indicates the ERROR register bit has gone high. When the ERROR register changes from a logic zero to a logic one, the ERRORI register bit is set to logic one. If the ERRORE interrupt enable is high, the INT output is also asserted when ERRORI asserts.

When WCIMODE is low, the ERRORI register bit is cleared immediately after it is read, thus acknowledging the event has been recorded. When WCIMODE is high, the ERRORI register bit is cleared immediately after a logic one is written to the ERRORI register, thus acknowledging the event has been recorded.

### REFCLKI

The reference clock event register bit REFCLKI provides a method to monitor activity on the reference clock. When the REFCLK primary input changes from a logic zero to a logic one, the REFCLKI register bit is set to logic one.

When WCIMODE is low, the REFCLKI register bit is cleared immediately after it is read, thus acknowledging the event has been recorded. When WCIMODE is high, the REFCLKI register bit is cleared immediately after a logic one is written to the REFCLKI register, thus acknowledging the event has been recorded.

#### SYSCLKI

The system clock event register bit SYSLCKI provides a method to monitor activity on the system clock. When the SYSCLK primary input changes from a logic zero to a logic one, the SYSCLKI register bit is set to logic one. The SYSCLKI register bit is cleared immediately after it is read, thus acknowledging the event has been recorded.

When WCIMODE is low, the SYSCLKI register bit is cleared immediately after it is read, thus acknowledging the event has been recorded. When WCIMODE is high, the SYSCLKI register bit is cleared immediately after a logic one is written to the SYSCLKI register, thus acknowledging the event has been recorded.



# 15.2 RRMP Normal Registers

There are 16 RRMP (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets. When the SPECTRA-9953 is configured for quad STS-48/STM-16 mode, RRMP #1, #5, #9, #13 are configured as masters and the remaining RRMP blocks are configured as slaves. When configured for STS-192/STM-64 mode, only RRMP #1 is configured as master and the remaining blocks are configured as slaves.

#### **Register 0050H: RRMP Configuration**

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 | R    | Reserved    | Х       |
| Bit 14 |      | Unused      |         |
| Bit 13 | R/W  | Reserved    | 0       |
| Bit 12 | R/W  | LREIACCBLK  | 0       |
| Bit 11 | R/W  | LBIPEREIBLK | 0       |
| Bit 10 | R/W  | LBIPEBERBLK | 0       |
| Bit 9  | R/W  | LBIPEACCBLK | 0       |
| Bit 8  | R/W  | Reserved    | 0       |
| Bit 7  | R/W  | SBIPEACCBLK | 0       |
| Bit 6  | R/W  | RLDTS       | 1       |
| Bit 5  | R/W  | RSLDSEL     | 0       |
| Bit 4  | R/W  | RSLDTS      | 1       |
| Bit 3  | R/W  | LRDI3       | 0       |
| Bit 2  | R/W  | LAIS3       | 0       |
| Bit 1  | R/W  | ALGO2       | 0       |
| Bit 0  | W    | FOOF        | Х       |

The Configuration Register is provided at RRMP Read/Write Address 00H. This register is only valid for master slices.

#### FOOF

The force out of frame (FOOF) bit forces out of frame condition. When a logic 1 is written to FOOF, the framer block is forced out of frame at the next frame boundary regardless of the framing pattern value. The OOF event initiates re framing in an upstream frame detector.

#### ALGO2

The ALGO2 bit selects the framing pattern used to determine and maintain the frame alignment. When ALGO2 is set to logic 1, the framing pattern consist of the 8 bits of the first A1 framing bytes and the first 4 bits of the last A2 framing bytes (12 bits total). When ALGO2 is set to logic 0, the framing patterns consist of all the A1 framing bytes and all the A2 framing bytes.

### LAIS3

The line alarm indication signal detection (LAIS3) bit selects the Line AIS detection algorithm. When LAIS3 is set to logic 1, Line AIS is declared when a 111 pattern is detected in bits 6,7,8 of the K2 byte for three consecutive frames. When LAIS3 is set to logic 0, Line AIS is declared when a 111 pattern is detected in bits 6,7,8 of the K2 byte for five consecutive frames.

### LRDI3

The line remote defect indication detection (LRDI3) bit selects the Line RDI detection algorithm. When LRDI3 is set to logic 1, Line RDI is declared when a 110 pattern is detected in bits 6,7,8 of the K2 byte for three consecutive frames. When LRDI3 is set to logic 0, Line RDI is declared when a 110 pattern is detected in bits 6,7,8 of the K2 byte for five consecutive frames.

### RSLDTS

The RSLD tri-state control (RSLDTS) bit controls the RSLDCLK and RSLD output ports. When RSLDTS is set to logic 1, the RSLDCLK and RSLD output ports are tri-state. When RSLDTS is set to logic 0, the RSLDCLK and RSLD output ports are enabled.

### RSLDSEL

The receive section line data communication channel select (RSLDSEL) bit selects the contents of the RSLD serial output and the frequency of the RSLDCLK clock.

| RSLDSEL | Contents            | RSLDCLK         |
|---------|---------------------|-----------------|
| 0       | Section DCC (D1-D3) | Nominal 192 kHz |
| 1       | Line DCC (D4-D12)   | Nominal 576 kHz |

### RLDTS

The RLD tri-state control (RLDTS) bit controls the RLDCLK and RLD output ports. When RLDTS is set to logic 1, the RLDCLK and RLD output ports are tri-state. When RLDTS is set to logic 0, the RLDCLK and RLD output ports are enabled.

### SBIPEACCBLK

The section BIP error accumulation block (SBIPEACCBLK) bit controls the accumulation of section BIP errors. When SBIPEACCBLK is set to logic 1, the section BIP accumulation represents BIP-8 block errors (a maximum of 1 error per frame). When SBIPEACCBLK is set to logic 0, the section BIP accumulation represents BIP-8 errors (a maximum of 8 errors per frame).

### LBIPEACCBLK

The line BIP error accumulation block (LBIPEACCBLK) bit controls the accumulation of line BIP errors. When LBIPEACCBLK is set to logic 1, the line BIP accumulation represents BIP-24 block errors (a maximum of 1 error per STS-3/STM-1 per frame). When LBIPEACCBLK is set to logic 0, the line BIP accumulation represents BIP-8 errors (a maximum of 8 errors per STS-1/STM-0 per frame).

#### LBIPEBERBLK:

The line BIP error BER block (LBIPEBERBLK) bit controls the indication of line BIP errors for the BER. When LBIPEBERBLK is set to logic 1, the line BIP represents BIP-24 block errors (a maximum of 1 error per STS-3/STM-1 per frame). When LBIPEBERBLK is set to logic 0, the line BIP represents BIP-8 errors (a maximum of 8 errors per STS-1/STM-0 per frame).

### LBIPEREIBLK

The line BIP error REI block (LBIPEREIBLK) bit controls the indication of line BIP errors for the REI. When LBIPEREIBLK is set to logic 1, the line BIP represents BIP-24 block errors (a maximum of 1 error per STS-3/STM-1 per frame saturated to 255). When LBIPEREIBLK is set to logic 0, the line BIP represents BIP-8 errors (a maximum of 8 errors per STS-1/STM-0 per frame saturated to 255).

#### LREIACCBLK

The line REI accumulation block (LREIACCBLK) bit controls the extraction and accumulation of line REI errors from the M1 byte. When LREIACCBLK is set to logic 1, the extracted line REI are interpreted as block BIP-24 errors (a maximum of 1 error per STS-3/STM-1 per frame). When LREIACCBLK is set to logic 0, the extracted line REI are interpreted as BIP-8 errors (a maximum of 8 errors per STS-1/STM-0 per frame).

#### Register 0051H: RRMP Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | X       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | X       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | X       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  | R    | APSBFV   | X       |
| Bit 4  | R    | LRDIV    | Х       |
| Bit 3  | R    | LAISV    | X       |
| Bit 2  | R    | LOSV     | Х       |
| Bit 1  | R    | LOFV     | Х       |
| Bit 0  | R    | OOFV     | Х       |

These register bits are only valid for master slices.

#### OOFV

The OOFV bit reflects the current status of the out of frame defect. The OOF defect is declared when four consecutive frames have one or more bit error in their framing pattern. The OOF defect is cleared when two error free framing pattern are found.

#### LOFV

The LOFV bit reflects the current status of the loss of frame defect. The LOF defect is declared when an out of frame condition exists for a total period of 3 ms during which there is no continuous in frame period of 3 ms. The LOF defect is cleared when an in frame condition exists for a continuous period of 3 ms.

#### LOSV

The LOSV bit reflects the current status of the loss of signal defect. The LOS defect is declared when 20  $\mu$ s of consecutive all zeros pattern is detected. The LOS defect is cleared when two consecutive error free framing patterns are found and during the intervening time (one frame) there is no violating period of consecutive all zeros pattern.

### LAISV

The LAISV bit reflects the current status of the line alarm indication signal defect. The AIS-L defect is declared when the 111 pattern is detected in bits 6,7 and 8 of the K2 byte for three or five consecutive frames. The AIS-L defect is cleared when any pattern other than 111 is detected in bits 6, 7, and 8 of the K2 byte for three or five consecutive frames.

### LRDIV

The LRDIV bit reflects the current status of the line remote defect indication signal defect. The RDI-L defect is declared when the 110 pattern is detected in bits 6, 7, and 8 of the k2 byte for three or five consecutive frames. The RDI-L defect is cleared when any pattern other than 110 is detected in bits 6, 7, and 8 of the K2 byte for three or five consecutive frames.

### APSBFV

The APSBF bit reflects the current status of the APS byte failure defect. The APS byte failure defect is declared when no three consecutive identical K1 bytes are received in the last twelve consecutive frames starting with the last frame containing a previously consistent byte. The APS byte failure defect is cleared when three consecutive identical K1 bytes are received.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 | R/W  | LREIEE   | 0       |
| Bit 9  | R/W  | LBIPEE   | 0       |
| Bit 8  | R/W  | SBIPEE   | 0       |
| Bit 7  | R/W  | COSSME   | 0       |
| Bit 6  | R/W  | COAPSE   | 0       |
| Bit 5  | R/W  | APSBFE   | 0       |
| Bit 4  | R/W  | LRDIE    | 0       |
| Bit 3  | R/W  | LAISE    | 0       |
| Bit 2  | R/W  | LOSE     | 0       |
| Bit 1  | R/W  | LOFE     | 0       |
| Bit 0  | R/W  | OOFE     | 0       |

#### Register 0052H: RRMP Interrupt Enable

These register bits are only valid for master slices. For slave slices, they should be set to their default values.

OOFE, LOFE, LOSE, LAISE, LRDIE, APSBFE, COAPSE, COSSME, SBIPEE, LBIPEE, LREIEE

The interrupt enable bits controls the activation of the interrupt (INTB) output. When the interrupt enable bit is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When the interrupt enable bit is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | X       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 | R/W  | LREIEI   | Х       |
| Bit 9  | R/W  | LBIPEI   | Х       |
| Bit 8  | R/W  | SBIPEI   | Х       |
| Bit 7  | R/W  | COSSMI   | Х       |
| Bit 6  | R/W  | COAPSI   | Х       |
| Bit 5  | R/W  | APSBFI   | Х       |
| Bit 4  | R/W  | LRDII    | Х       |
| Bit 3  | R/W  | LAISI    | Х       |
| Bit 2  | R/W  | LOSI     | Х       |
| Bit 1  | R/W  | LOFI     | Х       |
| Bit 0  | R/W  | OOFI     | Х       |

#### Register 0053H: RRMP Interrupt Status

These register bits are only valid for master slices. For slave slices, they should be ignored.

If the WCIMODE bit in the SPECTRA-9953 Master Reset and Configuration Register (Register 0000H) is set high, these interrupt status bits are cleared on a write of logic one. Otherwise, these interrupt status bits are cleared on read.

## OOFI

The out of frame interrupt status (OOFI) bit is an event indicator. OOFI is set to logic 1 to indicate any change in the status of OOFV. The interrupt status bit is independent of the interrupt enable bit. OOFI is cleared to logic 0 when this register is read or written as described above.

# LOFI

The loss of frame interrupt status (LOFI) bit is an event indicator. LOFI is set to logic 1 to indicate any change in the status of LOFV. The interrupt status bit is independent of the interrupt enable bit. LOFI is cleared to logic 0 when this register is read or written as described above.

# LOSI

The loss of signal interrupt status (LOSI) bit is an event indicator. LOSI is set to logic 1 to indicate any change in the status of LOSV. The interrupt status bit is independent of the interrupt enable bit. LOSI is cleared to logic 0 when this register is read or written as described above.

# LAISI

The line alarm indication signal interrupt status (LAISI) bit is an event indicator. LAISI is set to logic 1 to indicate any change in the status of LAISV. The interrupt status bit is independent of the interrupt enable bit. LAISI is cleared to logic 0 when this register is read or written as described above.

# LRDII

The line remote defect indication interrupt status (LRDII) bit is an event indicator. LRDII is set to logic 1 to indicate any change in the status of LRDIV. The interrupt status bit is independent of the interrupt enable bit. LRDII is cleared to logic 0 when this register is read or written as described above.

# APSBFI

The APS byte failure interrupt status (APSBFI) bit is an event indicator. APSBFI is set to logic 1 to indicate any change in the status of APSBFV. The interrupt status bit is independent of the interrupt enable bit. APSBFI is cleared to logic 0 when this register is read or written as described above.

# COAPSI

The change of APS bytes interrupt status (COAPSI) bit is an event indicator. COAPSI is set to logic 1 to indicate a new APS bytes, which is declared when new a K1/K2 pattern has been received for 3 consecutive frames. The interrupt status bit is independent of the interrupt enable bit. COAPSI is cleared to logic 0 when this register is read or written as described above.

# COSSMI

The change of SSM message interrupt status (COSSMI) bit is an event indicator. COSSMI is set to logic 1 to indicate a new SSM message, which is declared when a new S1 byte has been received for 1 or 8 consecutive frames (depending on the FLTRSSM setting). The interrupt status bit is independent of the interrupt enable bit. COSSMI is cleared to logic 0 when this register is read or written as described above.

# SBIPEI

The section BIP error interrupt status (SBIPEI) bit is an event indicator. SBIPEI is set to logic 1 to indicate a section BIP error. The interrupt status bit is independent of the interrupt enable bit. SBIPEI is cleared to logic 0 when this register is read or written as described above.

# LBIPEI

The line BIP error interrupt status (LBIPEI) bit is an event indicator. LBIPEI is set to logic 1 to indicate a line BIP error. The interrupt status bit is independent of the interrupt enable bit. LBIPEI is cleared to logic 0 when this register is read or written as described above.

# LREIEI

The line REI error interrupt status (LREIEI) bit is an event indicator. LREIEI is set to logic 1 to indicate a line REI error. The interrupt status bit is independent of the interrupt enable bit. LREIEI is cleared to logic 0 when this register is read or written as described above.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | K1V[7]   | Х       |
| Bit 14 | R    | K1V[6]   | Х       |
| Bit 13 | R    | K1V[5]   | Х       |
| Bit 12 | R    | K1V[4]   | Х       |
| Bit 11 | R    | K1V[3]   | Х       |
| Bit 10 | R    | K1V[2]   | Х       |
| Bit 9  | R    | K1V[1]   | Х       |
| Bit 8  | R    | K1V[0]   | Х       |
| Bit 7  | R    | K2V[7]   | X       |
| Bit 6  | R    | K2V[6]   | Х       |
| Bit 5  | R    | K2V[5]   | Х       |
| Bit 4  | R    | K2V[4]   | X       |
| Bit 3  | R    | K2V[3]   | Х       |
| Bit 2  | R    | K2V[2]   | Х       |
| Bit 1  | R    | K2V[1]   | Х       |
| Bit 0  | R    | K2V[0]   | Х       |

#### Register 0054H: RRMP Receive APS

These register bits are only valid for master slices. For slave slices, they should be ignored.

# K1V[7:0]/K2V[7:0]

The APS K1/K2 bytes value (K1V[7:0]/K2V[7:0]) bits represent the extracted K1/K2 APS bytes. K1V/K2V is updated when the same K1 and K2 bytes (forming a single entity) are received for three consecutive frames.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | BYTESSM  | 0       |
| Bit 14 | R/W  | FLTRSSM  | 0       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  | R    | SSMV[7]  | Х       |
| Bit 6  | R    | SSMV[6]  | Х       |
| Bit 5  | R    | SSMV[5]  | Х       |
| Bit 4  | R    | SSMV[4]  | Х       |
| Bit 3  | R    | SSMV[3]  | Х       |
| Bit 2  | R    | SSMV[2]  | Х       |
| Bit 1  | R    | SSMV[1]  | Х       |
| Bit 0  | R    | SSMV[0]  | Х       |

#### Register 0055H: RRMP Receive SSM

These register bits are only valid for master slices. For slave slices, they should be ignored or written to their default values.

## SSMV[7:0]

The synchronization status message value (SSMV[7:0]) bits represent the extracted S1 nibble (or byte). When filtering is enabled via the FLTRSSM register bit, SSMV is updated when the same S1 nibble (or byte) is received for eight consecutive frames. When filtering is disabled, SSMV is updated every frame.

# FLTRSSM

The filter synchronization status message (FLTRSSM) bit enables the filtering of the SSM nibble (or byte). When FLTRSSM is set to logic 1, the SSM value is updated when the same SSM is received for eight consecutive frames. When FLTRSSM is set to logic 0, the SSM value is updated every frame.

## BYTESSM

The byte synchronization status message (BYTESSM) bit extends the SSM from a nibble to a byte. When BYTESSM is set to logic 1, the SSM is a byte and bits 1 to 8 of the S1 byte are considered. When BYTESSM is set to logic 0, the SSM is a nibble and only bits 5 to 8 of the S1 byte are considered.

#### Register 0056H: RRMP AIS Enable

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 |      | Unused    | Х       |
| Bit 10 |      | Unused    | Х       |
| Bit 9  |      | Unused    | Х       |
| Bit 8  |      | Unused    | Х       |
| Bit 7  |      | Unused    | Х       |
| Bit 6  |      | Unused    | Х       |
| Bit 5  |      | Unused    | Х       |
| Bit 4  | R/W  | Unused    | 0       |
| Bit 3  | R/W  | RLAISINS  | 0       |
| Bit 2  | R/W  | RLAISEN   | 0       |
| Bit 1  | R/W  | RLOHAISEN | 0       |
| Bit 0  | R/W  | RSOHAISEN | 0       |

These register bits are valid for both master and slave slices. Please refer to individual bit for details.

## RSOHAISEN

The receive section overhead AIS enable (RSOHAISEN) bit enables AIS insertion on RTOH and RSLD when carrying section overhead bytes. When RSOHAISEN is set to logic 1, all ones are forced on the section overhead bytes when AIS-L is declared. When RSOHAISEN is set to logic 0, no AIS are forced on the section overhead bytes regardless of the AIS-L status.

This bit should be set to logic 1 for normal operation. This bit is valid for master and slave slices.

## RLOHAISEN

The receive line overhead AIS enable (RLOHAISEN) bit enables AIS insertion on RTOH, RLD and RSLD when carrying line overhead bytes. When RLOHAISEN is set to logic 1, all ones are forced on the line overhead bytes when AIS-L is declared. When RLOHAISEN is set to logic 0, no AIS are forced on the line overhead bytes regardless of the AIS-L status.

This bit should be set to logic 1 for normal operation. This bit is valid for master and slave slices.

# RLAISEN

The receive line AIS enable (RLAISEN) bit enables line AIS insertion in the outgoing data stream. When RLAISEN is set to logic 1, line AIS is inserted in the outgoing data stream when AIS-L is declared. When RLAISEN is set to logic 0, no line AIS is inserted regardless of the AIS-L status.

This bit should be set to logic 1 for normal operation. This bit is valid for master and slave slices.

## RLAISINS

The receive line AIS insertion (RLAISIN) bit forces line AIS insertion in the outgoing data stream. When RLAISINS is set to logic 1, all ones are inserted in the line overhead bytes and in the payload bytes (all the bytes of the frame except the section overhead bytes) to force a line AIS condition. When RLAISINS is set to logic 0, the line AIS condition is removed.

This bit is valid for master and slave slices.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R    | SBIPE[15] | Х       |
| Bit 14 | R    | SBIPE[14] | Х       |
| Bit 13 | R    | SBIPE[13] | Х       |
| Bit 12 | R    | SBIPE[12] | Х       |
| Bit 11 | R    | SBIPE[11] | Х       |
| Bit 10 | R    | SBIPE[10] | Х       |
| Bit 9  | R    | SBIPE[9]  | Х       |
| Bit 8  | R    | SBIPE[8]  | Х       |
| Bit 7  | R    | SBIPE[7]  | Х       |
| Bit 6  | R    | SBIPE[6]  | Х       |
| Bit 5  | R    | SBIPE[5]  | Х       |
| Bit 4  | R    | SBIPE[4]  | Х       |
| Bit 3  | R    | SBIPE[3]  | Х       |
| Bit 2  | R    | SBIPE[2]  | Х       |
| Bit 1  | R    | SBIPE[1]  | Х       |
| Bit 0  | R    | SBIPE[0]  | Х       |

# Register 0057H: RRMP Section BIP Error Counter

These register bits are only valid for master slices.

# SBIPE[15:0]

The section BIP error (SBIPE[15:0]) bits represent the number of section BIP errors that have been detected since the last accumulation interval. The error counter is transferred to the holding registers by a microprocessor write to any of the RRMP counter registers of a particular master slice or the SPECTRA-9953 master configuration register (0000H).

### Register 0058H: RRMP Line BIP Error Counter (LSB)

| Bit          | Туре | Function    | Default |
|--------------|------|-------------|---------|
| Bit 15<br>to | R    | LBIPE[15:0] | XXXX    |
| Bit 0        |      |             |         |

### Register 0059H: RRMP Line BIP Error Counter (MSB)

| Bit                   | Туре | Function     | Default |
|-----------------------|------|--------------|---------|
| Bit 15<br>to<br>Bit 8 |      | Unused       |         |
| Bit 7<br>to<br>Bit 0  | R    | LBIPE[23:16] | ХХ      |

These register bits are only valid for master slices.

# LBIPE[23:0]

The line BIP error (LBIPE[23:0]) bits represent the number of line BIP errors that have been detected since the last accumulation interval. The error counter is transferred to the holding registers by a microprocessor write to any of the RRMP counter registers or the SPECTRA-9953 master configuration register (0000H).

#### Register 005AH: RRMP Line REI Error Counter (LSB)

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 | R    | LREIE[15:0] | XXXX    |
| to     |      |             |         |
| Bit 0  |      |             |         |

### Register 005BH: RRMP Line REI Error Counter (MSB)

| Bit                   | Туре | Function     | Default |
|-----------------------|------|--------------|---------|
| Bit 15<br>to<br>Bit 8 |      | Unused       |         |
| Bit 7<br>to<br>Bit 0  | R    | LREIE[23:16] | ХХ      |

These register bits are only valid for master slices.

# LREIE[23:0]

The line REI error (LREIE[23:0]) bits represent the number of line REI errors that have been detected since the last accumulation interval. The error counter is transferred to the holding registers by a microprocessor write to any of the RRMP counter registers or the SPECTRA-9953 master configuration register (0000H).

# 15.3 SRLI\_192 Normal Registers

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 |      | Unused     |         |
| Bit 11 |      | Unused     |         |
| Bit 10 |      | Unused     |         |
| Bit 9  |      | Unused     |         |
| Bit 8  |      | Unused     |         |
| Bit 7  |      | Unused     |         |
| Bit 6  |      | Unused     |         |
| Bit 5  |      | Unused     |         |
| Bit 4  |      | Unused     |         |
| Bit 3  | R/W  | SYNC_ERR4I | 0       |
| Bit 2  | R/W  | SYNC_ERR3I | 0       |
| Bit 1  | R/W  | SYNC_ERR2I | 0       |
| Bit 0  | R/W  | SYNC_ERR1I | 0       |

## Register 0069H: Synchronization Error Interrupt Status

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE is zero, all the interrupts are cleared when they are read. When WCIMODE is one, a given interrupt is cleared only if a logic one is being written in its corresponding bit.

## SYNC ERR1-4I

The Synchronization Error Interrupt status (SYNC\_ERR1-4I) bit is an event indicator. SYNC\_ERR1-4I is set to logic one to indicate a change in the status of SYNC\_ERR1-4V. The interrupt bit is independent of the interrupt enable.

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 |      | Unused     |         |
| Bit 11 |      | Unused     |         |
| Bit 10 |      | Unused     |         |
| Bit 9  |      | Unused     |         |
| Bit 8  |      | Unused     |         |
| Bit 7  |      | Unused     |         |
| Bit 6  |      | Unused     |         |
| Bit 5  |      | Unused     |         |
| Bit 4  |      | Unused     |         |
| Bit 3  | R    | SYNC_ERR4V | X0      |
| Bit 2  | R    | SYNC_ERR3V | X0      |
| Bit 1  | R    | SYNC_ERR2V | X0      |
| Bit 0  | R    | SYNC_ERR1V | X0      |

# Register 006AH: Synchronization Error Status

# SYNC ERR1-4V

The Synchronization Error status (SYNC\_ERR1-4V) bits, reflects the current status of the SYNC\_ERR1-4 input signals. The SYNC\_ERR1-4 is logic one when the CRSU detects that there might be a synchronization problem.

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 |      | Unused     |         |
| Bit 11 |      | Unused     |         |
| Bit 10 |      | Unused     |         |
| Bit 9  |      | Unused     |         |
| Bit 8  |      | Unused     |         |
| Bit 7  |      | Unused     |         |
| Bit 6  |      | Unused     |         |
| Bit 5  |      | Unused     |         |
| Bit 4  |      | Unused     |         |
| Bit 3  | R/W  | SYNC_ERR4E | 0       |
| Bit 2  | R/W  | SYNC_ERR3E | 0       |
| Bit 1  | R/W  | SYNC_ERR2E | 0       |
| Bit 0  | R/W  | SYNC_ERR1E | 0       |

# Register 006BH: Synchronization Error Interrupt Enable

# SYNC\_ERR1-4E

The Synchronization Error Interrupt Enable (SYNC\_ERR1-4E) bit controls the activation of the interrupt (INTB) output upon reception of an SYNC\_ERR1-4I. If SYNC\_ERR1-4E is set to logic one, the SYNC\_ERR1-4I will assert the interrupt (INTB) output. When SYNC\_ERR1-4E is logic zero, the SYNC\_ERR1-4I pending interrupt will not assert the interrupt (INTB).

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 | R/W  | PGMRCLKSEL[1] | 0       |
| Bit 14 | R/W  | PGMRCLKSEL[0] | 0       |
| Bit 13 | R/W  | PGMRCLKSRC[1] | 0       |
| Bit 12 | R/W  | PGMRCLKSRC[0] | 0       |
| Bit 11 |      | Unused        |         |
| Bit 10 |      | Unused        |         |
| Bit 9  |      | Unused        |         |
| Bit 8  |      | Unused        |         |
| Bit 7  | R/W  | Reserved      | 0       |
| Bit 6  | R/W  | Reserved      | 0       |
| Bit 5  | R/W  | Reserved      | 0       |
| Bit 4  | R/W  | Reserved      | 0       |
| Bit 3  | R/W  | Reserved      | 0       |
| Bit 2  | R/W  | Reserved      | 0       |
| Bit 1  | R/W  | Reserved      | 0       |
| Bit 0  | R/W  | Reserved      | 0       |

## Register 006CH: Programmable Clock Configuration

# PGMRCLKSEL[1:0]

The receive programmable clock frequency, enables and selects the frequency of the outputted clock on PGMRCLK.

| PGMRCLKSEL[1:0] | Clock Frequency |
|-----------------|-----------------|
| 00              | Disabled        |
| 01              | 8 kHz           |
| 10              | 19.44 MHz       |
| 11              | 77.76 MHz       |

# PGMRCLKSRC[1:0]

In Quad mode, the receive programmable clock source, selects which one of the four input clocks is used to generate the PGMRCLK clock.

| PGMRCLKSRC[1:0] | Clock source |
|-----------------|--------------|
| 00              | RXCLK1       |
| 01              | RXCLK2       |
| 10              | RXCLK3       |
| 11              | RXCLK4       |

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  |      | Unused   |         |
| Bit 6  |      | Unused   |         |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | ERR_ENA4 | 0       |
| Bit 2  | R/W  | ERR_ENA3 | 0       |
| Bit 1  | R/W  | ERR_ENA2 | 0       |
| Bit 0  | R/W  | ERR_ENA1 | 0       |

# Register 006DH: Synchronize Error Configuration

# ERR\_ENA1-4

The error enable register bits enable the SYNC\_ERR1-4 inputs.

When processing an STS-192/STM-64, the received data-stream is zeroed when ERR\_ENA1 is logic 1 and SYNC\_ERR1 is asserted. When processing a QUAD-STS-48/STM-16, the received STS-48(I) is zeroed when ERR\_ENA(I) is set to logic1 and SYNC\_ERR(I) is asserted.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  |      | Unused   |         |
| Bit 6  |      | Unused   |         |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | FBDIEN4  | 1       |
| Bit 2  | R/W  | FBDIEN3  | 1       |
| Bit 1  | R/W  | FBDIEN2  | 1       |
| Bit 0  | R/W  | FBDIEN1  | 1       |

#### Register 006EH: Four Bytes De-Interleaver (FBDI) Control

The Four Bytes De-Interleaver control Register is provided at SRLI\_192 Read/Write Address EH.

## FBDIEN1-4

The FBDI enable (FBDIEN1-4) bit controls the Four-Byte De-Interleaver (FBDI) block. When FBDIENx is set to logic 1, the FBDI block is active and the bytes on the SRLI output bus are de-interleaved. When FBDIENx is set to logic 0, the FBDI block is inactive.

When used in STS-192 (STM-64), only FBDIEN1 is valid and FBDIEN2-4 are ignored.

# 15.4 SBER Normal Registers

There are 4 SBER (#1 - #4) blocks in 4 STM-16 processing groups with independent register sets. When the SPECTRA-9953 is configured for quad STS-48/STM-16 mode, all four blocks are configured as masters to process the STS-48c/STM-16c data streams. When configured for STS-192/STM-64 mode, only SBER#1 is configured as master and the other three (#2 - #4) blocks are inactive and may be considered as slaves.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  | R/W  | SFBERTEN | 0       |
| Bit 4  | R/W  | SFSMODE  | 0       |
| Bit 3  | R/W  | SFCMODE  | 0       |
| Bit 2  | R/W  | SDBERTEN | 0       |
| Bit 1  | R/W  | SDSMODE  | 0       |
| Bit 0  | R/W  | SDCMODE  | 0       |

## **Register 0080H: SBER Configuration**

# SDCMODE

The SDCMODE alarm bit selects the Signal Degrade BERM window size to use for clearing alarms. When SDCMODE is a logic 0, the SD BERM will clear an alarm using the same window size used for declaration. When SDCMODE is a logic 1, the SD BERM will clear an alarm using a window size that is 8 times longer than alarm declaration window size. The declaration window size is defined by the SBER SD BERM Accumulation Period register.

# SDSMODE

The SDSMODE bit selects the Signal Degrade BERM saturation mode. When SDSMODE is a logic 0, the SD BERM will saturate the BIP count on a per frame basis using the SBER SD Saturation Threshold register value. When SDSMODE is a logic 1, the SD BERM will saturate the BIP count on a per window subtotals accumulation period basis using the SBER SD Saturation Threshold register value.

# **SDBERTEN**

The SDBERTEN bit enables automatic monitoring of line bit error rate threshold events by the Signal Degrade BERM. When SDBERTEN is a logic one, the SD BERM continuously monitors line BIP errors over a period defined in the BERM configuration registers. When SDBERTEN is a logic zero, the SD BERM BIP accumulation logic is disabled and the BERM logic is reset to restart in the declaration monitoring state.

All SD BERM configuration registers should be set up before the monitoring is enabled.

## SFCMODE

The SFCMODE alarm bit selects the Signal Failure BERM window size to use for clearing alarms. When SFCMODE is a logic 0, the SF BERM will clear an alarm using the same window size used for declaration. When SFCMODE is a logic 1, the SF BERM will clear an alarm using a window size that is 8 times longer than alarm declaration window size. The declaration window size is defined by the SBER SF BERM Accumulation Period register.

# SFSMODE

The SFSMODE bit selects the Signal Failure BERM saturation mode. When SFSMODE is a logic 0, the SF BERM will saturate the BIP count on a per frame basis using the SBER SF Saturation Threshold register value. When SFSMODE is a logic 1, the SF BERM will saturate the BIP count on a per window subtotals accumulation period basis using the SBER SD Saturation Threshold register value.

## SFBERTEN

The SFBERTEN bit enables automatic monitoring of line bit error rate threshold events by the Signal Failure BERM. When SFBERTEN is a logic one, the SF BERM continuously monitors line BIP errors over a period defined in the BERM configuration registers. When SFBERTEN is a logic zero, the SF BERM BIP accumulation logic is disabled, and the BERM logic is reset to restart in the declaration monitoring state.

All SF BERM configuration registers should be set up before the monitoring is enabled.

#### Register 0081H: SBER Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  | R    | SFBERV   | Х       |
| Bit 0  | R    | SDBERV   | Х       |

#### **SDBERV**

The SDBERV bit indicates the Signal Failure BERM alarm state. The alarm is declared (SDBERV is a logic one) when the declaring threshold has been exceeded. The alarm is removed (SDBERV is a logic zero) when the clearing threshold has been reached.

## SFBERV

The SFBERV bit indicates the Signal Failure BERM alarm state. The alarm is declared (SFBERV is a logic one) when the declaring threshold has been exceeded. The alarm is removed (SFBERV is a logic zero) when the clearing threshold has been reached.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  | R/W  | SFBERE   | 0       |
| Bit 0  | R/W  | SDBERE   | 0       |

## Register 0082H: SBER Interrupt Enable

# SDBERE

The SDBERE bit is the interrupt enable for the SDBER alarm. When SDBERE set to logic 1, the pending interrupt in the SBER Interrupt Status register, SDBERI, will assert the interrupt (INTB) output. When SDBERE is set to logic 0, the pending interrupt will not assert the interrupt (INTB) output.

# SFBERE

The SFBERE bit is the interrupt enable for the SFBER alarm. When SFBERE set to logic 1, the pending interrupt in the SBER Interrupt Status Register, SFBERI, will assert the interrupt (INTB) output. When SFBERE is set to logic 0, the pending interrupt will not assert the interrupt (INTB) output.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  | R    | SFBERI   | Х       |
| Bit 0  | R    | SDBERI   | X       |

## Register 0083H: SBER Interrupt Status

If the WCIMODE bit in the SPECTRA-9953 Master Reset and Configuration Register (Register 0000H) is set high, these interrupt status bits are cleared on a write of logic one. Otherwise, these interrupt status bits are cleared on read.

## SDBERI

The SDBERI bit is an event indicator set to logic 1 to indicate any changes in the status of SDBERV. This interrupt status bit is independent of the SDBERE interrupt enable bits.

## SFBERI

The SFBERI bit is an event indicator set to logic 1 to indicate any changes in the status of SFBERV. This interrupt status bit is independent of the SFBERE interrupt enable bits.

### Register 0084H: SBER SF BERM Accumulation Period (LSB)

| Bit                   | Туре | Function    | Default |
|-----------------------|------|-------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SFSAP[15:0] | 0000    |

## Register 0085H: SBER SF BERM Accumulation Period (MSB)

| Bit                   | Туре | Function     | Default |
|-----------------------|------|--------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SFSAP[31:16] | 0000    |

SFSAP[31:0]

The SFSAP[31:0] bits represent the number of STS-N frames to be used to accumulate a BIP error subtotal. The total evaluation window to declare an alarm is broken into 8 subtotals, so this register value represents 1/8 of the total sliding window size. Refer to the Operation section for the recommended settings.

### Register 0086H: SBER SF BERM Saturation Threshold (LSB)

| Bit                   | Туре | Function     | Default |
|-----------------------|------|--------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SFSATH[15:0] | FFFF    |

## Register 0087H: SBER SF BERM Saturation Threshold (MSB)

| Bit                   | Туре | Function      | Default |
|-----------------------|------|---------------|---------|
| Bit 15<br>to<br>Bit 8 |      | Unused        | XX      |
| Bit 7<br>to<br>Bit 0  | R/W  | SFSATH[23:16] | FF      |

# SFSATH[23:0]

The SFSTH[23:0] bits represent the allowable number of BIP errors that can be accumulated during a BIP accumulation period before a BER threshold event is asserted. Setting this threshold to 0xFFFFFF disables the saturation functionality. Refer to the Operation section for the recommended settings..

### Register 0088H: SBER SF BERM Declaring Threshold (LSB)

| Bit                   | Туре | Function      | Default |
|-----------------------|------|---------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SFDECTH[15:0] | 0000    |

# Register 0089H: SBER SF BERM Declaring Threshold (MSB)

| Bit                   | Туре | Function        | Default |
|-----------------------|------|-----------------|---------|
| Bit 15<br>to<br>Bit 8 |      | Unused          | XX      |
| Bit 7<br>to<br>Bit 0  | R/W  | SFDECTH [23:16] | 00      |

# SFDECTH[23:0]

The SFDECTH[23:0] register represents the number of BIP errors that must be accumulated during a full evaluation window in order to declare a BER alarm. Refer to the Operation section for the recommended settings.

## Register 008AH: SBER SF BERM Clearing Threshold (LSB)

| Bit                   | Туре | Function      | Default |
|-----------------------|------|---------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SFCLRTH[15:0] | 0000    |

# Register 008BH: SBER SF BERM Clearing Threshold (MSB)

| Bit                   | Туре | Function        | Default |
|-----------------------|------|-----------------|---------|
| Bit 15<br>to<br>Bit 8 |      | Unused          | XX      |
| Bit 7<br>to<br>Bit 0  | R/W  | SFCLRTH [23:16] | 00      |

# SFCLRTH[23:0]

The SFCLRTH[23:0] register represents the number of BIP errors that can be accumulated but not exceeded during a full evaluation window in order to clear a BER alarm. Refer to the Operation section for the recommended settings.

### Register 008CH: SBER SD BERM Accumulation Period (LSB)

| Bit                   | Туре | Function    | Default |
|-----------------------|------|-------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SDSAP[15:0] | 0000    |

### Register 008DH: SBER SD BERM Accumulation Period (MSB)

| Bit                   | Туре | Function     | Default |
|-----------------------|------|--------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SDSAP[31:16] | 0000    |

## SDSAP[31:0]

The SDSAP[31:0] bits represent the number of STS-N frames to be used to accumulate a BIP error subtotal. The total evaluation window to declare an alarm is broken into 8 subtotals, so this register value represents 1/8 of the total sliding window size. Refer to the Operation section for the recommended settings.

#### Register 008EH: SBER SD BERM Saturation Threshold (LSB)

| Bit                   | Туре | Function     | Default |
|-----------------------|------|--------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SDSATH[15:0] | FFFF    |

## Register 008FH: SBER SD BERM Saturation Threshold (MSB)

| Bit                   | Туре | Function      | Default |
|-----------------------|------|---------------|---------|
| Bit 15<br>to<br>Bit 8 |      | Unused        | XX      |
| Bit 7<br>to<br>Bit 0  | R/W  | SDSATH[23:16] | FF      |

# SDSATH[23:0]

The SDSATH[23:0] bits represent the allowable number of BIP errors that can be accumulated during a BIP accumulation period before a BER threshold event is asserted. Setting this threshold to 0xFFFFFFF disables the saturation functionality. Refer to the Operation section for the recommended settings.

#### Register 0090H: SBER SD BERM Declaring Threshold (LSB)

| Bit                   | Туре | Function      | Default |
|-----------------------|------|---------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SDDECTH[15:0] | 0000    |

# Register 0091H: SBER SD BERM Declaring Threshold (MSB)

| Bit                   | Туре | Function       | Default |
|-----------------------|------|----------------|---------|
| Bit 15<br>to<br>Bit 8 |      | Unused         | XX      |
| Bit 7<br>to<br>Bit 0  | R/W  | SDDECTH[23:16] | 00      |

# SDDECTH[23:0]

The SDDECTH[23:0] register represents the number of BIP errors that must be accumulated during a full evaluation window in order to declare a BER alarm. Refer to the Operation section for the recommended settings.

## Register 0092H: SBER SD BERM Clearing Threshold (LSB)

| Bit                   | Туре | Function      | Default |
|-----------------------|------|---------------|---------|
| Bit 15<br>to<br>Bit 0 | R/W  | SDCLRTH[15:0] | 0000    |

## Register 0093H: SBER SD BERM Clearing Threshold (MSB)

| Bit                   | Туре | Function       | Default |
|-----------------------|------|----------------|---------|
| Bit 15<br>to<br>Bit 8 |      | Unused         | XX      |
| Bit 7<br>to<br>Bit 0  | R/W  | SDCLRTH[23:16] | 00      |

# SDCLRTH[23:0]

The SDCLRTH[23:0] register represents the number of BIP errors that can be accumulated but not exceeded during a full evaluation window in order to clear a BER alarm. Refer to the Operation section for the recommended settings.

# 15.5 RTTP Section Normal Registers

There are 4 Section RTTP (#1 - #4) blocks in 4 STM-16 processing groups with independent register sets. When the SPECTRA-9953 is configured for quad STS-48/STM-16 mode, all four blocks are configured as masters to process the STS-48c/STM-16c data streams. When configured for STS-192/STM-64 mode, only RTTP #1 is configured as master and the other three (#2 - #4) blocks are inactive and may be considered as slaves.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | Х       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 | R/W  | IADDR[7] | 0       |
| Bit 12 | R/W  | IADDR[6] | 0       |
| Bit 11 | R/W  | IADDR[5] | 0       |
| Bit 10 | R/W  | IADDR[4] | 0       |
| Bit 9  | R/W  | IADDR[3] | 0       |
| Bit 8  | R/W  | IADDR[2] | 0       |
| Bit 7  | R/W  | IADDR[1] | 0       |
| Bit 6  | R/W  | IADDR[0] | 0       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

# Register 00A0H: RTTP Section Indirect Address

# PATH[3:0]

PATH[3:0] must be set to "0001" for proper operation of the RTTP Section.

# IADDR[7:0]

The indirect address location (IADDR[7:0]) bits select which indirect address location is accessed by the current indirect transfer.

| Indirect Address<br>IADDR[7:0] | Indirect Data                                 |  |
|--------------------------------|-----------------------------------------------|--|
| 0000 0000                      | Configuration                                 |  |
| 0000 0001<br>to<br>0011 1111   | Invalid address                               |  |
| 0100 0000                      | First byte of the 1/16/64 byte captured trace |  |
| 0100 0001<br>to<br>0111 1111   | Other bytes of the 16/64 byte captured trace  |  |
| 1000 0000                      | First byte of the 1/16/64 byte accepted trace |  |
| 1000 0001<br>to<br>1011 1111   | Other bytes of the 16/64 byte accepted trace  |  |
| 1100 0000                      | First byte of the 16/64 byte expected trace   |  |



| Indirect Address<br>IADDR[7:0] | Indirect Data                                |
|--------------------------------|----------------------------------------------|
| 1100 0001<br>to<br>1111 1111   | Other bytes of the 16/64 byte expected trace |

### RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

#### BUSY

The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address Register. BUSY is set to logic 0, upon completion of the RAM access. This register should be polled to determine when new data is available in the Indirect Data Register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | Unused   | X       |
| Bit 14 | R/W  | Unused   | X       |
| Bit 13 | R/W  | Unused   | X       |
| Bit 12 | R/W  | Unused   | X       |
| Bit 11 | R/W  | Unused   | Х       |
| Bit 10 | R/W  | Unused   | X       |
| Bit 9  | R/W  | Unused   | Х       |
| Bit 8  | R/W  | Unused   | X       |
| Bit 7  | R/W  | DATA[7]  | X       |
| Bit 6  | R/W  | DATA[6]  | X       |
| Bit 5  | R/W  | DATA[5]  | X       |
| Bit 4  | R/W  | DATA[4]  | Х       |
| Bit 3  | R/W  | DATA[3]  | X       |
| Bit 2  | R/W  | DATA[2]  | X       |
| Bit 1  | R/W  | DATA[1]  | X       |
| Bit 0  | R/W  | DATA[0]  | X       |

## Register 00A1H: RTTP Section Indirect Data

# DATA[7:0]

The indirect access data (DATA[7:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transfer to DATA[7:0]. BUSY should be polled to determine when the new data is available in DATA[7:0]. When RWB is set to logic 0 (indirect write), the data from DATA[7:0] will be transferred to the addressed location in the internal RAM. The Indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[7:0] has a different meaning depending on which address of the internal RAM is being accessed.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 |      | Unused    | Х       |
| Bit 10 |      | Unused    | Х       |
| Bit 9  |      | Unused    | Х       |
| Bit 8  |      | Unused    | Х       |
| Bit 7  |      | Unused    | Х       |
| Bit 6  | R/W  | SYNC_CRLF | 0       |
| Bit 5  | R/W  | ZEROEN    | 0       |
| Bit 4  | R/W  | PER5      | 0       |
| Bit 3  | R/W  | NOSYNC    | 0       |
| Bit 2  | R/W  | LENGTH16  | 0       |
| Bit 1  | R/W  | ALGO[1]   | 0       |
| Bit 0  | R/W  | ALGO[0]   | 0       |

## Register 00A1H (Indirect Register 00H): RTTP Section Trace Configuration

# ALGO[1:0]

The trail trace algorithm select (ALGO[1:0]) bits select the algorithm used to process the trail trace message.

| ALGO[1:0] | Trail Trace Algorithm |  |
|-----------|-----------------------|--|
| 00        | Algorithm disable     |  |
| 01        | Algorithm 1           |  |
| 10        | Algorithm 2           |  |
| 11        | Algorithm 3           |  |

When ALGO[1:0] is set to logic 00b, the trail trace algorithms are disabled and received messages are not monitored. The corresponding TIUV, TIMV register bits and the corresponding TIU, TIM output signals are set to logic 0.

# LENGTH16

The message length (LENGTH16) bit selects the length of the trail trace message used by algorithm 1 and algorithm 2. When LENGTH16 is set to logic 1, the length of the trail trace message is 16 bytes. When LENGTH16 is set to logic 0, the length of the trail trace message is 64 bytes.

# NOSYNC

The synchronization disable (NOSYNC) bit disables the synchronization of the trail trace message in algorithm 1 and algorithm 2. When NOSYNC is set to logic 1, no synchronization is done on the trail trace message. The bytes of the trail trace message are written in the captured page as in a circular buffer. When NOSYNC is set to logic 0, synchronization is done on the trail trace message. See SYNC\_CRLF to determine how synchronization is handled when NOSYNC = 0.

## PER5

The message persistency (PER5) bit selects the number of multi-frames (messages) a trail trace message must receive in order to be declared persistent in algorithm 2. When PER5 is set to logic 1, the same trail trace message must be received for 5 consecutive multi-frames to be declared persistent. When PER5 is set to logic 0, the same trail trace message must be received for 3 consecutive multi-frames to be declared persistent.

# ZEROEN

The all zero message enable (ZEROEN) bit selects if the all zero messages are validated or not against the expected message in algorithm 1 and algorithm 2. When ZEROEN is set to logic 1, all zero captured messages in algorithm 1 and all zero accepted messages in algorithm 2 are validated against the expected message. A match is declared when both the captured/accepted message and the expected message are all zero. When ZEROEN is set to logic 0, all zero captured messages in algorithm 1 and all zero accepted messages in algorithm 2 are not validated against the expected message but are considered match. A match is declared when the captured/accepted message is all zero regardless of the expected message.

# SYNC\_CRLF

The synchronization on CR/LF characters (SYNC\_CRLF) bit selects if the current algorithm (except algo3) synchronizes on the CR/LF ASCII characters or on the byte with its MSB set high. When SYNC\_CRLF is set to logic 1, the current algorithm synchronizes when it receives a byte containing the ASCII character "CR" (carriage return) followed by a byte containing "LF" (line feed). The current active byte then becomes the last byte of the message. When SYNC\_CRLF is set to 0, the current algorithm synchronizes when receiving a byte with its MSB set to logic 1. The current active byte then becomes the first byte of the message.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 |      | Unused    | Х       |
| Bit 10 |      | Unused    | Х       |
| Bit 9  |      | Unused    | Х       |
| Bit 8  |      | Unused    | Х       |
| Bit 7  | R    | CTRACE[7] | Х       |
| Bit 6  | R    | CTRACE[6] | Х       |
| Bit 5  | R    | CTRACE[5] | Х       |
| Bit 4  | R    | CTRACE[4] | х       |
| Bit 3  | R    | CTRACE[3] | Х       |
| Bit 2  | R    | CTRACE[2] | Х       |
| Bit 1  | R    | CTRACE[1] | Х       |
| Bit 0  | R    | CTRACE[0] | Х       |

### Register 00A1H (Indirect Register 40H to 7FH): RTTP Section Captured Trace

# CTRACE[7:0]

The captured trail trace message (CTRACE[7:0]) bits contain the currently received trail trace message. When algorithm 1 or 2 is selected and LENGTH16 is set to logic 1, the captured message is stored between address 40h and 4Fh. When algorithm 1 or 2 is selected and LENGTH16 is set to logic 0, the captured message is stored between address 40h and 7Fh. When NOSYNC is set to logic 1, the captured message is not synchronized. When NOSYNC is set to logic 0, the captured message is synchronized and the first byte of the message is stored at address 40h. When algorithm 3 is selected, the captured byte is stored at address 40h.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 |      | Unused    | Х       |
| Bit 10 |      | Unused    | Х       |
| Bit 9  |      | Unused    | Х       |
| Bit 8  |      | Unused    | Х       |
| Bit 7  | R    | ATRACE[7] | Х       |
| Bit 6  | R    | ATRACE[6] | Х       |
| Bit 5  | R    | ATRACE[5] | Х       |
| Bit 4  | R    | ATRACE[4] | Х       |
| Bit 3  | R    | ATRACE[3] | Х       |
| Bit 2  | R    | ATRACE[2] | Х       |
| Bit 1  | R    | ATRACE[1] | Х       |
| Bit 0  | R    | ATRACE[0] | Х       |

#### Register 00A1H (Indirect Register 80H to BFH): RTTP Section Accepted Trace

# ATRACE[7:0]

The accepted trail trace message (ATRACE[7:0]) bits contain the persistent trail trace message. When algorithm 1 is selected, the accepted trail trace will not be updated. When algorithm 2 is selected and PER5 is set to logic 1, the accepted message is the same trail trace message received for 5 consecutive multi-frames. When algorithm 2 is selected and PER5 is set to logic 0, the accepted message is the same trail trace message received for 3 consecutive multi-frames. When algorithm 2 is selected for 3 consecutive multi-frames. When algorithm 2 is selected and LENGTH16 is set to logic 1, the accepted message is stored between address 80h and 8Fh. When algorithm 2 is selected and LENGTH16 is set to logic 0, the accepted message is stored between address 80h and 8Fh. When algorithm 3 is selected, the accepted byte is the same trail trace byte received for 48 frames. When algorithm 3 is selected, the accepted byte is stored at address 80h.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 |      | Unused    | Х       |
| Bit 10 |      | Unused    | Х       |
| Bit 9  |      | Unused    | Х       |
| Bit 8  |      | Unused    | Х       |
| Bit 7  | R/W  | ETRACE[7] | Х       |
| Bit 6  | R/W  | ETRACE[6] | Х       |
| Bit 5  | R/W  | ETRACE[5] | Х       |
| Bit 4  | R/W  | ETRACE[4] | Х       |
| Bit 3  | R/W  | ETRACE[3] | Х       |
| Bit 2  | R/W  | ETRACE[2] | Х       |
| Bit 1  | R/W  | ETRACE[1] | Х       |
| Bit 0  | R/W  | ETRACE[0] | Х       |

#### Register 00A1H (Indirect Register C0H to FFH): RTTP Section Expected Trace

# ETRACE[7:0]

The expected trail trace message (ETRACE[7:0]) bits contain a static message written by an external microprocessor. In algorithm 1 the expected message is used to validated the captured message. In algorithm 2 the expected message is used to validate the accepted message. When LENGTH16 is set to logic 1, the expected message must be written between address C0h and CFh. When LENGTH16 is set to logic 0, the accepted message must be written between address C0h and FFh.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | X       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | X       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | X       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | X       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | X       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R    | TIUV     | Х       |

#### Register 00A2H: RTTP Section Trace Unstable Status

#### TIUV

Algorithm 1: TIUV is set to logic 0.

Algorithm 2: TIUV is set to logic 1 when one or more erroneous bytes are detected between the current message and the previous message in a total of 8 trail trace messages without any persistent message in between. TIUV is set to logic 0 when a persistent message is found. A persistent message is found when the same message is receive for 3 or 5 consecutive multi-frames.

Algorithm 3: TIUV is set to logic 1 when one or more erroneous bytes are detected in three consecutive sixteen byte windows. The first window starts on the first erroneous trail trace byte. TIUV is set to logic 0 when the same trail trace byte is received for 48 consecutive frames.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R/W  | TIUE     | 0       |

# Register 00A3H: RTTP Section Trace Unstable Interrupt Enable

## TIUE

The trace identifier unstable interrupt enable (TIUE) bit controls the activation of the interrupt (INTB) output. When this bit location is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When this bit location is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R    | TIUI     | Х       |

#### Register 00A4H: RTTP Section Trace Unstable Interrupt Status

If the WCIMODE bit in the SPECTRA-9953 Master Reset and Configuration Register (Register 0000H) is set high, these interrupt status bits are cleared on a write of logic one. Otherwise, these interrupt status bits are cleared on read.

#### TIUI

The trace identifier unstable interrupt status (TIUI) bit is an event indicator. TIUI is set to logic 1 to indicate any changes in the status of TIUV (stable to unstable, unstable to stable). This interrupt status bit is independent of the interrupt enable bit.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | X       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | X       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R    | TIMV     | Х       |

#### Register 00A5H: RTTP Section Trace Mismatch Status

#### TIMV

Algorithm 1: TIMV is set to logic 1 when none of the last 20 messages matches the expected message. TIMV is set to logic 0 when 16 of the last 20 messages match the expected message.

Algorithm 2: TIMV is set to logic 1 when the accepted message does not match the expected message. TIMV is set to logic 0 when the accepted message matches the expected message.

Algorithm 3: TIMV is set to logic 0.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R/W  | TIME     | 0       |

# Register 00A6H: RTTP Section Trace Mismatch Interrupt Enable

## TIME

The trace identifier mismatch interrupt enable (TIME) bit controls the activation of the interrupt (INTB) output. When this bit location is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When this bit location is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R    | ТІМІ     | Х       |

#### Register 00A7H: RTTP Section Trace Mismatch Interrupt Status

If the WCIMODE bit in the SPECTRA-9953 Master Reset and Configuration Register (Register 0000H) is set high, these interrupt status bits are cleared on a write of logic one. Otherwise, these interrupt status bits are cleared on read.

#### TIMI

The trace identifier mismatch interrupt status (TIMI) bit is an event indicator. TIMI is set to logic 1 to indicate any changes in the status of TIMV (match to mismatch, mismatch to match). This interrupt status bit is independent of the interrupt enable bit.

# 15.6 RTTP Path Normal Registers

There are 16 Path RTTP (#1 - #16) blocks in 16 STM-4 processing groups with independent register sets. Each RTTP Path processes up to 12 paths.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | Х       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 | R/W  | IADDR[7] | 0       |
| Bit 12 | R/W  | IADDR[6] | 0       |
| Bit 11 | R/W  | IADDR[5] | 0       |
| Bit 10 | R/W  | IADDR[4] | 0       |
| Bit 9  | R/W  | IADDR[3] | 0       |
| Bit 8  | R/W  | IADDR[2] | 0       |
| Bit 7  | R/W  | IADDR[1] | 0       |
| Bit 6  | R/W  | IADDR[0] | 0       |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

## Register 00B0H: RTTP Path Indirect Address

# PATH[3:0]

The STS-1/STM-0 path (PATH[3:0]) bits select which STS-1/STM-0 path is accessed by the current indirect transfer. Only values "0001" to "1100" are valid. Paths #1 to #12 are valid when processing 12 STS-1/STM-0. Paths #1 to #4 are valid when processing 4 STS-3c/STM-1 and finally only path #1 is valid when processing an STS-12c/STM-4.

# IADDR[7:0]

The indirect address location (IADDR[7:0]) bits select which indirect address location is accessed by the current indirect transfer.

| Indirect Address<br>IADDR[7:0] | Indirect Data                                 |  |
|--------------------------------|-----------------------------------------------|--|
| 0000 0000                      | Configuration                                 |  |
| 0000 0001<br>to<br>0011 1111   | Invalid address                               |  |
| 0100 0000                      | First byte of the 1/16/64 byte captured trace |  |
| 0100 0001<br>to<br>0111 1111   | Other bytes of the 16/64 byte captured trace  |  |
| 1000 0000                      | First byte of the 1/16/64 byte accepted trace |  |
| 1000 0001<br>to                | Other bytes of the 16/64 byte accepted trace  |  |



| Indirect Address<br>IADDR[7:0] | Indirect Data                                |
|--------------------------------|----------------------------------------------|
| 1011 1111                      |                                              |
| 1100 0000                      | First byte of the 16/64 byte expected trace  |
| 1100 0001<br>to<br>1111 1111   | Other bytes of the 16/64 byte expected trace |

# RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

## BUSY

The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address Register. BUSY is set to logic 0, upon completion of the RAM access. This register should be polled to determine when new data is available in the Indirect Data Register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | Unused   | X       |
| Bit 14 | R/W  | Unused   | Х       |
| Bit 13 | R/W  | Unused   | Х       |
| Bit 12 | R/W  | Unused   | X       |
| Bit 11 | R/W  | Unused   | Х       |
| Bit 10 | R/W  | Unused   | X       |
| Bit 9  | R/W  | Unused   | Х       |
| Bit 8  | R/W  | Unused   | X       |
| Bit 7  | R/W  | DATA[7]  | Х       |
| Bit 6  | R/W  | DATA[6]  | Х       |
| Bit 5  | R/W  | DATA[5]  | X       |
| Bit 4  | R/W  | DATA[4]  | Х       |
| Bit 3  | R/W  | DATA[3]  | X       |
| Bit 2  | R/W  | DATA[2]  | Х       |
| Bit 1  | R/W  | DATA[1]  | X       |
| Bit 0  | R/W  | DATA[0]  | X       |

#### Register 00B1H: RTTP Path Indirect Data

# DATA[7:0]

The indirect access data (DATA[7:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transfer to DATA[7:0]. BUSY should be polled to determine when the new data is available in DATA[7:0]. When RWB is set to logic 0 (indirect write), the data from DATA[7:0] will be transferred to the addressed location in the internal RAM. The Indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[7:0] has a different meaning depending on which address of the internal RAM is being accessed.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    |         |
| Bit 11 |      | Unused    |         |
| Bit 10 |      | Unused    |         |
| Bit 9  |      | Unused    |         |
| Bit 8  |      | Unused    |         |
| Bit 7  |      | Unused    |         |
| Bit 6  | R/W  | SYNC_CRLF | 0       |
| Bit 5  | R/W  | ZEROEN    | 0       |
| Bit 4  | R/W  | PER5      | 0       |
| Bit 3  | R/W  | NOSYNC    | 0       |
| Bit 2  | R/W  | LENGTH16  | 0       |
| Bit 1  | R/W  | ALGO[1]   | 0       |
| Bit 0  | R/W  | ALGO[0]   | 0       |

# Register 00B1H (Indirect Register 00H): RTTP Path Trace Configuration

# ALGO[1:0]

The trail trace algorithm select (ALGO[1:0]) bits select the algorithm used to process the trail trace message.

| ALGO[1:0] | Trail trace algorithm |
|-----------|-----------------------|
| 00        | Algorithm disable     |
| 01        | Algorithm 1           |
| 10        | Algorithm 2           |
| 11        | Algorithm 3           |

When ALGO[1:0] is set to logic 00b, the trail trace algorithms are disabled. The corresponding TIUV, TIMV register bits and the corresponding TIU, TIM output signals are set to logic 0. The ALGO[1:0] bits should be set to 00b for slave paths. Otherwise, TIMV and TIUV alarms may persist for slave timeslots.

# LENGTH16

The message length (LENGTH16) bit selects the length of the trail trace message used by algorithm 1 and algorithm 2. When LENGTH16 is set to logic 1, the length of the trail trace message is 16 bytes. When LENGTH16 is set to logic 0, the length of the trail trace message is 64 bytes.

# NOSYNC

The synchronization disable (NOSYNC) bit disables the synchronization of the trail trace message in algorithm 1 and algorithm 2. When NOSYNC is set to logic 1, no synchronization is done on the trail trace message. The bytes of the trail trace message are written in the captured page as in a circular buffer. When NOSYNC is set to logic 0, synchronization is done on the trail trace message. See SYNC\_CRLF to determine how synchronization is handled when NOSYNC = 0.

#### PER5

The message persistency (PER5) bit selects the number of multi-frames (messages) a trail trace message must receive in order to be declared persistent in algorithm 2. When PER5 is set to logic 1, the same trail trace message must be received for 5 consecutive multi-frames to be declared persistent. When PER5 is set to logic 0, the same trail trace message must be received for 3 consecutive multi-frames to be declared persistent.

## ZEROEN

The all zero message enable (ZEROEN) bit selects if the all zero messages are validated or not against the expected message in algorithm 1 and algorithm 2. When ZEROEN is set to logic 1, all zero captured messages in algorithm 1 and all zero accepted messages in algorithm 2 are validated against the expected message. A match is declared when both the captured/accepted message and the expected message are all zero. When ZEROEN is set to logic 0, all zero captured messages in algorithm 1 and all zero accepted messages in algorithm 2 are not validated against the expected message but are considered match. A match is declared when the captured/accepted message is all zero regardless of the expected message.

# SYNC\_CRLF

The synchronization on CR/LF characters (SYNC\_CRLF) bit selects if the current algorithm (except algo3) synchronizes on the CR/LF ASCII characters or on the byte with its MSB set high. When SYNC\_CRLF is set to logic 1, the current algorithm synchronizes when it receives a byte containing the ASCII character "CR" (carriage return) followed by a byte containing "LF" (line feed). The current active byte then becomes the last byte of the message. When SYNC\_CRLF is set to 0, the current algorithm synchronizes when receiving a byte with its MSB set to logic 1. The current active byte then becomes the first byte of the message.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    |         |
| Bit 11 |      | Unused    |         |
| Bit 10 |      | Unused    |         |
| Bit 9  |      | Unused    |         |
| Bit 8  |      | Unused    |         |
| Bit 7  | R    | CTRACE[7] | Х       |
| Bit 6  | R    | CTRACE[6] | Х       |
| Bit 5  | R    | CTRACE[5] | Х       |
| Bit 4  | R    | CTRACE[4] | Х       |
| Bit 3  | R    | CTRACE[3] | Х       |
| Bit 2  | R    | CTRACE[2] | Х       |
| Bit 1  | R    | CTRACE[1] | Х       |
| Bit 0  | R    | CTRACE[0] | Х       |

## Register 00B1H (Indirect Register 40H to 7FH): RTTP Path Captured Trace

# CTRACE[7:0]

The captured trail trace message (CTRACE[7:0]) bits contain the currently received trail trace message. When algorithm 1 or 2 is selected and LENGTH16 is set to logic 1, the captured message is stored between address 40h and 4Fh. When algorithm 1 or 2 is selected and LENGTH16 is set to logic 0, the captured message is stored between address 40h and 7Fh. When NOSYNC is set to logic 1, the captured message is not synchronized. When NOSYNC is set to logic 0, the captured message is synchronized and the first byte of the message is stored at address 40h. When algorithm 3 is selected, the captured byte is stored at address 40h.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    |         |
| Bit 11 |      | Unused    |         |
| Bit 10 |      | Unused    |         |
| Bit 9  |      | Unused    |         |
| Bit 8  |      | Unused    |         |
| Bit 7  | R    | ATRACE[7] | Х       |
| Bit 6  | R    | ATRACE[6] | Х       |
| Bit 5  | R    | ATRACE[5] | Х       |
| Bit 4  | R    | ATRACE[4] | Х       |
| Bit 3  | R    | ATRACE[3] | Х       |
| Bit 2  | R    | ATRACE[2] | Х       |
| Bit 1  | R    | ATRACE[1] | Х       |
| Bit 0  | R    | ATRACE[0] | Х       |

#### Register 00B1H (Indirect Register 80H to BFH): RTTP Path Accepted Trace

# ATRACE[7:0]

The accepted trail trace message (ATRACE[7:0]) bits contain the persistent trail trace message. When algorithm 1 is selected, the accepted trail trace message will not be updated. When algorithm 2 is selected and PER5 is set to logic 1, the accepted message is the same trail trace message received for 5 consecutive multi-frames. When algorithm 2 is selected and PER5 is set to logic 0, the accepted message is the same trail trace message received for 3 consecutive multi-frames. When algorithm 2 is selected and LENGTH16 is set to logic 1, the accepted message is stored between address 80h and 8Fh. When algorithm 2 is selected and LENGTH16 is set to logic 0, the algorithm 3 is selected, the accepted byte is the same trail trace byte received for 48 frames. When algorithm 3 is selected, the accepted byte is stored at address 80h.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    |         |
| Bit 11 |      | Unused    |         |
| Bit 10 |      | Unused    |         |
| Bit 9  |      | Unused    |         |
| Bit 8  |      | Unused    |         |
| Bit 7  | R/W  | ETRACE[7] | Х       |
| Bit 6  | R/W  | ETRACE[6] | Х       |
| Bit 5  | R/W  | ETRACE[5] | Х       |
| Bit 4  | R/W  | ETRACE[4] | Х       |
| Bit 3  | R/W  | ETRACE[3] | Х       |
| Bit 2  | R/W  | ETRACE[2] | Х       |
| Bit 1  | R/W  | ETRACE[1] | Х       |
| Bit 0  | R/W  | ETRACE[0] | Х       |

#### Register 00B1H (Indirect Register C0H to FFH): RTTP Path Expected Trace

# ETRACE[7:0]

The expected trail trace message (ETRACE[7:0]) bits contain a static message written by an external microprocessor. In algorithm 1 the expected message is used to validated the captured message. In algorithm 2 the expected message is used to validate the accepted message. When LENGTH16 is set to logic 1, the expected message must be written between address C0h and CFh. When LENGTH16 is set to logic 0, the accepted message must be written between address C0h and FFh.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R    | TIUV[12] | Х       |
| Bit 10 | R    | TIUV[11] | Х       |
| Bit 9  | R    | TIUV[10] | Х       |
| Bit 8  | R    | TIUV[9]  | Х       |
| Bit 7  | R    | TIUV[8]  | Х       |
| Bit 6  | R    | TIUV[7]  | Х       |
| Bit 5  | R    | TIUV[6]  | Х       |
| Bit 4  | R    | TIUV[5]  | Х       |
| Bit 3  | R    | TIUV[4]  | Х       |
| Bit 2  | R    | TIUV[3]  | Х       |
| Bit 1  | R    | TIUV[2]  | Х       |
| Bit 0  | R    | TIUV[1]  | Х       |

#### Register 00B2H: RTTP Path Trace Unstable Status

## TIUV[12:1].

The trace identifier unstable status bits indicate the current status of the TIU defects for STS-1/STM-0 paths #1 to #12

Algorithm 1: TIUV is set to logic 0.

Algorithm 2: TIUV is set to logic 1 when one or more erroneous bytes are detected between the current message and the previous message in a total of 8 trail trace messages without any persistent message in between. TIUV is set to logic 0 when a persistent message is found. A persistent message is found when the same message is receive for 3 or 5 consecutive multi-frames.

Algorithm 3: TIUV is set to logic 1 when one or more erroneous bytes are detected in three consecutive sixteen byte windows. The first window starts on the first erroneous trail trace byte. TIUV is set to logic 0 when the same trail trace byte is received for 48 consecutive frames.

Note: If a path is reconfigured from master to slave, and the path previously had a TIU defect, then the defect may persist after the config change. For this reason, ALGO[1:0] bits should be set to 00b (algorithm disable) for slave paths. This will clear any lingering defects on slave paths.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R/W  | TIUE[12] | 0       |
| Bit 10 | R/W  | TIUE[11] | 0       |
| Bit 9  | R/W  | TIUE[10] | 0       |
| Bit 8  | R/W  | TIUE[9]  | 0       |
| Bit 7  | R/W  | TIUE[8]  | 0       |
| Bit 6  | R/W  | TIUE[7]  | 0       |
| Bit 5  | R/W  | TIUE[6]  | 0       |
| Bit 4  | R/W  | TIUE[5]  | 0       |
| Bit 3  | R/W  | TIUE[4]  | 0       |
| Bit 2  | R/W  | TIUE[3]  | 0       |
| Bit 1  | R/W  | TIUE[2]  | 0       |
| Bit 0  | R/W  | TIUE[1]  | 0       |

## Register 00B3H: RTTP Path Trace Unstable Interrupt Enable

# TIUE[12:1]

The trace identifier unstable interrupt enable (TIUE[12:1]) bits control the activation of the interrupt (INTB) output for the corresponding STS-1/STM-0 paths #1 to #12. When this bit location is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When this bit location is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R    | TIUI[12] | X       |
| Bit 10 | R    | TIUI[11] | X       |
| Bit 9  | R    | TIUI[10] | X       |
| Bit 8  | R    | TIUI[9]  | X       |
| Bit 7  | R    | TIUI[8]  | X       |
| Bit 6  | R    | TIUI[7]  | X       |
| Bit 5  | R    | TIUI[6]  | Х       |
| Bit 4  | R    | TIUI[5]  | X       |
| Bit 3  | R    | TIUI[4]  | Х       |
| Bit 2  | R    | TIUI[3]  | Х       |
| Bit 1  | R    | TIUI[2]  | Х       |
| Bit 0  | R    | TIUI[1]  | Х       |

#### Register 00B4H: RTTP Path Trace Unstable Interrupt Status

If the WCIMODE bit in the SPECTRA-9953 Master Reset and Configuration Register (Register 0000H) is set high, these interrupt status bits are cleared on a write of logic one. Otherwise, these interrupt status bits are cleared on read.

#### TIUI[12:1]

The trace identifier unstable interrupt status (TIUI[12:1]) bit is an event indicator. TIUI[N] is set to logic 1 to indicate any changes in the status of TIUV[N] (stable to unstable, unstable to stable) for the corresponding STS-1/STM-0 path #1 to #12. This interrupt status bit is independent of the interrupt enable bit.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R    | TIMV[12] | Х       |
| Bit 10 | R    | TIMV[11] | Х       |
| Bit 9  | R    | TIMV[10] | Х       |
| Bit 8  | R    | TIMV[9]  | Х       |
| Bit 7  | R    | TIMV[8]  | Х       |
| Bit 6  | R    | TIMV[7]  | Х       |
| Bit 5  | R    | TIMV[6]  | Х       |
| Bit 4  | R    | TIMV[5]  | Х       |
| Bit 3  | R    | TIMV[4]  | Х       |
| Bit 2  | R    | TIMV[3]  | Х       |
| Bit 1  | R    | TIMV[2]  | Х       |
| Bit 0  | R    | TIMV[1]  | Х       |

#### Register 00B5H: RTTP Path Trace Mismatch Status

# TIMV[12:1]

The trace identifier mismatch status TIMV[12:1] bit indicate the current status of the TIM defects for STS-1/STM-0 paths #1 to #12.

Algorithm 1: TIMV is set to logic 1 when none of the last 20 messages matches the expected message. TIMV is set to logic 0 when 16 of the last 20 messages match the expected message.

Algorithm 2: TIMV is set to logic 1 when the accepted message does not match the expected message. TIMV is set to logic 0 when the accepted message matches the expected message.

Algorithm 3: TIMV is set to logic 0.

Note: If a path is reconfigured from master to slave, and the path previously had a TIM defect, then the defect may persist after the config change. For this reason, ALGO[1:0] bits should be set to 00b (algorithm disable) for slave paths. This will clear any lingering defects on slave paths.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R/W  | TIME[12] | 0       |
| Bit 10 | R/W  | TIME[11] | 0       |
| Bit 9  | R/W  | TIME[10] | 0       |
| Bit 8  | R/W  | TIME[9]  | 0       |
| Bit 7  | R/W  | TIME[8]  | 0       |
| Bit 6  | R/W  | TIME[7]  | 0       |
| Bit 5  | R/W  | TIME[6]  | 0       |
| Bit 4  | R/W  | TIME[5]  | 0       |
| Bit 3  | R/W  | TIME[4]  | 0       |
| Bit 2  | R/W  | TIME[3]  | 0       |
| Bit 1  | R/W  | TIME[2]  | 0       |
| Bit 0  | R/W  | TIME[1]  | 0       |

### Register 00B6H: RTTP Path Trace Mismatch Interrupt Enable

# TIME[12:1]

The trace identifier mismatch interrupt enable (TIME) bit controls the activation of the interrupt (INTB) output for the corresponding STS-1/STM-0 paths #1 to #12. When this bit location is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When this bit location is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R    | TIMI[12] | X       |
| Bit 10 | R    | TIMI[11] | Х       |
| Bit 9  | R    | TIMI[10] | X       |
| Bit 8  | R    | TIMI[9]  | Х       |
| Bit 7  | R    | TIMI[8]  | X       |
| Bit 6  | R    | TIMI[7]  | X       |
| Bit 5  | R    | TIMI[6]  | Х       |
| Bit 4  | R    | TIMI[5]  | Х       |
| Bit 3  | R    | TIMI[4]  | Х       |
| Bit 2  | R    | TIMI[3]  | Х       |
| Bit 1  | R    | TIMI[2]  | Х       |
| Bit 0  | R    | TIMI[1]  | Х       |

#### Register 00B7H: RTTP Path Trace Mismatch Interrupt Status

If the WCIMODE bit in the SPECTRA-9953 Master Reset and Configuration Register (Register 0000H) is set high, these interrupt status bits are cleared on a write of logic one. Otherwise, these interrupt status bits are cleared on read.

#### TIMI[12:1]

The trace identifier mismatch interrupt status (TIMI) bits are event indicators. TIMI[N] is set to logic 1 to indicate any changes in the status of TIMV[N] (match to mismatch, mismatch to match). This interrupt status bit is independent of the interrupt enable bit.

# 15.7 RSVCA Normal Registers

There are 16 RSVCA (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets. The master/slave configuration for the RSVCAs depends on the payload mapping and is thus defined using top-level registers 0002H and 0003H as well as each RSVCA Payload Configuration register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | Х       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  | R/W  | IADDR[1] | 0       |
| Bit 6  | R/W  | IADDR[0] | 0       |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

#### Register 00C0H: RSVCA Indirect Address

The Indirect Address Register is provided at SVCA Read/Write Address 00H.

# RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

# BUSY

The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address Register. BUSY is set to logic 0, upon completion of the RAM access. This register should be polled to determine when new data is available in the Indirect Data Register.

# PATH[3:0]

The STS-1/STM-0 path (PATH[3:0]) bits select which STS-1/STM-0 path is accessed by the current indirect transfer. PATH[3:0] should only be written with master path locations. A read operation from an indirect register on a slave path returns the value from the master path. Also, slave path indirect registers are overwritten with the master path's indirect value. As such, when an RSVCA processes 12 x STS-1, all 12 indirect register paths are valid, while when an RSVCA processes an STS-12c, only the path #1 is valid. When an RSVCA is configured as a slave, path #1 is still valid.

| PATH[3:0] | STS-1/STM-0 path #  |
|-----------|---------------------|
| 0000      | Invalid path        |
| 0001-1100 | Path #1 to Path #12 |
| 1101-1111 | Invalid path        |

# IADDR[1:0]

The address location (ADDR[1:0]) bits select which address location is accessed by the current indirect transfer.

| IADDR[1:0] | Indirect Register                                        |
|------------|----------------------------------------------------------|
| 00         | SVCA Outgoing Positive Justification Performance Monitor |
| 01         | SVCA Outgoing Negative Justification Performance Monitor |
| 10         | SVCA Diagnostic/Configuration Register                   |
| 11         | Unused                                                   |

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | DATA[15] | 0       |
| Bit 14 | R/W  | DATA[14] | 0       |
| Bit 13 | R/W  | DATA[13] | 0       |
| Bit 12 | R/W  | DATA[12] | 0       |
| Bit 11 | R/W  | DATA[11] | 0       |
| Bit 10 | R/W  | DATA[10] | 0       |
| Bit 9  | R/W  | DATA[9]  | 0       |
| Bit 8  | R/W  | DATA[8]  | 0       |
| Bit 7  | R/W  | DATA[7]  | 0       |
| Bit 6  | R/W  | DATA[6]  | 0       |
| Bit 5  | R/W  | DATA[5]  | 0       |
| Bit 4  | R/W  | DATA[4]  | 0       |
| Bit 3  | R/W  | DATA[3]  | 0       |
| Bit 2  | R/W  | DATA[2]  | 0       |
| Bit 1  | R/W  | DATA[1]  | 0       |
| Bit 0  | R/W  | DATA[0]  | 0       |

#### Register 00C1H: RSVCA Indirect Read/Write Data

The Indirect Data Register is provided at SVCA Read/Write Address 01H.

# DATA[15:0]

The indirect access data (DATA[15:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transferred to DATA[15:0]. BUSY should be polled to determine when the new data is available in DATA[15:0]. When RWB is set to logic 0 (indirect write), the data from DATA[15:0] will be transferred to the addressed location in the internal RAM. The indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[15:0] has a different meaning depending on which address of the internal RAM is being accessed.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | STS12CSL | 0       |
| Bit 14 | R/W  | STS12C   | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  | R/W  | Reserved | 0       |
| Bit 6  | R/W  | Reserved | 0       |
| Bit 5  | R/W  | Reserved | 0       |
| Bit 4  | R/W  | Reserved | 0       |
| Bit 3  | R/W  | STS3C[4] | 0       |
| Bit 2  | R/W  | STS3C[3] | 0       |
| Bit 1  | R/W  | STS3C[2] | 0       |
| Bit 0  | R/W  | STS3C[1] | 0       |

## Register 00C2H: RSVCA Payload Configuration Register<sup>5</sup>

The Payload Configuration Register is provided at SVCA Read/Write Address 02H.

Note: there is a possibility that SVCA indirect registers can be corrupted upon path reconfiguration. Refer to section 14.13 for more explanation and how to avoid the problem.

# STS3C[1]

The STS-3c (VC-4) payload configuration (STS3C[1]) bit selects the payload configuration. When STS3C[1] is set to logic 1, the STS-1/STM-0 paths #1, #5 and #9 are part of an STS-3c (VC-4) payload. When STS3C[1] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[1] register bit.

<sup>&</sup>lt;sup>5</sup> STS12CSL has precedence over all.

STS12C has precedence over STS3C configuration bits.

# STS3C[2]

The STS-3c (VC-4) payload configuration (STS3C[2]) bit selects the payload configuration. When STS3C[2] is set to logic 1, the STS-1/STM-0 paths #2, #6 and #10 are part of an STS-3c (VC-4) payload. When STS3C[2] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[2] register bit.

# STS3C[3]

The STS-3c (VC-4) payload configuration (STS3C[3]) bit selects the payload configuration. When STS3C[3] is set to logic 1, the STS-1/STM-0 paths #3, #7 and #11 are part of an STS-3c (VC-4) payload. When STS3C[3] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[3] register bit.

# STS3C[4]

The STS-3c (VC-4) payload configuration (STS3C[4]) bit selects the payload configuration. When STS3C[4] is set to logic 1, the STS-1/STM-0 paths #4, #8 and #12 are part of an STS-3c (VC-4) payload. When STS3C[4] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[4] register bit.

# STS12C

The STS-12c (VC-4-4c) payload configuration (STS12C) bit selects the payload configuration. When STS12C is set to logic 1, the STS-1/STM-0 paths #1 to #12 are part of an STS-12c (VC-4-4c) payload. When STS12C is set to logic 0, the STS-1/STM-0 paths are defined with the STS3C[1:4] register bit. The STS12C register bit is OR'ed with the STS12C device receive configuration 2 (0002H) register bit. The STS12C register bit has precedence over the STS3C[1:4] register bit.

# STS12CSL

The STS-12c/VC-4-4c slave concatenation (STS12CSL) signal enables the slave processing of an STS-12c/VC-4-4c payload. When STS12CSL is logic one, the SVCA process a slave STS-12c/VC-4-4c payload. When STS12CSL is logic zero, the SVCA process a master STS-12c/VC-4-4c payload. One master SVCA and three slaves SVCA can be used to process an STS-48c/VC-4-16c payload. One master SVCA and fifteen slaves SVCA can be used to process an STS-192c/VC-4-64c payload. The STS12CSL register bit is OR'ed with the device receive configuration 3 (0003H) STS12CSL register bit. The STS12CSL register bit has precedence over the STS3C[1:4] register bit.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R    | PPJI[12] | 0       |
| Bit 10 | R    | PPJI[11] | 0       |
| Bit 9  | R    | PPJI[10] | 0       |
| Bit 8  | R    | PPJI[9]  | 0       |
| Bit 7  | R    | PPJI[8]  | 0       |
| Bit 6  | R    | PPJI[7]  | 0       |
| Bit 5  | R    | PPJI[6]  | 0       |
| Bit 4  | R    | PPJI[5]  | 0       |
| Bit 3  | R    | PPJI[4]  | 0       |
| Bit 2  | R    | PPJI[3]  | 0       |
| Bit 1  | R    | PPJI[2]  | 0       |
| Bit 0  | R    | PPJI[1]  | 0       |

#### Register 00C3H: RSVCA Positive Pointer Justification Interrupt Status

The Positive Pointer Justification Interrupt Status Register is provided at SVCA Read/Write Address 03H.

#### PPJI[12:1]

The positive pointer justification interrupt status (PPJI[12:1]) bits are event indicators for STS-1/STM-0 paths #1 to #12. PPJI[12:1] are set to logic 1 to indicate a positive pointer justification event in the outgoing data stream. These interrupt status bits are independent of the interrupt enable bits. PPJI[12:1] are cleared to logic 0 when this register is read and WCIMODE input is logic 0. Each bit is independently cleared when WCIMODE is logic 1 and a write access with the corresponding bit is set to 1 is performed.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R    | NPJI[12] | 0       |
| Bit 10 | R    | NPJI[11] | 0       |
| Bit 9  | R    | NPJI[10] | 0       |
| Bit 8  | R    | NPJI[9]  | 0       |
| Bit 7  | R    | NPJI[8]  | 0       |
| Bit 6  | R    | NPJI[7]  | 0       |
| Bit 5  | R    | NPJI[6]  | 0       |
| Bit 4  | R    | NPJI[5]  | 0       |
| Bit 3  | R    | NPJI[4]  | 0       |
| Bit 2  | R    | NPJI[3]  | 0       |
| Bit 1  | R    | NPJI[2]  | 0       |
| Bit 0  | R    | NPJI[1]  | 0       |

#### Register 00C4H: RSVCA Negative Pointer Justification Interrupt Status

The Negative Pointer Justification Interrupt Status Register is provided at SVCA Read/Write Address 04H.

#### NPJI[12:1]

The negative pointer justification interrupt status (NPJI[12:1]) bits are event indicators for STS-1/STM-0 paths #1 to #12. NPJI[12:1] are set to logic 1 to indicate a negative pointer justification event in the outgoing data stream. These interrupt status bits are independent of the interrupt enable bits. NPJI[12:1] are cleared to logic 0 when this register is read and WCIMODE input is logic 0. Each bit is independently cleared when WCIMODE is logic 1 and a write access with the corresponding bit is set to 1 is performed.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    |         |
| Bit 11 | R    | FOVRI[12] | 0       |
| Bit 10 | R    | FOVRI[11] | 0       |
| Bit 9  | R    | FOVRI[10] | 0       |
| Bit 8  | R    | FOVRI[9]  | 0       |
| Bit 7  | R    | FOVRI[8]  | 0       |
| Bit 6  | R    | FOVRI[7]  | 0       |
| Bit 5  | R    | FOVRI[6]  | 0       |
| Bit 4  | R    | FOVRI[5]  | 0       |
| Bit 3  | R    | FOVRI[4]  | 0       |
| Bit 2  | R    | FOVRI[3]  | 0       |
| Bit 1  | R    | FOVRI[2]  | 0       |
| Bit 0  | R    | FOVRI[1]  | 0       |

#### Register 00C5H: RSVCA FIFO Overflow Interrupt Status

The FIFO overflow Event Interrupt Status Register is provided at SVCA Read/Write Address 05H.

#### FOVRI[12:1]

The FIFO overflow event interrupt status (FOVRI[12:1]) bits are event indicators for STS-1/STM-0 paths #1 to #12. FOVRI[12:1] are set to logic 1 to indicate a FIFO overflow event. These interrupt status bits are independent of the interrupt enable bits. FOVRI[12:1] are cleared to logic 0 when this register is read and WCIMODE input is logic 0. Each bit is independently cleared when WCIMODE is logic 1 and a write access with the corresponding bit is set to 1 is performed.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    |         |
| Bit 11 | R    | FUDRI[12] | 0       |
| Bit 10 | R    | FUDRI[11] | 0       |
| Bit 9  | R    | FUDRI[10] | 0       |
| Bit 8  | R    | FUDRI[9]  | 0       |
| Bit 7  | R    | FUDRI[8]  | 0       |
| Bit 6  | R    | FUDRI[7]  | 0       |
| Bit 5  | R    | FUDRI[6]  | 0       |
| Bit 4  | R    | FUDRI[5]  | 0       |
| Bit 3  | R    | FUDRI[4]  | 0       |
| Bit 2  | R    | FUDRI[3]  | 0       |
| Bit 1  | R    | FUDRI[2]  | 0       |
| Bit 0  | R    | FUDRI[1]  | 0       |

#### Register 00C6H: RSVCA FIFO Underflow Interrupt Status

The FIFO underflow Event Interrupt Status Register is provided at SVCA Read/Write Address 06H.

#### FUDRI[12:1]

The FIFO underflow event interrupt status (FUDR[12:1]) bits are event indicators for STS-1/STM-0 paths #1 to #12. FUDRI[12:1] are set to logic 1 to indicate a FIFO underflow event. These interrupt status bits are independent of the interrupt enable bits. FUDRI[12:1] are cleared to logic 0 when this register is read and WCIMODE input is logic 0. Each bit is independently cleared when WCIMODE is logic 1 and a write access with the corresponding bit is set to 1 is performed.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R/W  | PJIE[12] | 0       |
| Bit 10 | R/W  | PJIE[11] | 0       |
| Bit 9  | R/W  | PJIE[10] | 0       |
| Bit 8  | R/W  | PJIE[9]  | 0       |
| Bit 7  | R/W  | PJIE[8]  | 0       |
| Bit 6  | R/W  | PJIE[7]  | 0       |
| Bit 5  | R/W  | PJIE[6]  | 0       |
| Bit 4  | R/W  | PJIE[5]  | 0       |
| Bit 3  | R/W  | PJIE[4]  | 0       |
| Bit 2  | R/W  | PJIE[3]  | 0       |
| Bit 1  | R/W  | PJIE[2]  | 0       |
| Bit 0  | R/W  | PJIE[1]  | 0       |

#### Register 00C7H: RSVCA Pointer Justification Interrupt Enable

The Pointer Justification Interrupt Enable Register is provided at SVCA direct Read/Write Address 07H.

#### PJIEN[12:1]

The pointer justification event interrupt enable (PJIE[12:1]) bits controls the activation of the interrupt (INTB) output for STS-1/STM-0 paths #1 to #12. When any of these bit locations is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When any of these bit locations is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R/W  | FIE[12]  | 0       |
| Bit 10 | R/W  | FIE[11]  | 0       |
| Bit 9  | R/W  | FIE[10]  | 0       |
| Bit 8  | R/W  | FIE[9]   | 0       |
| Bit 7  | R/W  | FIE[8]   | 0       |
| Bit 6  | R/W  | FIE[7]   | 0       |
| Bit 5  | R/W  | FIE[6]   | 0       |
| Bit 4  | R/W  | FIE[5]   | 0       |
| Bit 3  | R/W  | FIE[4]   | 0       |
| Bit 2  | R/W  | FIE[3]   | 0       |
| Bit 1  | R/W  | FIE[2]   | 0       |
| Bit 0  | R/W  | FIE[1]   | 0       |

#### Register 00C8H: RSVCA FIFO Interrupt Enable

The FIFO Event Interrupt Enable Register is provided at SVCA Read/Write Address 08H.

# FIEN[12:1]

The FIFO event interrupt enable (FIE[12:1]) bits controls the activation of the interrupt (INTB) output for STS-1/STM-0 paths #1 to #12 caused by a FIFO overflow or a FIFO underflow. When any of these bit locations is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When any of these bit locations is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | NTHRES[3] | 0       |
| Bit 14 | R/W  | NTHRES[2] | 1       |
| Bit 13 | R/W  | NTHRES[1] | 1       |
| Bit 12 | R/W  | NTHRES[0] | 1       |
| Bit 11 |      | Unused    |         |
| Bit 10 |      | Unused    |         |
| Bit 9  |      | Unused    |         |
| Bit 8  |      | Unused    |         |
| Bit 7  |      | Unused    |         |
| Bit 6  |      | Unused    |         |
| Bit 5  |      | Unused    |         |
| Bit 4  |      | Unused    |         |
| Bit 3  | R/W  | PTHRES[3] | 0       |
| Bit 2  | R/W  | PTHRES[2] | 1       |
| Bit 1  | R/W  | PTHRES[1] | 1       |
| Bit 0  | R/W  | PTHRES[0] | 1       |

#### Register 00C9H: RSVCA Pointer Justification Thresholds

The SVCA pointer justification thresholds is provided at SVCA Read/Write Address 08H.

# PTHRES[3:0]

The SVCA positive pointer justification thresholds determines the FIFO fill thresholds that triggers a positive pointer justification is requested. If the FIFO fill level is less than the PTHRES, than a positive justification is performed.

# NTHRES[3:0]

The SVCA positive pointer justification thresholds determines the FIFO fill thresholds that triggers a negative pointer justification is requested. If the FIFO fill level is greater than the NTHRES, than a negative justification is performed.

#### Register 00CAH: RSVCA MISC Register

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | Reserved  | 0       |
| Bit 14 | R/W  |           | 0       |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    | 0       |
| Bit 11 | R/W  | CLRFS[12] | 0       |
| Bit 10 | R/W  | CLRFS[11] | 0       |
| Bit 9  | R/W  | CLRFS[10] | 0       |
| Bit 8  | R/W  | CLRFS[9]  | 0       |
| Bit 7  | R/W  | CLRFS[8]  | 0       |
| Bit 6  | R/W  | CLRFS[7]  | 0       |
| Bit 5  | R/W  | CLRFS[6]  | 0       |
| Bit 4  | R/W  | CLRFS[5]  | 0       |
| Bit 3  | R/W  | CLRFS[4]  | 0       |
| Bit 2  | R/W  | CLRFS[3]  | 0       |
| Bit 1  | R/W  | CLRFS[2]  | 0       |
| Bit 0  | R/W  | CLRFS[1]  | 0       |

The FIFO MISC register provides miscellaneous control bits. It is provided at Read/Write Address 0AH.

#### CLRFS

The Clear Fixed Stuff (CLRFS) enables the regeneration of fixed stuff columns (#30, 59) of an STS-1/VC-3. When set to logic one, STS-1/VC-3 incoming fixed stuff columns (#30, #59) are discarded and regenerated (set to 00h) on the outgoing stream . When set to logic 0, these fixed stuff columns are relayed through the SVCA.

# Register 00CBH: RSVCA Performance Monitor Trigger

The Performance monitor transfer register is provided at Read/Write Address 00CBH. Any write to this register triggers a transfer of all performance monitor counters to holding registers that can be read by the ecbi interface.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 | R    | PJPMON[12] | 0       |
| Bit 11 | R    | PJPMON[11] | 0       |
| Bit 10 | R    | PJPMON[10] | 0       |
| Bit 9  | R    | PJPMON[9]  | 0       |
| Bit 8  | R    | PJPMON[8]  | 0       |
| Bit 7  | R    | PJPMON[7]  | 0       |
| Bit 6  | R    | PJPMON[6]  | 0       |
| Bit 5  | R    | PJPMON[5]  | 0       |
| Bit 4  | R    | PJPMON[4]  | 0       |
| Bit 3  | R    | PJPMON[3]  | 0       |
| Bit 2  | R    | PJPMON[2]  | 0       |
| Bit 1  | R    | PJPMON[1]  | 0       |
| Bit 0  | R    | PJPMON[0]  | 0       |

#### Indirect Register 00H: RSVCA Positive Justifications Performance Monitor

The Outgoing Positive justifications performance monitor is provided at SVCA indirect Read/Write Address 00H.

#### PJPMON[12:0][12:1]

This register reports the number of positive pointer justification events that occurred on the outgoing side in the previous accumulation interval. The content of this register becomes valid a maximum of 155ns (12 clock cycles) after a transfer is triggered by writing the SVCA performance monitor trigger direct register or a write to the SPECTRA-9953 master configuration register. The value of PJPMON is only valid for master slices. If PJPMON[12:0] is read for a slave slice, the master path's value will be returned.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 | R    | NJPMON[12] | 0       |
| Bit 11 | R    | NJPMON[11] | 0       |
| Bit 10 | R    | NJPMON[10] | 0       |
| Bit 9  | R    | NJPMON[9]  | 0       |
| Bit 8  | R    | NJPMON[8]  | 0       |
| Bit 7  | R    | NJPMON[7]  | 0       |
| Bit 6  | R    | NJPMON[6]  | 0       |
| Bit 5  | R    | NJPMON[5]  | 0       |
| Bit 4  | R    | NJPMON[4]  | 0       |
| Bit 3  | R    | NJPMON[3]  | 0       |
| Bit 2  | R    | NJPMON[2]  | 0       |
| Bit 1  | R    | NJPMON[1]  | 0       |
| Bit 0  | R    | NJPMON[0]  | 0       |

### Indirect Register 01H: RSVCA Negative Justifications Performance Monitor

The outgoing Negative justifications performance monitor is provided at SVCA indirect Read/Write Address 01H.

### NJPMON[12:0]

This register reports the number of negative pointer justification events that occurred on the outgoing side in the previous accumulation interval. The content of this register becomes valid a maximum of 155ns (12 clockPOCLK cycles) after a transfer is triggered by writing the SVCA performance monitor trigger direct register or a write to the SPECTRA-9953 master configuration register. The value of NJPMON is only valid for master slices. If NJPMON[12:0] is read for a slave slice, the master path's value will be returned.



| Bit    | Туре | Function        | Default |
|--------|------|-----------------|---------|
| Bit 15 | R/W  | PTRRST          | 0       |
| Bit 14 | R/W  | PTRSS[1]        | 0       |
| Bit 13 | R/W  | PTRSS[0]        | 0       |
| Bit 12 | R/W  | JUS3DIS         | 0       |
| Bit 11 | R/W  | PTRDD[1]        | 0       |
| Bit 10 | R/W  | PTRDD[0]        | 0       |
| Bit 9  | R/W  | Unused          | 0       |
| Bit 8  | R/W  | Unused          | 0       |
| Bit 7  | R/W  | unused          | 0       |
| Bit 6  | R/W  | Diag_TOH_PAIS   | 0       |
| Bit 5  | R/W  | Diag_NDFREQ     | 0       |
| Bit 4  | R/W  | Diag_FifoAISDis | 0       |
| Bit 3  | R/W  | Diag_PAIS       | 0       |
| Bit 2  | R/W  | Diag_LOP        | 0       |
| Bit 1  | R/W  | Diag_NegJust    | 0       |
| Bit 0  | R/W  | Diag_PosJust    | 0       |

#### Indirect Register 02H: RSVCA Diagnostic/Config register

The SVCA Diagnostic Register is provided at SVCA Read/Write Address 02H. These bits should be set to their default values during normal operation of the SVCA. The Diagnostic/Config register is only valid for master paths. Slave path Diagnostic/Config registers are overwritten with the master path's Diagnostic/Config register value.

### Diag\_PosJust

The Diag\_PosJust bit forces the SVCA to generate outgoing positive justification events on the selected path(s). When set to 1, the SVCA generates positive justification events at the rate of one every four frames regardless of the current level of the internal FIFO. Prolonged application may cause the FIFO to overflow. However, the fifo monitor block has priority over the diagnostic justifications, so if the fifo level gets too high, then Negative justifications will be performed, even if the Diag\_PosJust bit is written high. As such, it is difficult to make the fifo overflow.

### Diag NegJust

When set high, The Diag\_NegJust bit forces the SVCA to generate outgoing negative justification events on the selected path(s). When set to 1, the SVCA generates negative justification events at the rate of one every four frames regardless of the current level of the internal FIFO. Prolonged application may cause the FIFO to underflow. However, the fifo monitor block has priority over the diagnostic justifications, so if the fifo level gets too low, then positive justifications will be performed, even if the Diag\_NegJust bit is written high. As such, it is difficult to make the fifo underflow.



Note : Diag\_PosJust and Diag\_NegJust must not be set to one at the same time. If that occurs, their operation is disabled.

### Diag\_LOP

When set high, the Diag\_LOP bit forces the SVCA to invert the outgoing NDF field of the payload (selected path(s)) pointer causing downstream pointer processing elements to enter a loss of pointer (LOP) state.

### Diag\_PAIS

When set high, the Diag\_PAIS bit forces the SVCA to insert path AIS in the selected outgoing stream for at least three consecutive frames. AIS is inserted by writing an all ones pattern in the transport overhead bytes H1, H2, and H3, as well as in the entire STS synchronous payload envelope. The first frame after PAIS negates will contain a new data flag in the transport overhead H1 byte.

### Diag\_FifoAISDis

When set high, Diag\_FifoAISDis bit forces the SVCA not to insert path AIS upon FIFO overflow/underflow detection. When set low (normal operation), detection of FIFO overflow/underflow causes path AIS to be inserted in the outgoing stream for at least three consecutive frames. Also, both overflow and underflow interrupts are triggered. (FOVR and FUDR).

### Diag\_NDFREQ

When set high, Diag\_NDFREQ bit forces the SVCA to insert a NEW DATA FLAG indication in the frame regardless of the state of the pointer generation state machine. This register bit is not slef clearing.

### Diag TOH PAIS

When set high, the Diag\_TOH\_PAIS bit allows path AIS to be inserted even during the section/line overhead. When Diag\_TOH\_PAIS is zero, path AIS can only be inserted during the payload or during the H1, H2, and H3 bytes.

### PTRDD[1:0]

The PTRDD[1:0] defines the STS-N/AU-N concatenation pointer bits DD. ITU requires that DD be set to 10 when processing AU-4, AU-3 or TU-3. On the other side, TELCORDIA does not specify these two bits.

# JUST3DIS

When set high, JUST3DIS allows the SVCA to perform 1 justification per frame when necessary. When set to zero, pointer justifications are allowed only every 4 frames.

# PTRSS[1:0]

The PTRSS[1:0] defines the STS-N/AU-N pointer bits SS. ITU requires that SS be set to 10 when processing AU-4, AU-3 or TU-3. On the other side, TELCORDIA does not specify these two bits. The ss bits are set to 00 when processing a slave STS-1.

### PTR\_RST

When set high, Incoming and outgoing pointers are reset to their default values. This bit is level sensitive

# 15.8 T8TE Normal Registers

There are 16 T8TE (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets. All 16 T8TE are masters and process and STS-12/STM-4 SONET/SDH stream.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  | R/W  | RESERVED | 0       |
| Bit 4  | R/W  | FIFOERRE | 0       |
| Bit 3  | R/W  | TPINS    | 0       |
| Bit 2  | R/W  | RESERVED | 0       |
| Bit 1  | W    | CENTER   | 0       |
| Bit 0  | R/W  | DLCV     | 0       |

### Register 00D0H: T8TE Control and Status

This register provides control and reports the status of the T8TE.

### DLCV

The diagnose line code violation bit (DLCV) controls the insertion of line code violation in the outgoing data stream. When this bit is set high, the transmit encoded data bus TED[9:0] are inverted to generate the complementary running disparity. The T8TE never inverts TelecomBus control characters, regardless of the DLCV bit.

# CENTER

The FIFO centering control bit (CENTER) controls the separation of the FIFO read and write pointers. CENTER is a write only bit. When a logic high is written to CENTER, and the current FIFO depth is not in the range of 3, 4 or 5 characters, the FIFO depth is forced to be four 8B/10B characters deep, with a momentary data corruption. Writing to the CENTER bit when the FIFO depth is in the 3, 4 or 5 character range produces no effect. CENTER always returns a logic low when read.

### TPINS

The Test Pattern Insertion (TPINS) controls the insertion of test pattern in the outgoing data stream for jitter testing purpose. When this bit is set high, the test pattern stored in the registers (TP[9:0]) is used to replace all the overhead and payload bytes of the output data stream. When TPINS is set low, no test pattern is inserted.



# FIFOERRE

The FIFO overrun/underrun error interrupt enable bit (FIFOERRE) controls the FIFO overrun/underrun interrupt event. An interrupt is generated on a FIFO error event if the FIFOERRE is set to logic 1. No interrupt is generated if FIFOERRE if is set to logic 0.

#### Register 00D1H: T8TE Interrupt Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | X       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | X       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | X       |
| Bit 9  |      | Unused   | X       |
| Bit 8  |      | Unused   | X       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | X       |
| Bit 5  |      | Unused   | X       |
| Bit 4  | R    | FIFOERRI | 0       |
| Bit 3  |      | Unused   | X       |
| Bit 2  |      | Unused   | X       |
| Bit 1  |      | Unused   | X       |
| Bit 0  |      | Unused   | Х       |

This register reports interrupt status due the detection of FIFO error.

### FIFOERRI

The FIFO overrun/underrun error interrupt indication bit (FIFOERRI) reports a FIFO overrun/underrun error event. FIFO overrun/underrun errors occur when FIFO logic detects FIFO read and write pointers in close proximity to each other. FIFOERRI is set to logic 1 on a FIFO overrun/underrun error. FIFOERRI is set to logic 0 when the T8TD Interrupt status register is read.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | TMODE8[1] | 0       |
| Bit 14 | R/W  | TMODE8[0] | 0       |
| Bit 13 | R/W  | TMODE7[1] | 0       |
| Bit 12 | R/W  | TMODE7[0] | 0       |
| Bit 11 | R/W  | TMODE6[1] | 0       |
| Bit 10 | R/W  | TMODE6[0] | 0       |
| Bit 9  | R/W  | TMODE5[1] | 0       |
| Bit 8  | R/W  | TMODE5[0] | 0       |
| Bit 7  | R/W  | TMODE4[1] | 0       |
| Bit 6  | R/W  | TMODE4[0] | 0       |
| Bit 5  | R/W  | TMODE3[1] | 0       |
| Bit 4  | R/W  | TMODE3[0] | 0       |
| Bit 3  | R/W  | TMODE2[1] | 0       |
| Bit 2  | R/W  | TMODE2[0] | 0       |
| Bit 1  | R/W  | TMODE1[1] | 0       |
| Bit 0  | R/W  | TMODE1[0] | 0       |

#### Register 00D2H: T8TE Time-slot Configuration #1

Register 00D2H configures the path termination mode of time-slots 1 to 8 of the T8TE.

### TMODE1[1:0]-TMODE8[1:0]

The time-slot path termination mode select register bits (TMODE1[1:0]-TMODE8[1:0]) configures the mode settings for time-slots 1 to 8 of the T8TE. Time-slots are numbered in order of transmission in the Incoming TelecomBus stream (ID[7:0]). Time-slot #1 is the first byte transmitted and time-slot #12 is the last byte transmitted. The setting stored in TMODEx[1:0] (x can be 1-8) determines which set of TelecomBus control signals are to be encoded in 8B/10B characters.

| TMODEx[1] | TMODEx[0] | Functional Description |
|-----------|-----------|------------------------|
| 0         | 0         | MST mode               |
| 0         | 1         | HPT mode               |
| 1         | 0         | Rserved                |
| 1         | 1         | Reserved               |

Note: If the user wants to employ the HPT mode, Section 14.12 (HPT mode Considerations) should be read first.

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     | Х       |
| Bit 14 |      | Unused     | Х       |
| Bit 13 |      | Unused     | Х       |
| Bit 12 |      | Unused     | Х       |
| Bit 11 |      | Unused     | Х       |
| Bit 10 |      | Unused     | Х       |
| Bit 9  |      | Unused     | Х       |
| Bit 8  |      | Unused     | Х       |
| Bit 7  | R/W  | TMODE12[1] | 0       |
| Bit 6  | R/W  | TMODE12[0] | 0       |
| Bit 5  | R/W  | TMODE11[1] | 0       |
| Bit 4  | R/W  | TMODE11[0] | 0       |
| Bit 3  | R/W  | TMODE10[1] | 0       |
| Bit 2  | R/W  | TMODE10[0] | 0       |
| Bit 1  | R/W  | TMODE9[1]  | 0       |
| Bit 0  | R/W  | TMODE9[0]  | 0       |

# Register 00D3H: T8TE Time-slot Configuration #2

Register 00D3H configures the path termination mode of time-slots 9 to 12 of the T8TE.

# TMODE9[1:0]-TMODE12[1:0]

The time-slot path termination mode select register bits (TMODE9[1:0]-TMODE12[1:0]) configures the mode settings for time-slots 9 to 12 of the T8TE. Time-slots are numbered in order of transmission in the Incoming TelecomBus stream (ID[7:0]). Time-slot #1 is the first byte transmitted and time-slot #12 is the last byte transmitted. The setting stored in TMODEx[1:0] (x can be 9-12) determines which set of TelecomBus control signals are to be encoded in 8B/10B characters.

| TMODEx[1] | TMODEx[0] | Functional Description |
|-----------|-----------|------------------------|
| 0         | 0         | MST mode               |
| 0         | 1         | HPT mode               |
| 1         | 0         | Rserved                |
| 1         | 1         | Reserved               |

Note: If the user wants to employ the HPT mode, Section 14.12 (HPT mode Considerations) should be read first.

#### Register 00D4H: T8TE Test Pattern

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | X       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | X       |
| Bit 10 |      | Unused   | X       |
| Bit 9  | R/W  | TP[9]    | 1       |
| Bit 8  | R/W  | TP[8]    | 0       |
| Bit 7  | R/W  | TP[7]    | 1       |
| Bit 6  | R/W  | TP[6]    | 0       |
| Bit 5  | R/W  | TP[5]    | 1       |
| Bit 4  | R/W  | TP[4]    | 0       |
| Bit 3  | R/W  | TP[3]    | 1       |
| Bit 2  | R/W  | TP[2]    | 0       |
| Bit 1  | R/W  | TP[1]    | 1       |
| Bit 0  | R/W  | TP[0]    | 0       |

These registers store test pattern.

# TP[9:0]

The Test Pattern registers (TP[9:0]) contains the test pattern that is used to insert into the outgoing data stream for jitter test purpose. When the TPINS bit is set high, the test pattern stored in TP[9:0] is used to replace all the overhead and payload bytes of the output data stream.

# 15.9 SARC Normal Registers

There are four SARC (#1 - #4) blocks in four STM-16 processing groups with independent register sets. When the SPECTRA-9953 is configured for quad STS-48/STM-16 mode, all four blocks are configured as masters to process the STS-48c/STM-16c data streams. When configured for STS-192/STM-64 mode, only SARC #1 is configured as master and the other three (#2 - #4) blocks are inactive and are considered as slaves.

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R    | BUSY       | 0       |
| Bit 14 | R/W  | RWB        | 0       |
| Bit 13 |      | Unused     |         |
| Bit 12 |      | Unused     |         |
| Bit 11 |      | Unused     |         |
| Bit 10 |      | Unused     |         |
| Bit 9  |      | Unused     |         |
| Bit 8  |      | Unused     |         |
| Bit 7  | R/W  | IADDR[1]   | 0       |
| Bit 6  | R/W  | IADDR[0]   | 0       |
| Bit 5  | R/W  | CHANNEL[1] | 0       |
| Bit 4  | R/W  | CHANNEL[0] | 0       |
| Bit 3  | R/W  | PATH[3]    | 0       |
| Bit 2  | R/W  | PATH[2]    | 0       |
| Bit 1  | R/W  | PATH[1]    | 0       |
| Bit 0  | R/W  | PATH[0]    | 0       |

### Register 00E0H: SARC Indirect Address

A write access to this register, Indirect Address Register, can initiates a write transfer from the Indirect (Write) Data Register to the internal Indirect Registers, and always initiates a read transfer from the internal Indirect Registers to the Indirect (Read) Data Register.

A read access to this register, Indirect Address Register, doesn't affect the internal Indirect Registers and doesn't affect the Indirect (Read/Write) Data Register.

# PATH[3:0]

The STS-1/STM-0 path (PATH[3:0]) bits select which STS-1/STM-0 path is accessed by the current transfer to internal Indirect Registers 0H, 1H, 2H or 3H.

# CHANNEL[1:0]

The STS-1/STM-0 channel (CHANNEL[1:0]) bits select which STS-1/STM-0 channel is accessed by the current transfer to internal Indirect Registers 0H, 1H, 2H or 3H.

| CHANNEL [1:0]<br>Hex | CHANNEL # | PATH [3:0]<br>Hex | STS-1/STM-0 path # |
|----------------------|-----------|-------------------|--------------------|
| 0                    | 1         | 0                 | Invalid path       |
|                      |           | 1-C               | Path #1-#12        |
|                      |           | D-F               | Invalid path       |
| 1                    | 2         | 0                 | Invalid path       |
|                      |           | 1-C               | Path #13-#24       |
|                      |           | D-F               | Invalid path       |
| 2                    | 3         | 0                 | Invalid path       |
|                      |           | 1-C               | Path #25-#36       |
|                      |           | D-F               | Invalid path       |
| 3                    | 4         | 0                 | Invalid path       |
|                      |           | 1-C               | Path #37-#48       |
|                      |           | D-F               | Invalid path       |

The fields PATH[3:0] and CHANNEL[1:0] together give the following selection:

Write transfer to invalid path doesn't affect the internal Indirect Registers. Read transfer to invalid path returns all zeros when the busy bit is low and return an unpredictable value when the busy bit is high.

# IADDR[1:0]

The Indirect address (IADDR[1:0]) indicates which internal Indirect Registers is written and read by the current transfer. The following table indicates the internal Indirect Registers address mapping.

| IADDR[1:0]<br>Hex | Indirect Register                                  |  |
|-------------------|----------------------------------------------------|--|
| 0H                | SARC Path Configuration Indirect Data (48 Paths)   |  |
| 1H                | SARC Path RPALM Enable Indirect Data (48 Paths)    |  |
| 2H                | SARC Path RPAISINS Enable Indirect Data (48 Paths) |  |
| 3H                | SARC Path TPAISINS Enable Indirect Data (48 Paths) |  |

### BUSY

The BUSY (BUSY) bit reports the status of the transfer to, or from, the internal Indirect Registers (SARC Path Configuration Indirect Data, SARC Path RPALM Enable Indirect Data, SARC Path RPAISINSEN Enable Indirect Data, and SARC Path TPAISINS Enable Indirect Data). BUSY is set to logic 1 upon writing to the indirect address register. BUSY is set to logic 0, upon completion of the transfer.

This bit should be polled to determine when a new address (PATH, CHANNEL, IADDR, RWB) could be written in the Indirect Address Register. This bit should be polled to determine for read access when the data to the Indirect (Read) Data Register is available and stable and for write access when a new data to the Indirect (Write) Data Register can be written.

When previously RWB is set to logic 0 (indirect write access) a new write access to the Indirect Address Register or a new write access to the Indirect (Write) Data Register during the busy bit is high ('1') can corrupt the current transaction.

When previously RWB is set to logic 1 (indirect read access) a new write access to the Indirect Address Register during the busy bit is high ('1') can corrupt the current transaction.

### RWB

The active high read and active low write (RWB) bit selects if the current access to the internal Indirect Registers is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the indirect registers. When RWB is set to logic 1, an indirect read access from the internal Indirect Registers is initiated. The data from the addressed location in the internal Indirect Registers will be transferred to the Indirect (Read) Data Register. When RWB is set to logic 0, an indirect write access to the internal Indirect Registers is initiated and also an indirect read access from the internal Indirect read access from the internal Indirect read access from the internal Indirect Registers is initiated. The data from the Indirect (Write) Data Register will be transferred to the addressed location in the internal Indirect Registers and this written data is return back to the Indirect (Read) Data Register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | DATA[15] | 0       |
| Bit 14 | R/W  | DATA[14] | 0       |
| Bit 13 | R/W  | DATA[13] | 0       |
| Bit 12 | R/W  | DATA[12] | 0       |
| Bit 11 | R/W  | DATA[11] | 0       |
| Bit 10 | R/W  | DATA[10] | 0       |
| Bit 9  | R/W  | DATA[9]  | 0       |
| Bit 8  | R/W  | DATA[8]  | 0       |
| Bit 7  | R/W  | DATA[7]  | 0       |
| Bit 6  | R/W  | DATA[6]  | 0       |
| Bit 5  | R/W  | DATA[5]  | 0       |
| Bit 4  | R/W  | DATA[4]  | 0       |
| Bit 3  | R/W  | DATA[3]  | 0       |
| Bit 2  | R/W  | DATA[2]  | 0       |
| Bit 1  | R/W  | DATA[1]  | 0       |
| Bit 0  | R/W  | DATA[0]  | 0       |

### Register 00E1H: SARC Indirect Read/Write Data

# DATA[15:0]

The indirect access data (DATA[15:0]) bits hold the data transfer to or from the internal Indirect Registers during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal Indirect Registers will be transferred to DATA[15:0]. BUSY should be polled to determine when the new data is available in DATA[15:0]. When RWB is set to logic 0 (indirect write), the data from DATA[15:0] will be transferred to the addressed location in the internal Indirect Registers. The indirect (Write) Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register. DATA[15:0] has a different meaning depending on which address of the internal Indirect Registers is being accessed.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  |      | Unused   |         |
| Bit 6  |      | Unused   |         |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  |      | Unused   |         |
| Bit 2  |      | Unused   |         |
| Bit 1  | R/W  | LRDI22   | 0       |
| Bit 0  | R/W  | TLRCPEN  | 0       |

# Register 00E2H: SARC Section Configuration

# TLRCPEN

The transmit line ring control port enable (TLRCPEN) bit enables the TRCP port. When TLRCPEN is set to logic 1, the APS, RDI-L and REI-L insertion indication are extracted from the TRCP port. When TRCPEN is set to logic 0, the APS, RDI-L and REI-L insertion indication are derived from the defect detected on the receive data stream.

# LRDI22

The line remote defect indication (LRDI22) bit selects the line RDI persistence. When LRDI22 is set to logic 1, a new line RDI indication is transmitted on TLRDIINS for at least 22 frames. When LRDI22 is set to logic 0, a new line RDI indication is transmitted on TLRDIINS for at least 12 frames.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R/W  | Unused   | 0       |
| Bit 10 | R/W  | Unused   | 0       |
| Bit 9  | R/W  | SFBEREN  | 0       |
| Bit 8  | R/W  | SDBEREN  | 0       |
| Bit 7  | R/W  | STIMEN   | 0       |
| Bit 6  | R/W  | STIUEN   | 0       |
| Bit 5  | R/W  | APSBFEN  | 0       |
| Bit 4  | R/W  | LRDIEN   | 0       |
| Bit 3  | R/W  | LAISEN   | 0       |
| Bit 2  | R/W  | LOSEN    | 0       |
| Bit 1  | R/W  | LOFEN    | 0       |
| Bit 0  | R/W  | OOFEN    | 0       |

### Register 00E3H: SARC Section RSALM Enable

# OOFEN to SFBERENEN[1]

The enable bit allows the indication associated defect to be ORed into the output alarm. When the enable bit is set high, the corresponding defect indication is ORed with other defect indications and goes on the output alarm. When the enable bit is set low, the corresponding defect indication does not affect the output alarm.

The following table summarizes the enable bit, the defect and the output alarm.

| Enable Bit | Defect | Output Alarm |
|------------|--------|--------------|
|            |        | RSALM        |
|            |        |              |
| SFBEREN    | SFBER  |              |
| SDBEREN    | SDBER  |              |
| STIMEN     | STIM   |              |
| STIUEN     | STIU   |              |
| APSBFEN    | APSBF  |              |
| LRDIEN     | LRDI   |              |
| LAISEN     | LAIS   |              |
| LOSEN      | LOS    |              |
| LOFEN      | LOF    |              |
| OOFEN      | OOF    |              |

| Bit    | Туре | Function       | Default |
|--------|------|----------------|---------|
| Bit 15 |      | Unused         |         |
| Bit 14 |      | Unused         |         |
| Bit 13 |      | Unused         |         |
| Bit 12 |      | Unused         |         |
| Bit 11 | R/W  | Reserved       | 0       |
| Bit 10 | R/W  | UnusedReserved | 0       |
| Bit 9  | R/W  | SFBEREN        | 0       |
| Bit 8  | R/W  | SDBEREN        | 0       |
| Bit 7  | R/W  | STIMEN         | 0       |
| Bit 6  | R/W  | STIUEN         | 0       |
| Bit 5  | R/W  | APSBFEN        | 0       |
| Bit 4  | R/W  | LRDIEN         | 0       |
| Bit 3  | R/W  | LAISEN         | 0       |
| Bit 2  | R/W  | LOSEN          | 1       |
| Bit 1  | R/W  | LOFEN          | 0       |
| Bit 0  | R/W  | OOFEN          | 0       |

### Register 00E4H: SARC Section Receive AIS-L Insert Enable

# OOFEN to SFBEREN[1]

The enable bit allows the indication associated defect to be ORed into the output alarm. When the enable bit is set high, the corresponding defect indication is ORed with other defect indications and goes on the output alarm. When the enable bit is set low, the corresponding defect indication does not affect the output alarm.

The following table summarizes the enable bit, the defect and the output alarm.

| Enable bit | Defect | Output alarm |
|------------|--------|--------------|
|            |        | RLAISINS     |
|            |        |              |
| SFBEREN    | SFBER  |              |
| SDBEREN    | SDBER  |              |
| STIMEN     | STIM   |              |
| STIUEN     | STIU   |              |
| APSBFEN    | APSBF  |              |
| LRDIEN     | LRDI   |              |
| LAISEN     | LAIS   |              |
| LOSEN      | LOS    |              |
| LOFEN      | LOF    |              |
| OOFEN      | OOF    |              |



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R/W  | Unused   | 0       |
| Bit 10 | R/W  | Unused   | 0       |
| Bit 9  | R/W  | SFBEREN  | 0       |
| Bit 8  | R/W  | SDBEREN  | 0       |
| Bit 7  | R/W  | STIMEN   | 0       |
| Bit 6  | R/W  | STIUEN   | 0       |
| Bit 5  | R/W  | APSBFEN  | 0       |
| Bit 4  | R/W  | LRDIEN   | 0       |
| Bit 3  | R/W  | LAISEN   | 0       |
| Bit 2  | R/W  | LOSEN    | 0       |
| Bit 1  | R/W  | LOFEN    | 0       |
| Bit 0  | R/W  | OOFEN    | 0       |

### Register 00E5H: SARC Section Transmit RDI-L Insert Enable

# OOFEN to SFBEREN[1]

The enable bit allows the indication associated defect to be ORed into the output alarm. When the enable bit is set high, the corresponding defect indication is ORed with other defect indications and goes on the output alarm. When the enable bit is set low, the corresponding defect indication does not affect the output alarm. The following table summarizes the enable bit, the defect and the output alarm.

| Enable Bit | Defect | Output Alarm |
|------------|--------|--------------|
|            |        | TLRDIINS     |
|            |        |              |
| SFBEREN    | SFBER  |              |
| SDBEREN    | SDBER  |              |
| STIMEN     | STIM   |              |
| STIUEN     | STIU   |              |
| APSBFEN    | APSBF  |              |
| LRDIEN     | LRDI   |              |
| LAISEN     | LAIS   |              |
| LOSEN      | LOS    |              |
| LOFEN      | LOF    |              |
| OOFEN      | OOF    |              |

Release

| Bit    | Туре | Function       | Default |
|--------|------|----------------|---------|
| Bit 15 |      | Unused         |         |
| Bit 14 |      | Unused         |         |
| Bit 13 |      | Unused         |         |
| Bit 12 |      | Unused         |         |
| Bit 11 |      | Unused         |         |
| Bit 10 |      | Unused         |         |
| Bit 9  |      | Unused         |         |
| Bit 8  |      | Unused         |         |
| Bit 7  |      | Unused         |         |
| Bit 6  |      | Unused         |         |
| Bit 5  |      | Unused         |         |
| Bit 4  | R/W  | TPLOPTREND     | 0       |
| Bit 3  | R/W  | TPAISPTRCFG[1] | 0       |
| Bit 2  | R/W  | TPAISPTRCFG[0] | 0       |
| Bit 1  | R/W  | TPLOPTRCFG[1]  | 0       |
| Bit 0  | R/W  | TPLOPTRCFG[0]  | 0       |

### Register 00E7H: SARC Transmit Path Configuration

Note: There is only one register for 48 transmit paths.

# TPLOPTRCFG[1:0]

The transmit path loss of pointer configuration (TPLOPTRCFG[1:0]) bits define the LOP-P defect. When TPLOPTRCFG[1:0] is set to 00b, a transmit LOP-P defect is declared when the pointer from the SHPI is in the LOP state and a transmit LOP-P defect is removed when the pointer is not in the LOP state. When TPLOPTRCFG[1:0] is set to 01b, a transmit LOP-P defect is declared when the pointer or any of the concatenated pointers at the SHPI is in the LOP-P defect is removed when the LOP-P defect is declared when the pointer or any of the concatenated pointers at the SHPI is in the LOP-P defect is declared when the LOP-P defect is removed when the pointer and all the concatenation pointers are not in the LOP state. When TPLOPTRCFG[1:0] is set to 10b, a transmit LOP-P defect is declared when the SHPI pointer or any of the concatenated SHPI pointers is in the LOP state or in the AIS state and an LOP-P defect is removed when the pointer and all the concatenation pointers are not in the LOP state and an LOP-P defect is removed when the pointer or any of the concatenated SHPI pointer or and all the concatenation pointers are not in the AIS state and an LOP-P defect is removed when the pointer and all the concatenation pointers are not in the AIS state and an LOP-P defect is removed when the pointer and all the concatenation pointers are not in the AIS state and an LOP-P defect is removed when the pointer and all the concatenation pointers are not in the AIS state and an LOP-P defect is removed when the pointer and all the concatenation pointers are not in the AIS state and an LOP-P defect is removed when the pointer and all the concatenation pointers are not in the AIS state and an LOP-P defect is removed when the pointer and all the concatenation pointers are not in the AIS state or in the AIS state.

# TPAISPTRCFG[1:0]

The transmit path AIS pointer configuration (TPAISPTRCFG[1:0]) bits define the transmit AIS-P defect. When TPAISPTRCFG[1:0] is set to 00b, a transmit AIS-P defect is declared when the SHPI pointer is in the AIS state and an AIS-P defect is removed when the pointer is not in the AIS state. When TPAISPTRCFG[1:0] is set to 01b, a transmit AIS-P defect is declared when the SHPI pointer or any of the concatenated SHPI pointers is in the AIS state and an AIS-P defect is removed when the pointer and all the concatenation pointers are not in the AIS state. When TPAISPTRCFG[1:0] is set to 10b, a transmit AIS-P defect is declared when the pointer or any of the concatenated SHPI pointers are not in the AIS state. When TPAISPTRCFG[1:0] is set to 10b, a transmit AIS-P defect is declared when the pointer and all the SHPI concatenated pointers are in the AIS state and an AIS-P defect is removed when the pointer or any of the concatenation pointers is not in the AIS state and an AIS-P defect is removed when the pointer or any of the concatenation pointers are in the AIS state and an AIS-P defect is removed when the pointer or any of the concatenation pointers is not in the AIS state and an AIS-P defect is removed when the pointer or any of the concatenation pointers is not in the AIS state.

### TPLOPTREND

The transmit path loss of pointer removal (TPLOPTREND) bit controls the removal of a transmit LOP-P defect when a transmit AIS-P defect is declared. When TPLOPTREND is set to logic 1, a transmit LOP-P defect is terminated when a transmit AIS-P defect is declared. When TPLOPTREND is set to logic 0, a transmit LOP-P defect is not terminated when a transmit AIS-P defect is declared.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R    | PLOPTRV[12] | Х       |
| Bit 10 | R    | PLOPTRV[11] | Х       |
| Bit 9  | R    | PLOPTRV[10] | Х       |
| Bit 8  | R    | PLOPTRV[9]  | Х       |
| Bit 7  | R    | PLOPTRV[8]  | Х       |
| Bit 6  | R    | PLOPTRV[7]  | Х       |
| Bit 5  | R    | PLOPTRV[6]  | Х       |
| Bit 4  | R    | PLOPTRV[5]  | Х       |
| Bit 3  | R    | PLOPTRV[4]  | Х       |
| Bit 2  | R    | PLOPTRV[3]  | Х       |
| Bit 1  | R    | PLOPTRV[2]  | Х       |
| Bit 0  | R    | PLOPTRV[1]  | Х       |

# Register 00E8H: SARC LOP Pointer Status Path #1 to #12

# PLOPTRV[1:12]

The path loss of pointer status (PLOPTRV[1:12]) bits indicate the current status of the LOP-P defect STS-1/STM-0 paths #1 to #12. These bits reflect the assertion of the LOP condition for a specific path on the RALM output.

When PLOPTRCFG register bits are set to **00b**, PLOPTRV is asserted when the pointer is in the LOP state and PLOPTRV is negated when the pointer is not in the LOP state. When PLOPTRCFG register bits are set to **01b**, PLOPTRV is asserted when the pointer or any of the concatenated pointers is in the LOP state and PLOPTRV is negated when the pointer and all the concatenation pointers are not in the LOP state. When PLOPTRCFG register bits are set to **10b**, PLOPTRV is asserted when the pointer or any of the concatenated pointers is in the LOP state or in the AIS state, and PLOPTRV is negated when the pointer and all the concatenation pointers are not in the LOP state or in the AIS state. When the PLOPTREND register bit is set to one, PLOPPTRV is negated when an AIS-P defect is detected.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R    | PLOPTRV[24] | Х       |
| Bit 10 | R    | PLOPTRV[23] | Х       |
| Bit 9  | R    | PLOPTRV[22] | Х       |
| Bit 8  | R    | PLOPTRV[21] | Х       |
| Bit 7  | R    | PLOPTRV[20] | Х       |
| Bit 6  | R    | PLOPTRV[19] | Х       |
| Bit 5  | R    | PLOPTRV[18] | Х       |
| Bit 4  | R    | PLOPTRV[17] | Х       |
| Bit 3  | R    | PLOPTRV[16] | Х       |
| Bit 2  | R    | PLOPTRV[15] | Х       |
| Bit 1  | R    | PLOPTRV[14] | Х       |
| Bit 0  | R    | PLOPTRV[13] | Х       |

# Register 00E9H: SARC LOP Pointer Status Path #13 to #24

# PLOPTRV[13:24]

The path loss of pointer status (PLOPTRV[13:24]) bits indicate the current status of the LOP-P defect STS-1/STM-0 paths #13 to #24.

Same definition as Register 00E8H SARC LOP Pointer Status Path #1 to #12 but for path #13 to #24.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R    | PLOPTRV[36] | Х       |
| Bit 10 | R    | PLOPTRV[35] | Х       |
| Bit 9  | R    | PLOPTRV[34] | Х       |
| Bit 8  | R    | PLOPTRV[33] | Х       |
| Bit 7  | R    | PLOPTRV[32] | Х       |
| Bit 6  | R    | PLOPTRV[31] | Х       |
| Bit 5  | R    | PLOPTRV[30] | Х       |
| Bit 4  | R    | PLOPTRV[29] | Х       |
| Bit 3  | R    | PLOPTRV[28] | Х       |
| Bit 2  | R    | PLOPTRV[27] | Х       |
| Bit 1  | R    | PLOPTRV[26] | Х       |
| Bit 0  | R    | PLOPTRV[25] | Х       |

# Register 00EAH: SARC LOP Pointer Status Path #25 to #36

# PLOPTRV[25:36]

The path loss of pointer status (PLOPTRV[25:36]) bits indicate the current status of the LOP-P defect STS-1/STM-0 paths #25 to #36.

Same definition as Register 00E8H SARC LOP Pointer Status Path #1 to #12 but for path #25 to #36.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R    | PLOPTRV[48] | Х       |
| Bit 10 | R    | PLOPTRV[47] | Х       |
| Bit 9  | R    | PLOPTRV[46] | Х       |
| Bit 8  | R    | PLOPTRV[45] | Х       |
| Bit 7  | R    | PLOPTRV[44] | Х       |
| Bit 6  | R    | PLOPTRV[43] | Х       |
| Bit 5  | R    | PLOPTRV[42] | Х       |
| Bit 4  | R    | PLOPTRV[41] | Х       |
| Bit 3  | R    | PLOPTRV[40] | Х       |
| Bit 2  | R    | PLOPTRV[39] | Х       |
| Bit 1  | R    | PLOPTRV[38] | Х       |
| Bit 0  | R    | PLOPTRV[37] | Х       |

# Register 00EBH: SARC LOP Pointer Status Path #37 to #48

# PLOPTRV[37:48]

The path loss of pointer status (PLOPTRV[37:48]) bits indicate the current status of the LOP-P defect STS-1/STM-0 paths #37 to #48.

Same definition as Register 00E8H SARC LOP Pointer Status Path #1 to #12 but for path #37 to #48.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R/W  | PLOPTRE[12] | 0       |
| Bit 10 | R/W  | PLOPTRE[11] | 0       |
| Bit 9  | R/W  | PLOPTRE[10] | 0       |
| Bit 8  | R/W  | PLOPTRE[9]  | 0       |
| Bit 7  | R/W  | PLOPTRE[8]  | 0       |
| Bit 6  | R/W  | PLOPTRE[7]  | 0       |
| Bit 5  | R/W  | PLOPTRE[6]  | 0       |
| Bit 4  | R/W  | PLOPTRE[5]  | 0       |
| Bit 3  | R/W  | PLOPTRE[4]  | 0       |
| Bit 2  | R/W  | PLOPTRE[3]  | 0       |
| Bit 1  | R/W  | PLOPTRE[2]  | 0       |
| Bit 0  | R/W  | PLOPTRE[1]  | 0       |

### Register 00ECH: SARC LOP Pointer Interrupt Enable Path #1 to #12

# PLOPTRE[1:12]

The path loss of pointer interrupt enable (PLOPTRE[1:12]) bits control the activation of the interrupt (INTB) output for STS-1/STM-0 paths #1 to #12.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R/W  | PLOPTRE[24] | 0       |
| Bit 10 | R/W  | PLOPTRE[23] | 0       |
| Bit 9  | R/W  | PLOPTRE[22] | 0       |
| Bit 8  | R/W  | PLOPTRE[21] | 0       |
| Bit 7  | R/W  | PLOPTRE[20] | 0       |
| Bit 6  | R/W  | PLOPTRE[19] | 0       |
| Bit 5  | R/W  | PLOPTRE[18] | 0       |
| Bit 4  | R/W  | PLOPTRE[17] | 0       |
| Bit 3  | R/W  | PLOPTRE[16] | 0       |
| Bit 2  | R/W  | PLOPTRE[15] | 0       |
| Bit 1  | R/W  | PLOPTRE[14] | 0       |
| Bit 0  | R/W  | PLOPTRE[13] | 0       |

### Register 00EDH: SARC LOP Pointer Interrupt Enable Path #13 to #24

# PLOPTRE[13:24]

The path loss of pointer interrupt enable (PLOPTRE[13:24]) bits control the activation of the interrupt (INTB) output for STS-1/STM-0 paths #13 to #24.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R/W  | PLOPTRE[36] | 0       |
| Bit 10 | R/W  | PLOPTRE[35] | 0       |
| Bit 9  | R/W  | PLOPTRE[34] | 0       |
| Bit 8  | R/W  | PLOPTRE[33] | 0       |
| Bit 7  | R/W  | PLOPTRE[32] | 0       |
| Bit 6  | R/W  | PLOPTRE[31] | 0       |
| Bit 5  | R/W  | PLOPTRE[30] | 0       |
| Bit 4  | R/W  | PLOPTRE[29] | 0       |
| Bit 3  | R/W  | PLOPTRE[28] | 0       |
| Bit 2  | R/W  | PLOPTRE[27] | 0       |
| Bit 1  | R/W  | PLOPTRE[26] | 0       |
| Bit 0  | R/W  | PLOPTRE[25] | 0       |

### Register 00EEH: SARC LOP Pointer Interrupt Enable Path #25 to #36

# PLOPTRE[25:36]

The path loss of pointer interrupt enable (PLOPTRE[25:36]) bits control the activation of the interrupt (INTB) output for STS-1/STM-0 paths #25 to #36.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R/W  | PLOPTRE[48] | 0       |
| Bit 10 | R/W  | PLOPTRE[47] | 0       |
| Bit 9  | R/W  | PLOPTRE[46] | 0       |
| Bit 8  | R/W  | PLOPTRE[45] | 0       |
| Bit 7  | R/W  | PLOPTRE[44] | 0       |
| Bit 6  | R/W  | PLOPTRE[43] | 0       |
| Bit 5  | R/W  | PLOPTRE[42] | 0       |
| Bit 4  | R/W  | PLOPTRE[41] | 0       |
| Bit 3  | R/W  | PLOPTRE[40] | 0       |
| Bit 2  | R/W  | PLOPTRE[39] | 0       |
| Bit 1  | R/W  | PLOPTRE[38] | 0       |
| Bit 0  | R/W  | PLOPTRE[37] | 0       |

### Register 00EFH: SARC LOP Pointer Interrupt Enable Path #37 to #48

# PLOPTRE[37:48]

The path loss of pointer interrupt enable (PLOPTRE[37:48]) bits control the activation of the interrupt (INTB) output for STS-1/STM-0 paths #37 to #48.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R    | PLOPTRI[12] | Х       |
| Bit 10 | R    | PLOPTRI[11] | Х       |
| Bit 9  | R    | PLOPTRI[10] | Х       |
| Bit 8  | R    | PLOPTRI[9]  | Х       |
| Bit 7  | R    | PLOPTRI[8]  | Х       |
| Bit 6  | R    | PLOPTRI[7]  | Х       |
| Bit 5  | R    | PLOPTRI[6]  | Х       |
| Bit 4  | R    | PLOPTRI[5]  | Х       |
| Bit 3  | R    | PLOPTRI[4]  | Х       |
| Bit 2  | R    | PLOPTRI[3]  | Х       |
| Bit 1  | R    | PLOPTRI[2]  | Х       |
| Bit 0  | R    | PLOPTRI[1]  | Х       |

### Register 00F0H: SARC LOP Pointer Interrupt Status Path #1 to #12

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE input is logic 0, all the interrupts are cleared when the Interrupt Status Register is read. When WCIMODE input is logic 1, a given interrupt is cleared only if the corresponding bit is logic 1 when the Interrupt Status Register is written.

### PLOPTRI[1:12]

The path loss of pointer interrupt status (PLOPTRI[1:12]) bits are event indicators for STS-1/STM-0 paths #1 to #12,

PLOPTRI[1:12] are set to logic 1 to indicate any changes in the status of PLOPTRV[1:12]. These interrupt status bits are independent of the interrupt enable bits. PLOPTRI[1:12] are cleared to logic 0 when this register is read.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R    | PLOPTRI[24] | Х       |
| Bit 10 | R    | PLOPTRI[23] | Х       |
| Bit 9  | R    | PLOPTRI[22] | Х       |
| Bit 8  | R    | PLOPTRI[21] | Х       |
| Bit 7  | R    | PLOPTRI[20] | Х       |
| Bit 6  | R    | PLOPTRI[19] | Х       |
| Bit 5  | R    | PLOPTRI[18] | Х       |
| Bit 4  | R    | PLOPTRI[17] | Х       |
| Bit 3  | R    | PLOPTRI[16] | Х       |
| Bit 2  | R    | PLOPTRI[15] | х       |
| Bit 1  | R    | PLOPTRI[14] | х       |
| Bit 0  | R    | PLOPTRI[13] | х       |

#### Register 00F1H: SARC LOP Pointer Interrupt Status Path #13 to #24

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE input is logic 0, all the interrupts are cleared when the Interrupt Status Register is read. When WCIMODE input is logic 1, a given interrupt is cleared only if the corresponding bit is logic 1 when the Interrupt Status Register is written.

### PLOPTRI[13:24]

The path loss of pointer interrupt status (PLOPTRI[13:24]) bits are event indicators for STS-1/STM-0 paths #13 to #24,

PLOPTRI[13:24] are set to logic 1 to indicate any changes in the status of PLOPTRV[13:24]. These interrupt status bits are independent of the interrupt enable bits. PLOPTRI[13:24] are cleared to logic 0 when this register is read.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R    | PLOPTRI[36] | Х       |
| Bit 10 | R    | PLOPTRI[35] | Х       |
| Bit 9  | R    | PLOPTRI[34] | Х       |
| Bit 8  | R    | PLOPTRI[33  | Х       |
| Bit 7  | R    | PLOPTRI[32] | Х       |
| Bit 6  | R    | PLOPTRI[31] | Х       |
| Bit 5  | R    | PLOPTRI[30] | Х       |
| Bit 4  | R    | PLOPTRI[29] | Х       |
| Bit 3  | R    | PLOPTRI[28] | Х       |
| Bit 2  | R    | PLOPTRI[27] | х       |
| Bit 1  | R    | PLOPTRI[26] | х       |
| Bit 0  | R    | PLOPTRI[25] | Х       |

#### Register 00F2H: SARC LOP Pointer Interrupt Status Path #25 to #36

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE input is logic 0, all the interrupts are cleared when the Interrupt Status Register is read. When WCIMODE input is logic 1, a given interrupt is cleared only if the corresponding bit is logic 1 when the Interrupt Status Register is written.

### PLOPTRI[25:36]

The path loss of pointer interrupt status (PLOPTRI[25:36]) bits are event indicators for STS-1/STM-0 paths #25 to #36,

PLOPTRI[25:36] are set to logic 1 to indicate any changes in the status of PLOPTRV[25:36]. These interrupt status bits are independent of the interrupt enable bits. PLOPTRI[25:36] are cleared to logic 0 when this register is read.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      |         |
| Bit 14 |      | Unused      |         |
| Bit 13 |      | Unused      |         |
| Bit 12 |      | Unused      |         |
| Bit 11 | R    | PLOPTRI[48] | Х       |
| Bit 10 | R    | PLOPTRI[47] | Х       |
| Bit 9  | R    | PLOPTRI[46] | Х       |
| Bit 8  | R    | PLOPTRI[45] | Х       |
| Bit 7  | R    | PLOPTRI[44] | Х       |
| Bit 6  | R    | PLOPTRI[43] | Х       |
| Bit 5  | R    | PLOPTRI[42] | Х       |
| Bit 4  | R    | PLOPTRI[41] | х       |
| Bit 3  | R    | PLOPTRI[40] | Х       |
| Bit 2  | R    | PLOPTRI[39] | Х       |
| Bit 1  | R    | PLOPTRI[38] | Х       |
| Bit 0  | R    | PLOPTRI[37] | х       |

### Register 00F3H: SARC LOP Pointer Interrupt Status Path #37 to #48

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE input is logic 0, all the interrupts are cleared when the Interrupt Status Register is read. When WCIMODE input is logic 1, a given interrupt is cleared only if the corresponding bit is logic 1 when the Interrupt Status Register is written.

### PLOPTRI[37:48]

The path loss of pointer interrupt status (PLOPTRI[37:48]) bits are event indicators for STS-1/STM-0 paths #37 to #48,

PLOPTRI[37:48] are set to logic 1 to indicate any changes in the status of PLOPTRV[37:48]. These interrupt status bits are independent of the interrupt enable bits. PLOPTRI[37:48] are cleared to logic 0 when this register is read.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R    | PAISPTRV[12] | Х       |
| Bit 10 | R    | PAISPTRV[11] | Х       |
| Bit 9  | R    | PAISPTRV[10] | Х       |
| Bit 8  | R    | PAISPTRV[9]  | Х       |
| Bit 7  | R    | PAISPTRV[8]  | Х       |
| Bit 6  | R    | PAISPTRV[7]  | Х       |
| Bit 5  | R    | PAISPTRV[6]  | Х       |
| Bit 4  | R    | PAISPTRV[5]  | Х       |
| Bit 3  | R    | PAISPTRV[4]  | Х       |
| Bit 2  | R    | PAISPTRV[3]  | Х       |
| Bit 1  | R    | PAISPTRV[2]  | Х       |
| Bit 0  | R    | PAISPTRV[1]  | Х       |

### Register 00F4H: SARC AIS Pointer Status Path #1 to #12

# PAISPTRV[1:12]

The path AIS pointer status (PAISPTRV[1:12]) bits indicate the current status of the AIS-P defect STS-1/STM-0 paths #1 to #12.

When PAISPTRCFG register bits are set to **00b**, PAISPTRV is asserted when the pointer is in the AIS state and PAISPTRV is negated when the pointer is not in the AIS state. When PAISPTRCFG register bits are set to **01b**, PAISPTRV is asserted when the pointer or any of the concatenated pointers is in the AIS state and PAISPTRV is negated when the pointer and all the concatenation pointers are not in the AIS state. When PAISPTRCFG register bits are set to **10b**, PAISPTRV is asserted when the pointer and all the concatenated pointers are in the AIS state and PAISPTRV is negated when the pointer or any of the concatenation pointers are not in the AIS state.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R    | PAISPTRV[24] | Х       |
| Bit 10 | R    | PAISPTRV[23] | Х       |
| Bit 9  | R    | PAISPTRV[22] | Х       |
| Bit 8  | R    | PAISPTRV[21] | Х       |
| Bit 7  | R    | PAISPTRV[20] | Х       |
| Bit 6  | R    | PAISPTRV[19] | Х       |
| Bit 5  | R    | PAISPTRV[18] | Х       |
| Bit 4  | R    | PAISPTRV[17] | Х       |
| Bit 3  | R    | PAISPTRV[16] | Х       |
| Bit 2  | R    | PAISPTRV[15] | Х       |
| Bit 1  | R    | PAISPTRV[14] | Х       |
| Bit 0  | R    | PAISPTRV[13] | Х       |

# Register 00F5H: SARC AIS Pointer Status Path #13 to #24

# PAISPTRV[13:24]

The path AIS pointer status (PAISPTRV[13:24]) bits indicate the current status of the AIS-P defect STS-1/STM-0 paths #13 to #24.

Same definition as Register 00F4H SARC AIS Pointer Status Path #1 to #12 but for path #13 to #24.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R    | PAISPTRV[36] | Х       |
| Bit 10 | R    | PAISPTRV[35] | Х       |
| Bit 9  | R    | PAISPTRV[34] | Х       |
| Bit 8  | R    | PAISPTRV[33] | Х       |
| Bit 7  | R    | PAISPTRV[32] | Х       |
| Bit 6  | R    | PAISPTRV[31] | Х       |
| Bit 5  | R    | PAISPTRV[30] | Х       |
| Bit 4  | R    | PAISPTRV[29] | Х       |
| Bit 3  | R    | PAISPTRV[28] | Х       |
| Bit 2  | R    | PAISPTRV[27] | Х       |
| Bit 1  | R    | PAISPTRV[26] | Х       |
| Bit 0  | R    | PAISPTRV[25] | Х       |

### Register 00F6H: SARC AIS Pointer Status Path #25 to #36

# PAISPTRV[25:36]

The path AIS pointer status (PAISPTRV[25:36]) bits indicate the current status of the AIS-P defect STS-1/STM-0 paths #25 to #36.

Same definition as Register 00F4H SARC AIS Pointer Status Path #1 to #12 but for path #25 to #36.

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R    | PAISPTRV[48] | Х       |
| Bit 10 | R    | PAISPTRV[47] | Х       |
| Bit 9  | R    | PAISPTRV[46] | Х       |
| Bit 8  | R    | PAISPTRV[45] | Х       |
| Bit 7  | R    | PAISPTRV[44] | Х       |
| Bit 6  | R    | PAISPTRV[43] | Х       |
| Bit 5  | R    | PAISPTRV[42] | Х       |
| Bit 4  | R    | PAISPTRV[41] | Х       |
| Bit 3  | R    | PAISPTRV[40] | Х       |
| Bit 2  | R    | PAISPTRV[39] | Х       |
| Bit 1  | R    | PAISPTRV[38] | Х       |
| Bit 0  | R    | PAISPTRV[37] | Х       |

## Register 00F7H: SARC AIS Pointer Status Path #37 to #48

## PAISPTRV[37:48]

The path AIS pointer status (PAISPTRV[37:48]) bits indicate the current status of the AIS-P defect STS-1/STM-0 paths #37 to #48.

Same definition as Register 00F4H SARC AIS Pointer Status Path #1 to #12 but for path #37 to #48.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | PAISPTRE[12] | 0       |
| Bit 10 | R/W  | PAISPTRE[11] | 0       |
| Bit 9  | R/W  | PAISPTRE[10] | 0       |
| Bit 8  | R/W  | PAISPTRE[9]  | 0       |
| Bit 7  | R/W  | PAISPTRE[8]  | 0       |
| Bit 6  | R/W  | PAISPTRE[7]  | 0       |
| Bit 5  | R/W  | PAISPTRE[6]  | 0       |
| Bit 4  | R/W  | PAISPTRE[5]  | 0       |
| Bit 3  | R/W  | PAISPTRE[4]  | 0       |
| Bit 2  | R/W  | PAISPTRE[3]  | 0       |
| Bit 1  | R/W  | PAISPTRE[2]  | 0       |
| Bit 0  | R/W  | PAISPTRE[1]  | 0       |

### Register 00F8H: SARC AIS Pointer Interrupt Enable Path #1 to #12

## PAISPTRE[1:12]

The path AIS signal pointer interrupt enable (PAISPTRE[1:12]) bits control the activation of the interrupt (INTB) output for STS-1/STM-0 paths #1 to #12.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | PAISPTRE[24] | 0       |
| Bit 10 | R/W  | PAISPTRE[23] | 0       |
| Bit 9  | R/W  | PAISPTRE[22] | 0       |
| Bit 8  | R/W  | PAISPTRE[21] | 0       |
| Bit 7  | R/W  | PAISPTRE[20] | 0       |
| Bit 6  | R/W  | PAISPTRE[19] | 0       |
| Bit 5  | R/W  | PAISPTRE[18] | 0       |
| Bit 4  | R/W  | PAISPTRE[17] | 0       |
| Bit 3  | R/W  | PAISPTRE[16] | 0       |
| Bit 2  | R/W  | PAISPTRE[15] | 0       |
| Bit 1  | R/W  | PAISPTRE[14] | 0       |
| Bit 0  | R/W  | PAISPTRE[13] | 0       |

## Register 00F9H: SARC AIS Pointer Interrupt Enable Path #13 to #24

## PAISPTRE[13:24]

The path AIS signal pointer interrupt enable (PAISPTRE[13:24]) bits control the activation of the interrupt (INTB) output for STS-1/STM-0 paths #13 to #24.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | PAISPTRE[36] | 0       |
| Bit 10 | R/W  | PAISPTRE[35] | 0       |
| Bit 9  | R/W  | PAISPTRE[34] | 0       |
| Bit 8  | R/W  | PAISPTRE[33] | 0       |
| Bit 7  | R/W  | PAISPTRE[32] | 0       |
| Bit 6  | R/W  | PAISPTRE[31] | 0       |
| Bit 5  | R/W  | PAISPTRE[30] | 0       |
| Bit 4  | R/W  | PAISPTRE[29] | 0       |
| Bit 3  | R/W  | PAISPTRE[28] | 0       |
| Bit 2  | R/W  | PAISPTRE[27] | 0       |
| Bit 1  | R/W  | PAISPTRE[26] | 0       |
| Bit 0  | R/W  | PAISPTRE[25] | 0       |

#### Register 00FAH: SARC AIS Pointer Interrupt Enable Path #25 to #36

## PAISPTRE[25:36]

The path AIS signal pointer interrupt enable (PAISPTRE[25:36]) bits control the activation of the interrupt (INTB) output for STS-1/STM-0 paths #25 to #36.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R/W  | PAISPTRE[48] | 0       |
| Bit 10 | R/W  | PAISPTRE[47] | 0       |
| Bit 9  | R/W  | PAISPTRE[46] | 0       |
| Bit 8  | R/W  | PAISPTRE[45] | 0       |
| Bit 7  | R/W  | PAISPTRE[44] | 0       |
| Bit 6  | R/W  | PAISPTRE[43] | 0       |
| Bit 5  | R/W  | PAISPTRE[42] | 0       |
| Bit 4  | R/W  | PAISPTRE[41] | 0       |
| Bit 3  | R/W  | PAISPTRE[40] | 0       |
| Bit 2  | R/W  | PAISPTRE[39] | 0       |
| Bit 1  | R/W  | PAISPTRE[38] | 0       |
| Bit 0  | R/W  | PAISPTRE[37] | 0       |

#### Register 00FBH: SARC AIS Pointer Interrupt Enable Path #37 to #48

## PAISPTRE[37:48]

The path AIS signal pointer interrupt enable (PAISPTRE[37:48]) bits control the activation of the interrupt (INTB) output for STS-1/STM-0 paths #37 to #48.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R    | PAISPTRI[12] | Х       |
| Bit 10 | R    | PAISPTRI[11] | Х       |
| Bit 9  | R    | PAISPTRI[10] | Х       |
| Bit 8  | R    | PAISPTRI[9]  | Х       |
| Bit 7  | R    | PAISPTRI[8]  | Х       |
| Bit 6  | R    | PAISPTRI[7]  | Х       |
| Bit 5  | R    | PAISPTRI[6]  | Х       |
| Bit 4  | R    | PAISPTRI[5]  | х       |
| Bit 3  | R    | PAISPTRI[4]  | Х       |
| Bit 2  | R    | PAISPTRI[3]  | Х       |
| Bit 1  | R    | PAISPTRI[2]  | Х       |
| Bit 0  | R    | PAISPTRI[1]  | Х       |

### Register 00FCH: SARC AIS Pointer Interrupt Status Path #1 to #12

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE input is logic 0, all the interrupts are cleared when the Interrupt Status Register is read. When WCIMODE input is logic 1, a given interrupt is cleared only if the corresponding bit is logic 1 when the Interrupt Status Register is written.

#### PAISPTRI[1:12]

The path AIS pointer interrupt status (PAISPTRI[1:12]) bits are event indicators for STS-1/STM-0 paths #1 to #12,

PAISPTRI[1:12] are set to logic 1 to indicate any changes in the status of PAISPTRV[1:12]. These interrupt status bits are independent of the interrupt enable bits. PAISPTRI[1:12] are cleared to logic 0 when this register is read.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R    | PAISPTRI[24] | Х       |
| Bit 10 | R    | PAISPTRI[23] | Х       |
| Bit 9  | R    | PAISPTRI[22] | Х       |
| Bit 8  | R    | PAISPTRI[21] | Х       |
| Bit 7  | R    | PAISPTRI[20] | Х       |
| Bit 6  | R    | PAISPTRI[19] | Х       |
| Bit 5  | R    | PAISPTRI[18] | Х       |
| Bit 4  | R    | PAISPTRI[17] | Х       |
| Bit 3  | R    | PAISPTRI[16] | Х       |
| Bit 2  | R    | PAISPTRI[15] | Х       |
| Bit 1  | R    | PAISPTRI[14] | Х       |
| Bit 0  | R    | PAISPTRI[13] | Х       |

#### Register 00FDH: SARC AIS Pointer Interrupt Status Path #13 to #24

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE input is logic 0, all the interrupts are cleared when the Interrupt Status Register is read. When WCIMODE input is logic 1, a given interrupt is cleared only if the corresponding bit is logic 1 when the Interrupt Status Register is written.

#### PAISPTRI[13:24]

The path AIS pointer interrupt status (PAISPTRI[13:24]) bits are event indicators for STS-1/STM-0 paths #13 to #24.

PAISPTRI[13:24] are set to logic 1 to indicate any changes in the status of PAISPTRV[13:24]. These interrupt status bits are independent of the interrupt enable bits. PAISPTRI[13:24] are cleared to logic 0 when this register is read.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R    | PAISPTRI[36] | Х       |
| Bit 10 | R    | PAISPTRI[35] | Х       |
| Bit 9  | R    | PAISPTRI[34] | Х       |
| Bit 8  | R    | PAISPTRI[33] | Х       |
| Bit 7  | R    | PAISPTRI[32] | Х       |
| Bit 6  | R    | PAISPTRI[31] | Х       |
| Bit 5  | R    | PAISPTRI[30] | Х       |
| Bit 4  | R    | PAISPTRI[29] | Х       |
| Bit 3  | R    | PAISPTRI[28] | Х       |
| Bit 2  | R    | PAISPTRI[27] | Х       |
| Bit 1  | R    | PAISPTRI[26] | Х       |
| Bit 0  | R    | PAISPTRI[25] | Х       |

#### Register 00FEH: SARC AIS Pointer Interrupt Status Path #25 to #36

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE input is logic 0, all the interrupts are cleared when the Interrupt Status Register is read. When WCIMODE input is logic 1, a given interrupt is cleared only if the corresponding bit is logic 1 when the Interrupt Status Register is written.

#### PAISPTRI[25:36]

The path AIS pointer interrupt status (PAISPTRI[35:36]) bits are event indicators for STS-1/STM-0 paths #25 to #36,

PAISPTRI[25:36] are set to logic 1 to indicate any changes in the status of PAISPTRV[25:36]. These interrupt status bits are independent of the interrupt enable bits. PAISPTRI[25:36] are cleared to logic 0 when this register is read.



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 |      | Unused       |         |
| Bit 12 |      | Unused       |         |
| Bit 11 | R    | PAISPTRI[48] | Х       |
| Bit 10 | R    | PAISPTRI[47] | Х       |
| Bit 9  | R    | PAISPTRI[46] | Х       |
| Bit 8  | R    | PAISPTRI[45] | Х       |
| Bit 7  | R    | PAISPTRI[44] | Х       |
| Bit 6  | R    | PAISPTRI[43] | Х       |
| Bit 5  | R    | PAISPTRI[42] | Х       |
| Bit 4  | R    | PAISPTRI[41] | Х       |
| Bit 3  | R    | PAISPTRI[40] | Х       |
| Bit 2  | R    | PAISPTRI[39] | Х       |
| Bit 1  | R    | PAISPTRI[38] | Х       |
| Bit 0  | R    | PAISPTRI[37] | Х       |

#### Register 00FFH: SARC AIS Pointer Interrupt Status Path #37 to #48

Clear mode of interrupts depends on the WCIMODE input value. When WCIMODE input is logic 0, all the interrupts are cleared when the Interrupt Status Register is read. When WCIMODE input is logic 1, a given interrupt is cleared only if the corresponding bit is logic 1 when the Interrupt Status Register is written.

#### PAISPTRI[37:48]

The path AIS pointer interrupt status (PAISPTRI[37:48]) bits are event indicators for STS-1/STM-0 paths #37 to #48,

PAISPTRI[37:48] are set to logic 1 to indicate any changes in the status of PAISPTRV[37:48]. These interrupt status bits are independent of the interrupt enable bits. PAISPTRI[37:48] are cleared to logic 0 when this register is read.



| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 |      | Unused        |         |
| Bit 10 |      | Unused        |         |
| Bit 9  |      | Unused        |         |
| Bit 8  |      | Unused        |         |
| Bit 7  | R/W  | RDIEN         | 0       |
| Bit 6  | R/W  | PERDI22       | 0       |
| Bit 5  | R/W  | TPRCPEN       | 0       |
| Bit 4  | R/W  | PLOPTREND     | 0       |
| Bit 3  | R/W  | PAISPTRCFG[1] | 0       |
| Bit 2  | R/W  | PAISPTRCFG[0] | 0       |
| Bit 1  | R/W  | PLOPTRCFG[1]  | 0       |
| Bit 0  | R/W  | PLOPTRCFG[0]  | 0       |

## Indirect Register 0H: SARC Path Configuration Indirect Data (48 path)

This register is indirect 48 times for 48 paths.

#### PLOPTRCFG[1:0]

The path loss of pointer configuration (PLOPTRCFG[1:0]) bits define the LOP-P defect. When PLOPTRCFG[1:0] is set to **00b**, an LOP-P defect is declared when the pointer is in the LOP state and an LOP-P defect is removed when the pointer is not in the LOP state. When PLOPTRCFG[1:0] is set to **01b**, an LOP-P defect is declared when the pointer or any of the concatenated pointers is in the LOP state and an LOP-P defect is removed when the pointer or any of the concatenated pointers is in the LOP state and an LOP-P defect is declared when the pointer or any of the concatenated pointers is in the LOP state and an LOP-P defect is declared when the pointer or any of the concatenated pointers is in the LOP defect is declared when the pointer or any of the concatenated pointers is in the LOP state or in the AIS state and an LOP-P defect is removed when the pointer and all the concatenation pointers are not in the LOP state or in the AIS state. For slave STS-1/STM0 slices, the PLOPTRCFG[1:0] bits should be left at **00b**; otherwise, LOP-P could be declared unexpectedly on non-master timeslots.

## PAISPTRCFG[1:0]

The path AIS pointer configuration (PAISPTRCFG[1:0]) bits define the AIS-P defect. When PAISPTRCFG[1:0] is set to **00b**, an AIS-P defect is declared when the pointer is in the AIS state and an AIS-P defect is removed when the pointer is not in the AIS state. When PAISPTRCFG[1:0] is set to **01b**, an AIS-P defect is declared when the pointer or any of the concatenated pointers is in the AIS state and an AIS-P defect is removed when the pointer is removed when the pointer and all the concatenation pointers are not in the AIS state. When PAISPTRCFG[1:0] is set to **10b**, an AIS-P defect is declared when the pointer and all the concatenation pointers are not in the AIS state. When PAISPTRCFG[1:0] is set to **10b**, an AIS-P defect is declared when the pointer or any of the concatenation pointers are in the AIS state and an AIS-P defect is removed when the pointer or any of the concatenation pointers is not in the AIS state. For slave STS-1/STM0 slices, the PAISPTRCFG[1:0] bits should be left at **00b**; otherwise, AIS-P could be declared unexpectedly on non-master timeslots.

## PLOPTREND

The path loss of pointer removal (PLOPTREND) bit controls the removal of a LOP-P defect when an AIS-P defect is declared. When PLOPTREND is set to logic 1, a LOP-P defect is terminated when an AIS-P defect is declared. When PLOPTREND is set to logic 0, a LOP-P defect is not terminated when an AIS-P defect is declared.

## TPRCPEN

The transmit path ring control port enable (TPRCPEN) bit enables the TRCP port. When TPRPEN is set to logic 1, ERDI-P and REI-P insertion indication are extracted from the TRCP port. When TRCPEN is set to logic 0, ERDI-P and REI-P insertion indication are derived from the defect detected on the receive data stream.

## PERDI22

The path enhance remote defect indication (PERDI22) bit selects the path ERDI persistence. When PERDI22 is set to logic 1, a new path ERDI indication is transmitted on TPERDIINS[2:0] for at least 20 frames. When PERDI22 is set to logic 0, a new path ERDI indication is transmitted for at least 10 frames.

#### RDIEN

The path remote defect indication enable (RDIEN) bit selects between the 1 bit RDI code and the 3 bits ERDI code. When PRDIEN is set to logic 1, the 1 bit RDI code is transmitted. When PRDIEN is set to logic 0, the 3 bit ERDI code is transmitted.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 | R/W  | Unused    | 0       |
| Bit 12 | R/W  | Unused    | 0       |
| Bit 11 | R/W  | PTIMEN    | 0       |
| Bit 10 | R/W  | PTIUEN    | 0       |
| Bit 9  | R/W  | PERDIEN   | 0       |
| Bit 8  | R/W  | PRDIEN    | 0       |
| Bit 7  | R/W  | PPDIEN    | 0       |
| Bit 6  | R/W  | PUNEQEN   | 0       |
| Bit 5  | R/W  | PPLMEN    | 0       |
| Bit 4  | R/W  | PPLUEN    | 0       |
| Bit 3  | R/W  | PAISPTREN | 0       |
| Bit 2  | R/W  | PLOPTREN  | 0       |
| Bit 1  | R/W  | MSRSALMEN | 0       |
| Bit 0  | R/W  | RSALMEN   | 0       |

#### Indirect Register 1H: SARC Path RPALM Enable Indirect Data (48 path)

This register is indirect 48 times for 48 paths.

#### RSALMEN to PTIMEN[1]

The enable bit allows the indication associated defect to be ORed into the output alarm, which is indicated at the RALM chip output. When the enable bit is set high, the corresponding defect indication is ORed with other defect indications and goes on the output alarm. When the enable bit is set low, the corresponding defect indication does not affect the output alarm.

The following table summarizes the enable bit, the defect and the output alarm.

| Enable Bit | Defect | Output Alarm |
|------------|--------|--------------|
|            |        | RPALM        |
|            |        |              |
|            |        |              |
| PTIMEN     | PTIM   |              |
| PTIUEN     | PTIU   |              |
| PERDIEN    | PERDI  |              |
| PRDIEN     | PRDI   |              |
| PPDIEN     | PPDI   |              |
| PUNEQUEN   | PUNEQU |              |
| PPLMEN     | PPLM   |              |

| Enable Bit | Defect  | Output Alarm |
|------------|---------|--------------|
| PPLUEN     | PPLU    |              |
| PAISPTREN  | PAISPTR |              |
| PLOPTREN   | PLOPTR  |              |
| MSRSALMEN  | MSRSALM |              |
| RSALMEN    | RSALMEN |              |



| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 |      | Unused       |         |
| Bit 14 |      | Unused       |         |
| Bit 13 | R/W  | Unused       | 0       |
| Bit 12 | R/W  | Unused       | 0       |
| Bit 11 | R/W  | PTIMEN       | 0       |
| Bit 10 | R/W  | PTIUEN       | 0       |
| Bit 9  | R/W  | PERDIEN      | 0       |
| Bit 8  | R/W  | PRDIEN       | 0       |
| Bit 7  | R/W  | PPDIEN       | 0       |
| Bit 6  | R/W  | PUNEQEN      | 0       |
| Bit 5  | R/W  | PPLMEN       | 0       |
| Bit 4  | R/W  | PPLUEN       | 0       |
| Bit 3  | R/W  | PAISPTREN    | 0       |
| Bit 2  | R/W  | PLOPTREN     | 0       |
| Bit 1  | R/W  | MSRLAISINSEN | 0       |
| Bit 0  | R/W  | RLAISINSEN   | 0       |

#### Indirect Register 2H: SARC Path Receive AIS-P Insert Enable Indirect Data (48 path)

This register is indirect 48 times for 48 paths.

#### RLAISINSEN to PTIMEN[1]

The enable bit allows the indication associated defect to be ORed into the output alarm. When the enable bit is set high, the corresponding defect indication is ORed with other defect indications and goes on the output alarm. When the enable bit is set low, the corresponding defect indication does not affect the output alarm.

The following table summarizes the enable bit, the defect and the output alarm.

| Enable Bit | Defect | Output Alarm |
|------------|--------|--------------|
|            |        | RPAISINS     |
|            |        |              |
|            |        |              |
| PTIMEN     | PTIM   |              |
| PTIUEN     | PTIU   |              |
| PERDIEN    | PERDI  |              |
| PRDIEN     | PRDI   |              |
| PPDIEN     | PPDI   |              |
| PUNEQUEN   | PUNEQU |              |
| PPLMEN     | PPLM   |              |
| PPLUEN     | PPLU   |              |



| Enable Bit   | Defect     | Output Alarm |
|--------------|------------|--------------|
| PAISPTREN    | PAISPTR    |              |
| PLOPTREN     | PLOPTR     |              |
| MSRLAISINSEN | MSRLAISINS |              |
| RLAISINSEN   | RLAISINS   |              |



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 |      | Unused     |         |
| Bit 11 |      | Unused     |         |
| Bit 10 |      | Unused     |         |
| Bit 9  |      | Unused     |         |
| Bit 8  |      | Unused     |         |
| Bit 7  |      | Unused     |         |
| Bit 6  |      | Unused     |         |
| Bit 5  |      | Unused     |         |
| Bit 4  |      | Unused     |         |
| Bit 3  |      | Unused     |         |
| Bit 2  | R/W  | TPAISPTREN | 0       |
| Bit 1  | R/W  | TPLOPTREN  | 0       |
| Bit 0  | R/W  | ADDPAISEN  | 0       |

#### Indirect Register 3H: SARC Path Transmit AIS-P Insert Enable Indirect Data (48 path)

This register is indirect 48 times for 48 paths.

#### ADDPAISEN to TPAISPTREN

The enable bit allows the indication associated defect to be ORed into the output alarm. When the enable bit is set high, the corresponding defect indication is ORed with other defect indications and goes on the output alarm, which is fed to the TSVCA. When the enable bit is set low, the corresponding defect indication does not affect the TPAISINS alarm. TPAISPTR and TPLOPTR come from the SHPI, while ADDPAIS comes from the TPAIS input port.

The following table summarizes the enable bit, the defect and the output alarm.

| Enable Bit | Defect   | Output Alarm |
|------------|----------|--------------|
| TPAISPTREN | TPAISPTR | TPAISINS     |
| TPLOPTREN  | TPLOPTR  |              |
| ADDPAISEN  | ADDPAIS  |              |



# **15.10 RHPP Normal Registers**

There are 16 RHPP (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets. The master/slave configuration for the RHPPs depends on the payload mapping and is thus defined using top-level registers 0002H and 0003H as well as each RHPP Payload Config register (0102H).

## Register 0100H: RHPP Indirect Address

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | Х       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  | R/W  | ADDR[3]  | 0       |
| Bit 8  | R/W  | ADDR[2]  | 0       |
| Bit 7  | R/W  | ADDR[1]  | 0       |
| Bit 6  | R/W  | ADDR[0]  | 0       |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

## PATH[3:0]

The STS-1/STM-0 path (PATH[3:0]) bits select which STS-1/STM-0 path is accessed by the current indirect transfer.

| PATH[3:0] | STS-1/STM-0 path #  |  |
|-----------|---------------------|--|
| 0000      | Invalid path        |  |
| 0001-1100 | Path #1 to Path #12 |  |
| 1101-1111 | Invalid path        |  |

#### ADDR[3:0]

The address location (ADDR[3:0]) bits select which address location is accessed by the current indirect transfer.

| Indirect Address<br>ADDR[3:0] | Indirect Data                     |
|-------------------------------|-----------------------------------|
| 0000                          | Pointer Interpreter Configuration |
| 0001                          | Error Monitor Configuration       |
| 0010                          | Pointer Value and ERDI            |
| 0011                          | Captured and Accepted PSL         |
| 0100                          | Expected PSL and PDI              |
| 0101                          | RHPP Pointer Interpreter status   |
| 0110                          | RHPP Path BIP Error Counter       |



| Indirect Address<br>ADDR[3:0] | Indirect Data                                  |
|-------------------------------|------------------------------------------------|
| 0111                          | RHPP Path REI Error Counter                    |
| 1000                          | RHPP Path Negative Justification Event Counter |
| 1001                          | RHPP Path Positive Justification Event Counter |
| 1010<br>to<br>1111            | Unused                                         |

## RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

## BUSY

The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address Register. BUSY is set to logic 0, upon completion of the RAM access. This register should be polled to determine when new data is available in the Indirect Data Register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | DATA[15] | 0       |
| Bit 14 | R/W  | DATA[14] | 0       |
| Bit 13 | R/W  | DATA[13] | 0       |
| Bit 12 | R/W  | DATA[12] | 0       |
| Bit 11 | R/W  | DATA[11] | 0       |
| Bit 10 | R/W  | DATA[10] | 0       |
| Bit 9  | R/W  | DATA[9]  | 0       |
| Bit 8  | R/W  | DATA[8]  | 0       |
| Bit 7  | R/W  | DATA[7]  | 0       |
| Bit 6  | R/W  | DATA[6]  | 0       |
| Bit 5  | R/W  | DATA[5]  | 0       |
| Bit 4  | R/W  | DATA[4]  | 0       |
| Bit 3  | R/W  | DATA[3]  | 0       |
| Bit 2  | R/W  | DATA[2]  | 0       |
| Bit 1  | R/W  | DATA[1]  | 0       |
| Bit 0  | R/W  | DATA[0]  | 0       |

#### Register 0101H: RHPP Indirect Data

## DATA[15:0]

The indirect access data (DATA[15:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transferred to DATA[15:0]. BUSY should be polled to determine when the new data is available in DATA[15:0]. When RWB is set to logic 0 (indirect write), the data from DATA[15:0] will be transferred to the addressed location in the internal RAM. The indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[15:0] has a different meaning depending on which address of the internal RAM is being accessed.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 |      | Unused    | Х       |
| Bit 10 |      | Unused    | Х       |
| Bit 9  |      | Unused    | Х       |
| Bit 8  |      | Unused    | Х       |
| Bit 7  | R/W  | Unused    | 0       |
| Bit 6  | R/W  | Unused    | 0       |
| Bit 5  | R/W  | NDFCNT    | 0       |
| Bit 4  | R/W  | Reserved  | 0*      |
| Bit 3  | R/W  | RELAYPAIS | 0       |
| Bit 2  | R/W  | JUST3DIS  | 0       |
| Bit 1  | R/W  | SSEN      | 0       |
| Bit 0  |      | Unused    |         |

#### Indirect Register 00H: RHPP Pointer Interpreter Configuration

\*Bit #4 defaults to 0 but should be written to 1 in order to ensure compliant device operation. This is explained further in Section 14.2.2.

#### **SSEN**

The SS bits enable (SSEN) bit selects whether or not the SS bits are taking into account in the pointer interpreter state machine. When SSEN is set to logic 1, the SS bits must be set to 10 for a valid NORM\_POINT, NDF\_ENABLE, INC\_IND, DEC\_IND or NEW\_POINT indication. When SSEN is set to logic 0, the SS bits are ignored.

#### JUST3DIS

The "justification more than 3 frames ago disable" (JUST3DIS) bit selects whether or not the INC\_IND or DEC\_IND pointer justifications must be more than 3 frames apart to be considered valid. When JUST3DIS is set to logic 0, the previous NDF\_ENABLE, INC\_IND or DEC\_IND indication must be more than 3 frames ago or the present INC\_IND or DEC\_IND indication is considered an INV\_POINT indication. NDF\_ENABLE indications can be every frame regardless of the JUST3DIS bit. When JUST3DIS is set to logic 1, INC\_IND or DEC\_IND indication can be every frame.

## RELAYPAIS

The relay path AIS (RELAYPAIS) bit selects the condition to enter the path AIS state in the pointer interpreter state machine. When RELAYPAIS is set to logic 1, the path AIS state is entered with 1 X AIS\_ind indication. When RELAYPAIS is set to logic 0, the path AIS state is entered with 3 X AIS\_ind indications. This configuration bit also affects the concatenation pointer interpreter state machine.

#### NDFCNT

The new data flag counter (NDFCNT) bit selects the behavior of the consecutive NDF\_ENABLE event counter in the pointer interpreter state machine. When NDFCNT is set to logic 1, the NDF\_ENABLE definition is enabled NDF + ss. When NDFCNT is set to logic 0, the NDF\_ENABLE definition is enabled NDF + ss + offset value in the range 0 to 782 (764 in TU-3 mode). This configuration bit only changes the NDF\_ENABLE definition for the consecutive NDF\_ENABLE even counter to count towards LOP-P defect when the pointer is out of range. This configuration bit has no bearing on pointer justification indication. It should be noted that this bit has no bearing on the INV\_POINT counter, so an out of range NDF\_ENABLE indication will always increment the INV\_POINT counter irrespective of the NDFCNT bit setting.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      | Х       |
| Bit 14 |      | Unused      | Х       |
| Bit 13 |      | Unused      | Х       |
| Bit 12 |      | Unused      | Х       |
| Bit 11 | R/W  | Unused      | 0       |
| Bit 10 | R/W  | IPREIBLK    | 0       |
| Bit 9  | R/W  | IBER        | 0       |
| Bit 8  | R/W  | PREIBLKACC  | 0       |
| Bit 7  | R/W  | B3EBLK      | 0       |
| Bit 6  | R/W  | PBIPEBLKREI | 0       |
| Bit 5  | R/W  | PBIPEBLKACC | 0       |
| Bit 4  | R/W  | FSBIPDIS    | 0       |
| Bit 3  | R/W  | PRDI10      | 0       |
| Bit 2  | R/W  | PLMEND      | 0       |
| Bit 1  | R/W  | PSL5        | 0       |
| Bit 0  | R/W  | ALGO2       | 0       |

#### Indirect Register 01H: RHPP Error Monitor Configuration

## ALGO2

The payload signal label algorithm 2 (ALGO2) bit selects the algorithm for the PSL monitoring. When ALGO2 is set to logic 1, the ITU compliant algorithm is (algorithm 2) is used to monitor the PSL. When ALGO2 is set to logic 0, the TELCORDIA compliant algorithm (algorithm 1) is used to monitor the PSL. ALGO2 changes the PLU-P, PLM-P and PDI-P defect definitions but has no effect on UNEQ-P defect, accepted PSL and change of PSL definitions

## PSL5

The payload signal label detection (PSL5) bit selects the path PSL persistence. When PSL5 is set to logic 1, a new PSL is accepted when the same PSL value is detected in the C2 byte for five consecutive frames. When PSL5 is set to logic 0, a new PSL is accepted when the same PSL value is detected in the C2 byte for three consecutive frames.

## PLMEND

The payload label mismatch removal (PLMEND) bit controls the removal of a PLM-P defect when an UNEQ-P defect is declared. When PLMEND is set to logic 1, a PLM-P defect is terminated when an UNEQ-P defect is declared. When PLMEND is set to logic 0, a PLM-P defect is not terminated when an UNEQ-P defect is declared.

## PRDI10

The path remote defect indication detection (PRDI10) bit selects the path RDI and path ERDI persistence. When PRDI10 is set to logic 1, path RDI and path ERDI are accepted when the same pattern is detected in bits 5,6,7 of the G1 byte for ten consecutive frames. When PRDI10 is set to logic 0, path RDI and path ERDI are accepted when the same pattern is detected in bits 5,6,7 of the G1 byte for five consecutive frames.

## FSBIPDIS

The disable fixed stuff columns during BIP-8 calculation (FSBIPDIS) bit controls the path BIP-8 calculation for an STS-1 (VC-3) payload. When FSBIPDIS is set to logic 1, the fixed stuff columns are not part of the BIP-8 calculation when processing an STS-1 (VC-3) payload. When FSBIPDIS is set to logic 0, the fixed stuff columns are part of the BIP-8 calculation when processing an STS-1 (VC-3) payload.

## PBIPEBLKACC

The path block BIP-8 errors accumulation (PBIPEBLKACC) bit controls the accumulation of path BIP-8 errors. When PBIPEBLKACC is set to logic 1, the path BIP-8 error accumulation represents block BIP-8 errors (a maximum of 1 error per frame). When PBIPEBLKACC is set to logic 0, the path BIP-8 error accumulation represents BIP-8 errors (a maximum of 8 errors per frame).

#### PBIPEBLKREI

The path block BIP-8 errors (PBIPEBLKREI) bit controls the path REI errors returned to the THPP. When PBIPEBLKREI is set to logic 1, the path REI is updated with block BIP-8 errors (a maximum of 1 error per frame). When PBIPEBLKREI is set to logic 0, the path REI is updated with BIP-8 errors (a maximum of 8 errors per frame).

## B3EBLK

The serial path block BIP-8 errors (B3EBLK) bit controls the indication of path BIP-8 errors on the B3E serial output. When B3EBLK is set to logic 1, B3E outputs block BIP-8 errors (a maximum of 1 error per frame). When B3EBLK is set to logic 0, B3E outputs BIP-8 errors (a maximum of 8 errors per frame).

#### PREIBLKACC

The path block REI errors accumulation (PREIBLKACC) bit controls the accumulation of path REI errors from the path status (G1) byte. When PREIBLK is set to logic 1, the extracted path REI errors are interpreted as block BIP-8 errors (a maximum of 1 error per frame). When PREIBLK is set to logic 0, the extracted path REI errors are interpret as BIP-8 errors (a maximum of 8 errors per frame).



## IBER

The inband error reporting (IBER) bit controls the inband regeneration of the path status (G1) byte. When IBER is set to logic 1, the path status byte is updated with the REI-P and the ERDI-P defects that must be returned to the far end. When IBER is set to logic 0, the path status byte is not altered.

## IPREIBLK

The inband path REI block errors (IPREIBLK) bit controls the regeneration of the path REI errors in the path status (G1) byte. When IPREIBLK is set to logic 1, the path REI is updated with block BIP-8 errors (a maximum of 1 error per frame). When IPREIBLK is set to logic 0, the path REI is updated with BIP-8 errors (a maximum of 8 errors per frame).

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R    | PERDIV[2] | Х       |
| Bit 14 | R    | PERDIV[1] | Х       |
| Bit 13 | R    | PERDIV[0] | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 | R    | SSV[1]    | Х       |
| Bit 10 | R    | SSV[0]    | Х       |
| Bit 9  | R    | PTRV[9]   | Х       |
| Bit 8  | R    | PTRV[8]   | Х       |
| Bit 7  | R    | PTRV[7]   | Х       |
| Bit 6  | R    | PTRV[6]   | Х       |
| Bit 5  | R    | PTRV[5]   | Х       |
| Bit 4  | R    | PTRV[4]   | Х       |
| Bit 3  | R    | PTRV[3]   | Х       |
| Bit 2  | R    | PTRV[2]   | Х       |
| Bit 1  | R    | PTRV[1]   | Х       |
| Bit 0  | R    | PTRV[0]   | Х       |

#### Indirect Register 02H: RHPP Pointer value and ERDI

## PTRV[9:0]

The path pointer value (PTRV[9:0]) bits represent the current STS (AU) pointer being process by the pointer interpreter state machine or by the concatenation pointer interpreter state machine.

## SSV[1:0]

The SS value (SSV[1:0]) bits represent the current SS (DD) bits being processed by the pointer interpreter state machine or by the concatenation pointer interpreter state machine.

#### PERDIV[2:0]

The path enhanced remote defect indication value (PERDIV[2:0]) bits represent the filtered path enhanced remote defect indication value. PERDIV[2:0] is updated when the same ERDI pattern is detected in bits 5,6,7 of the G1 byte for five or ten consecutive frames (selectable with the PRDI10 register bit).

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | CPSLV[7] | Х       |
| Bit 14 | R    | CPSLV[6] | Х       |
| Bit 13 | R    | CPSLV[5] | Х       |
| Bit 12 | R    | CPSLV[4] | Х       |
| Bit 11 | R    | CPSLV[3] | Х       |
| Bit 10 | R    | CPSLV[2] | Х       |
| Bit 9  | R    | CPSLV[1] | Х       |
| Bit 8  | R    | CPSLV[0] | Х       |
| Bit 7  | R    | APSLV[7] | Х       |
| Bit 6  | R    | APSLV[6] | Х       |
| Bit 5  | R    | APSLV[5] | Х       |
| Bit 4  | R    | APSLV[4] | Х       |
| Bit 3  | R    | APSLV[3] | Х       |
| Bit 2  | R    | APSLV[2] | Х       |
| Bit 1  | R    | APSLV[1] | Х       |
| Bit 0  | R    | APSLV[0] | Х       |

#### Indirect Register 03H: RHPP captured and accepted PSL

## APSLV[7:0]

The accepted path signal label value (APSLV[7:0]) bits represent the last accepted path signal label value. A new PSL is accepted when the same PSL value is detected in the C2 byte for three or five consecutive frames. (selectable with the PSL5 register bit). The APSLV[7:0] register bits are irrelevant when ALGO2 register bit is set to zero.

## CPSLV[7:0]

The captured path signal label value (CPSLV[7:0]) bits represent the last captured path signal label value. A new PSL is captured every frame from the C2 byte.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 | R/W  | PDIRANGE | 0       |
| Bit 12 | R/W  | PDI[4]   | 0       |
| Bit 11 | R/W  | PDI[3]   | 0       |
| Bit 10 | R/W  | PDI[2]   | 0       |
| Bit 9  | R/W  | PDI[1]   | 0       |
| Bit 8  | R/W  | PDI[0]   | 0       |
| Bit 7  | R/W  | EPSL[7]  | 0       |
| Bit 6  | R/W  | EPSL[6]  | 0       |
| Bit 5  | R/W  | EPSL[5]  | 0       |
| Bit 4  | R/W  | EPSL[4]  | 0       |
| Bit 3  | R/W  | EPSL[3]  | 0       |
| Bit 2  | R/W  | EPSL[2]  | 0       |
| Bit 1  | R/W  | EPSL[1]  | 0       |
| Bit 0  | R/W  | EPSL[0]  | 0       |

## Indirect Register 04H: RHPP Expected PSL and PDI

## EPSL[7:0]

The expected path signal label (EPSL[7:0]) bits represent the expected path signal label. The expected PSL and the expected PDI validate the received or the accepted PSL to declare PLM-P, UNEQ-P and PDI-P defects according Table 6.

## PDI[4:0], PDIRANGE

The payload defect indication (PDI[4:0]) bits and the payload defect indication range (PDIRANGE) bit determine the expected payload defect indication according to Table 7. When PDIRANGE is set to logic 1, the PDI range is enabled and the expected PDI range is from E1H to E0H+PDI[4:0]. When PDIRANGE is set to logic 0, the PDI range is disable and the expected PDI value is E0H+PDI[4:0]. The expected PSL and the expected PDI value is according Table 6.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  | R    | NDF      | Х       |
| Bit 5  | R    | ILLPTR   | Х       |
| Bit 4  | R    | INVNDF   | Х       |
| Bit 3  | R    | DISCOPA  | Х       |
| Bit 2  | R    | CONCAT   | Х       |
| Bit 1  | R    | ILLJREQ  | Х       |
| Bit 0  |      | Unused   | Х       |

#### Indirect Register 05H: RHPP Pointer Interpreter status

Note: The Pointer Interpreter Status bits are don't care for slave time slots, except for the CONCAT bit, which is defined for slave timeslots. The other bits may be set high for slave timeslots, but should be ignored.

#### ILLJREQ

The illegal pointer justification request (ILLJREQ) signal is set high when a positive and/or negative pointer adjustment is received within three frames of a pointer justification event (inc\_ind, dec\_ind) or an NDF triggered active offset adjustment (NDF\_enable).

## CONCAT

The CONCAT bit is set high if the H1 and H2 pointer bytes received match the concatenation indication (one of the five NDF\_enable patterns in the NDF field, don't care in the size field, and all-ones in the pointer offset field).

## DISCOPA

The discontinuous change of pointer alignment (DISCOPA) signal is set high when there is a pointer adjustment due to receiving a pointer repeated three times.

## INVNDF

The invalid new data flag (INVNDF) signal is set high when an invalid NDF code is received.

## ILLPTR

The illegal pointer offset (ILLPTR) signal is set high when the pointer received is out of the range. Legal values are from 0 to 782. Pointer justification requests (inc\_req, dec\_req) are not considered illegal. The ILLPTR bit is set high for AIS indication

## NDF

The new data flag (NDF) signal is set high when an enabled New Data Flag is received indicating a pointer adjustment (NDF\_enabled indication).

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R    | PBIPE[15] | Х       |
| Bit 14 | R    | PBIPE[14] | Х       |
| Bit 13 | R    | PBIPE[13] | Х       |
| Bit 12 | R    | PBIPE[12] | Х       |
| Bit 11 | R    | PBIPE[11] | Х       |
| Bit 10 | R    | PBIPE[10] | Х       |
| Bit 9  | R    | PBIPE[9]  | Х       |
| Bit 8  | R    | PBIPE[8]  | Х       |
| Bit 7  | R    | PBIPE[7]  | Х       |
| Bit 6  | R    | PBIPE[6]  | Х       |
| Bit 5  | R    | PBIPE[5]  | Х       |
| Bit 4  | R    | PBIPE[4]  | Х       |
| Bit 3  | R    | PBIPE[3]  | Х       |
| Bit 2  | R    | PBIPE[2]  | Х       |
| Bit 1  | R    | PBIPE[1]  | Х       |
| Bit 0  | R    | PBIPE[0]  | Х       |

## Indirect Register 06H: RHPP Path BIP Error Counter

## PBIPE[15:0]

The path BIP error (PBIPE[15:0]) bits represent the number of path BIP errors that have been detected in the B3 byte since the last accumulation interval. The error counters are transferred to the holding registers by a microprocessor write to the RHPP Counters Update register (Address 03H) or a write to the SPECTRA-9953 master configuration register. The TIP output indicates the transfer status.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R    | PREIE[15] | Х       |
| Bit 14 | R    | PREIE[14] | Х       |
| Bit 13 | R    | PREIE[13] | Х       |
| Bit 12 | R    | PREIE[12] | Х       |
| Bit 11 | R    | PREIE[11] | Х       |
| Bit 10 | R    | PREIE[10] | Х       |
| Bit 9  | R    | PREIE[9]  | Х       |
| Bit 8  | R    | PREIE[8]  | Х       |
| Bit 7  | R    | PREIE[7]  | Х       |
| Bit 6  | R    | PREIE[6]  | Х       |
| Bit 5  | R    | PREIE[5]  | Х       |
| Bit 4  | R    | PREIE[4]  | Х       |
| Bit 3  | R    | PREIE[3]  | Х       |
| Bit 2  | R    | PREIE[2]  | Х       |
| Bit 1  | R    | PREIE[1]  | Х       |
| Bit 0  | R    | PREIE[0]  | Х       |

## Indirect Register 07H: RHPP Path REI Error Counter

## PREIE[15:0]

The path REI error (PREIE[15:0]) bits represent the number of path REI errors that have been extracted from the G1 byte since the last accumulation interval. The error counters are transferred to the holding registers by a microprocessor write to the RHPP Counters Update register (Address 03H) or a write to the SPECTRA-9953 master configuration register. The TIP output indicates the transfer status.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 | R    | PNJE[12] | Х       |
| Bit 11 | R    | PNJE[11] | Х       |
| Bit 10 | R    | PNJE[10] | Х       |
| Bit 9  | R    | PNJE[9]  | Х       |
| Bit 8  | R    | PNJE[8]  | Х       |
| Bit 7  | R    | PNJE[7]  | Х       |
| Bit 6  | R    | PNJE[6]  | Х       |
| Bit 5  | R    | PNJE[5]  | Х       |
| Bit 4  | R    | PNJE[4]  | Х       |
| Bit 3  | R    | PNJE[3]  | Х       |
| Bit 2  | R    | PNJE[2]  | Х       |
| Bit 1  | R    | PNJE[1]  | Х       |
| Bit 0  | R    | PNJE[0]  | Х       |

## Indirect Register 08H: RHPP Path Negative Justification Event Counter

## PNJE[12:0]

The Path Negative Justification Event (PNJE[12:0]) bits represent the number of Path Negative Justification Events that have occured since the last accumulation interval. The event counters are transferred to the holding registers by a microprocessor write to RHPP Counters Update register (address 03H) or a write to the SPECTRA-9953 master configuration register. The TIP output indicates the transfer status.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 | R    | PPJE[12] | Х       |
| Bit 11 | R    | PPJE[11] | Х       |
| Bit 10 | R    | PPJE[10] | Х       |
| Bit 9  | R    | PPJE[9]  | Х       |
| Bit 8  | R    | PPJE[8]  | Х       |
| Bit 7  | R    | PPJE[7]  | Х       |
| Bit 6  | R    | PPJE[6]  | Х       |
| Bit 5  | R    | PPJE[5]  | Х       |
| Bit 4  | R    | PPJE[4]  | Х       |
| Bit 3  | R    | PPJE[3]  | Х       |
| Bit 2  | R    | PPJE[2]  | Х       |
| Bit 1  | R    | PPJE[1]  | Х       |
| Bit 0  | R    | PPJE[0]  | Х       |

## Indirect Register 09H: RHPP Path Positive Justification Event Counter

## PPJE[12:0]

The Path Positive Justification Event (PPJE[12:0]) bits represent the number of Path Positive Justification Events that have occured since the last accumulation interval. The event counters are transferred to the holding registers by a microprocessor write to RHPP Counters Update register (address X6H) or a write to the SPECTRA-9953 master configuration register. The TIP output indicates the transfer status.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | STS12CSL | 0       |
| Bit 14 | R/W  | STS12C   | 0       |
| Bit 13 | R/W  | Reserved | 0       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  | R/W  | Reserved | 0       |
| Bit 7  | R/W  | Reserved | 0       |
| Bit 6  | R/W  | Reserved | 0       |
| Bit 5  | R/W  | Reserved | 0       |
| Bit 4  | R/W  | Reserved | 0       |
| Bit 3  | R/W  | STS3C[4] | 0       |
| Bit 2  | R/W  | STS3C[3] | 0       |
| Bit 1  | R/W  | STS3C[2] | 0       |
| Bit 0  | R/W  | STS3C[1] | 0       |

## Register 0102H: RHPP Payload Configuration

## STS3C[1]

The STS-3c (VC-4) payload configuration (STS3C[1]) bit selects the payload configuration. When STS3C[1] is set to logic 1, the STS-1/STM-0 paths #1, #5 and #9 are part of a STS-3c (VC-4) payload. When STS3C[1] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[1] register bit.

# STS3C[2]

The STS-3c (VC-4) payload configuration (STS3C[2]) bit selects the payload configuration. When STS3C[2] is set to logic 1, the STS-1/STM-0 paths #2, #6 and #10 are part of a STS-3c (VC-4) payload. When STS3C[2] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[2] register bit.

# STS3C[3]

The STS-3c (VC-4) payload configuration (STS3C[3]) bit selects the payload configuration. When STS3C[3] is set to logic 1, the STS-1/STM-0 paths #3, #7 and #11 are part of a STS-3c (VC-4) payload. When STS3C[3] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[3] register bit.

# STS3C[4]

The STS-3c (VC-4) payload configuration (STS3C[4]) bit selects the payload configuration. When STS3C[4] is set to logic 1, the STS-1/STM-0 paths #4, #8 and #12 are part of a STS-3c (VC-4) payload. When STS3C[4] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[4] register bit.

## STS12C

The STS-12c (VC-4-4c) payload configuration (STS12C) bit selects the payload configuration. When STS12C is set to logic 1, the STS-1/STM-0 paths #1 to #12 are part of a STS-12c (VC-4-4c) payload. When STS12C is set to logic 0, the STS-1/STM-0 paths are defined with the STS3C[1:4] register bit. The STS12C register bit is OR'ed with the STS12C top-level receive configuration register 2. The STS12C register bit has precedence over the STS3C[1:4] register bit.

## STS12CSL

The slave STS-12c (VC-4-4c) payload configuration (STS12CSL) bit selects the slave payload configuration. When STS12CSL is set to logic 1, the STS-1/STM-0 paths #1 to #12 are part of a STS-12c (VC-4-4c) slave payload. When STS12CSL is set to logic 0, the STS-1/STM-0 paths #1 to # 12 are part of a STS-12c (VC-4-4c) master payload. The STS12CSL register bit is OR'ed with the STS12CSL top-level receive configuration register 3. When STS12C is set to logic 0, the STS12CSL register bit has no effect.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | X       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | X       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | X       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | X       |
| Bit 6  |      | Unused   | X       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | X       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | X       |
| Bit 1  |      | Unused   | X       |
| Bit 0  |      | Unused   | Х       |

#### Register 0103H: RHPP Counters update

Any write to the RHPP Counters Update Register (address 03H) will trigger the transfer of all counter values to their holding registers. It is equivalent to a write to the SPECTRA-9953 master configuration register (0000H). Master configuration register TIP bit indicates the transfer status.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 | R    | P_INT[12] | Х       |
| Bit 10 | R    | P_INT[11] | Х       |
| Bit 9  | R    | P_INT[10] | Х       |
| Bit 8  | R    | P_INT[9]  | Х       |
| Bit 7  | R    | P_INT[8]  | Х       |
| Bit 6  | R    | P_INT[7]  | Х       |
| Bit 5  | R    | P_INT[6]  | Х       |
| Bit 4  | R    | P_INT[5]  | Х       |
| Bit 3  | R    | P_INT[4]  | Х       |
| Bit 2  | R    | P_INT[3]  | Х       |
| Bit 1  | R    | P_INT[2]  | Х       |
| Bit 0  | R    | P_INT[1]  | Х       |

# Register 0104H: RHPP Path Interrupt Status

# P\_INT[1:12]

The Path Interrupt Status bit (P\_INT[1:12]) tells which path(s) have interrupts that are still active. Reading from this register will not clear any of the interrupts, it is simply added to reduce the average number of accesses required to service interrupts.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      | Х       |
| Bit 14 |      | Unused      | Х       |
| Bit 13 |      | Unused      | Х       |
| Bit 12 |      | Unused      | Х       |
| Bit 11 | R/W  | PTRCDIS[12] | 0       |
| Bit 10 | R/W  | PTRCDIS[11] | 0       |
| Bit 9  | R/W  | PTRCDIS[10] | 0       |
| Bit 8  | R/W  | PTRCDIS[9]  | 0       |
| Bit 7  | R/W  | PTRCDIS[8]  | 0       |
| Bit 6  | R/W  | PTRCDIS[7]  | 0       |
| Bit 5  | R/W  | PTRCDIS[6]  | 0       |
| Bit 4  | R/W  | PTRCDIS[5]  | 0       |
| Bit 3  | R/W  | PTRCDIS[4]  | 0       |
| Bit 2  | R/W  | PTRCDIS[3]  | 0       |
| Bit 1  | R/W  | PTRCDIS[2]  | 0       |
| Bit 0  | R/W  | PTRCDIS[1]  | 0       |

#### Register 0105H: Pointer Concatenation processing Disable

# PTRCDIS[1:12]

The concatenation pointer processing disable (PTRCDIS[1:12]) bits disable the relaying of LOPC-P, AISC-P and ALLAISC-P to the SARC. When PTRCDIS[n] is set to logic 1, the path concatenation pointer interpreter state-machine (for the path n) is enabled and the Pointer interpreter Status can be read at their register locations, but the information is not relayed to the Alarm Controller (SARC). When PTRCDIS is set to logic 0, the above defects are relayed to the SARC.

# Register 0108H 0110H 0118H 0120H 0128H 0130H 0138H 0140H 0148H 0150H 0158H and 0160H: RHPP Pointer Interpreter Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  | R    | PAISCV   | х       |
| Bit 4  | R    | PLOPCV   | Х       |
| Bit 3  | R    | PAISV    | х       |
| Bit 2  | R    | PLOPV    | х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  |      | Unused   | х       |

#### PLOPV

The path lost of pointer state (PLOPV) bit indicates the current status of the pointer interpreter state machine. PLOPV is set to logic 1 when the state machine is in the LOP\_state. PLOPV is set to logic 0 when the state machine is not in the LOP\_state.

# PAISV

The path alarm indication signal state (PAISV) bit indicates the current status of the pointer interpreter state machine. PAISV is set to logic 1 when the state machine is in the AIS state. PAISV is set to logic 0 when the state machine is not in the AIS state.

# PLOPCV

The path lost of pointer concatenation state (PLOPCV) bit indicates the current status of the concatenation pointer interpreter state machine. PLOPCV is set to logic 1 when the state machine is in the LOPC\_state. PLOPCV is set to logic 0 when the state machine is not in the LOPC\_state.

# PAISCV

The path concatenation alarm indication signal state (PAISCV) bit indicates the current status of the concatenation pointer interpreter state machine. PAISCV is set to logic 1 when the state machine is in the AISC\_state. PAISCV is set to logic 0 when the state machine is not in the LOPC\_state.

| Register 0109H 0111H 0119H 0121H 0129H 0131H 0139H 0141H 0149H 0151H 0159H and |  |
|--------------------------------------------------------------------------------|--|
| 0161H: RHPP Pointer Interpreter Interrupt Enable                               |  |

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  | R/W  | PAISCE   | 0       |
| Bit 4  | R/W  | PLOPCE   | 0       |
| Bit 3  | R/W  | PAISE    | 0       |
| Bit 2  | R/W  | PLOPE    | 0       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R/W  | PTRJEE   | 0       |

#### PTRJEE

The pointer justification event interrupt enable (PTRJEE) bit control the activation of the interrupt (INTB) output. When PTRJEE is set to logic 1, the NJEI and PJEI pending interrupt will assert the interrupt (INTB) output. When PTRJEE is set to logic 0, the NJEI and PJEI pending interrupt will not assert the interrupt (INTB) output.

# PLOPE

The path loss of pointer interrupt enable (PLOPE) bit controls the activation of the interrupt (INTB) output. When PLOPE is set to logic 1, the PLOPI pending interrupt will assert the interrupt (INTB) output. When PLOPE is set to logic 0, the PLOPI pending interrupt will not assert the interrupt (INTB) output.

#### PAISE

The path alarm indication signal interrupt enable (PAISE) bit controls the activation of the interrupt (INTB) output. When PAISE is set to logic 1, the PAISI pending interrupt will assert the interrupt (INTB) output. When PAISE is set to logic 0, the PAISI pending interrupt will not assert the interrupt (INTB) output.

# PLOPCE

The path loss of pointer concatenation interrupt enable (PLOPCE) bit controls the activation of the interrupt (INTB) output. When PLOPCE is set to logic 1, the PLOPCI pending interrupt will assert the interrupt (INTB) output. When PLOPCE is set to logic 0, the PLOPCI pending interrupt will not assert the interrupt (INTB) output.

# PAISCE

The path concatenation alarm indication signal interrupt enable (PAISCE) bit controls the activation of the interrupt (INTB) output. When PAISCE is set to logic 1, the PAISCI pending interrupt will assert the interrupt (INTB) output. When PAISCE is set to logic 0, the PAISCI pending interrupt will not assert the interrupt (INTB) output.

#### Register 010AH 0112H 011AH 0122H 012AH 0132H 013AH 0142H 014AH 0152H 015AH and 0162H: RHPP Pointer Interpreter Interrupt Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  | R    | PAISCI   | Х       |
| Bit 4  | R    | PLOPCI   | Х       |
| Bit 3  | R    | PAISI    | Х       |
| Bit 2  | R    | PLOPI    | Х       |
| Bit 1  | R    | PJEI     | Х       |
| Bit 0  | R    | NJEI     | Х       |

#### NJEI

The negative pointer justification event interrupt status (NJEI) bit is an event indicator. NJEI is set to logic 1 to indicate a negative pointer justification event. The interrupt status bit is independent of the interrupt enable bit. NJEI is cleared to logic 0 when this register is read.

#### PJEI

The positive pointer justification event interrupt status (PJEI) bit is an event indicator. PJEI is set to logic 1 to indicate a positive pointer justification event. The interrupt status bit is independent of the interrupt enable bit. PJEI is cleared to logic 0 when this register is read.

#### PLOPI

The path loss of pointer interrupt status (PLOPI) bit is an event indicator. PLOPI is set to logic 1 to indicate any change in the status of PLOPV (entry to the LOP\_state or exit from the LOP\_state). The interrupt status bit is independent of the interrupt enable bit. PLOPI is cleared to logic 0 when this register is read.

# PAISI

The path alarm indication signal interrupt status (PAISI) bit is an event indicator. PAISI is set to logic 1 to indicate any change in the status of PAISV (entry to the AIS\_state or exit from the AIS\_state). The interrupt status bit is independent of the interrupt enable bit. PAISI is cleared to logic 0 when this register is read.

# PLOPCI

The path loss of pointer concatenation interrupt status (PLOPCI) bit is an event indicator. PLOPCI is set to logic 1 to indicate any change in the status of PLOPCV (entry to the LOPC\_state or exit from the LOPC\_state). The interrupt status bit is independent of the interrupt enable bit. PLOPCI is cleared to logic 0 when this register is read.

# PAISCI

The path concatenation alarm indication signal interrupt status (PAISCI) bit is an event indicator. PAISCI is set to logic 1 to indicate any change in the status of PAISCV (entry to the AISC\_state or exit from the AISC\_state). The interrupt status bit is independent of the interrupt enable bit. PAISCI is cleared to logic 0 when this register is read.

# Register 010BH 0113H 011BH 0123H 012BH 0133H 013BH 0143H 014BH 0153H 015BH and 0163H: RHPP Error Monitor Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  | R    | PERDIV   | Х       |
| Bit 5  | R    | PRDIV    | Х       |
| Bit 4  | R    | PPDIV    | Х       |
| Bit 3  | R    | PUNEQV   | Х       |
| Bit 2  | R    | PPLMV    | Х       |
| Bit 1  | R    | PPLUV    | Х       |
| Bit 0  |      | Unused   | х       |

#### PPLUV

The path payload label unstable status (PPLUV) bit indicates the current status of the PLU-P defect.

Algorithm 1: PPLUV is set to logic 0.

Algorithm 2: PPLUV is set to logic 1 when a total of 5 received PSL differs from the previously accepted PSL without any persistent PSL in between. PPLUV is set to logic 0 when a persistent PSL is found. A persistent PSL is found when the same PSL is received for 3 or 5 consecutive frames.

# PPLMV

The path payload label mismatch status (PPLMV) bit indicates the current status of the PLM-P defect.

Algorithm 1: PPLMV is set to logic 1 when the received PSL does not match, according to Table 6, the expected PSL for 3 or 5 consecutive frames (selectable with the PSL5 register bit). PPLMV is set to logic 0 when the received PSL matches, according to Table 6, the expected PSL for 3 or 5 consecutive frames.



Algorithm 2: PPLMV is set to logic 1 when the accepted PSL does not match, according to Table 6, the expected PSL. PPLMV is set to logic 0 when the accepted PSL matches, according to Table 6, the expected PSL.

# PUNEQV

The path unequipped status (PUNEQV) bit indicates the current status of the UNEQ-P defect.

PUNEQV is set to logic 1 when the received PSL indicates unequipped, according to Table 6, for 3 or 5 consecutive frames (selectable with the PSL5 register bit). An PUNEQV is set to logic 0 when the received PSL indicates not unequipped, according to Table 6, for 3 or 5 consecutive frames.

#### PPDIV

The path payload defect indication status (PPDIV) bit indicates the current status of the PPDI-P defect.

Algorithm 1: PPDIV is set to logic one when the received PSL is a defect, according to Table 6, for 3 or 5 consecutive frames (selectable with the PSL5 register bit). PPDIV is set to logic 0 when the received PSL is not a defect, according to Table 6, for 3 or 5 consecutive frames.

Algorithm 2: PPDIV is set to logic 1 when the accepted PSL is a defect, according to Table 6. PPDI is set to logic 0 when the accepted PSL is not a defect, according to Table 6.

#### PRDIV

The path remote defect indication status (PRDIV) bit indicates the current status of the RDI-P defect. PRDIV is set to logic 1 when bit 5 of the G1 byte is set high for five or ten consecutive frames (selectable with the PRDI10 register bit). PRDIV is set to logic 0 when bit 5 of the G1 byte is set low for five or ten consecutive frames.

#### PERDIV

The path enhanced remote defect indication status (PERDIV) bit indicates the current status of the ERDI-P defect. PERDIV is set to logic 1 when the same 010, 100, 101, 110 or 111 pattern is detected in bits 5, 6 and 7 of the G1 byte for five or ten consecutive frames (selectable with the PRDI10 register bit). PERDIV is set to logic 0 when the same 000, 001 or 011 pattern is detected in bits 5, 6 and 7 of the G1 byte for five or ten consecutive frames.

#### Register 010CH 0114H 011CH 0124H 012CH 0134H 013CH 0144H 014CH 0154H 015CH and 0164H: RHPP Error Monitor Interrupt Enable

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  | R/W  | PREIEE   | 0       |
| Bit 8  | R/W  | PBIPEE   | 0       |
| Bit 7  | R/W  | COPERDIE | 0       |
| Bit 6  | R/W  | PERDIE   | 0       |
| Bit 5  | R/W  | PRDIE    | 0       |
| Bit 4  | R/W  | PPDIE    | 0       |
| Bit 3  | R/W  | PUNEQE   | 0       |
| Bit 2  | R/W  | PPLME    | 0       |
| Bit 1  | R/W  | PPLUE    | 0       |
| Bit 0  | R/W  | COPSLE   | 0       |

#### COPSLE

The change of path payload signal label interrupt enable (COPSLE) bit controls the activation of the interrupt (INTB) output. When COPSLE is set to logic 1, the COPSLI pending interrupt will assert the interrupt (INTB) output. When COPSLE is set to logic 0, the COPSLI pending interrupt will not assert the interrupt (INTB) output.

#### PPLUE

The path payload label unstable interrupt enable (PPLUE) bit controls the activation of the interrupt (INTB) output. When PPLUE is set to logic 1, the PPLUI pending interrupt will assert the interrupt (INTB) output. When PPLUE is set to logic 0, the PPLUI pending interrupt will not assert the interrupt (INTB) output.

#### PPLME

The path payload label mismatch interrupt enable (PPLME) bit controls the activation of the interrupt (INTB) output. When PPLME is set to logic 1, the PPLMI pending interrupt will assert the interrupt (INTB) output. When PPLME is set to logic 0, the PPLMI pending interrupt will not assert the interrupt (INTB) output.

# PUNEQE

The path payload unequipped interrupt enable (PUNEQE) bit controls the activation of the interrupt (INTB) output. When PUNEQE is set to logic 1, the PUNEQI pending interrupt will assert the interrupt (INTB) output. When PUNEQE is set to logic 0, the PUNEQI pending interrupt will not assert the interrupt (INTB) output.

# PPDIE

The path payload defect indication interrupt enable (PPDIE) bit controls the activation of the interrupt (INTB) output. When PPDIE is set to logic 1, the PPDI pending interrupt will assert the interrupt (INTB) output. When PPDIE is set to logic 0, the PPDI pending interrupt will not assert the interrupt (INTB) output.

#### PRDIE

The path remote defect indication interrupt enable (PRDIE) bit controls the activation of the interrupt (INTB) output. When PRDIE is set to logic 1, the PRDII pending interrupt will assert the interrupt (INTB) output. When PRDIE is set to logic 0, the PRDII pending interrupt will not assert the interrupt (INTB) output.

#### PERDIE

The path enhanced remote defect indication interrupt enable (PERDIE) bit controls the activation of the interrupt (INTB) output. When PERDIE is set to logic 1, the PERDII pending interrupt will assert the interrupt (INTB) output. When PERDIE is set to logic 0, the PERDII pending interrupt will not assert the interrupt (INTB) output.

# COPERDIE

The change of path enhanced remote defect indication interrupt enable (COPERDIE) bit controls the activation of the interrupt (INTB) output. When COPERDIE is set to logic 1, the COPERDII pending interrupt will assert the interrupt (INTB) output. When COPERDIE is set to logic 0, the COPERDII pending interrupt will not assert the interrupt (INTB) output.

# PBIPEE

The path BIP-8 error interrupt enable (PBIPEE) bit controls the activation of the interrupt (INTB) output. When PBIPEE is set to logic 1, the PBIPEI pending interrupt will assert the interrupt (INTB) output. When PBIPEE is set to logic 0, the PBIPEI pending interrupt will not assert the interrupt (INTB) output.

# PREIEE

The path REI error interrupt enable (PREIEE) bit controls the activation of the interrupt (INTB) output. When PREIEE is set to logic 1, the PREIEI pending interrupt will assert the interrupt (INTB) output. When PREIEE is set to logic 0, the PREIEI pending interrupt will not assert the interrupt (INTB) output.

# Register 010DH 0115H 011DH 0125H 012DH 0135H 013DH 0145H 014DH 0155H 015DH and 0165H: RHPP Error Monitor Interrupt Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  | R    | PREIEI   | Х       |
| Bit 8  | R    | PBIPEI   | х       |
| Bit 7  | R    | COPERDII | Х       |
| Bit 6  | R    | PERDII   | Х       |
| Bit 5  | R    | PRDII    | х       |
| Bit 4  | R    | PPDII    | Х       |
| Bit 3  | R    | PUNEQI   | х       |
| Bit 2  | R    | PPLMI    | х       |
| Bit 1  | R    | PPLUI    | Х       |
| Bit 0  | R    | COPSLI   | х       |

# COPSLI

The change of path payload signal label interrupt status (COPSLI) bit is an event indicator. COPSLI is set to logic 1 to indicate a new PSL-P value. The interrupt status bit is independent of the interrupt enable bit. COPSLI is cleared to logic 0 when this register is read. ALGO2 register bit has no effect on COPSLI.

# PPLUI

The path payload label unstable interrupt status (PPLUI) bit is an event indicator. PPLUI is set to logic 1 to indicate any change in the status of PPLUV (stable to unstable or unstable to stable). The interrupt status bit is independent of the interrupt enable bit. PPLUI is cleared to logic 0 when this register is read.

#### PPLMI

The path payload label mismatch interrupt status (PPLMI) bit is an event indicator. PPLMI is set to logic 1 to indicate any change in the status of PPLMV (match to mismatch or mismatch to match). The interrupt status bit is independent of the interrupt enable bit. PPLMI is cleared to logic 0 when this register is read.

# PUNEQI

The path payload unequipped interrupt status (PUNEQI) bit is an event indicator. PUNEQI is set to logic 1 to indicate any change in the status of PUNEQV (equipped to unequipped or unequipped to equipped). The interrupt status bit is independent of the interrupt enable bit. PUNEQI is cleared to logic 0 when this register is read.

## PPDII

The path payload defect indication interrupt status (PPDII) bit is an event indicator. PPDII is set to logic 1 to indicate any change in the status of PPDIV (no defect to payload defect or payload defect to no defect). The interrupt status bit is independent of the interrupt enable bit. PPDII is cleared to logic 0 when this register is read.

#### PRDII

The path remote defect indication interrupt status (PRDII) bit is an event indicator. PRDII is set to logic 1 to indicate any change in the status of PRDIV (no defect to RDI defect or RDI defect to no defect). The interrupt status bit is independent of the interrupt enable bit. PRDII is cleared to logic 0 when this register is read.

#### PERDII

The path enhanced remote defect indication interrupt status (PERDII) bit is an event indicator. PERDII is set to logic 1 to indicate any change in the status of PERDIV (no defect to ERDI defect or ERDI defect to no defect). The interrupt status bit is independent of the interrupt enable bit. PERDII is cleared to logic 0 when this register is read.

# COPERDII

The change of path enhanced remote defect indication interrupt status (COPERDII) bit is an event indicator. COPERDII is set to logic 1 to indicate a new ERDI-P value. The interrupt status bit is independent of the interrupt enable bit. COPERDII is cleared to logic 0 when this register is read.

#### PBIPEI

The path BIP-8 error interrupt status (PBIPEI) bit is an event indicator. PBIPEI is set to logic 1 to indicate a path BIP-8 error. The interrupt status bit is independent of the interrupt enable bit. PBIPEI is cleared to logic 0 when this register is read.

# PREIEI

The path REI error interrupt status (PREIEI) bit is an event indicator. PREIEI is set to logic 1 to indicate a path REI error. The interrupt status bit is independent of the interrupt enable bit. PREIEI is cleared to logic 0 when this register is read.

# **15.11 DSSI Normal Registers**



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | PG0[3][3] | 0       |
| Bit 14 | R/W  | PG0[3][2] | 0       |
| Bit 13 | R/W  | PG0[3][1] | 1       |
| Bit 12 | R/W  | PG0[3][0] | 1       |
| Bit 11 | R/W  | PG0[2][3] | 0       |
| Bit 10 | R/W  | PG0[2][2] | 0       |
| Bit 9  | R/W  | PG0[2][1] | 1       |
| Bit 8  | R/W  | PG0[2][0] | 0       |
| Bit 7  | R/W  | PG0[1][3] | 0       |
| Bit 6  | R/W  | PG0[1][2] | 0       |
| Bit 5  | R/W  | PG0[1][1] | 0       |
| Bit 4  | R/W  | PG0[1][0] | 1       |
| Bit 3  | R/W  | PG0[0][3] | 0       |
| Bit 2  | R/W  | PG0[0][2] | 0       |
| Bit 1  | R/W  | PG0[0][1] | 0       |
| Bit 0  | R/W  | PG0[0][0] | 0       |

# Register 0180H : DSSI Page 0 Source Selection for STS-12/STM-4 #1 to #4

PG0[0-3][0-3]

The PG0[0-3][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #1 to #4Table 6default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | PG0[7][3] | 0       |
| Bit 14 | R/W  | PG0[7][2] | 1       |
| Bit 13 | R/W  | PG0[7][1] | 1       |
| Bit 12 | R/W  | PG0[7][0] | 1       |
| Bit 11 | R/W  | PG0[6][3] | 0       |
| Bit 10 | R/W  | PG0[6][2] | 1       |
| Bit 9  | R/W  | PG0[6][1] | 1       |
| Bit 8  | R/W  | PG0[6][0] | 0       |
| Bit 7  | R/W  | PG0[5][3] | 0       |
| Bit 6  | R/W  | PG0[5][2] | 1       |
| Bit 5  | R/W  | PG0[5][1] | 0       |
| Bit 4  | R/W  | PG0[5][0] | 1       |
| Bit 3  | R/W  | PG0[4][3] | 0       |
| Bit 2  | R/W  | PG0[4][2] | 1       |
| Bit 1  | R/W  | PG0[4][1] | 0       |
| Bit 0  | R/W  | PG0[4][0] | 0       |

## Register 0181H : DSSI Page 0 Source Selection for STS-12/STM-4 #5 to #8

PG0[4-7][0-3]

The PG0[4-7][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #5 to #8, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | PG0[11][3] | 1       |
| Bit 14 | R/W  | PG0[11][2] | 0       |
| Bit 13 | R/W  | PG0[11][1] | 1       |
| Bit 12 | R/W  | PG0[11][0] | 1       |
| Bit 11 | R/W  | PG0[10][3] | 1       |
| Bit 10 | R/W  | PG0[10][2] | 0       |
| Bit 9  | R/W  | PG0[10][1] | 1       |
| Bit 8  | R/W  | PG0[10][0] | 0       |
| Bit 7  | R/W  | PG0[9][3]  | 1       |
| Bit 6  | R/W  | PG0[9][2]  | 0       |
| Bit 5  | R/W  | PG0[9][1]  | 0       |
| Bit 4  | R/W  | PG0[9][0]  | 1       |
| Bit 3  | R/W  | PG0[8][3]  | 1       |
| Bit 2  | R/W  | PG0[8][2]  | 0       |
| Bit 1  | R/W  | PG0[8][1]  | 0       |
| Bit 0  | R/W  | PG0[8][0]  | 0       |

## Register 0182H : DSSI Page 0 Source Selection for STS-12/STM-4 #9 to #12

PG0[8-11][0-3]

The PG0[8-11][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #9 to #12, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | PG0[15][3] | 1       |
| Bit 14 | R/W  | PG0[15][2] | 1       |
| Bit 13 | R/W  | PG0[15][1] | 1       |
| Bit 12 | R/W  | PG0[15][0] | 1       |
| Bit 11 | R/W  | PG0[14][3] | 1       |
| Bit 10 | R/W  | PG0[14][2] | 1       |
| Bit 9  | R/W  | PG0[14][1] | 1       |
| Bit 8  | R/W  | PG0[14][0] | 0       |
| Bit 7  | R/W  | PG0[13][3] | 1       |
| Bit 6  | R/W  | PG0[13][2] | 1       |
| Bit 5  | R/W  | PG0[13][1] | 0       |
| Bit 4  | R/W  | PG0[13][0] | 1       |
| Bit 3  | R/W  | PG0[12][3] | 1       |
| Bit 2  | R/W  | PG0[12][2] | 1       |
| Bit 1  | R/W  | PG0[12][1] | 0       |
| Bit 0  | R/W  | PG0[12][0] | 0       |

## Register 0183H : DSSI Page 0 Source Selection for STS-12/STM-4 #13 to #16

PG0[13-16][0-3]

The PG0[13-16][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #13 to #16, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | PG1[3][3] | 0       |
| Bit 14 | R/W  | PG1[3][2] | 0       |
| Bit 13 | R/W  | PG1[3][1] | 1       |
| Bit 12 | R/W  | PG1[3][0] | 1       |
| Bit 11 | R/W  | PG1[2][3] | 0       |
| Bit 10 | R/W  | PG1[2][2] | 0       |
| Bit 9  | R/W  | PG1[2][1] | 1       |
| Bit 8  | R/W  | PG1[2][0] | 0       |
| Bit 7  | R/W  | PG1[1][3] | 0       |
| Bit 6  | R/W  | PG1[1][2] | 0       |
| Bit 5  | R/W  | PG1[1][1] | 0       |
| Bit 4  | R/W  | PG1[1][0] | 1       |
| Bit 3  | R/W  | PG1[0][3] | 0       |
| Bit 2  | R/W  | PG1[0][2] | 0       |
| Bit 1  | R/W  | PG1[0][1] | 0       |
| Bit 0  | R/W  | PG1[0][0] | 0       |

## Register 0184H: DSSI Page 1 Source Selection for STS-12/STM-4 #1 to #4

# PG1[0-3][0-3]

The PG1[0-3][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #1 to #4, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | PG1[7][3] | 0       |
| Bit 14 | R/W  | PG1[7][2] | 1       |
| Bit 13 | R/W  | PG1[7][1] | 1       |
| Bit 12 | R/W  | PG1[7][0] | 1       |
| Bit 11 | R/W  | PG1[6][3] | 0       |
| Bit 10 | R/W  | PG1[6][2] | 1       |
| Bit 9  | R/W  | PG1[6][1] | 1       |
| Bit 8  | R/W  | PG1[6][0] | 0       |
| Bit 7  | R/W  | PG1[5][3] | 0       |
| Bit 6  | R/W  | PG1[5][2] | 1       |
| Bit 5  | R/W  | PG1[5][1] | 0       |
| Bit 4  | R/W  | PG1[5][0] | 1       |
| Bit 3  | R/W  | PG1[4][3] | 0       |
| Bit 2  | R/W  | PG1[4][2] | 1       |
| Bit 1  | R/W  | PG1[4][1] | 0       |
| Bit 0  | R/W  | PG1[4][0] | 0       |

# Register 0185H: DSSI Page 1 Source Selection for STS-12/STM-4 #5 to #8

# PG1[4-7][0-3]

The PG1[4-7][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #5 to #8, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | PG1[11][3] | 1       |
| Bit 14 | R/W  | PG1[11][2] | 0       |
| Bit 13 | R/W  | PG1[11][1] | 1       |
| Bit 12 | R/W  | PG1[11][0] | 1       |
| Bit 11 | R/W  | PG1[10][3] | 1       |
| Bit 10 | R/W  | PG1[10][2] | 0       |
| Bit 9  | R/W  | PG1[10][1] | 1       |
| Bit 8  | R/W  | PG1[10][0] | 0       |
| Bit 7  | R/W  | PG1[9][3]  | 1       |
| Bit 6  | R/W  | PG1[9][2]  | 0       |
| Bit 5  | R/W  | PG1[9][1]  | 0       |
| Bit 4  | R/W  | PG1[9][0]  | 1       |
| Bit 3  | R/W  | PG1[8][3]  | 1       |
| Bit 2  | R/W  | PG1[8][2]  | 0       |
| Bit 1  | R/W  | PG1[8][1]  | 0       |
| Bit 0  | R/W  | PG1[8][0]  | 0       |

# Register 0186H : DSSI Page 1 Source Selection for STS-12/STM-4 #9 to #12

# PG1[8-11][0-3]

The PG1[8-11][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #9 to #12, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | PG1[15][3] | 1       |
| Bit 14 | R/W  | PG1[15][2] | 1       |
| Bit 13 | R/W  | PG1[15][1] | 1       |
| Bit 12 | R/W  | PG1[15][0] | 1       |
| Bit 11 | R/W  | PG1[14][3] | 1       |
| Bit 10 | R/W  | PG1[14][2] | 1       |
| Bit 9  | R/W  | PG1[14][1] | 1       |
| Bit 8  | R/W  | PG1[14][0] | 0       |
| Bit 7  | R/W  | PG1[13][3] | 1       |
| Bit 6  | R/W  | PG1[13][2] | 1       |
| Bit 5  | R/W  | PG1[13][1] | 0       |
| Bit 4  | R/W  | PG1[13][0] | 1       |
| Bit 3  | R/W  | PG1[12][3] | 1       |
| Bit 2  | R/W  | PG1[12][2] | 1       |
| Bit 1  | R/W  | PG1[12][1] | 0       |
| Bit 0  | R/W  | PG1[12][0] | 0       |

## Register 0187H : DSSI Page 1 Source Selection for STS-12/STM-4 #13 to #16

# PG1[13-16][0-3]

The PG1[13-16][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #13 to #16, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  |      | Unused   |         |
| Bit 6  |      | Unused   |         |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  |      | Unused   |         |
| Bit 2  |      | Unused   |         |
| Bit 1  |      | Unused   |         |
| Bit 0  | R/W  | IPS      | 0       |

#### **Register 0188H: DSSI Control Register**

The DSSI control register is provided at Read/Write Address 0188H. This register stores the internal page select (IPS), which is used for the selection of the control page. This internal bit allows the user to switch the page by changing the value in this register. In fact, either IPS or DCMP bits can be used independently for the page switching. This is implemented to provide both software and hardware control over the page selection, depending on the user preference.

# IPS

The internal page select (IPS) bit is used in conjunction with the control page select (DCMP) input to select the active address page used by the DSSI. The IPS bit is XORed with the DCMP input signal and the logical result determines the page that will be used. When the result is logic 0, the page 0 is selected and, consequently, when the result is logic 1, the page 1 is selected. Reading this register bit provides the result of the XOR operation, thus providing the current page selected.

# 15.12 CSTRI Normal Registers

Release

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | Reserved  | 0       |
| Bit 14 | R/W  | Reserved  | 0       |
| Bit 13 | R/W  | Reserved  | 0       |
| Bit 12 | R/W  | Reserved  | 0       |
| Bit 11 | R/W  | Reserved  | 0       |
| Bit 10 | R/W  | Reserved  | 1       |
| Bit 9  | R/W  | TXREF_CEN | 0       |
| Bit 8  | R/W  | Reserved  | 0       |
| Bit 7  | R/W  | Reserved  | 0       |
| Bit 6  | R/W  | Reserved  | 0       |
| Bit 5  | R/W  | Reserved  | 0       |
| Bit 4  | R/W  | CSU_ENB   | 0       |
| Bit 3  | R/W  | CSU_RSTB  | 1       |
| Bit 2  |      | Unused    | Х       |
| Bit 1  |      | Unused    | Х       |
| Bit 0  | R/W  | Reserved  | 1       |

#### **Register 0190H: CSTRI Control**

#### CSU RSTB

The CSU\_RSTB bit drives a software-reset signal that forces the CSU1250 into a reset. It is joined with the CSTRI ARB input signal (using an AND gate) and is then connected to the CSU\_ARSTB output pin. For normal operation, it is held at logic '1'. To properly reset the CSU, the CSU\_RSTB pin should be held low for at least 1 ms. Both the CSU\_ENB bit and the CSU\_IDDQ bit must be set to "0" during reset of the CSU.

# CSU\_ENB

The active low CSU enable control signal (CSU\_ENB) bit can be used to force the CSU1250 into low power configuration if it is set to logic 1. For normal operation, it is set to logic 0. CSU\_ENB (and CSU\_IDDQ) must also be set to "0" while resetting the CSU. It is connected to the CSU ENB pin.

# TXREF\_CEN

The TXLVREF chopper stabilization enable (TXREF\_CEN) bit is connected to the TXREF\_CEN output pin. It determines whether or not the offset correction circuitry (clocked by CCLK) is enabled in the TXLVREF\_1250.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | X       |
| Bit 14 |      | Unused   | X       |
| Bit 13 |      | Unused   | X       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | X       |
| Bit 10 |      | Unused   | X       |
| Bit 9  |      | Unused   | X       |
| Bit 8  |      | Unused   | X       |
| Bit 7  |      | Unused   | X       |
| Bit 6  |      | Unused   | X       |
| Bit 5  |      | Unused   | X       |
| Bit 4  |      | Unused   | X       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  | R    | LOCKV    | X       |
| Bit 0  | R/W  | LOCKE    | 0       |

#### Register 0191H: CSTRI Configuration and Status

# LOCKE

The CSU lock interrupt enable bit (LOCKE) controls the assertion of CSU lock state interrupts by the CSTRI. When LOCKE is high, an interrupt is generated on the interrupt output (INTB) when the CSU lock state changes. Interrupts due to changes in CSU lock state are masked when LOCKE is set low. Note that LOCKE only affects the INTB output; the LOCKI bit remains valid at all times.

# LOCKV

The CSU lock status bit (LOCKV) indicates whether the clock synthesis unit is currently locked with the reference clock. LOCKV is set low when the CSU is not successfully locked with the reference clock. LOCKV is set high when the CSU is locked with the reference clock.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R/W  | LOCKI    | 0       |

#### Register 0192H: CSTRI Interrupt Status

# LOCKI

The CSU lock interrupt status bit (LOCKI) responds to changes in the CSU lock state. Interrupts are to be generated as the CSU achieves lock with the reference clock or loses its lock to the reference clock. As a result, the LOCKI register bit is set high when any of these changes occurs. The LOCKI bit is cleared according to the value of WCIMODE. If WCIMODE is "0", the LOCKI register bit will be cleared the next time it is read. If WCIMODE is "1", the LOCKI register bit will be cleared when a '1' is written to it. When LOCKE is set high, LOCKI is used to produce the interrupt output (INTB). Whether or not the interrupt is masked by the LOCKE bit, the LOCKI bit itself remains valid and may be polled to detect change of lock status events.

# 15.13 TRMP Normal Registers

There are 16 TRMP (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets. When the SPECTRA-9953 is configured for quad STS-48/STM-16 mode, TRMP #1, #5, #9, #13 are configured as masters and the remaining TRMP blocks are configured as slaves. When configured for STS-192/STM-64 mode, only TRMP #1 is configured as master and the remaining blocks are configured as slaves.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 | R/W  | LREIBLK   | 0       |
| Bit 10 | R/W  | LREIEN    | 1       |
| Bit 9  | R/W  | APSEN     | 1       |
| Bit 8  | R/W  | TLDTS     | 1       |
| Bit 7  | R/W  | TLDEN     | 0       |
| Bit 6  | R/W  | TSLDSEL   | 0       |
| Bit 5  | R/W  | TSLDTS    | 1       |
| Bit 4  | R/W  | TSLDEN    | 0       |
| Bit 3  | R/W  | TRACEEN   | 0       |
| Bit 2  | R/W  | J0Z0INCEN | 0       |
| Bit 1  | R/W  | Z0DEF     | 0       |
| Bit 0  | R/W  | A1A2EN    | 1       |

#### Register 2050H: TRMP Configuration

The TRMP Configuration register controls the transmit regenerator and Multiplexer functions.

These register bits are valid for both master and slave slices. Please refer to individual bit for details.

#### A1A2EN

The A1A2 framing enable (A1A2EN) bit controls the insertion of the framing bytes in the data stream. When A1A2EN is set to logic 1, F6h and 28h are inserted in the A1 and A2 bytes according to the priority of Table 10. When A1A2EN is set to logic 0, the framing bytes are not inserted.

This bit is valid for master and slave slices. For normal operation, this bit should be set to logic one for both master and slave slices.

#### **Z0DEF**

The Z0 definition (Z0DEF) bit defines the Z0 growth bytes. When Z0DEF is set to logic 0, the Z0 bytes are defined according to TELCORDIA. The Z0 bytes are located in STS-1/STM-0 #2 to #192 in STM64 mode and in STS-1/STM-0 # 2 to 48 in Quad STM-16 mode.

When ZODEF = 1, the bytes are defined according to ITU: Z0 bytes are STS-1/STM-0 #2 to #16 when in STM-16 interface mode and STS-1/STM-0 #2 to #64 when in STM-64 mode. When ZODEF = 1, the user must ensure that remaining unused bytes (non-Z0 bytes) are inserted via TTOH ports to ensure proper transition density in these non-scrambled byte locations.

This bit is valid for master and slave slices. For normal operation, this bit should be set to the same value for both master and slave slices.

#### **J0Z0INCEN**

The J0 and Z0 increment enable (J0Z0INCEN) bit controls the insertion of an incremental pattern in the section trace and Z0 growth bytes. When J0Z0INCEN is set to logic 1, the corresponding STS-1/STM-0 path # is inserted in the J0 and Z0 bytes according to the priority of Table 10. When J0Z0INCEN is set to logic 0, no incremental pattern is inserted.

This bit is valid for master and slave slices. For normal operation, this bit should be set to the same value for both master and slave slices.

#### TRACEEN

The section trace enable (TRACEEN) bit controls the insertion of section trace in the data stream. When TRACEEN is set to logic 1, the section trace from the Section TTTP block is inserted in the J0 byte of STS-1/STM-0 #1 according to the priority of Table 10. When TRACEEN is set to logic 0, the section trace from the Section TTTP block is not inserted.

This bit is only valid for master slices.

# TSLDEN

The TSLD enable (TSLDEN) bit controls the insertion of section or line DCC in the data stream. When TSLDEN is set to logic 1, the SPECTRA-9953 inserts all ones or all zeros as selected using the TSLD\_VAL bit in the SPECTRA-9953 Transmit Control Register into the D1-D3 bytes or D4-D12 bytes of STS-1/STM-0 #1 according to the priority of Table 10. When TSLDEN is set to logic 0, the section or line DCC is not inserted.

This bit is only valid for master slices.

# TSLDTS

The TSLD Tri-state control (TSLDTS) bit controls the TSLD output port. When TSLDTS is set to logic 1, the corresponding TSLDCLK output pin is tri-stated. When TSLDTS is set to logic 0, the corresponding TSLDCLK pin is driven.

This bit is only valid for master slices.

# TSLDSEL

The TSLD channel select (TSLDSEL) bit selects the contents of the TSLD port and the frequency of the TSLDCLK clock.

| TSLDSEL | Contents            | TOHCLK          |
|---------|---------------------|-----------------|
| 0       | Section DCC (D1-D3) | Nominal 192 kHz |
| 1       | Line DCC (D4-D12)   | Nominal 576 kHz |

# TLDEN

The TLD enable (TLDEN) bit controls the insertion of line DCC in the data stream. When TLDEN is set to logic 1, the SPECTRA-9953 inserts all ones or all zeros as selected using the TLD\_VAL bit in the SPECTRA-9953 Transmit Control Register into in the D4-D12 bytes of STS-1/STM-0 #1 according to the priority of Table 10. When TLDEN is set to logic 0, line DCC is not inserted.

This bit is only valid for master slices.

# TLDTS

The TLDTS Tri-state control (TLDTS) bit controls the TLD output port. When TLDTS is set to logic 1, the corresponding TLDCLK output pin is tri-stated. When TLDTS is set to logic 0, the corresponding TLDCLK pin is driven.

This bit is only valid for master slices.

# APSEN

The APS enable (APSEN) bit controls the insertion of automatic protection switching in the data stream. When APSEN is set to logic 1, the APS bytes from the RRMP are inserted in the K1/K2 bytes of STS-1/STM-0 #1 according to the priority of Table 10. When APSEN is set to logic 0, the APS bytes from the RRMP are not inserted.

This bit is only valid for master slices.

# LREIEN

The line REI enable (LREIEN) bit controls the insertion of line remote error indication in the data stream. When LREIEN is set to logic 1, the line REI from the RRMP is inserted in the M1 byte of STS-1/STM-0 #3 according to the priority of Table 10. When LREIEN is set to logic 0, the line REI from the RRMP is not inserted.

This bit is only valid for master slices.

# LREIBLK

The line REI block error (LREIBLK) bit controls the generation of line remote error indication. When LREIBLK is set to logic 1, the line REI inserted in the M1 byte represents BIP-24 block errors (a maximum of 1 error per STS-3/STM-1 per frame). When LREIBLK is set to logic 0, the line REI inserted in the M1 byte represents BIP-8 errors (a maximum of 8 error per STS-1/STM-0 per frame up to a maximum of 255).

This bit is only valid for master slices.

| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | UNUSEDV    | 0       |
| Bit 14 | R/W  | UNUSEDEN   | 0       |
| Bit 13 | R/W  | NATIONALV  | 0       |
| Bit 12 | R/W  | NATIONALEN | 0       |
| Bit 11 |      | Unused     | Х       |
| Bit 10 | R/W  | E2REGEN    | 0       |
| Bit 9  | R/W  | Z2REGEN    | 0       |
| Bit 8  | R/W  | Z1REGEN    | 0       |
| Bit 7  | R/W  | S1REGEN    | 0       |
| Bit 6  | R/W  | D4D12REGEN | 0       |
| Bit 5  | R/W  | K1K2REGEN  | 0       |
| Bit 4  | R/W  | D1D3REGEN  | 0       |
| Bit 3  | R/W  | F1REGEN    | 0       |
| Bit 2  | R/W  | E1REGEN    | 0       |
| Bit 1  | R/W  | ZOREGEN    | 1       |
| Bit 0  | R/W  | JOREGEN    | 1       |

#### Register 2051H: TRMP Register Insertion

The TRMP Register Insertion register controls the transmit regenerator and Multiplexer functions.

These register bits are only valid for master slices.

#### **JOREGEN**

The J0 register enable (J0REGEN) bit controls the insertion of section trace in the data stream. When J0REGEN is set to logic 1, the section trace from the TRMP Transmit J0 and Z0 register is inserted in the J0 byte of STS-1/STM-0 #1 according to the priority of Table 10. When J0REGEN is set to logic 0, the section trace from the TRMP Transmit J0 and Z0 register is not inserted.

#### **ZOREGEN**

The Z0 register enable (Z0REGEN) bit controls the insertion of Z0 growth bytes in the data stream. When Z0REGEN is set to logic 1, the Z0 growth byte from the TRMP Transmit J0 and Z0 register is inserted in the Z0 bytes according to the priority of Table 10. When Z0REGEN is set to logic 0, the Z0 growth byte from the TRMP Transmit J0 and Z0 register is not inserted. The Z0DEF bit in the TRMP Configuration register defines the Z0 bytes.

# E1REGEN

The E1 register enable (E1REGEN) bit controls the insertion of section order wire in the data stream. When E1REGEN is set to logic 1, the section order wire from the TRMP Transmit E1 and F1 register is inserted in the E1 byte of STS-1/STM-0 #1 according to the priority of Table 10. When E1REGEN is set to logic 0, the section order wire from the TRMP Transmit E1 and F1 register is not inserted.

# F1REGEN

The F1 register enable (F1REGEN) bit controls the insertion of section user channel in the data stream. When F1REGEN is set to logic 1, the section user channel from the TRMP Transmit E1 and F1 register is inserted in the F1 byte of STS-1/STM-0 #1 according to the priority of Table 10. When F1REGEN is set to logic 0, the section user channel from the TRMP Transmit E1 and F1 register is not inserted.

#### D1D3REGEN

The D1 to D3 register enable (D1D3REGEN) bit controls the insertion of section data communication channel in the data stream. When D1D3REGEN is set to logic 1, the section DCC from the TRMP Transmit D1D3 and D4D12 register is inserted in the D1 to D3 bytes of STS-1/STM-0 #1 according to the priority of Table 10. When D1D3REGEN is set to logic 0, the section DCC from the TRMP Transmit D1D3 and D4D12 register is not inserted.

# K1K2REGEN

The K1K2 register enable (K1K2REGEN) bit controls the insertion of automatic protection switching in the data stream. When K1K2REGEN is set to logic 1, the APS bytes from the TRMP Transmit K1 and K2 register are inserted in the K1, K2 bytes of STS-1/STM-0 #1 according to the priority of Table 10. When K1K2REGEN is set to logic 0, the APS bytes from the TRMP Transmit K1 and K2 register are not inserted.

#### D4D12REGEN

The D4 to D12 register enable (D4D12REGEN) bit controls the insertion of line data communication channel in the data stream. When D4D12REGEN is set to logic 1, the line DCC from the TRMP Transmit D1D3 and D4D12 register is inserted in the D4 to D12 bytes of STS-1/STM-0 #1 according to the priority of Table 10. When D4D12REGEN is set to logic 0, the line DCC from the TRMP Transmit D1D3 and D4D12 register is not inserted.

## S1REGEN

The S1 register enable (S1REGEN) bit controls the insertion of the synchronization status message in the data stream. When S1REGEN is set to logic 1, the SSM from the TRMP Transmit S1 and Z1 register is inserted in the S1 byte of STS-1/STM-0 #1 according to the priority of Table 10. When S1REGEN is set to logic 0, the SSM from the TRMP Transmit S1 and Z1 register is not inserted.

## Z1REGEN

The Z1 register enable (Z1REGEN) bit controls the insertion of Z1 growth bytes in the data stream. When Z1REGEN is set to logic 1, the Z1 byte from the TRMP Transmit S1 and Z1 register is inserted in the Z1 bytes according to the priority of Table 10. When Z1REGEN is set to logic 0, the Z1 byte from the TRMP Transmit S1 and Z1 register is not inserted.

## Z2REGEN

The Z2 register enable (Z2REGEN) bit controls the insertion of Z2 growth bytes in the data stream. When Z2REGEN is set to logic 1, the Z2 byte from the TRMP Transmit Z2 and E2 register is inserted in the Z2 bytes according to the priority of Table 10. When Z2REGEN is set to logic 0, the Z2 byte from the TRMP Transmit Z2 and E2 register is not inserted.

### E2REGEN

The E2 register enable (E2REGEN) bit controls the insertion of line order wire in the data stream. When E2REGEN is set to logic 1, the line order wire from the TRMP Transmit Z2 and E2 register is inserted in the E2 byte of STS-1/STM-0 #1 according to the priority of Table 10. When E2REGEN is set to logic 0, the line order wire from the TRMP Transmit Z2 and E2 register is not inserted.

### NATIONALEN

The national enable (NATIONALEN) bit controls the insertion of national bytes in the data stream. When NATIONALEN is set to logic 1, an all one or an all zero pattern is inserted in the national bytes according to the priority of Table 10. When NATIONALEN is set to logic 0, no pattern is inserted. The ZODEF bit in the TRMP Configuration register defines the national bytes of ROW #1.

### NATIONALV

The national value (NATIONALV) bit controls the value inserted in the national bytes. When NATIONALV is set to logic 1, an all one pattern is inserted in the national bytes if enabled via the NATIONALEN register bit. When NATIONALV is set to logic 0, an all zero pattern is inserted in the national bytes if enabled via the NATIONALEN register bit.

## UNUSEDEN

The unused enable (UNUSEDEN) bit controls the insertion of unused bytes in the data stream. When UNUSEDEN is set to logic 1, an all one or an all zero pattern is inserted in the unused bytes according to the priority of Table 10. When UNUSEDEN is set to logic 0, no pattern is inserted.

### UNUSEDV

The unused value (UNUSEDV) bit controls the value inserted in the unused bytes. When UNUSEDV is set to logic 1, an all one pattern is inserted in the unused bytes if enabled via the UNUSEDEN register bit. When UNUSEDV is set to logic 0, an all zero pattern is inserted in the unused bytes if enabled via the UNUSEDEN register bit.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  | R/W  | Reserved | 0       |
| Bit 7  | R/W  | Reserved | 0       |
| Bit 6  | R/W  | LOSINS   | 0       |
| Bit 5  | R/W  | LAISINS  | 0       |
| Bit 4  | R/W  | LRDIINS  | 0       |
| Bit 3  | R/W  | A1ERR    | 0       |
| Bit 2  | R/W  | HMASKEN  | 1       |
| Bit 1  | R/W  | B2MASKEN | 1       |
| Bit 0  | R/W  | B1MASKEN | 1       |

### Register 2052H: TRMP Error Insertion

The TRMP Error Insertion register controls the transmit regenerator and Multiplexer diagnostic features.

These register bits are valid for both master and slave slices. Please refer to individual bit for details.

### **B1MASKEN**

The B1 mask enable (B1MASKEN) bit selects the use of the B1 byte extracted from the TTOH port. When B1MASKEN is set to logic 1, the B1 byte extracted from the TTOH port is used as a mask to toggle bits in the calculated B1 byte (the B1 byte extracted from the TTOH port is XOR with the calculated B1 byte). When B1MASKEN is set to logic 0, the B1 byte extracted from the TTOH port is inserted instead of the calculated B1 byte.

This bit is only valid for master slices.

## **B2MASKEN**

The B2 mask enable (B2MASKEN) bit selects the use of the B2 bytes extracted from the TTOH port. When B2MASKEN is set to logic 1, the B2 bytes extracted from the TTOH port are used as a mask to toggle bits in the calculated B2 bytes (the B2 bytes extracted from the TTOH port are XOR with the calculated B2 bytes). When B2MASKEN is set to logic 0, the B2 bytes extracted from the TTOH port are inserted instead of the calculated B2 bytes.

This bit is only valid for master slices.

### HMASKEN

The H1/H2 mask enable (HMASKEN) bit selects the use of the H1/H2 bytes extracted from the TTOH port. When HMASKEN is set to logic 1, the H1/H2 bytes extracted from the TTOH port are used as a mask to toggle bits in the H1/H2 path payload pointer bytes (the H1/H2 bytes extracted from the TTOH port are XOR with the path payload pointer bytes). When HMASKEN is set to logic 0, the H1/H2 bytes extracted from the TTOH port are inserted instead of the internally generated path payload pointer bytes.

This bit is only valid for master slices.

## A1ERR

The A1 error insertion (A1ERR) bit is used to introduce framing errors in the A1 bytes. When A1ERR is set to logic 1, 76h instead of F6h is inserted in all of the A1 bytes of the STS-12/STM-4 #1 according to the priority of Table 10. When A1ERR is set to logic 0, no framing errors are introduced.

This bit is only valid for master slices.

### LRDIINS

The line RDI insertion (LRDIINS) bit is used to force a line remote defect indication in the data stream. When LRDIINS is set to logic 1, the 110 pattern is inserted in bits 6, 7 and 8 of the K2 byte of STS-1/STM-0 #1 to force a line RDI condition. When LRDIINS is set to logic 0, the line RDI condition is removed.

This bit is only valid for master slices.

### LAISINS

The line AIS insertion (LAISINS) bit is used to force a line alarm indication signal in the data stream. When LAISINS is set to logic 1, all ones are inserted in the line overhead and in the payload (all the bytes of the frame except the section overhead bytes) to force a line AIS condition. When LAISINS is set to logic 0, the line AIS condition is removed. Line AIS is inserted/removed on frame boundary before scrambling.

This bit is valid for master and slave slices.

## LOSINS

The LOS insertion (LOSINS) bit is used to force a loss of signal condition in the data stream. When LOSINS is set to logic 1, the data steam is set to all zeros (after scrambling) to force a loss of signal condition. When LOSINS is set to logic 0, the loss of signal condition is removed.

This bit is valid for master and slave slices.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | J0V[7]   | 0       |
| Bit 14 | R/W  | J0V[6]   | 0       |
| Bit 13 | R/W  | J0V[5]   | 0       |
| Bit 12 | R/W  | J0V[4]   | 0       |
| Bit 11 | R/W  | J0V[3]   | 0       |
| Bit 10 | R/W  | J0V[2]   | 0       |
| Bit 9  | R/W  | J0V[1]   | 0       |
| Bit 8  | R/W  | J0V[0]   | 1       |
| Bit 7  | R/W  | Z0V[7]   | 1       |
| Bit 6  | R/W  | Z0V[6]   | 1       |
| Bit 5  | R/W  | Z0V[5]   | 0       |
| Bit 4  | R/W  | Z0V[4]   | 0       |
| Bit 3  | R/W  | Z0V[3]   | 1       |
| Bit 2  | R/W  | Z0V[2]   | 1       |
| Bit 1  | R/W  | Z0V[1]   | 0       |
| Bit 0  | R/W  | Z0V[0]   | 0       |

### Register 2053H: TRMP Transmit J0 and Z0

These register bits are only valid for master slices.

## Z0V[7:0]

The Z0 byte value (Z0V[7:0]) bits hold the Z0 growth byte to be inserted into the data stream. The Z0V[7:0] value is inserted in the Z0 bytes if the insertion is enabled via the Z0REGEN bit in the TRMP Register Insertion register. The Z0DEF bit in the TRMP Configuration register defines the Z0 bytes.

## J0V[7:0]

The J0 byte value (J0V[7:0]) bits hold the section trace to be inserted into the data stream. The J0V[7:0] value is inserted in the J0 byte of STS-1/STM-0 #1 if the insertion is enabled via the J0REGEN bit in the TRMP Register Insertion register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | E1V[7]   | 0       |
| Bit 14 | R/W  | E1V[6]   | 0       |
| Bit 13 | R/W  | E1V[5]   | 0       |
| Bit 12 | R/W  | E1V[4]   | 0       |
| Bit 11 | R/W  | E1V[3]   | 0       |
| Bit 10 | R/W  | E1V[2]   | 0       |
| Bit 9  | R/W  | E1V[1]   | 0       |
| Bit 8  | R/W  | E1V[0]   | 0       |
| Bit 7  | R/W  | F1V[7]   | 0       |
| Bit 6  | R/W  | F1V[6]   | 0       |
| Bit 5  | R/W  | F1V[5]   | 0       |
| Bit 4  | R/W  | F1V[4]   | 0       |
| Bit 3  | R/W  | F1V[3]   | 0       |
| Bit 2  | R/W  | F1V[2]   | 0       |
| Bit 1  | R/W  | F1V[1]   | 0       |
| Bit 0  | R/W  | F1V[0]   | 0       |

### Register 2054H: TRMP Transmit E1 and F1

These register bits are only valid for master slices.

## F1V[7:0]

The F1 byte value (F1V[7:0]) bits hold the section user channel to be inserted into the data stream. The F1V[7:0] value is inserted in the F1 byte of STS-1/STM-0 #1 if the insertion is enabled via the F1REGEN bit in the TRMP Register Insertion register.

## E1V[7:0]

The E1 byte value (E1V[7:0]) bits hold the section order wire to be inserted into the data stream. The E1V[7:0] value is inserted in the E1 byte of STS-1/STM-0 #1 if the insertion is enabled via the E1REGEN bit in the TRMP Register Insertion register.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | D1D3V[7]  | 0       |
| Bit 14 | R/W  | D1D3V[6]  | 0       |
| Bit 13 | R/W  | D1D3V[5]  | 0       |
| Bit 12 | R/W  | D1D3V[4]  | 0       |
| Bit 11 | R/W  | D1D3V[3]  | 0       |
| Bit 10 | R/W  | D1D3V[2]  | 0       |
| Bit 9  | R/W  | D1D3V[1]  | 0       |
| Bit 8  | R/W  | D1D3V[0]  | 0       |
| Bit 7  | R/W  | D4D12V[7] | 0       |
| Bit 6  | R/W  | D4D12V[6] | 0       |
| Bit 5  | R/W  | D4D12V[5] | 0       |
| Bit 4  | R/W  | D4D12V[4] | 0       |
| Bit 3  | R/W  | D4D12V[3] | 0       |
| Bit 2  | R/W  | D4D12V[2] | 0       |
| Bit 1  | R/W  | D4D12V[1] | 0       |
| Bit 0  | R/W  | D4D12V[0] | 0       |

### Register 2055H: TRMP Transmit D1D3 and D4D12

These register bits are only valid for master slices.

## D4D12V[7:0]

The D4D12 byte value (D4D12V[7:0]) bits hold the line data communication channel to be inserted into the data stream. The D4D12V[7:0] value is inserted in the D4 to D12 bytes of STS-1/STM-0 #1 if the insertion is enabled via the D4D12REGEN bit in the TRMP Register Insertion register.

## D1D3V[7:0]

The D1D3 byte value (D1D3V[7:0]) bits hold the section data communication channel to be inserted into the data stream. The D1D3V[7:0] value is inserted in the D1 to D3 bytes of STS-1/STM-0 #1 if the insertion is enabled via the D1D3REGEN bit in the TRMP Register Insertion register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | K1V[7]   | 0       |
| Bit 14 | R/W  | K1V[6]   | 0       |
| Bit 13 | R/W  | K1V[5]   | 0       |
| Bit 12 | R/W  | K1V[4]   | 0       |
| Bit 11 | R/W  | K1V[3]   | 0       |
| Bit 10 | R/W  | K1V[2]   | 0       |
| Bit 9  | R/W  | K1V[1]   | 0       |
| Bit 8  | R/W  | K1V[0]   | 0       |
| Bit 7  | R/W  | K2V[7]   | 0       |
| Bit 6  | R/W  | K2V[6]   | 0       |
| Bit 5  | R/W  | K2V[5]   | 0       |
| Bit 4  | R/W  | K2V[4]   | 0       |
| Bit 3  | R/W  | K2V[3]   | 0       |
| Bit 2  | R/W  | K2V[2]   | 0       |
| Bit 1  | R/W  | K2V[1]   | 0       |
| Bit 0  | R/W  | K2V[0]   | 0       |

## Register 2056H: TRMP Transmit K1 and K2

These register bits are only valid for master slices.

## K1V[7:0], K2V[7:0]

The K1, K2 bytes value (K1V[7:0], K2V[7:0]) bits hold the APS bytes to be inserted into the data stream. The K1V[7:0], K2V[7:0] values are inserted in the K1, K2 bytes of STS-1/STM-0 #1 if the insertion is enabled via the K1K2REGEN bit in the TRMP Register Insertion register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | S1V[7]   | 0       |
| Bit 14 | R/W  | S1V[6]   | 0       |
| Bit 13 | R/W  | S1V[5]   | 0       |
| Bit 12 | R/W  | S1V[4]   | 0       |
| Bit 11 | R/W  | S1V[3]   | 0       |
| Bit 10 | R/W  | S1V[2]   | 0       |
| Bit 9  | R/W  | S1V[1]   | 0       |
| Bit 8  | R/W  | S1V[0]   | 0       |
| Bit 7  | R/W  | Z1V[7]   | 0       |
| Bit 6  | R/W  | Z1V[6]   | 0       |
| Bit 5  | R/W  | Z1V[5]   | 0       |
| Bit 4  | R/W  | Z1V[4]   | 0       |
| Bit 3  | R/W  | Z1V[3]   | 0       |
| Bit 2  | R/W  | Z1V[2]   | 0       |
| Bit 1  | R/W  | Z1V[1]   | 0       |
| Bit 0  | R/W  | Z1V[0]   | 0       |

### Register 2057H: TRMP Transmit S1 and Z1

These register bits are only valid for master slices.

## Z1V[7:0]

The Z1 byte value (Z1V[7:0]) bits hold the Z1 growth byte to be inserted into the data stream. The Z1V[7:0] value is inserted in the Z1 byte if the insertion is enabled via the Z1REGEN bit in the TRMP Register Insertion register.

## S1V[7:0]

The S1 byte value (S1V[7:0]) bits hold the synchronization status message to be inserted into the data stream. The S1V[7:0] value is inserted in the S1 byte of STS-1/STM-0 #1 if the insertion is enabled via the S1REGEN bit in the TRMP Register Insertion register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | Z2V[7]   | 0       |
| Bit 14 | R/W  | Z2V[6]   | 0       |
| Bit 13 | R/W  | Z2V[5]   | 0       |
| Bit 12 | R/W  | Z2V[4]   | 0       |
| Bit 11 | R/W  | Z2V[3]   | 0       |
| Bit 10 | R/W  | Z2V[2]   | 0       |
| Bit 9  | R/W  | Z2V[1]   | 0       |
| Bit 8  | R/W  | Z2V[0]   | 0       |
| Bit 7  | R/W  | E2V[7]   | 0       |
| Bit 6  | R/W  | E2V[6]   | 0       |
| Bit 5  | R/W  | E2V[5]   | 0       |
| Bit 4  | R/W  | E2V[4]   | 0       |
| Bit 3  | R/W  | E2V[3]   | 0       |
| Bit 2  | R/W  | E2V[2]   | 0       |
| Bit 1  | R/W  | E2V[1]   | 0       |
| Bit 0  | R/W  | E2V[0]   | 0       |

### Register 2058H: TRMP Transmit Z2 and E2

These register bits are only valid for master slices.

## E2V[7:0]

The E2 byte value (E2[7:0]) bits hold the line order wire to be inserted into the data stream. The E2V[7:0] value is inserted in the E2 byte of STS-1/STM-0 #1 if the insertion is enabled via the E2REGEN bit in the TRMP Register Insertion register.

## Z2V[7:0]

The Z2 byte value (Z2V[7:0]) bits hold the Z2 growth byte to be inserted into the data stream. The Z2V[7:0] value is inserted in the Z2 byte if the insertion is enabled via the Z2REGEN bit in the TRMP Register Insertion register.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | H1MASK[7] | 0       |
| Bit 14 | R/W  | H1MASK[6] | 0       |
| Bit 13 | R/W  | H1MASK[5] | 0       |
| Bit 12 | R/W  | H1MASK[4] | 0       |
| Bit 11 | R/W  | H1MASK[3] | 0       |
| Bit 10 | R/W  | H1MASK[2] | 0       |
| Bit 9  | R/W  | H1MASK[1] | 0       |
| Bit 8  | R/W  | H1MASK[0] | 0       |
| Bit 7  | R/W  | H2MASK[7] | 0       |
| Bit 6  | R/W  | H2MASK[6] | 0       |
| Bit 5  | R/W  | H2MASK[5] | 0       |
| Bit 4  | R/W  | H2MASK[4] | 0       |
| Bit 3  | R/W  | H2MASK[3] | 0       |
| Bit 2  | R/W  | H2MASK[2] | 0       |
| Bit 1  | R/W  | H2MASK[1] | 0       |
| Bit 0  | R/W  | H2MASK[0] | 0       |

### Register 2059H: TRMP Transmit H1 and H2 Mask

These register bits are only valid for master slices.

### H2MASK[7:0]

The H2 mask (H2MASK[7:0]) bits hold the H2 path payload pointer errors to be inserted into the data stream. The H2MASK[7:0] is XOR'ed with the path payload pointer already in the data stream.

### H1MASK[7:0]

The H1 mask (H1MASK[7:0]) bits hold the H1 path payload pointer errors to be inserted into the data stream. The H1MASK[7:0] is XOR'ed with the path payload pointer already in the data stream.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | B1MASK[7] | 0       |
| Bit 14 | R/W  | B1MASK[6] | 0       |
| Bit 13 | R/W  | B1MASK[5] | 0       |
| Bit 12 | R/W  | B1MASK[4] | 0       |
| Bit 11 | R/W  | B1MASK[3] | 0       |
| Bit 10 | R/W  | B1MASK[2] | 0       |
| Bit 9  | R/W  | B1MASK[1] | 0       |
| Bit 8  | R/W  | B1MASK[0] | 0       |
| Bit 7  | R/W  | B2MASK[7] | 0       |
| Bit 6  | R/W  | B2MASK[6] | 0       |
| Bit 5  | R/W  | B2MASK[5] | 0       |
| Bit 4  | R/W  | B2MASK[4] | 0       |
| Bit 3  | R/W  | B2MASK[3] | 0       |
| Bit 2  | R/W  | B2MASK[2] | 0       |
| Bit 1  | R/W  | B2MASK[1] | 0       |
| Bit 0  | R/W  | B2MASK[0] | 0       |

### Register 205AH: TRMP Transmit B1 and B2 Mask

These register bits are only valid for master slices.

### B2MASK[7:0]

The B2 mask (B2MASK[7:0]) bits hold the B2 BIP-8 errors to be inserted into the data stream. The B2MASK[7:0] is XOR'ed with the calculated B2 before insertion in the B2 byte.

## B1MASK[7:0]

The B1 mask (B1MASK[7:0]) bits hold the B1 BIP-8 errors to be inserted into the data stream. The B1MASK[7:0] is XOR'ed with the calculated B1 before insertion in the B1 byte.

# 15.14 STLI\_192 Normal Registers

#### **Register 2060H: STLI Configuration**

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 |      | Unused        |         |
| Bit 14 |      | Unused        |         |
| Bit 13 |      | Unused        |         |
| Bit 12 |      | Unused        |         |
| Bit 11 | R/W  | Reserved      | 1       |
| Bit 10 | R/W  | Reserved      | 1       |
| Bit 9  | R/W  | Reserved      | 1       |
| Bit 8  | R/W  | Reserved      | 1       |
| Bit 7  | R/W  | PHASE_INIT[4] | 0       |
| Bit 6  | R/W  | PHASE_INIT[3] | 0       |
| Bit 5  | R/W  | PHASE_INIT[2] | 0       |
| Bit 4  | R/W  | PHASE_INIT[1] | 0       |
| Bit 3  | R/W  | INTERLEAVEEN4 | 1       |
| Bit 2  | R/W  | INTERLEAVEEN3 | 1       |
| Bit 1  | R/W  | INTERLEAVEEN2 | 1       |
| Bit 0  | R/W  | INTERLEAVEEN1 | 1       |

## INTERLEAVEEN[4:1]

The 4 byte interleave enable one (INTERLEAVEEN1) bit controls the 4 byte interleave rotation matrix in both STS-192/STM-64 and in quad STS-48/STM-16 modes. In STS-192/STM-64 mode, only INTERLEAVEEN1 is active and INTERLEAVEEN[4:3] has no effect. In quad STS-48/STM-16 mode, INTERLEAVEEN[n] bit controls the 4 byte interleave rotation matrix in the corresponding STS-48c (STM-16c) #n data stream. These bits should be set to there default values for normal operation.

### PHASE\_INIT[4:1]

The Phase Initialization register bits control the logic levels of the PHASE\_INIT[N] outputs. If set to logic 0, the corresponding PHASE\_INIT[N] output will be set low. If set to logic 1, the corresponding PHASE INIT[N] output will be set high.

### Reserved

The Reserved bits should be set to their default values for proper operation of the SPECTRA-9953.

| Bit    | Туре | Function      | Default |
|--------|------|---------------|---------|
| Bit 15 | R/W  | PGMTCLKSRC[1] | 0       |
| Bit 14 | R/W  | PGMTCLKSRC[0] | 0       |
| Bit 13 | R/W  | PGMTCLKSEL[1] | 0       |
| Bit 12 | R/W  | PGMTCLKSEL[0] | 0       |
| Bit 11 |      | Unused        |         |
| Bit 10 |      | Unused        |         |
| Bit 9  |      | Unused        |         |
| Bit 8  |      | Unused        |         |
| Bit 7  | R/W  | RESERVED      | 0       |
| Bit 6  | R/W  | RESERVED      | 0       |
| Bit 5  | R/W  | RESERVED      | 0       |
| Bit 4  | R/W  | RESERVED      | 0       |
| Bit 3  | R/W  | RESERVED      | 0       |
| Bit 2  | R/W  | RESERVED      | 0       |
| Bit 1  | R/W  | RESERVED      | 0       |
| Bit 0  | R/W  | RESERVED      | 0       |

### Register 2061H: STLI PGM Clock Configuration

The STLI Programmable Clock Configuration Register is used to configure the source and frequencies of the PGMTCLK output clock.

### PGMTCLKSEL[1:0]

The programmable transmit clock frequency selection (PGMTCLKSEL) bits selects the frequency of the PGMTCLK output clock. When inactive,PGMTCLK is set to logic 0.

| PGMTCLKSEL[1:0] | Source   |
|-----------------|----------|
| 00              | Inactive |
| 01              | 8KHz     |
| 10              | 19.44MHz |
| 11              | 77.76MHz |

## PGMTCLKSRC[1:0]

The programmable transmit clock source (PGMTCLKSRC[1:0]) bits select the source of the PGMTCLK output clock

| PGMTCLKSRC[1:0] | Source |
|-----------------|--------|
| 00              | TXCLK1 |
| 01              | TXCLK2 |
| 10              | TXCLK3 |
| 11              | TXCLK4 |

| Bit    | Туре | Function     | Default |
|--------|------|--------------|---------|
| Bit 15 | R    | PH_ERR4      | х       |
| Bit 14 | R    | PH_ERR3      | Х       |
| Bit 13 | R    | PH_ERR2      | Х       |
| Bit 12 | R    | PH_ERR1      | Х       |
| Bit 11 |      | Unused       |         |
| Bit 10 |      | Unused       |         |
| Bit 9  |      | Unused       |         |
| Bit 8  |      | Unused       |         |
| Bit 7  | R/W  | PH_ERR_FE[4] | 0       |
| Bit 6  | R/W  | PH_ERR_FE[3] | 0       |
| Bit 5  | R/W  | PH_ERR_FE[2] | 0       |
| Bit 4  | R/W  | PH_ERR_FE[1] | 0       |
| Bit 3  | R/W  | PH_ERR_RE[4] | 0       |
| Bit 2  | R/W  | PH_ERR_RE[3] | 0       |
| Bit 1  | R/W  | PH_ERR_RE[2] | 0       |
| Bit 0  | R/W  | PH_ERR_RE[1] | 0       |

### Register 2062H: STLI Interrupt Enable

## PH\_ERR\_RE[4:1]

The phase error rising edge interrupt enable (PH\_ERR\_RE[4:1]) bits enable or disable PHASE\_ERR[4:1] inputs as the source for a rising edge interrupt. When any PH\_ERR\_RE[4:1] bits are set to logic one, a rising edge on the corresponding PHASE\_ERR[4:1] input will cause an interrupt. When any PH\_ERR\_RE[4:1] bits are set to logic 0, a rising edge on the corresponding PHASE\_ERR[4:1] input can not cause an interrupt.

## PH\_ERR\_FE[4:1]

The phase error falling edge interrupt enable (PH\_ERR\_FE[4:1] bits enable or disable PHASE\_ERR[4:1] inputs as the source for a falling edge interrupt. When any PH\_ERR\_FE[4:1] bits are set to logic one, a falling edge on the corresponding PHASE\_ERR[4:1] input will cause an interrupt. When any PH\_ERR\_FE[4:1] bits are set to logic 0, a falling edge on the corresponding PHASE\_ERR[4:1] input can not cause an interrupt.

## PH\_ERR[4:1]

The phase error status (PH\_ERR[4:1]) bits simply reflect the logic levels of the PHASE\_ERR[4:1] inputs.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 |      | Unused     |         |
| Bit 11 |      | Unused     |         |
| Bit 10 |      | Unused     |         |
| Bit 9  |      | Unused     |         |
| Bit 8  |      | Unused     |         |
| Bit 7  | R    | PH_ERR4_FI | X       |
| Bit 6  | R    | PH_ERR3_FI | X       |
| Bit 5  | R    | PH_ERR2_FI | X       |
| Bit 4  | R    | PH_ERR1_FI | x       |
| Bit 3  | R    | PH_ERR4_RI | Х       |
| Bit 2  | R    | PH_ERR3_RI | Х       |
| Bit 1  | R    | PH_ERR2_RI | Х       |
| Bit 0  | R    | PH_ERR1_RI | Х       |

#### Register 2063H: STLI Interrupt Status

If the WCIMODE bit in the SPECTRA-9953 Master Reset and Configuration Register (Register 0000H) is set high, these interrupt status bits are cleared on a write of logic one. Otherwise, these interrupt status bits are cleared on read.

## PH\_ERR[4:1]\_RI

The phase error rising edge interrupt status (PH\_ERR[N]\_RI) bit is set to logic one if a rising edge has been detected on the corresponding PHASE\_ERR[N] input. These interrupt sources can activate the INTB output if the corresponding interrupt bit, PH\_ERR\_RE[N] is set to logic one.

## PH\_ERR[4:1]\_FI

The phase error falling edge interrupt status (PH\_ERR[N]\_FI) bit is set to logic one if a falling edge has been detected on the corresponding PHASE\_ERR[N] input. These interrupt sources can activate the INTB output if the corresponding interrupt bit, PH\_ERR\_FE[N] is set to logic one.



# 15.15 TTTP Section Normal Registers

There are 4 Section TTTP (#1 - #4) blocks in 4 STM-16 processing groups with independent register sets. When the SPECTRA-9953 is configured for quad STS-48/STM-16 mode, all four blocks are configured as masters to process the STS-48c/STM-16c data streams. When configured for STS-192/STM-64 mode, only TTTP #1 is configured as master and the other three (#2 - #4) blocks are inactive and may be considered as slaves.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | X       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 | R/W  | IADDR[6] | 0       |
| Bit 11 | R/W  | IADDR[5] | 0       |
| Bit 10 | R/W  | IADDR[4] | 0       |
| Bit 9  | R/W  | IADDR[3] | 0       |
| Bit 8  | R/W  | IADDR[2] | 0       |
| Bit 7  | R/W  | IADDR[1] | 0       |
| Bit 6  | R/W  | IADDR[0] | 0       |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

## Register 20A0H: TTTP Section Indirect Address

## PATH[3:0]

PATH[3:0] must be set to "0001" for proper operation of the TTTP Section.

## IADDR[6:0]

The indirect address location (IADDR[6:0]) bits select which indirect address location is accessed by the current indirect transfer.

| Indirect Address<br>IADDR[6:0] | Indirect Data                        |
|--------------------------------|--------------------------------------|
| 000 0000                       | Configuration                        |
| 000 0001<br>to<br>011 1111     | Invalid address                      |
| 100 0000                       | First byte of the 1/16/64 byte trace |
| 100 0001<br>to<br>111 1111     | Other bytes of the 16/64 byte trace  |

## RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

## BUSY

The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address Register. BUSY is set to logic 0 upon completion of the RAM access. This register should be polled to determine when new data is available in the Indirect Data Register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | DATA[15] | 0       |
| Bit 14 | R/W  | DATA[14] | 0       |
| Bit 13 | R/W  | DATA[13] | 0       |
| Bit 12 | R/W  | DATA[12] | 0       |
| Bit 11 | R/W  | DATA[11] | 0       |
| Bit 10 | R/W  | DATA[10] | 0       |
| Bit 9  | R/W  | DATA[9]  | 0       |
| Bit 8  | R/W  | DATA[8]  | 0       |
| Bit 7  | R/W  | DATA[7]  | 0       |
| Bit 6  | R/W  | DATA[6]  | 0       |
| Bit 5  | R/W  | DATA[5]  | 0       |
| Bit 4  | R/W  | DATA[4]  | 0       |
| Bit 3  | R/W  | DATA[3]  | 0       |
| Bit 2  | R/W  | DATA[2]  | 0       |
| Bit 1  | R/W  | DATA[1]  | 0       |
| Bit 0  | R/W  | DATA[0]  | 0       |

### Register 20A1H: TTTP Section Indirect Data

## DATA[15:0]

The indirect access data (DATA[15:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transferred to DATA[15:0]. BUSY should be polled to determine when the new data is available in DATA[15:0]. When RWB is set to logic 0 (indirect write), the data from DATA[15:0] will be transferred to the addressed location in the internal RAM. The indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[15:0] has a different meaning depending on which address of the internal RAM is being accessed.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  |      | Unused   |         |
| Bit 6  |      | Unused   |         |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  |      | Unused   |         |
| Bit 2  | R/W  | ZEROEN   | 0       |
| Bit 1  | R/W  | BYTEEN   | 0       |
| Bit 0  | R/W  | LENGTH16 | 0       |

### Register 20A1H (Indirect Register 00H): TTTP Section Trace Configuration

## LENGTH16

The message length (LENGTH16) bit selects the length of the trial trace message to be transmitted. When LENGTH16 is set to logic 1, the length of the trial trace message is 16 bytes. When LENGTH16 is set to logic 0, the length of the trial trace message is 64 bytes.

### BYTEEN

The single byte message enable (BYTEEN) bit enables the single byte trial trace message. When BYTEEN is set to logic 1, the length of the trial trace message is 1 byte. When BYTEEN is set to logic 0, the length of the trial trace message is determined by LENGTH16. BYTEEN has precedence over LENGTH16.

### ZEROEN

The all zero message enable (ZEROEN) bit enables the transmission of an all zero trial trace message. When ZEROEN is set to logic 1, an all zero message is transmitted. When ZEROEN is set to logic 0, the RAM message is transmitted. The enabling and disabling of the all zero trial trace message is not done on message boundary since the receiver is required to perform filtering on the message.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  | R/W  | TRACE[7] | Х       |
| Bit 6  | R/W  | TRACE[6] | Х       |
| Bit 5  | R/W  | TRACE[5] | Х       |
| Bit 4  | R/W  | TRACE[4] | Х       |
| Bit 3  | R/W  | TRACE[3] | Х       |
| Bit 2  | R/W  | TRACE[2] | Х       |
| Bit 1  | R/W  | TRACE[1] | Х       |
| Bit 0  | R/W  | TRACE[0] | х       |

### Register 20A1H (Indirect Register 40H to 7FH): TTTP Section Indirect Register

## TRACE[7:0]

The trial trace message (TRACE[7:0]) bits contain the trial trace message to be transmitted. When BYTEEN is set to logic 1, the message is stored at indirect register address 40h. When BYTEEN is set to logic 0 and LENGTH16 is set to logic 1, the message is stored between indirect register address 40h and 4Fh. When BYTEEN is set to logic 0 and LENGTH16 is set to logic 0, the message is stored between indirect register address 40h and 7Fh.

# 15.16 TTTP Path Normal Registers

There are 16 Path TTTP (#1 - #16) blocks in 16 STM-4 processing groups with independent register sets. Depending on payload mapping, all paths of each Path TTTP blocks can be masters. Conversely, when processing an sts192c stream, only path #1 of TTTP #1 should be considered as a master.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | X       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 | R/W  | IADDR[6] | 0       |
| Bit 11 | R/W  | IADDR[5] | 0       |
| Bit 10 | R/W  | IADDR[4] | 0       |
| Bit 9  | R/W  | IADDR[3] | 0       |
| Bit 8  | R/W  | IADDR[2] | 0       |
| Bit 7  | R/W  | IADDR[1] | 0       |
| Bit 6  | R/W  | IADDR[0] | 0       |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

### Register 20B0H: TTTP Path Indirect Address

## PATH[3:0]

The STS-1/STM-0 path (PATH[3:0]) bits select which STS-1/STM-0 path is accessed by the current indirect transfer. Only values "0001" to "1100" are valid. Paths #1 to #12 are valid when processing 12 STS-1/STM-0. Paths #1 to #4 are valid when processing 4 STS-3c/STM-1 and finally only path #1 is valid when processing an STS-12c/STM-4.

## IADDR[6:0]

The indirect address location (IADDR[6:0]) bits select which indirect address location is accessed by the current indirect transfer.

| Indirect Address<br>IADDR[6:0] | Indirect Data                        |
|--------------------------------|--------------------------------------|
| 000 0000                       | Configuration                        |
| 000 0001<br>to<br>011 1111     | Invalid address                      |
| 100 0000                       | First byte of the 1/16/64 byte trace |
| 100 0001<br>to<br>111 1111     | Other bytes of the 16/64 byte trace  |

## RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

## BUSY

The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address Register. BUSY is set to logic 0 upon completion of the RAM access. This register should be polled to determine when new data is available in the Indirect Data Register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | DATA[15] | 0       |
| Bit 14 | R/W  | DATA[14] | 0       |
| Bit 13 | R/W  | DATA[13] | 0       |
| Bit 12 | R/W  | DATA[12] | 0       |
| Bit 11 | R/W  | DATA[11] | 0       |
| Bit 10 | R/W  | DATA[10] | 0       |
| Bit 9  | R/W  | DATA[9]  | 0       |
| Bit 8  | R/W  | DATA[8]  | 0       |
| Bit 7  | R/W  | DATA[7]  | 0       |
| Bit 6  | R/W  | DATA[6]  | 0       |
| Bit 5  | R/W  | DATA[5]  | 0       |
| Bit 4  | R/W  | DATA[4]  | 0       |
| Bit 3  | R/W  | DATA[3]  | 0       |
| Bit 2  | R/W  | DATA[2]  | 0       |
| Bit 1  | R/W  | DATA[1]  | 0       |
| Bit 0  | R/W  | DATA[0]  | 0       |

### Register 20B1H: TTTP Path Indirect Data

## DATA[15:0]

The indirect access data (DATA[15:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transferred to DATA[15:0]. BUSY should be polled to determine when the new data is available in DATA[15:0]. When RWB is set to logic 0 (indirect write), the data from DATA[15:0] will be transferred to the addressed location in the internal RAM. The indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[15:0] has a different meaning depending on which address of the internal RAM is being accessed.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  |      | Unused   |         |
| Bit 6  |      | Unused   |         |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  |      | Unused   |         |
| Bit 2  | R/W  | ZEROEN   | 0       |
| Bit 1  | R/W  | BYTEEN   | 0       |
| Bit 0  | R/W  | LENGTH16 | 0       |

### Register 20B1H (Indirect Register 00H): TTTP Path Trace Configuration

## LENGTH16

The message length (LENGTH16) bit selects the length of the trial trace message to be transmitted. When LENGTH16 is set to logic 1, the length of the trial trace message is 16 bytes. When LENGTH16 is set to logic 0, the length of the trial trace message is 64 bytes.

## BYTEEN

The single byte message enable (BYTEEN) bit enables the single byte trial trace message. When BYTEEN is set to logic 1, the length of the trial trace message is 1 byte. When BYTEEN is set to logic 0, the length of the trial trace message is determined by LENGTH16. BYTEEN has precedence over LENGTH16.

### ZEROEN

The all zero message enable (ZEROEN) bit enables the transmission of an all zero trial trace message. When ZEROEN is set to logic 1, an all zero message is transmitted. When ZEROEN is set to logic 0, the RAM message is transmitted. The enabling and disabling of the all zero trial trace message is not done on message boundary since the receiver is required to perform filtering on the message.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  | R/W  | TRACE[7] | Х       |
| Bit 6  | R/W  | TRACE[6] | Х       |
| Bit 5  | R/W  | TRACE[5] | Х       |
| Bit 4  | R/W  | TRACE[4] | Х       |
| Bit 3  | R/W  | TRACE[3] | Х       |
| Bit 2  | R/W  | TRACE[2] | Х       |
| Bit 1  | R/W  | TRACE[1] | Х       |
| Bit 0  | R/W  | TRACE[0] | Х       |

### Register 20B1H (Indirect Register 40H to 7FH): TTTP Path Indirect Register

## TRACE[7:0]

The trial trace message (TRACE[7:0]) bits contain the trial trace message to be transmitted. When BYTEEN is set to logic 1, the message is stored at indirect register address 40h. When BYTEEN is set to logic 0 and LENGTH16 is set to logic 1, the message is stored between indirect register address 40h and 4Fh. When BYTEEN is set to logic 0 and LENGTH16 is set to logic 0, the message is stored between indirect register address 40h and 7Fh.

# **15.17 TSVCA Normal Registers**

There are 16 TSVCA (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets. The master/slave configuration for the TSVCAs depends on the payload mapping and is thus defined using top-level registers 0005H and 0006H as well as each TSVCA Payload Configuration register.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | Х       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  | R/W  | IADDR[1] | 0       |
| Bit 6  | R/W  | IADDR[0] | 0       |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

### Register 20C0H: TSVCA Indirect Address

The Indirect Address Register is provided at SVCA Read/Write Address 00H.

## RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

## BUSY

The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address Register. BUSY is set to logic 0, upon completion of the RAM access. This register should be polled to determine when new data is available in the Indirect Data Register.

## PATH[3:0]

The STS-1/STM-0 path (PATH[3:0]) bits select which STS-1/STM-0 path is accessed by the current indirect transfer. PATH[3:0] should only be written with master path locations. A read operation from an indirect register on a slave path returns the value from the master path. Also, slave path indirect registers are overwritten with the master path's indirect value. As such, when a TSVCA processes 12 x STS-1, all 12 indirect register paths are valid, while when a TSVCA processes an STS-12c, only the path #1 is valid. When a TSVCA is configured as a slave, path #1 is still valid.

| PATH[3:0] | STS-1/STM-0 path #  |  |
|-----------|---------------------|--|
| 0000      | Invalid path        |  |
| 0001-1100 | Path #1 to Path #12 |  |
| 1101-1111 | Invalid path        |  |

## IADDR[1:0]

The address location (ADDR[1:0]) bits select which address location is accessed by the current indirect transfer.

| IADDR[1:0] | Indirect Register                                        |  |  |
|------------|----------------------------------------------------------|--|--|
| 00         | SVCA Outgoing Positive Justification Performance Monitor |  |  |
| 01         | SVCA Outgoing Negative Justification Performance Monitor |  |  |
| 10         | SVCA Diagnostic/Configuration Register                   |  |  |
| 11         | Unused                                                   |  |  |

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | DATA[15] | 0       |
| Bit 14 | R/W  | DATA[14] | 0       |
| Bit 13 | R/W  | DATA[13] | 0       |
| Bit 12 | R/W  | DATA[12] | 0       |
| Bit 11 | R/W  | DATA[11] | 0       |
| Bit 10 | R/W  | DATA[10] | 0       |
| Bit 9  | R/W  | DATA[9]  | 0       |
| Bit 8  | R/W  | DATA[8]  | 0       |
| Bit 7  | R/W  | DATA[7]  | 0       |
| Bit 6  | R/W  | DATA[6]  | 0       |
| Bit 5  | R/W  | DATA[5]  | 0       |
| Bit 4  | R/W  | DATA[4]  | 0       |
| Bit 3  | R/W  | DATA[3]  | 0       |
| Bit 2  | R/W  | DATA[2]  | 0       |
| Bit 1  | R/W  | DATA[1]  | 0       |
| Bit 0  | R/W  | DATA[0]  | 0       |

### Register 20C1H: TSVCA Indirect Read/Write Data

The Indirect Data Register is provided at SVCA Read/Write Address 01H.

## DATA[15:0]

The indirect access data (DATA[15:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transferred to DATA[15:0]. BUSY should be polled to determine when the new data is available in DATA[15:0]. When RWB is set to logic 0 (indirect write), the data from DATA[15:0] will be transferred to the addressed location in the internal RAM. The indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[15:0] has a different meaning depending on which address of the internal RAM is being accessed.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | STS12CSL | 0       |
| Bit 14 | R/W  | STS12C   | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  | R/W  | Reserved | 0       |
| Bit 6  | R/W  | Reserved | 0       |
| Bit 5  | R/W  | Reserved | 0       |
| Bit 4  | R/W  | Reserved | 0       |
| Bit 3  | R/W  | STS3C[4] | 0       |
| Bit 2  | R/W  | STS3C[3] | 0       |
| Bit 1  | R/W  | STS3C[2] | 0       |
| Bit 0  | R/W  | STS3C[1] | 0       |

### Register 20C2H: TSVCA Payload Configuration Register<sup>6</sup>

The Payload Configuration Register is provided at SVCA Read/Write Address 02H.

Note: there is a possibility that SVCA indirect registers can be corrupted upon path reconfiguration. Refer to section 14.13 for more explanation and how to avoid the problem.

## STS3C[1]

The STS-3c (VC-4) payload configuration (STS3C[1]) bit selects the payload configuration. When STS3C[1] is set to logic 1, the STS-1/STM-0 paths #1, #5 and #9 are part of an STS-3c (VC-4) payload. When STS3C[1] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[1] register bit.

<sup>&</sup>lt;sup>6</sup> STS12CSL has precedence over all.

STS12C has precedence over STS3C configuration bits.

## STS3C[2]

The STS-3c (VC-4) payload configuration (STS3C[2]) bit selects the payload configuration. When STS3C[2] is set to logic 1, the STS-1/STM-0 paths #2, #6 and #10 are part of an STS-3c (VC-4) payload. When STS3C[2] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[2] register bit.

## STS3C[3]

The STS-3c (VC-4) payload configuration (STS3C[3]) bit selects the payload configuration. When STS3C[3] is set to logic 1, the STS-1/STM-0 paths #3, #7 and #11 are part of an STS-3c (VC-4) payload. When STS3C[3] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[3] register bit.

## STS3C[4]

The STS-3c (VC-4) payload configuration (STS3C[4]) bit selects the payload configuration. When STS3C[4] is set to logic 1, the STS-1/STM-0 paths #4, #8 and #12 are part of an STS-3c (VC-4) payload. When STS3C[4] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[4] register bit.

## STS12C

The STS-12c (VC-4-4c) payload configuration (STS12C) bit selects the payload configuration. When STS12C is set to logic 1, the STS-1/STM-0 paths #1 to #12 are part of an STS-12c (VC-4-4c) payload. When STS12C is set to logic 0, the STS-1/STM-0 paths are defined with the STS3C[1:4] register bit. The STS12C register bit is OR'ed with the STS12C SPECTRA-9953 transmit configuration register 2 (0005H) corresponding register bit. The STS12C register bit has precedence over the STS3C[1:4] register bit.

## STS12CSL

The STS-12c/VC-4-4c slave concatenation (STS12CSL) signal enables the slave processing of an STS-12c/VC-4-4c payload. When STS12CSL is logic one, the SVCA process a slave STS-12c/VC-4-4c payload. When STS12CSL is logic zero, the SVCA process a master STS-12c/VC-4-4c payload. One master SVCA and three slaves SVCA can be used to process an STS-48c/VC-4-16c payload. One master SVCA and fifteen slaves SVCA can be used to process an STS-192c/VC-4-64c payload. The STS12CSL register bit is OR'ed with the device STS12CSL SPECTRA-9953 transmit configuration register 3 (0006H) corresponding register bit. The STS12CSL register bit has precedence over the STS3C[1:4] register bit.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R    | PPJI[12] | 0       |
| Bit 10 | R    | PPJI[11] | 0       |
| Bit 9  | R    | PPJI[10] | 0       |
| Bit 8  | R    | PPJI[9]  | 0       |
| Bit 7  | R    | PPJI[8]  | 0       |
| Bit 6  | R    | PPJI[7]  | 0       |
| Bit 5  | R    | PPJI[6]  | 0       |
| Bit 4  | R    | PPJI[5]  | 0       |
| Bit 3  | R    | PPJI[4]  | 0       |
| Bit 2  | R    | PPJI[3]  | 0       |
| Bit 1  | R    | PPJI[2]  | 0       |
| Bit 0  | R    | PPJI[1]  | 0       |

### Register 20C3H: TSVCA Positive Pointer Justification Interrupt Status

The Positive Pointer Justification Interrupt Status Register is provided at SVCA Read/Write Address 03H.

### PPJI[12:1]

The positive pointer justification interrupt status (PPJI[12:1]) bits are event indicators for STS-1/STM-0 paths #1 to #12. PPJI[12:1] are set to logic 1 to indicate a positive pointer justification event in the outgoing data stream. These interrupt status bits are independent of the interrupt enable bits. PPJI[12:1] are cleared to logic 0 when this register is read and WCIMODE input is logic 0. Each bit is independently cleared when WCIMODE is logic 1 and a write access with the corresponding bit is set to 1 is performed.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R    | NPJI[12] | 0       |
| Bit 10 | R    | NPJI[11] | 0       |
| Bit 9  | R    | NPJI[10] | 0       |
| Bit 8  | R    | NPJI[9]  | 0       |
| Bit 7  | R    | NPJI[8]  | 0       |
| Bit 6  | R    | NPJI[7]  | 0       |
| Bit 5  | R    | NPJI[6]  | 0       |
| Bit 4  | R    | NPJI[5]  | 0       |
| Bit 3  | R    | NPJI[4]  | 0       |
| Bit 2  | R    | NPJI[3]  | 0       |
| Bit 1  | R    | NPJI[2]  | 0       |
| Bit 0  | R    | NPJI[1]  | 0       |

### Register 20C4H: TSVCA Negative Pointer Justification Interrupt Status

The Negative Pointer Justification Interrupt Status Register is provided at SVCA Read/Write Address 04H.

### NPJI[12:1]

The negative pointer justification interrupt status (NPJI[12:1]) bits are event indicators for STS-1/STM-0 paths #1 to #12. NPJI[12:1] are set to logic 1 to indicate a negative pointer justification event in the outgoing data stream. These interrupt status bits are independent of the interrupt enable bits. NPJI[12:1] are cleared to logic 0 when this register is read and WCIMODE input is logic 0. Each bit is independently cleared when WCIMODE is logic 1 and a write access with the corresponding bit is set to 1 is performed.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    |         |
| Bit 11 | R    | FOVRI[12] | 0       |
| Bit 10 | R    | FOVRI[11] | 0       |
| Bit 9  | R    | FOVRI[10] | 0       |
| Bit 8  | R    | FOVRI[9]  | 0       |
| Bit 7  | R    | FOVRI[8]  | 0       |
| Bit 6  | R    | FOVRI[7]  | 0       |
| Bit 5  | R    | FOVRI[6]  | 0       |
| Bit 4  | R    | FOVRI[5]  | 0       |
| Bit 3  | R    | FOVRI[4]  | 0       |
| Bit 2  | R    | FOVRI[3]  | 0       |
| Bit 1  | R    | FOVRI[2]  | 0       |
| Bit 0  | R    | FOVRI[1]  | 0       |

### Register 20C5H: TSVCA FIFO Overflow Interrupt Status

The FIFO overflow Event Interrupt Status Register is provided at SVCA Read/Write Address 05H.

### FOVRI[12:1]

The FIFO overflow event interrupt status (FOVRI[12:1]) bits are event indicators for STS-1/STM-0 paths #1 to #12. FOVRI[12:1] are set to logic 1 to indicate a FIFO overflow event. These interrupt status bits are independent of the interrupt enable bits. FOVRI[12:1] are cleared to logic 0 when this register is read and WCIMODE input is logic 0. Each bit is independently cleared when WCIMODE is logic 1 and a write access with the corresponding bit is set to 1 is performed.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    |         |
| Bit 14 |      | Unused    |         |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    |         |
| Bit 11 | R    | FUDRI[12] | 0       |
| Bit 10 | R    | FUDRI[11] | 0       |
| Bit 9  | R    | FUDRI[10] | 0       |
| Bit 8  | R    | FUDRI[9]  | 0       |
| Bit 7  | R    | FUDRI[8]  | 0       |
| Bit 6  | R    | FUDRI[7]  | 0       |
| Bit 5  | R    | FUDRI[6]  | 0       |
| Bit 4  | R    | FUDRI[5]  | 0       |
| Bit 3  | R    | FUDRI[4]  | 0       |
| Bit 2  | R    | FUDRI[3]  | 0       |
| Bit 1  | R    | FUDRI[2]  | 0       |
| Bit 0  | R    | FUDRI[1]  | 0       |

#### Register 20C6H: TSVCA FIFO Underflow Interrupt Status

The FIFO underflow Event Interrupt Status Register is provided at SVCA Read/Write Address 06H.

#### FUDRI[12:1]

The FIFO underflow event interrupt status (FUDR[12:1]) bits are event indicators for STS-1/STM-0 paths #1 to #12. FUDRI[12:1] are set to logic 1 to indicate a FIFO underflow event. These interrupt status bits are independent of the interrupt enable bits. FUDRI[12:1] are cleared to logic 0 when this register is read and WCIMODE input is logic 0. Each bit is independently cleared when WCIMODE is logic 1 and a write access with the corresponding bit is set to 1 is performed.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R/W  | PJIE[12] | 0       |
| Bit 10 | R/W  | PJIE[11] | 0       |
| Bit 9  | R/W  | PJIE[10] | 0       |
| Bit 8  | R/W  | PJIE[9]  | 0       |
| Bit 7  | R/W  | PJIE[8]  | 0       |
| Bit 6  | R/W  | PJIE[7]  | 0       |
| Bit 5  | R/W  | PJIE[6]  | 0       |
| Bit 4  | R/W  | PJIE[5]  | 0       |
| Bit 3  | R/W  | PJIE[4]  | 0       |
| Bit 2  | R/W  | PJIE[3]  | 0       |
| Bit 1  | R/W  | PJIE[2]  | 0       |
| Bit 0  | R/W  | PJIE[1]  | 0       |

#### Register 20C7H: TSVCA Pointer Justification Interrupt Enable

The Pointer Justification Interrupt Enable Register is provided at SVCA direct Read/Write Address 07H.

#### PJIEN[12:1]

The pointer justification event interrupt enable (PJIE[12:1]) bits controls the activation of the interrupt (INTB) output for STS-1/STM-0 paths #1 to #12. When any of these bit locations is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When any of these bit locations is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 | R/W  | FIE[12]  | 0       |
| Bit 10 | R/W  | FIE[11]  | 0       |
| Bit 9  | R/W  | FIE[10]  | 0       |
| Bit 8  | R/W  | FIE[9]   | 0       |
| Bit 7  | R/W  | FIE[8]   | 0       |
| Bit 6  | R/W  | FIE[7]   | 0       |
| Bit 5  | R/W  | FIE[6]   | 0       |
| Bit 4  | R/W  | FIE[5]   | 0       |
| Bit 3  | R/W  | FIE[4]   | 0       |
| Bit 2  | R/W  | FIE[3]   | 0       |
| Bit 1  | R/W  | FIE[2]   | 0       |
| Bit 0  | R/W  | FIE[1]   | 0       |

#### Register 20C8H: TSVCA FIFO Interrupt Enable

The FIFO Event Interrupt Enable Register is provided at SVCA Read/Write Address 08H.

## FIEN[12:1]

The FIFO event interrupt enable (FIE[12:1]) bits controls the activation of the interrupt (INTB) output for STS-1/STM-0 paths #1 to #12 caused by a FIFO overflow or a FIFO underflow. When any of these bit locations is set to logic 1, the corresponding pending interrupt will assert the interrupt (INTB) output. When any of these bit locations is set to logic 0, the corresponding pending interrupt will not assert the interrupt (INTB) output.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | NTHRES[3] | 0       |
| Bit 14 | R/W  | NTHRES[2] | 1       |
| Bit 13 | R/W  | NTHRES[1] | 1       |
| Bit 12 | R/W  | NTHRES[0] | 1       |
| Bit 11 |      | Unused    |         |
| Bit 10 |      | Unused    |         |
| Bit 9  |      | Unused    |         |
| Bit 8  |      | Unused    |         |
| Bit 7  |      | Unused    |         |
| Bit 6  |      | Unused    |         |
| Bit 5  |      | Unused    |         |
| Bit 4  |      | Unused    |         |
| Bit 3  | R/W  | PTHRES[3] | 0       |
| Bit 2  | R/W  | PTHRES[2] | 1       |
| Bit 1  | R/W  | PTHRES[1] | 1       |
| Bit 0  | R/W  | PTHRES[0] | 1       |

#### Register 20C9H: TSVCA Pointer justification thresholds

The SVCA pointer justification thresholds is provided at SVCA Read/Write Address 08H.

#### PTHRES[3:0]

The SVCA positive pointer justification thresholds determines the FIFO fill thresholds that triggers a positive pointer justification is requested. If the FIFO fill level is less than the PTHRES, than a positive justification is performed.

## NTHRES[3:0]

The SVCA positive pointer justification thresholds determines the FIFO fill thresholds that triggers a negative pointer justification is requested. If the FIFO fill level is greater than the NTHRES, than a negative justification is performed.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | Reserved  | 0       |
| Bit 14 | R/W  |           | 0       |
| Bit 13 |      | Unused    |         |
| Bit 12 |      | Unused    | 0       |
| Bit 11 | R/W  | CLRFS[12] | 0       |
| Bit 10 | R/W  | CLRFS[11] | 0       |
| Bit 9  | R/W  | CLRFS[10] | 0       |
| Bit 8  | R/W  | CLRFS[9]  | 0       |
| Bit 7  | R/W  | CLRFS[8]  | 0       |
| Bit 6  | R/W  | CLRFS[7]  | 0       |
| Bit 5  | R/W  | CLRFS[6]  | 0       |
| Bit 4  | R/W  | CLRFS[5]  | 0       |
| Bit 3  | R/W  | CLRFS[4]  | 0       |
| Bit 2  | R/W  | CLRFS[3]  | 0       |
| Bit 1  | R/W  | CLRFS[2]  | 0       |
| Bit 0  | R/W  | CLRFS[1]  | 0       |

#### Register 20CAH: TSVCA Miscellaneous Register

The FIFO MISC register provides miscellaneous control bits. It is provided at Read/Write Address 0AH.

#### CLRFS

The Clear Fixed Stuff (CLRFS) enables the regeneration of fixed stuff columns (#30, #59) of an STS-1/VC-3. When set to logic one, STS-1/VC-3 incoming fixed stuff columns (#30, #59) are discarded and regenerated (set to 00h) on the outgoing stream . When set to logic 0, these fixed stuff columns are relayed through the SVCA.



### Register 20CBH: TSVCA Performance Monitor Trigger

The Performance monitor transfer register is provided at Read/Write Address 20CBH. Any write to this register triggers a transfer of all performance monitor counters to holding registers that can be read by the ecbi interface.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 | R    | PJPMON[12] | 0       |
| Bit 11 | R    | PJPMON[11] | 0       |
| Bit 10 | R    | PJPMON[10] | 0       |
| Bit 9  | R    | PJPMON[9]  | 0       |
| Bit 8  | R    | PJPMON[8]  | 0       |
| Bit 7  | R    | PJPMON[7]  | 0       |
| Bit 6  | R    | PJPMON[6]  | 0       |
| Bit 5  | R    | PJPMON[5]  | 0       |
| Bit 4  | R    | PJPMON[4]  | 0       |
| Bit 3  | R    | PJPMON[3]  | 0       |
| Bit 2  | R    | PJPMON[2]  | 0       |
| Bit 1  | R    | PJPMON[1]  | 0       |
| Bit 0  | R    | PJPMON[0]  | 0       |

#### Indirect Register 00H: TSVCA Positive Justifications Performance Monitor

The Outgoing Positive justifications performance monitor is provided at SVCA indirect Read/Write Address 00H.

#### PJPMON[12:0][12:1]

This register reports the number of positive pointer justification events that occurred on the outgoing side in the previous accumulation interval. The content of this register becomes valid a maximum of 155ns (12 clock cycles) after a transfer is triggered by writing the SVCA performance monitor trigger direct register or a write to the SPECTRA-9953 master configuration register. The value of PJPMON is only valid for master slices. If PJPMON[12:0] is read for a slave slice, the master path's value will be returned.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 |      | Unused     |         |
| Bit 14 |      | Unused     |         |
| Bit 13 |      | Unused     |         |
| Bit 12 | R    | NJPMON[12] | 0       |
| Bit 11 | R    | NJPMON[11] | 0       |
| Bit 10 | R    | NJPMON[10] | 0       |
| Bit 9  | R    | NJPMON[9]  | 0       |
| Bit 8  | R    | NJPMON[8]  | 0       |
| Bit 7  | R    | NJPMON[7]  | 0       |
| Bit 6  | R    | NJPMON[6]  | 0       |
| Bit 5  | R    | NJPMON[5]  | 0       |
| Bit 4  | R    | NJPMON[4]  | 0       |
| Bit 3  | R    | NJPMON[3]  | 0       |
| Bit 2  | R    | NJPMON[2]  | 0       |
| Bit 1  | R    | NJPMON[1]  | 0       |
| Bit 0  | R    | NJPMON[0]  | 0       |

#### Indirect Register 01H: TSVCA Negative Justifications Performance Monitor

The outgoing Negative justifications performance monitor is provided at SVCA indirect Read/Write Address 01H.

#### NJPMON[12:0]

This register reports the number of negative pointer justification events that occurred on the outgoing side in the previous accumulation interval. The content of this register becomes valid a maximum of 155ns (12 clock cycles) after a transfer is triggered by writing the SVCA performance monitor trigger direct register or a write to the SPECTRA-9953 master configuration register. The value of NJPMON is only valid for master slices. If NJPMON[12:0] is read for a slave slice, the master path's value will be returned.



| Bit    | Туре | Function        | Default |
|--------|------|-----------------|---------|
| Bit 15 | R/W  | PTRRST          | 0       |
| Bit 14 | R/W  | PTRSS[1]        | 0       |
| Bit 13 | R/W  | PTRSS[0]        | 0       |
| Bit 12 | R/W  | JUS3DIS         | 0       |
| Bit 11 | R/W  | PTRDD[1]        | 0       |
| Bit 10 | R/W  | PTRDD[0]        | 0       |
| Bit 9  | R/W  | Unused          | 0       |
| Bit 8  | R/W  | Unused          | 0       |
| Bit 7  | R/W  | unused          | 0       |
| Bit 6  | R/W  | Diag_TOH_PAIS   | 0       |
| Bit 5  | R/W  | Diag_NDFREQ     | 0       |
| Bit 4  | R/W  | Diag_FifoAISDis | 0       |
| Bit 3  | R/W  | Diag_PAIS       | 0       |
| Bit 2  | R/W  | Diag_LOP        | 0       |
| Bit 1  | R/W  | Diag_NegJust    | 0       |
| Bit 0  | R/W  | Diag_PosJust    | 0       |

#### Indirect Register 02H: TSVCA Diagnostic/Configuration

The SVCA Diagnostic Register is provided at SVCA Read/Write Address 02H. These bits should be set to their default values during normal operation of the SVCA. The Diagnostic/Config register is only valid for master paths. Slave path Diagnostic/Config registers are overwritten with the master path's Diagnostic/Config register value.

#### Diag\_PosJust

The Diag\_PosJust bit forces the SVCA to generate outgoing positive justification events on the selected path(s). When set to 1, the SVCA generates positive justification events at the rate of one every four frames regardless of the current level of the internal FIFO. Prolonged application may cause the FIFO to overflow. However, the fifo monitor block has priority over the diagnostic justifications, so if the fifo level gets too high, then negative justifications will be performed, even if the Diag\_PosJust bit is written high. As such, it is difficult to make the fifo overflow.

#### Diag NegJust

When set high, The Diag\_NegJust bit forces the SVCA to generate outgoing negative justification events on the selected path(s). When set to 1, the SVCA generates negative justification events at the rate of one every four frames regardless of the current level of the internal FIFO. Prolonged application may cause the FIFO to underflow. However, the fifo monitor block has priority over the diagnostic justifications, so if the fifo level gets too low, then positive justifications will be performed, even if the Diag\_NegJust bit is written high. As such, it is difficult to make the fifo underflow.



Note : Diag\_PosJust and Diag\_NegJust must not be set to one at the same time. If that occurs, their operation is disabled.

#### Diag\_LOP

When set high, the Diag\_LOP bit forces the SVCA to invert the outgoing NDF field of the payload (selected path(s)) pointer causing downstream pointer processing elements to enter a loss of pointer (LOP) state.

### Diag\_PAIS

When set high, the Diag\_PAIS bit forces the SVCA to insert path AIS in the selected outgoing stream for at least three consecutive frames. AIS is inserted by writing an all ones pattern in the transport overhead bytes H1, H2, and H3, as well as in the entire STS synchronous payload envelope. The first frame after PAIS negates will contain a new data flag in the transport overhead H1 byte.

### Diag\_FifoAISDis

When set high, Diag\_FifoAISDis bit forces the SVCA not to insert path AIS upon FIFO overflow/underflow detection. When set low (normal operation), detection of FIFO overflow/underflow causes path AIS to be inserted in the outgoing stream for at least three consecutive frames. Also, both overflow and underflow interrupts are triggered. (FOVR and FUDR)

#### Diag\_NDFREQ

When set high, Diag\_NDFREQ bit forces the SVCA to insert a NEW DATA FLAG indication in the frame regardless of the state of the pointer generation state machine. This register bit is not slef clearing.

#### Diag\_TOH\_PAIS

When set high, the Diag\_TOH\_PAIS bit allows path AIS to be inserted even during the section/line overhead. When Diag\_TOH\_PAIS is zero, path AIS output can only be inserted during the payload or during the H1, H2, and H3 bytes.

#### PTRDD[1:0]

The PTRDD[1:0] defines the STS-N/AU-N concatenation pointer bits DD. ITU requires that DD be set to 10 when processing AU-4, AU-3 or TU-3. On the other side, TELCORDIA does not specify these two bits.

### JUST3DIS

When set high, JUST3DIS allows the SVCA to perform 1 justification per frame when necessary. When set to zero, pointer justifications are allowed only every 4 frames.

### PTRSS[1:0]

The PTRSS[1:0] defines the STS-N/AU-N pointer bits SS. ITU requires that SS be set to 10 when processing AU-4, AU-3 or TU-3. On the other side, TELCORDIA does not specify these two bits. The ss bits are set to 00 when processing a slave STS-1.

### PTR\_RST

When set high, Incoming and outgoing pointers are reset to their default values. This bit is level sensitive

# 15.18 R8TD Normal Registers

There are 16 R8TD (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | RESERVED | 0       |
| Bit 14 | R/W  | RESERVED | 0       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  | R/W  | PININV   | 0       |
| Bit 8  | R/W  | OFAAIS   | 0       |
| Bit 7  | R/W  | FUOE     | 0       |
| Bit 6  | R/W  | LCVE     | 0       |
| Bit 5  | R/W  | OFAE     | 0       |
| Bit 4  | R/W  | OCAE     | 0       |
| Bit 3  | R    | OFAV     | Х       |
| Bit 2  | R    | OCAV     | Х       |
| Bit 1  | R/W  | FOFA     | 0       |
| Bit 0  | R/W  | FOCA     | 0       |

#### Register 20D0H: R8TD Control and Status

### FOCA

The force out-of-character-alignment bit (FOCA) controls the operation of the character alignment circuit on a serial link. A transition from logic zero to logic one in this bit forces the receiver to the out-of-character-alignment state where it will search for the transport frame alignment character (K28.5). This bit must be manually set to logic zero before it can be used again.

## FOFA

The force out-of-frame-alignment bit (FOFA) controls the operation of the frame alignment circuit. A transition from logic zero to logic one in this bit forces the receiver to the out-of-frame-alignment state where it will search for the transport frame alignment character (K28.5). This bit must be manually set to logic zero before it can be used again.

## OCAV

The out-of-character-alignment status bit (OCAV) reports the state of the character alignment circuit. OCAV is set high when the receiver is in the out-of-character-alignment state. OCAV is set low when the receiver is in the in-character-alignment state.

## OFAV

The out-of-frame-alignment status bit (OFAV) reports the state of the frame alignment circuit. OFAV is set high when the receiver is in the out-of-frame-alignment state. OFAV is set low when the receiver is in the in-frame-alignment state.

## OCAE

The out-of-character-alignment interrupt enable bit (OCAE) controls the change of character alignment state interrupts. Interrupts may be generated when the character alignment circuit changes state to the out-of-character-alignment state or to the in-character-alignment state. When OCAE is set high, an interrupt is generated when a change of state occurs. Interrupts due to changes of character alignment state are masked when OCAE is set low.

## OFAE

The out-of-frame-alignment interrupt enable bit (OFAE) controls the change of frame alignment state interrupts. Interrupts may be generated when the frame alignment block changes state to the out-of-frame-alignment state or to the in-frame-alignment state. When OFAE is set high, an interrupt is generated when a change of state occurs. Interrupts due to changes of frame alignment state are masked when OFAE is set low.

## LCVE

The line code violation interrupt enable bit (LCVE) controls the line code violation event interrupts. Interrupts may be generated when a line code violation is detected. When LCVE is set high, an interrupt is generated when an LCV is detected. Interrupts due to LCVs are masked when LCVE is set low.

## FUOE

The FIFO underrun/overrun status interrupt enable (FUOE) controls the underrun/overrun event interrupts. Interrupts may be generated when the underrun/overrun event is detected. When FUOE is set high, an interrupt is generated when a FIFO underrun or overrun condition is detected. Interrupts due to FIFO underrun of overrun conditions are masked when FUEO is set low.

## OFAAIS

The out of frame alignment alarm indication signal (OFAAIS) is set high to force highorder AIS signals in the R8TD egress data stream if the R8TD is in the out-of-framealignment state. The R8TD egress data stream is left unaffected in the out-of-frame alignment state when the OFFAIS is set low.



## PININV

The parallel incoming data invert bit (PININV) controls the active polarity of the incoming data stream. When PININV is set high, the incoming data stream is complemented before further processing by the R8TD. When PININV is set low, the incoming data stream is not complemented.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | X       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  | R    | FUOI     | Х       |
| Bit 6  | R    | LCVI     | Х       |
| Bit 5  | R    | OFAI     | Х       |
| Bit 4  | R    | OCAI     | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  |      | Unused   | Х       |

#### Register 20D1H: R8TD Interrupt Status

If the WCIMODE bit in the SPECTRA-9953 Master Reset and Configuration Register (Register 0000H) is set high, these interrupt status bits are cleared on write. Otherwise, these interrupt status bits are cleared on read.

## OCAI

The out-of-character-alignment interrupt status bit (OCAI) reports and acknowledges change of character alignment state interrupts. Interrupts are generated when the character alignment block changes state to the out-of-character-alignment state or to the in-character-alignment state. OCAI is set high when change of state occurs. When the interrupt is masked by the OCAE bit the OCAI remains valid and may be polled to detect change of frame alignment events.

## OFAI

The out-of-frame-alignment interrupt status bit (OFAI) reports and acknowledges change of frame alignment state interrupts. Interrupts are generated when the frame alignment block changes state to the out-of-frame-alignment state or to the in-frame-alignment state. OFAI is set high when change of state occurs. When the interrupt is masked by the OFAE bit the OFAI remains valid and may be polled to detect change of frame alignment events.

## LCVI

The line code violation event interrupt status bit (LCVI) reports and acknowledges line code violation interrupts. Interrupts are generated when the character alignment block detects a line code violation in the incoming data stream. LCVI is set high when a line code violation event is detected. After being cleared, the LCVI bit will not return to 1 unless the R8TD leaves and re-enters the LCV state (i.e. when constant LCV are detected, the bit will not be re-written). When the interrupt is masked by the LCVE bit the LCVI remains valid and may be polled to detect change of frame alignment events.

## FUOI

The FIFO underrun/overrun event interrupt status bit (FUOI) reports and acknowledges the FIFO underrun/overrun interrupts. Interrupts are generated when the character alignment block detects a that the read and write pointers are within one of each other. FUOI is set high when this event is detected. When the interrupt is masked by the FUOE bit the FUOI remains valid and may be polled to detect underrun/overrun events.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | LCV[15]  | X       |
| Bit 14 | R    | LCV[14]  | X       |
| Bit 13 | R    | LCV[13]  | X       |
| Bit 12 | R    | LCV[12]  | Х       |
| Bit 11 | R    | LCV[11]  | X       |
| Bit 10 | R    | LCV[10]  | Х       |
| Bit 9  | R    | LCV[9]   | X       |
| Bit 8  | R    | LCV[8]   | Х       |
| Bit 7  | R    | LCV[7]   | Х       |
| Bit 6  | R    | LCV[6]   | Х       |
| Bit 5  | R    | LCV[5]   | Х       |
| Bit 4  | R    | LCV[4]   | Х       |
| Bit 3  | R    | LCV[3]   | Х       |
| Bit 2  | R    | LCV[2]   | Х       |
| Bit 1  | R    | LCV[1]   | X       |
| Bit 0  | R    | LCV[0]   | X       |

### Register 20D2H: R8TD Line Code Violation Count

## LCV[15:0]

The LCV[15:0] bits report the number of line code violations that have been detected since the last time the LCV registers were polled. The LCV registers are polled by writing to this register or to register 0000H, the SPECTRA-9953 Identity and Global Performance Monitor Update. This action transfers the internally accumulated error count to the LCV registers within 6 TCLK cycles and simultaneously resets the internal counter to begin a new cycle of error accumulation.



| Register 20D3H: | R8TD Analog | Control 1 |
|-----------------|-------------|-----------|
|-----------------|-------------|-----------|

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 | R/W  | Reserved    | 1       |
| Bit 14 | R/W  | Reserved    | 1       |
| Bit 13 | R/W  | DRU_ENB     | 0       |
| Bit 12 | R/W  | RX_ENB      | 0       |
| Bit 11 | R/W  | Reserved    | 0       |
| Bit 10 | R/W  | A_RSTB      | 1       |
| Bit 9  | R/W  | Reserved    | 0       |
| Bit 8  | R/W  | Reserved    | 0       |
| Bit 7  | R/W  | Reserved    | 0       |
| Bit 6  | R/W  | Reserved    | 0       |
| Bit 5  | R/W  | DRU_CTRL[3] | 0       |
| Bit 4  | R/W  | DRU_CTRL[2] | 0       |
| Bit 3  | R/W  | DRU_CTRL[1] | 0       |
| Bit 2  | R/W  | DRU_CTRL[0] | 0       |
| Bit 1  | R/W  | DRU_IDDQ    | 0       |
| Bit 0  |      | Unused      | Х       |

This register controls internal analog functions.

### DRU IDDQ

The DRU\_IDDQ controls the DRU\_1250 operation. DRU\_IDDQ is set high to force all DRU\_1250 outputs and digital circuitry to be held static to enable the core digital circuitry IDDQ test.

#### DRU\_CTRL[3:0]

The DRU\_CTRL[3:0] bits control the DRU CTRL[3:0] inputs. DRU\_CTRL[3:0] should be driven to 1101 For normal operation. This value differs from the default value of the bits (0000).

#### A RSTB

The A\_RSTB bit is a soft-reset for the Data Recovery Unit Analog block. Setting A\_RSTB to logic 0 will reset the block.

## RX\_ENB

The RXLV enable bit (RX\_ENB) bit controls the operation of RXLV block #X. Setting RX\_ENB to logic 0 enables the block. Setting RX\_ENB to logic 1 disables the block.

## DRU\_ENB

The TXLV enable bit (DRU\_ENB) bit controls the operation of Data Recovery Unit Analog block #X. Setting DRU\_ENB to logic 0 enables the block. Setting DRU\_ENB to logic 1 disables the block.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  | R    | Reserved | Х       |
| Bit 8  | R    | Reserved | Х       |
| Bit 7  | R    | Reserved | Х       |
| Bit 6  | R    | Reserved | Х       |
| Bit 5  | R/W  | Reserved | 0       |
| Bit 4  | R/W  | Reserved | 0       |
| Bit 3  | R/W  | Reserved | 0       |
| Bit 2  | R/W  | Reserved | 0       |
| Bit 1  | R/W  | Reserved | 0       |
| Bit 0  | R/W  | Reserved | 0       |

This register controls internal analog functions. This register should not be used.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | Reserved | Х       |
| Bit 14 | R/W  | Reserved | X       |
| Bit 13 | R/W  | Reserved | X       |
| Bit 12 | R/W  | Reserved | X       |
| Bit 11 | R/W  | Reserved | 0       |
| Bit 10 | R/W  | Reserved | 0       |
| Bit 9  | R/W  | Reserved | 0       |
| Bit 8  | R/W  | Reserved | 0       |
| Bit 7  |      | Unused   | X       |
| Bit 6  |      | Unused   | X       |
| Bit 5  |      | Unused   | X       |
| Bit 4  |      | Unused   | X       |
| Bit 3  |      | Unused   | X       |
| Bit 2  |      | Unused   | X       |
| Bit 1  |      | Unused   | X       |
| Bit 0  |      | Unused   | Х       |

### Register 20D5H: R8TD Analog Control 3

# **15.19 THPP Normal Registers**

There are 16 THPP (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets. The master/slave configuration for the THPPs depends on the payload mapping and is thus defined using top-level registers 0005H and 0006H as well as each THPP Payload Config register (20E2H).

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | Х       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  | R/W  | PAGE[3]  | 0       |
| Bit 8  | R/W  | PAGE[2]  | 0       |
| Bit 7  | R/W  | PAGE[1]  | 0       |
| Bit 6  | R/W  | PAGE[0]  | 0       |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

### Register 20E0H: THPP\_R Indirect Addressing

The Indirect Addressing Register is provided at THPP\_R Read/Write Address 00H.

## PATH[3:0]

The STS-1/STM-0 path (PATH[3:0]) bits select which STS-1/STM-0 path is accessed by the current indirect transfer.

| PATH[3:0] | STS-1/STM-0 path #  |  |
|-----------|---------------------|--|
| 0000      | Invalid path        |  |
| 0001-1100 | Path #1 to Path #12 |  |
| 1101-1111 | Invalid path        |  |

## PAGE[3:0]

The page (PAGE[3:0]) bits select which address location is accessed by the current indirect transfer.

| PAGE[3:0] | Indirect Register                  |  |
|-----------|------------------------------------|--|
| 0000      | THPP_R Control Register            |  |
| 0001      | THPP_R Source & Pointer Control    |  |
| 0010      | Unused                             |  |
| 0011      | Unused                             |  |
| 0100      | THPP_R Fixed stuff byte and B3MASK |  |
| 0101      | THPP_R J1 and C2 POH               |  |

| PAGE[3:0]          | Indirect Register        |
|--------------------|--------------------------|
| 0110               | THPP_R G1 POH and H4MASK |
| 0111               | THPP_R F2 and Z3 POH     |
| 1000               | THPP_R Z4 and Z5 POH     |
| 1001<br>to<br>1111 | Unused                   |

### RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

### BUSY

The BUSY (BUSY) bit reports the status of an indirect read/write access to the time sliced ram. BUSY is set to logic 1 upon writing to the Indirect Addressing Register. BUSY is set to logic 0, upon completion of the RAM transfer. This register should be polled to determine when new data is available in the Indirect Data Register.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | DATA[15] | 0       |
| Bit 14 | R/W  | DATA[14] | 0       |
| Bit 13 | R/W  | DATA[13] | 0       |
| Bit 12 | R/W  | DATA[12] | 0       |
| Bit 11 | R/W  | DATA[11] | 0       |
| Bit 10 | R/W  | DATA[10] | 0       |
| Bit 9  | R/W  | DATA[9]  | 0       |
| Bit 8  | R/W  | DATA[8]  | 0       |
| Bit 7  | R/W  | DATA[7]  | 0       |
| Bit 6  | R/W  | DATA[6]  | 0       |
| Bit 5  | R/W  | DATA[5]  | 0       |
| Bit 4  | R/W  | DATA[4]  | 0       |
| Bit 3  | R/W  | DATA[3]  | 0       |
| Bit 2  | R/W  | DATA[2]  | 0       |
| Bit 1  | R/W  | DATA[1]  | 0       |
| Bit 0  | R/W  | DATA[0]  | 0       |

#### Register 20E1H: THPP\_R Indirect Data Register

The Indirect Data Register is provided at THPP\_R Read/Write Address 01H.

## DATA[15:0]

The indirect access data (DATA[15:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transferred to DATA[15:0]. BUSY should be polled to determine when the new data is available in DATA[15:0]. When RWB is set to logic 0 (indirect write), the data from DATA[15:0] will be transferred to the addressed location in the internal RAM. The indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[15:0] has a different meaning depending on which address of the internal RAM is being accessed.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | STS12CSL | 0       |
| Bit 14 | R/W  | STS12C   | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  | R/W  | Unused   | 0       |
| Bit 6  | R/W  | Unused   | 0       |
| Bit 5  | R/W  | Unused   | 0       |
| Bit 4  | R/W  | Unused   | 0       |
| Bit 3  | R/W  | STS3C[4] | 0       |
| Bit 2  | R/W  | STS3C[3] | 0       |
| Bit 1  | R/W  | STS3C[2] | 0       |
| Bit 0  | R/W  | STS3C[1] | 0       |

#### Register 20E2H: THPP\_R Payload Configuration (TPC)

The Payload Configuration Register is provided at THPP\_R Read/Write Address 02H.

## STS3C[1]

The STS-3c (VC-4) payload configuration (STS3C[1]) bit selects the payload configuration. When STS3C[1] is set to logic 1, the STS-1/STM-0 paths #1, #5 and #9 are part of a STS-3c (VC-4) payload. When STS3C[1] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[1] register bit.

## STS3C[2]

The STS-3c (VC-4) payload configuration (STS3C[2]) bit selects the payload configuration. When STS3C[2] is set to logic 1, the STS-1/STM-0 paths #2, #6 and #10 are part of a STS-3c (VC-4) payload. When STS3C[2] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[2] register bit.

## STS3C[3]

The STS-3c (VC-4) payload configuration (STS3C[3]) bit selects the payload configuration. When STS3C[3] is set to logic 1, the STS-1/STM-0 paths #3, #7 and #11 are part of a STS-3c (VC-4) payload. When STS3C[3] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[3] register bit.

## STS3C[4]

The STS-3c (VC-4) payload configuration (STS3C[4]) bit selects the payload configuration. When STS3C[4] is set to logic 1, the STS-1/STM-0 paths #4, #8 and #12 are part of a STS-3c (VC-4) payload. When STS3C[4] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[4] register bit.

## STS12C

The STS-12c (VC-4-4c) payload configuration (STS12C) bit selects the payload configuration. When STS12C is set to logic 1, the STS-1/STM-0 paths #1 to #12 are part of a STS-12c (VC-4-4c) payload. When STS12C is set to logic 0, the STS-1/STM-0 paths are defined with the STS3C[1:4] register bit. The STS12C register bit is OR'ed with the STS-12C SPECTRA-9953 transmit configuration register 2 corresponding bit . The STS12C register bit has precedence over the STS3C[1:4] register bit.

## STS12CSL

The slave STS-12c (VC-4-4c) payload configuration (STS12CSL) bit selects the slave payload configuration. When STS12CSL is set to logic 1, the STS-1/STM-0 paths #1 to #12 are part of a STS-12c (VC-4-4c) slave payload. When STS12CSL is set to logic 0, the STS-1/STM-0 paths #1 to # 12 are part of a STS-12c (VC-4-4c) master payload. The STS12CSL register bit is OR'ed with the STS-12CSL SPECTRA-9953 transmit configuration register 3 corresponding bit. When STS12C is set to logic 0, the STS12CSL register bit has no effect.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  | R/W  | Reserved | 0       |
| Bit 6  | R/W  | Reserved | 0       |
| Bit 5  | R/W  | TDIS     | 0       |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | FSBEN    | 0       |
| Bit 2  | R/W  | PREIEBLK | 0       |
| Bit 1  | R/W  | EXCFS    | 0       |
| Bit 0  |      | Unused   |         |

### Indirect Register 00H: THPP\_R Control Register (TCR)

The THPP\_R Control Indirect Register is provided at THPP\_R r/w indirect address 00H.

## EXCFS

When EXCFS is set to logic 1, the fixed stuff columns in the STS-1 SPE/VC-3 format are excluded from BIP calculations. When EXCFS is set to logic 0, the fixed stuff columns in the STS-1 SPE/VC-3 format are included in the BIP calculations.

## PREIEBLK

When PREIEBLK is set to logic 1, the path REI value extracted on the PREI[3:0] input bus represents BIP-8 block errors, i.e. the REI-P value allowed in G1 is either 0 or 1. When PREIEBLK is set to logic 0, the path REI value extracted on the PREI[3:0] input bus represents BIP-8 errors, i.e. the REI-P value allowed in G1 is from 0 to 8.

#### **FSBEN**

When FSBEN is set logic one, THPP\_R overwrites the fixed stuff byte on PIN[7:0] with the value found in TFSB. When FSBEN is set to logic zero, the fixed stuff byte value on PIN[7:0] is transparently passed through.



## TDIS

When TDIS is set to logic one, the path overhead byte value is passed through transparently without being overwritten by the THPP\_R. When TDIS is set to logic zero, the THPP\_R inserts a valid path overhead byte value .



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | UNEQV    | 0       |
| Bit 14 | R/W  | UNEQ     | 0       |
| Bit 13 | R/W  | Unused   | 0       |
| Bit 12 | R/W  | Unused   | 0       |
| Bit 11 | R/W  | ENG1REC  | 1       |
| Bit 10 | R/W  | ENH4MASK | 0       |
| Bit 9  | R/W  | PTBJ1    | 0       |
| Bit 8  | R/W  | SRCZ5    | 0       |
| Bit 7  | R/W  | SRCZ4    | 0       |
| Bit 6  | R/W  | SRCZ3    | 0       |
| Bit 5  | R/W  | SRCF2    | 0       |
| Bit 4  | R/W  | SRCG1    | 0       |
| Bit 3  | R/W  | SRCH4    | 0       |
| Bit 2  | R/W  | SRCC2    | 0       |
| Bit 1  | R/W  | SRCJ1    | 0       |
| Bit 0  | R/W  | IBER     | 0       |

#### Indirect Register 01H: THPP\_R Source & Pointer Control Register (TSPCR)

The THPP\_R Control Indirect Register is provided at THPP\_R r/w indirect address 01H.

#### IBER

When the IBER register bit is set to logic one, the G1 byte received on the Add bus passthrough the THPP\_R. When IBER is set to logic zero, the G1 byte is not pass-through and can be modified by one of the THPP\_R POH sources.

## SRCJ1, SRCC2, SRCH4, SRCG1, SRCF2, SRCZ3, SRCZ4, SRCZ5

The SRCxx bits are used to determine the source of the path overhead bytes inserted by the THPP\_R For example, when a logic 1 is written to SRCJ1, the J1 byte inserted can be found in the internal register TPTSLO.

## PTBJ1

The PTBJ1 register bit is used to determine the origin of the path trace byte to be inserted in by the THPP\_R. When PTBJ1 is set high, the J1 byte source is the external path trace buffer. When PTBJ1 is set to logic low, The J1 byte source is other than the path trace buffer.

### ENH4MASK

When ENH4MASK is set to logic 1, the H4 value (H4V[7:0]) in the THPP Transmit Z3 and H4 Register is used as an error mask on the H4 byte passing through THPP. When ENH4MASK is set to logic 0, the H4 (H4V[7:0]) value from the THPP Transmit Z3 and H4 Register is inserted into the transmit stream.

#### ENG1REC

The valid high ENG1REC register bit enables the insertion of the RDI-P and REI-P extracted from a mate RHPP into the transmit stream. When ENG1REC is set to logic low, the G1 byte source is other than from the mate RHPP.

### UNEQ

The unequiped bit (UNEQ) controls the insertion of an all one or an all zero pattern in the path overhead and in the payload, the fixed stuff bytes are excluded from insertion. When UNEQ is set to logic one, an all one or an all zero pattern is inserted in the path overhead and in the payload. When UNEQ is set logic 0, no pattern is inserted.

### UNEQV

The unequiped value (UNEQV) bit controls the value inserted in the path overhead and in the payload. When UNEQV is set to logic 1, an all one pattern is inserted in the path overhead and in the payload if enable via the UNEQ register bit. When UNEQV is set to logic 0, an all zero pattern is inserted in the path overhead and in the payload if enable via the UNEQ register bit.



| уре | Function                              | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                       | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| W   | B3MASK[7]                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | B3MASK[6]                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | B3MASK[5]                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | B3MASK[4]                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | B3MASK[3]                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | B3MASK[2]                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | B3MASK[1]                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | B3MASK[0]                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | FSB[7]                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | FSB[6]                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | FSB[5]                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | FSB[4]                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | FSB[3]                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | FSB[2]                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | FSB[1]                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W   | FSB[0]                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     | W W W W W W W W W W W W W W W W W W W | W         B3MASK[6]           W         B3MASK[5]           W         B3MASK[4]           W         B3MASK[3]           W         B3MASK[2]           W         B3MASK[2]           W         B3MASK[2]           W         B3MASK[1]           W         B3MASK[0]           W         FSB[7]           W         FSB[6]           W         FSB[6]           W         FSB[5]           W         FSB[3]           W         FSB[2]           W         FSB[1] |

## Indirect Register 04H: THPP\_R Fixed Stuff Byte and B3 Mask (TFSB)

## FSB[7:0]

When FSBEN is logic one, the THPP\_R replaces the fixed stuff bytes with the byte from this register.

## B3MASK[7:0]

The B3 parity byte to be inserted on the outgoing stream is XORed with this register byte to allow the user to insert errors in B3.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | C2[7]    | 0       |
| Bit 14 | R/W  | C2[6]    | 0       |
| Bit 13 | R/W  | C2[5]    | 0       |
| Bit 12 | R/W  | C2[4]    | 0       |
| Bit 11 | R/W  | C2[3]    | 0       |
| Bit 10 | R/W  | C2[2]    | 0       |
| Bit 9  | R/W  | C2[1]    | 0       |
| Bit 8  | R/W  | C2[0]    | 0       |
| Bit 7  | R/W  | J1[7]    | 0       |
| Bit 6  | R/W  | J1[6]    | 0       |
| Bit 5  | R/W  | J1[5]    | 0       |
| Bit 4  | R/W  | J1[4]    | 0       |
| Bit 3  | R/W  | J1[3]    | 0       |
| Bit 2  | R/W  | J1[2]    | 0       |
| Bit 1  | R/W  | J1[1]    | 0       |
| Bit 0  | R/W  | J1[0]    | 0       |

## Indirect Register 05H: THPP\_R J1 and C2 (TJ1C2POH)

## J1[7:0]

When SRCJ1 is logic high, this byte is inserted in the J1 path overhead byte position

## C2[7:0]

When SRCC2 is logic high, this byte is inserted in the C2 path overhead byte position .



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | H4[7]    | 0       |
| Bit 14 | R/W  | H4[6]    | 0       |
| Bit 13 | R/W  | H4[5]    | 0       |
| Bit 12 | R/W  | H4[4]    | 0       |
| Bit 11 | R/W  | H4[3]    | 0       |
| Bit 10 | R/W  | H4[2]    | 0       |
| Bit 9  | R/W  | H4[1]    | 0       |
| Bit 8  | R/W  | H4[0]    | 0       |
| Bit 7  | R/W  | G1[7]    | 0       |
| Bit 6  | R/W  | G1[6]    | 0       |
| Bit 5  | R/W  | G1[5]    | 0       |
| Bit 4  | R/W  | G1[4]    | 0       |
| Bit 3  | R/W  | G1[3]    | 0       |
| Bit 2  | R/W  | G1[2]    | 0       |
| Bit 1  | R/W  | G1[1]    | 0       |
| Bit 0  | R/W  | G1[0]    | 0       |

## Indirect Register 06H: THPP\_R G1 POH and H4 mask (TG1H4POH)

## G1[7:0]

When SRCG1 is logic high, this byte is inserted in the G1 path overhead byte position .

## H4[7:0]

The logical value of the ENH4MASK register bit determines if this byte is to be inserted in transmit stream as the H4 path overhead byte value or is to be used as an error msak on the received H4 byte .

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | F2[7]    | 0       |
| Bit 14 | R/W  | F2[6]    | 0       |
| Bit 13 | R/W  | F2[5]    | 0       |
| Bit 12 | R/W  | F2[4]    | 0       |
| Bit 11 | R/W  | F2[3]    | 0       |
| Bit 10 | R/W  | F2[2]    | 0       |
| Bit 9  | R/W  | F2[1]    | 0       |
| Bit 8  | R/W  | F2[0]    | 0       |
| Bit 7  | R/W  | Z3[7]    | 0       |
| Bit 6  | R/W  | Z3[6]    | 0       |
| Bit 5  | R/W  | Z3[5]    | 0       |
| Bit 4  | R/W  | Z3[4]    | 0       |
| Bit 3  | R/W  | Z3[3]    | 0       |
| Bit 2  | R/W  | Z3[2]    | 0       |
| Bit 1  | R/W  | Z3[1]    | 0       |
| Bit 0  | R/W  | Z3[0]    | 0       |

## Indirect Register 07H: THPP\_R F2 and Z3 POH (TF2Z3POH)

## F2[7:0]

When SRCF2 is logic high, this byte is inserted in the F2 path overhead byte position .

## Z3[7:0]

When SRCZ3 is logic high, this byte is inserted in the Z3 path overhead byte position .



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | Z4[7]    | 0       |
| Bit 14 | R/W  | Z4[6]    | 0       |
| Bit 13 | R/W  | Z4[5]    | 0       |
| Bit 12 | R/W  | Z4[4]    | 0       |
| Bit 11 | R/W  | Z4[3]    | 0       |
| Bit 10 | R/W  | Z4[2]    | 0       |
| Bit 9  | R/W  | Z4[1]    | 0       |
| Bit 8  | R/W  | Z4[0]    | 0       |
| Bit 7  | R/W  | Z5[7]    | 0       |
| Bit 6  | R/W  | Z5[6]    | 0       |
| Bit 5  | R/W  | Z5[5]    | 0       |
| Bit 4  | R/W  | Z5[4]    | 0       |
| Bit 3  | R/W  | Z5[3]    | 0       |
| Bit 2  | R/W  | Z5[2]    | 0       |
| Bit 1  | R/W  | Z5[1]    | 0       |
| Bit 0  | R/W  | Z5[0]    | 0       |

## Indirect Register 08H: THPP\_R Z4 & Z5 Ovhd. (TZ4Z5POH)

## Z4[7:0]

When SRCZ4 is logic high, this byte is inserted in the Z4 path overhead byte position .

## Z5[7:0]

When SRCZ5 is logic high, this byte is inserted in the Z5 path overhead byte position .

# 15.20 SHPI Normal Registers

There are 16 SHPI (#1 - #16) blocks in 16 STM-4 processing slices with independent register sets. The master/slave configuration for the SHPIs depends on the payload mapping and is thus defined using top-level registers 0005H and 0006H as well as each SHPI Payload Config register (2102H).

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R    | BUSY     | Х       |
| Bit 14 | R/W  | RWB      | 0       |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  | R/W  | ADDR[3]  | 0       |
| Bit 8  | R/W  | ADDR[2]  | 0       |
| Bit 7  | R/W  | ADDR[1]  | 0       |
| Bit 6  | R/W  | ADDR[0]  | 0       |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  | R/W  | PATH[3]  | 0       |
| Bit 2  | R/W  | PATH[2]  | 0       |
| Bit 1  | R/W  | PATH[1]  | 0       |
| Bit 0  | R/W  | PATH[0]  | 0       |

The Indirect Address Register is provided at SHPI Read/Write Address 00H.

## PATH[3:0]

The STS-1/STM-0 path (PATH[3:0]) bits select which STS-1/STM-0 path is accessed by the current indirect transfer.

| PATH[3:0] | STS-1/STM-0 path #  |
|-----------|---------------------|
| 0000      | Invalid path        |
| 0001-1100 | Path #1 to Path #12 |
| 1101-1111 | Invalid path        |

## ADDR[3:0]

The address location (ADDR[3:0]) bits select which address location is accessed by the current indirect transfer.

| Indirect Address | Indirect Data                     |
|------------------|-----------------------------------|
| ADDR[3:0]        |                                   |
| 0000             | Pointer Interpreter Configuration |
| 0001             | Error Monitor Configuration       |
| 0010             | Pointer Value                     |
| 0011             | Unused                            |

| Indirect Address | Indirect Data                             |
|------------------|-------------------------------------------|
| ADDR[3:0]        |                                           |
| 0100             | Unused                                    |
| 0101             | Pointer Interpreter Status                |
| 0110             | Unused                                    |
| 0111             | Unused                                    |
| 1000             | Path Negative Justification Event Counter |
| 1001             | Path Positive Justification Event Counter |
| 1010to<br>1111   | Unused                                    |

#### RWB

The active high read and active low write (RWB) bit selects if the current access to the internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access to the RAM is initiated. The data from the addressed location in the internal RAM will be transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access to the RAM is initiated. The data from the Indirect Data Register will be transferred to the RAM is initiated.

### BUSY

The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address Register. BUSY is set to logic 0, upon completion of the RAM access. This register should be polled to determine when new data is available in the Indirect Data Register.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | DATA[15] | 0       |
| Bit 14 | R/W  | DATA[14] | 0       |
| Bit 13 | R/W  | DATA[13] | 0       |
| Bit 12 | R/W  | DATA[12] | 0       |
| Bit 11 | R/W  | DATA[11] | 0       |
| Bit 10 | R/W  | DATA[10] | 0       |
| Bit 9  | R/W  | DATA[9]  | 0       |
| Bit 8  | R/W  | DATA[8]  | 0       |
| Bit 7  | R/W  | DATA[7]  | 0       |
| Bit 6  | R/W  | DATA[6]  | 0       |
| Bit 5  | R/W  | DATA[5]  | 0       |
| Bit 4  | R/W  | DATA[4]  | 0       |
| Bit 3  | R/W  | DATA[3]  | 0       |
| Bit 2  | R/W  | DATA[2]  | 0       |
| Bit 1  | R/W  | DATA[1]  | 0       |
| Bit 0  | R/W  | DATA[0]  | 0       |

#### Register 2101H: SHPI Indirect Data

The Indirect Data Register is provided at SHPI Read/Write Address 01H.

# DATA[15:0]

The indirect access data (DATA[15:0]) bits hold the data transfer to or from the internal RAM during indirect access. When RWB is set to logic 1 (indirect read), the data from the addressed location in the internal RAM will be transferred to DATA[15:0]. BUSY should be polled to determine when the new data is available in DATA[15:0]. When RWB is set to logic 0 (indirect write), the data from DATA[15:0] will be transferred to the addressed location in the internal RAM. The indirect Data register must contain valid data before the indirect write is initiated by writing to the Indirect Address Register.

DATA[15:0] has a different meaning depending on which address of the internal RAM is being accessed.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | X       |
| Bit 13 |      | Unused    | X       |
| Bit 12 |      | Unused    | Х       |
| Bit 11 |      | Unused    | X       |
| Bit 10 |      | Unused    | Х       |
| Bit 9  |      | Unused    | Х       |
| Bit 8  |      | Unused    | Х       |
| Bit 7  | R/W  | Unused    | 0       |
| Bit 6  | R/W  | Unused    | 0       |
| Bit 5  | R/W  | NDFCNT    | 0       |
| Bit 4  | R/W  | Reserved  | 0*      |
| Bit 3  | R/W  | RELAYPAIS | 0       |
| Bit 2  | R/W  | JUST3DIS  | 0       |
| Bit 1  | R/W  | SSEN      | 0       |
| Bit 0  |      | Unused    | Х       |

#### Indirect Register 00H: SHPI Pointer Interpreter Configuration

The Pointer Interpreter Configuration Indirect Register is provided at SHPI r/w indirect address 00H.

\*Bit #4 defaults to 0 but should be written to 1 in order to ensure compliant device operation. This is explained further in Section 14.2.2.

#### SSEN

The SS bits enable (SSEN) bit selects whether or not the SS bits are taking into account in the pointer interpreter state machine. When SSEN is set to logic 1, the SS bits must be set to 10 for a valid NORM\_POINT, NDF\_ENABLE, INC\_IND, DEC\_IND or NEW\_POINT indication. When SSEN is set to logic 0, the SS bits are ignored.

#### JUST3DIS

The "justification more than 3 frames ago disable" (JUST3DIS) bit selects whether or not the INC\_IND or DEC\_IND pointer justifications must be more than 3 frames apart to be considered valid. When JUST3DIS is set to logic 0, the previous NDF\_ENABLE, INC\_IND or DEC\_IND indication must be more than 3 frames ago or the present INC\_IND or DEC\_IND indication is considered an INV\_POINT indication. NDF\_ENABLE indications can be every frame regardless of the JUST3DIS bit. When JUST3DIS is set to logic 1, INC IND or DEC\_IND indication can be every frame.

### RELAYPAIS

The relay path AIS (RELAYPAIS) bit selects the condition to enter the path AIS state in the pointer interpreter state machine. When RELAYPAIS is set to logic 1, the path AIS state is entered with 1 X AIS\_ind indication. When RELAYPAIS is set to logic 0, the path AIS state is entered with 3 X AIS\_ind indications. This configuration bit also affects the concatenation pointer interpreter state machine.

#### NDFCNT

The new data flag counter (NDFCNT) bit selects the behavior of the consecutive NDF\_ENABLE event counter in the pointer interpreter state machine. When NDFCNT is set to logic 1, the NDF\_ENABLE definition is enabled NDF + ss. When NDFCNT is set to logic 0, the NDF\_ENABLE definition is enabled NDF + ss + offset value in the range 0 to 782. This configuration bit only changes the NDF\_ENABLE definition for the consecutive NDF\_ENABLE even counter to count towards LOP-P defect when the pointer is out of range. This configuration bit has no bearing on pointer justification indication. It should be noted that this bit has no bearing on the INV\_POINT counter, so an out of range NDF\_ENABLE indication will always increment the INV\_POINT counter irrespective of the NDFCNT bit setting.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  | R/W  | FSBIPDIS | 0       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  |      | Unused   | Х       |

#### Indirect Register 01H: SHPI Error Monitor Configuration

The Error Monitor Configuration Indirect Register is provided at SHPI r/w indirect address 01H.

#### FSBIPDIS

The disable fixed stuff columns during BIP-8 calculation (FSBIPDIS) bit controls the path BIP-8 calculation for an STS-1 (VC-3) payload. When FSBIPDIS is set to logic 1, the fixed stuff columns are not part of the BIP-8 calculation when processing an STS-1 (VC-3) payload. When FSBIPDIS is set to logic 0, the fixed stuff columns are part of the BIP-8 calculation when processing an STS-1 (VC-3) payload.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | X       |
| Bit 13 |      | Unused   | X       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 | R    | SSV[1]   | X       |
| Bit 10 | R    | SSV[0]   | X       |
| Bit 9  | R    | PTRV[9]  | X       |
| Bit 8  | R    | PTRV[8]  | Х       |
| Bit 7  | R    | PTRV[7]  | X       |
| Bit 6  | R    | PTRV[6]  | X       |
| Bit 5  | R    | PTRV[5]  | X       |
| Bit 4  | R    | PTRV[4]  | X       |
| Bit 3  | R    | PTRV[3]  | Х       |
| Bit 2  | R    | PTRV[2]  | Х       |
| Bit 1  | R    | PTRV[1]  | Х       |
| Bit 0  | R    | PTRV[0]  | Х       |

#### Indirect Register 02H: SHPI Pointer Value

The Pointer Value Indirect Register is provided at SHPI Read/Write Address 01H.

# PTRV[9:0]

The path pointer value (PTRV[9:0]) bits represent the current STS (AU) pointer being processed by the pointer interpreter state machine or by the concatenation pointer interpreter state machine.

# SSV[1:0]

The SS value (SSV[1:0]) bits represent the current SS (DD) bits being processed by the pointer interpreter state machine or by the concatenation pointer interpreter state machine.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  | R    | NDF      | Х       |
| Bit 5  | R    | ILLPTR   | Х       |
| Bit 4  | R    | INVNDF   | Х       |
| Bit 3  | R    | DISCOPA  | Х       |
| Bit 2  | R    | CONCAT   | Х       |
| Bit 1  | R    | ILLJREQ  | Х       |
| Bit 0  |      | Unused   | Х       |

#### Indirect Register 05H: SHPI Pointer Interpreter Status

The Pointer Interpreter Status Indirect Register is provided at SHPI r/w indirect address 02H.

Note: The Pointer Interpreter Status bits are don't care for slave time slots, except for the CONCAT bit, which is defined for slave timeslots. The other bits may be set high for slave timeslots, and should be ignored.

# ILLJREQ

The illegal pointer justification request (ILLJREQ) signal is set high when a positive and/or negative pointer adjustment is received within three frames of a pointer justification event (inc\_ind, dec\_ind) or an NDF triggered active offset adjustment (NDF\_enable). ILLJREQ is only declared when JUST3DIS is logic low.

#### CONCAT

The CONCAT bit is set high if the H1 and H2 pointer bytes received match the concatenation indication (one of the five NDF\_enable patterns in the NDF field, don't care in the size field, and all-ones in the pointer offset field).

# DISCOPA

The discontinuous change of pointer alignment (DISCOPA) signal is set high when there is a pointer adjustment due to receiving a pointer repeated three times.

# INVNDF

The invalid new data flag (INVNDF) signal is set high when an invalid NDF code is received.

# ILLPTR

The illegal pointer offset (ILLPTR) signal is set high when the pointer received is out of the range. Legal values are from 0 to 782. Pointer justification requests (inc\_req, dec\_req) are not considered illegal. The ILLPTR bit is set high for AIS indication.

#### NDF

The new data flag (NDF) signal is set high when an enabled New Data Flag is received indicating a pointer adjustment (NDF\_enabled indication).



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 | R    | PNJE[12] | Х       |
| Bit 11 | R    | PNJE[11] | Х       |
| Bit 10 | R    | PNJE[10] | Х       |
| Bit 9  | R    | PNJE[9]  | Х       |
| Bit 8  | R    | PNJE[8]  | Х       |
| Bit 7  | R    | PNJE[7]  | Х       |
| Bit 6  | R    | PNJE[6]  | Х       |
| Bit 5  | R    | PNJE[5]  | Х       |
| Bit 4  | R    | PNJE[4]  | Х       |
| Bit 3  | R    | PNJE[3]  | Х       |
| Bit 2  | R    | PNJE[2]  | Х       |
| Bit 1  | R    | PNJE[1]  | Х       |
| Bit 0  | R    | PNJE[0]  | Х       |

#### Indirect Register 08H: SHPI Path Negative Justification Event Counter

The SHPI Path Negative Justification Event Counter register is provided at SHPI r/w indirect address 03H.

#### PNJE[12:0]

The Path Negative Justification Event (PNJE[12:0]) bits represent the number of Path Negative Justification Events that have occured since the last accumulation interval. The event counters are transferred to the holding registers by a microprocessor write to the SHPI Counters Update register (address 03H) or or a write to the SPECTRA-9953 master configuration register. The TIP output indicates the transfer status.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 | R    | PPJE[12] | Х       |
| Bit 11 | R    | PPJE[11] | Х       |
| Bit 10 | R    | PPJE[10] | Х       |
| Bit 9  | R    | PPJE[9]  | Х       |
| Bit 8  | R    | PPJE[8]  | Х       |
| Bit 7  | R    | PPJE[7]  | Х       |
| Bit 6  | R    | PPJE[6]  | Х       |
| Bit 5  | R    | PPJE[5]  | Х       |
| Bit 4  | R    | PPJE[4]  | Х       |
| Bit 3  | R    | PPJE[3]  | Х       |
| Bit 2  | R    | PPJE[2]  | Х       |
| Bit 1  | R    | PPJE[1]  | Х       |
| Bit 0  | R    | PPJE[0]  | Х       |

#### Indirect Register 09H: SHPI Path Positive Justification Event Counter

The SHPI Path Positive Justification Event Counter register is provided at SHPI r/w indirect address 04H.

#### PPJE[120]

The Path Positive Justification Event (PPJE[12:0]) bits represent the number of Path Positive Justification Events that have occured since the last accumulation interval. The event counters are transferred to the holding registers by a microprocessor write to the SHPI Counters Update register (address 03H) or a write to the SPECTRA-9953 master configuration register. The TIP output indicates the transfer status.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | STS12CSL | 0       |
| Bit 14 | R/W  | STS12C   | 0       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  | R/W  | Unused   | 0       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  | R/W  | STS3C[4] | 0       |
| Bit 2  | R/W  | STS3C[3] | 0       |
| Bit 1  | R/W  | STS3C[2] | 0       |
| Bit 0  | R/W  | STS3C[1] | 0       |

#### Register 2102H: SHPI Payload Configuration

The Payload Configuration Register is provided at SHPI Read/Write Address 02H.

# STS3C[1]

The STS-3c (VC-4) payload configuration (STS3C[1]) bit selects the payload configuration. When STS3C[1] is set to logic 1, the STS-1/STM-0 paths #1, #5 and #9 are part of a STS-3c (VC-4) payload. When STS3C[1] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[1] register bit.

# STS3C[2]

The STS-3c (VC-4) payload configuration (STS3C[2]) bit selects the payload configuration. When STS3C[2] is set to logic 1, the STS-1/STM-0 paths #2, #6 and #10 are part of a STS-3c (VC-4) payload. When STS3C[2] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[2] register bit.

# STS3C[3]

The STS-3c (VC-4) payload configuration (STS3C[3]) bit selects the payload configuration. When STS3C[3] is set to logic 1, the STS-1/STM-0 paths #3, #7 and #11 are part of a STS-3c (VC-4) payload. When STS3C[3] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[3] register bit.

# STS3C[4]

The STS-3c (VC-4) payload configuration (STS3C[4]) bit selects the payload configuration. When STS3C[4] is set to logic 1, the STS-1/STM-0 paths #4, #8 and #12 are part of a STS-3c (VC-4) payload. When STS3C[4] is set to logic 0, the paths are STS-1 (VC-3) payloads. The STS12C register bit has precedence over the STS3C[4] register bit.

# STS12C

The STS-12c (VC-4-4c) payload configuration (STS12C) bit selects the payload configuration. When STS12C is set to logic 1, the STS-1/STM-0 paths #1 to #12 are part of a STS-12c (VC-4-4c) payload. When STS12C is set to logic 0, the STS-1/STM-0 paths are defined with the STS3C[1:4] register bit. The STS12C register bit is OR'ed with the SPECTRA-9953 transmit configuration 2 STS12C register bit . The STS12C register bit has precedence over the STS3C[1:4] register bit.

# STS12CSL

The slave STS-12c (VC-4-4c) payload configuration (STS12CSL) bit selects the slave payload configuration. When STS12CSL is set to logic 1, the STS-1/STM-0 paths #1 to #12 are part of a STS-12c (VC-4-4c) slave payload. When STS12CSL is set to logic 0, the STS-1/STM-0 paths #1 to # 12 are part of a STS-12c (VC-4-4c) master payload. The STS12CSL register bit is OR'ed with the SPECTRA-9953 transmit configuration 3 STS12CSL register bit . When STS12C is set to logic 0, the STS12CSL register bit has no effect.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  |      | Unused   | Х       |

#### Register 2103H: SHPI Counters Update

Any write to the SHPI Counters Update Register (address 03H) or a write to the SPECTRA-9953 master configuration register will trigger the transfer of all counter values to their holding registers. The TIP output indicates the transfer status.

| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 |      | Unused    | Х       |
| Bit 14 |      | Unused    | Х       |
| Bit 13 |      | Unused    | Х       |
| Bit 12 |      | Unused    | X       |
| Bit 11 | R    | P_INT[12] | Х       |
| Bit 10 | R    | P_INT[11] | Х       |
| Bit 9  | R    | P_INT[10] | X       |
| Bit 8  | R    | P_INT[9]  | X       |
| Bit 7  | R    | P_INT[8]  | X       |
| Bit 6  | R    | P_INT[7]  | X       |
| Bit 5  | R    | P_INT[6]  | Х       |
| Bit 4  | R    | P_INT[5]  | X       |
| Bit 3  | R    | P_INT[4]  | X       |
| Bit 2  | R    | P_INT[3]  | X       |
| Bit 1  | R    | P_INT[2]  | X       |
| Bit 0  | R    | P_INT[1]  | X       |

#### Register 2104H: SHPI Path Interrupt Status

The SHPI Path Interrupt Status Register is provided at SHPI read address 04H.

# P\_INT[1:12]

The Path Interrupt Status bit (P\_INT[1:12]) tells which path(s) have interrupts that are still active. Reading from this register will not clear any of the interrupts, it is simply added to reduce the average number of accesses required to service interrupts.



| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      | X       |
| Bit 14 |      | Unused      | Х       |
| Bit 13 |      | Unused      | Х       |
| Bit 12 |      | Unused      | Х       |
| Bit 11 | R/W  | PTRCDIS[12] | 0       |
| Bit 10 | R/W  | PTRCDIS[11] | 0       |
| Bit 9  | R/W  | PTRCDIS[10] | 0       |
| Bit 8  | R/W  | PTRCDIS[9]  | 0       |
| Bit 7  | R/W  | PTRCDIS[8]  | 0       |
| Bit 6  | R/W  | PTRCDIS[7]  | 0       |
| Bit 5  | R/W  | PTRCDIS[6]  | 0       |
| Bit 4  | R/W  | PTRCDIS[5]  | 0       |
| Bit 3  | R/W  | PTRCDIS[4]  | 0       |
| Bit 2  | R/W  | PTRCDIS[3]  | 0       |
| Bit 1  | R/W  | PTRCDIS[2]  | 0       |
| Bit 0  | R/W  | PTRCDIS[1]  | 0       |

#### Register 2105H: SHPI Pointer Concatenation Processing Disable

The Pointer Concatenation processing Disable Register is provided at SHPI Read/Write Address 05H.

#### PTRCDIS[1:12]

The concatenation pointer processing disable (PTRCDIS[1:12]) bits disable the relaying of LOPC-P, AISC-P and ALLAISC-P to the SARC. When PTRCDIS[n] is set to logic 1, the path concatenation pointer interpreter state-machine (for the path n) is enabled and the Pointer interpreter Status can be read at their register locations, but the information is not relayed to the Alarm Controller (SARC). When PTRCDIS is set to logic 0, the above defects are relayed to the SARC.

| Bit    | Туре | Function    | Default |
|--------|------|-------------|---------|
| Bit 15 |      | Unused      | Х       |
| Bit 14 |      | Unused      | Х       |
| Bit 13 |      | Unused      | Х       |
| Bit 12 |      | Unused      | Х       |
| Bit 11 | R/W  | PT_PATH[12] | 0       |
| Bit 10 | R/W  | PT_PATH[11] | 0       |
| Bit 9  | R/W  | PT_PATH[10] | 0       |
| Bit 8  | R/W  | PT_PATH[9]  | 0       |
| Bit 7  | R/W  | PT_PATH[8]  | 0       |
| Bit 6  | R/W  | PT_PATH[7]  | 0       |
| Bit 5  | R/W  | PT_PATH[6]  | 0       |
| Bit 4  | R/W  | PT_PATH[5]  | 0       |
| Bit 3  | R/W  | PT_PATH[4]  | 0       |
| Bit 2  | R/W  | PT_PATH[3]  | 0       |
| Bit 1  | R/W  | PT_PATH[2]  | 0       |
| Bit 0  | R/W  | PT_PATH[1]  | 0       |

#### Register 2106H: SHPI PT\_PATH Enable Register

The SHPI Pass Through PATH Enable Register is provided at SHPI Read/Write Address 06H.

# PT PATH[12:1]

The PT\_PATH[12:1] bits are active high and disable pointer interpretation on ADD bus data. When PT\_PATH[x] is low, the H1/H2 bytes for STS-1/STM-0 path x are used by the SHPI to locate the SPE. When the PT\_PATH[x] is high, a J1 K28.5 control character must be present for STS-1/STM-0 path x to mark the location of the SPE.

#### Notes:

- 1. The PT\_PATH[12:1] bits must be set high when performing the System Side Line Loopback.
- 2. If the user wants to bypass the SHPI by using the PT\_PATH[12:1] bits, then Section 14.12 (HPT mode Considerations) should be read.

# Register 2108H 2110H 2118H 2120H 2128H 2130H 2138H 2140H 2148H 2150H 2158H and 2160H: SHPI Pointer Interpreter Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  |      | Unused   |         |
| Bit 6  |      | Unused   |         |
| Bit 5  | R    | PAISCV   | х       |
| Bit 4  | R    | PLOPCV   | Х       |
| Bit 3  | R    | PAISV    | х       |
| Bit 2  | R    | PLOPV    | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  |      | Unused   | Х       |

The Pointer Interpreter Status Register is provided at SHPI Read/Write Address 2108H 2110H 2118H 2120H 2128H 2130H 2138H 2140H 2148H 2150H 2158H and 2160H.

#### PLOPV

The path lost of pointer state (PLOPV) bit indicates the current status of the pointer interpreter state machine. PLOPV is set to logic 1 when the state machine is in the LOP\_state. PLOPV is set to logic 0 when the state machine is not in the LOP\_state.

#### PAISV

The path alarm indication signal state (PAISV) bit indicates the current status of the pointer interpreter state machine. PAISV is set to logic 1 when the state machine is in the AIS state. PAISV is set to logic 0 when the state machine is not in the AIS state.

# PLOPCV

The path lost of pointer concatenation state (PLOPCV) bit indicates the current status of the concatenation pointer interpreter state machine. PLOPCV is set to logic 1 when the state machine is in the LOPC\_state. PLOPCV is set to logic 0 when the state machine is not in the LOPC\_state.

# PAISCV

The path concatenation alarm indication signal state (PAISCV) bit indicates the current status of the concatenation pointer interpreter state machine. PAISCV is set to logic 1 when the state machine is in the AISC\_state. PAISCV is set to logic 0 when the state machine is not in the LOPC\_state.

| Register 2109H 2111H 2119H 2121H 2129H 2131H 2139H 2141H 2149H 2151H 2159H and |  |
|--------------------------------------------------------------------------------|--|
| 2161H: SHPI Pointer Interpreter Interrupt Enable                               |  |

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  | R/W  | PAISCE   | 0       |
| Bit 4  | R/W  | PLOPCE   | 0       |
| Bit 3  | R/W  | PAISE    | 0       |
| Bit 2  | R/W  | PLOPE    | 0       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R/W  | PTRJEE   | 0       |

The Pointer Interpreter Interrupt Enable Register is provided at SHPI Read/Write Address 2109H 2111H 2119H 2121H 2129H 2131H 2139H 2141H 2149H 2151H 2159H and 2161H.

#### PTRJEE

The pointer justification event interrupt enable (PTRJEE) bit control the activation of the interrupt (INTB) output. When PTRJEE is set to logic 1, the NJEI and PJEI pending interrupt will assert the interrupt (INTB) output. When PTRJEE is set to logic 0, the NJEI and PJEI pending interrupt will not assert the interrupt (INTB) output.

#### PLOPE

The path loss of pointer interrupt enable (PLOPE) bit controls the activation of the interrupt (INTB) output. When PLOPE is set to logic 1, the PLOPI pending interrupt will assert the interrupt (INTB) output. When PLOPE is set to logic 0, the PLOPI pending interrupt will not assert the interrupt (INTB) output.

#### PAISE

The path alarm indication signal interrupt enable (PAISE) bit controls the activation of the interrupt (INTB) output. When PAISE is set to logic 1, the PAISI pending interrupt will assert the interrupt (INTB) output. When PAISE is set to logic 0, the PAISI pending interrupt will not assert the interrupt (INTB) output.

# PLOPCE

The path loss of pointer concatenation interrupt enable (PLOPCE) bit controls the activation of the interrupt (INTB) output. When PLOPCE is set to logic 1, the PLOPCI pending interrupt will assert the interrupt (INTB) output. When PLOPCE is set to logic 0, the PLOPCI pending interrupt will not assert the interrupt (INTB) output.

### PAISCE

The path concatenation alarm indication signal interrupt enable (PAISCE) bit controls the activation of the interrupt (INTB) output. When PAISCE is set to logic 1, the PAISCI pending interrupt will assert the interrupt (INTB) output. When PAISCE is set to logic 0, the PAISCI pending interrupt will not assert the interrupt (INTB) output.

#### Register 210AH 2112H 211AH 2122H 212AH 2132H 213AH 2142H 214AH 2152H 215AH and 2162H: SHPI Pointer Interpreter Interrupt Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  | R    | PAISCI   | х       |
| Bit 4  | R    | PLOPCI   | Х       |
| Bit 3  | R    | PAISI    | х       |
| Bit 2  | R    | PLOPI    | Х       |
| Bit 1  | R    | PJEI     | Х       |
| Bit 0  | R    | NJEI     | Х       |

The Pointer Interpreter Interrupt Status Register is provided at SHPI Read/Write Address 210AH 2112H 211AH 2122H 212AH 2132H 213AH 2142H 214AH 2152H 215AH and 2162H.

#### NJEI

The negative pointer justification event interrupt status (NJEI) bit is an event indicator. NJEI is set to logic 1 to indicate a negative pointer justification event. The interrupt status bit is independent of the interrupt enable bit. NJEI is cleared to logic 0 when this register is read.

# PJEI

The positive pointer justification event interrupt status (PJEI) bit is an event indicator. PJEI is set to logic 1 to indicate a positive pointer justification event. The interrupt status bit is independent of the interrupt enable bit. PJEI is cleared to logic 0 when this register is read.

# PLOPI

The path loss of pointer interrupt status (PLOPI) bit is an event indicator. PLOPI is set to logic 1 to indicate any change in the status of PLOPV (entry to the LOP\_state or exit from the LOP\_state). The interrupt status bit is independent of the interrupt enable bit. PLOPI is cleared to logic 0 when this register is read.

# PAISI

The path alarm indication signal interrupt status (PAISI) bit is an event indicator. PAISI is set to logic 1 to indicate any change in the status of PAISV (entry to the AIS\_state or exit from the AIS\_state). The interrupt status bit is independent of the interrupt enable bit. PAISI is cleared to logic 0 when this register is read.

# PLOPCI

The path loss of pointer concatenation interrupt status (PLOPCI) bit is an event indicator. PLOPCI is set to logic 1 to indicate any change in the status of PLOPCV (entry to the LOPC\_state or exit from the LOPC\_state). The interrupt status bit is independent of the interrupt enable bit. PLOPCI is cleared to logic 0 when this register is read.

# PAISCI

The path concatenation alarm indication signal interrupt status (PAISCI) bit is an event indicator. PAISCI is set to logic 1 to indicate any change in the status of PAISCV (entry to the AISC\_state or exit from the AISC\_state). The interrupt status bit is independent of the interrupt enable bit. PAISCI is cleared to logic 0 when this register is read.

# Register 210CH 2114H 211CH 2124H 212CH 2134H 213CH 2144H 214CH 2154H 215CH and 2164H: SHPI Error Monitor Interrupt Enable

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  | R/W  | PBIPEE   | 0       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | х       |
| Bit 2  |      | Unused   | X       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  |      | Unused   | х       |

The Error Monitor Interrupt Enable Register is provided at SHPI Read/Write Address 0CH 2114H 211CH 2124H 212CH 2134H 213CH 2144H 214CH 2154H 215CH and 2164H.

#### PBIPEE

The path BIP-8 error interrupt enable (PBIPEE) bit controls the activation of the interrupt (INTB) output. When PBIPEE is set to logic 1, the PBIPEI pending interrupt will assert the interrupt (INTB) output. When PBIPEE is set to logic 0, the PBIPEI pending interrupt will not assert the interrupt (INTB) output.

# Register 210DH 2115H 211DH 2125H 212DH 2135H 213DH 2145H 214DH 2155H 215DH and 2165H: SHPI Error Monitor Interrupt Status

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  | R    | PBIPEI   | х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  |      | Unused   | Х       |

The Error Monitor Interrupt Status Register is provided at SHPI Read/Write Address 210DH 2115H 211DH 2125H 212DH 2135H 213DH 2145H 214DH 2155H 215DH and 2165H.

# PBIPEI

The path BIP-8 error interrupt status (PBIPEI) bit is an event indicator. PBIPEI is set to logic 1 to indicate a path BIP-8 error. The interrupt status bit is independent of the interrupt enable bit. PBIPEI is cleared to logic 0 when this register is read.

# 15.21 ASSI Normal Registers



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | PG0[3][3] | 0       |
| Bit 14 | R/W  | PG0[3][2] | 0       |
| Bit 13 | R/W  | PG0[3][1] | 1       |
| Bit 12 | R/W  | PG0[3][0] | 1       |
| Bit 11 | R/W  | PG0[2][3] | 0       |
| Bit 10 | R/W  | PG0[2][2] | 0       |
| Bit 9  | R/W  | PG0[2][1] | 1       |
| Bit 8  | R/W  | PG0[2][0] | 0       |
| Bit 7  | R/W  | PG0[1][3] | 0       |
| Bit 6  | R/W  | PG0[1][2] | 0       |
| Bit 5  | R/W  | PG0[1][1] | 0       |
| Bit 4  | R/W  | PG0[1][0] | 1       |
| Bit 3  | R/W  | PG0[0][3] | 0       |
| Bit 2  | R/W  | PG0[0][2] | 0       |
| Bit 1  | R/W  | PG0[0][1] | 0       |
| Bit 0  | R/W  | PG0[0][0] | 0       |

#### Register 2180H : ASSI Page 0 Source Selection for STS-12/STM-4 #1 to #4

The ASSI Page 0 source selection for STS-12/STM-4 #1 to #4 is provided at ASSI Read/Write Address 0180.

PG0[0-3][0-3]

The PG0[0-3][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #1 to #4, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | PG0[7][3] | 0       |
| Bit 14 | R/W  | PG0[7][2] | 1       |
| Bit 13 | R/W  | PG0[7][1] | 1       |
| Bit 12 | R/W  | PG0[7][0] | 1       |
| Bit 11 | R/W  | PG0[6][3] | 0       |
| Bit 10 | R/W  | PG0[6][2] | 1       |
| Bit 9  | R/W  | PG0[6][1] | 1       |
| Bit 8  | R/W  | PG0[6][0] | 0       |
| Bit 7  | R/W  | PG0[5][3] | 0       |
| Bit 6  | R/W  | PG0[5][2] | 1       |
| Bit 5  | R/W  | PG0[5][1] | 0       |
| Bit 4  | R/W  | PG0[5][0] | 1       |
| Bit 3  | R/W  | PG0[4][3] | 0       |
| Bit 2  | R/W  | PG0[4][2] | 1       |
| Bit 1  | R/W  | PG0[4][1] | 0       |
| Bit 0  | R/W  | PG0[4][0] | 0       |

#### Register 2181H: ASSI Page 0 Source Selection for STS-12/STM-4 #5 to #8

The ASSI Page 0 source selection for STS-12/STM-4 #5 to #8 is provided at ASSI Read/Write Address 0181.

PG0[4-7][0-3]

The PG0[4-7][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #5 to #8, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | PG0[11][3] | 1       |
| Bit 14 | R/W  | PG0[11][2] | 0       |
| Bit 13 | R/W  | PG0[11][1] | 1       |
| Bit 12 | R/W  | PG0[11][0] | 1       |
| Bit 11 | R/W  | PG0[10][3] | 1       |
| Bit 10 | R/W  | PG0[10][2] | 0       |
| Bit 9  | R/W  | PG0[10][1] | 1       |
| Bit 8  | R/W  | PG0[10][0] | 0       |
| Bit 7  | R/W  | PG0[9][3]  | 1       |
| Bit 6  | R/W  | PG0[9][2]  | 0       |
| Bit 5  | R/W  | PG0[9][1]  | 0       |
| Bit 4  | R/W  | PG0[9][0]  | 1       |
| Bit 3  | R/W  | PG0[8][3]  | 1       |
| Bit 2  | R/W  | PG0[8][2]  | 0       |
| Bit 1  | R/W  | PG0[8][1]  | 0       |
| Bit 0  | R/W  | PG0[8][0]  | 0       |

#### Register 2182H: ASSI Page 0 Source Selection for STS-12/STM-4 #9 to #12

The ASSI Page 0 source selection for STS-12/STM-4 #8 to #11 is provided at ASSI Read/Write Address 0180.

PG0[8-11][0-3]

The PG0[8-11][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #9 to #12, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | PG0[15][3] | 1       |
| Bit 14 | R/W  | PG0[15][2] | 1       |
| Bit 13 | R/W  | PG0[15][1] | 1       |
| Bit 12 | R/W  | PG0[15][0] | 1       |
| Bit 11 | R/W  | PG0[14][3] | 1       |
| Bit 10 | R/W  | PG0[14][2] | 1       |
| Bit 9  | R/W  | PG0[14][1] | 1       |
| Bit 8  | R/W  | PG0[14][0] | 0       |
| Bit 7  | R/W  | PG0[13][3] | 1       |
| Bit 6  | R/W  | PG0[13][2] | 1       |
| Bit 5  | R/W  | PG0[13][1] | 0       |
| Bit 4  | R/W  | PG0[13][0] | 1       |
| Bit 3  | R/W  | PG0[12][3] | 1       |
| Bit 2  | R/W  | PG0[12][2] | 1       |
| Bit 1  | R/W  | PG0[12][1] | 0       |
| Bit 0  | R/W  | PG0[12][0] | 0       |

#### Register 2183H: ASSI Page 0 Source Selection for STS-12/STM-4 #13 to #16

The ASSI Page 0 source selection for STS-12/STM-4 #12 to #15 is provided at ASSI Read/Write Address 0183.

PG0[13-16][0-3]

The PG0[13-16][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #13 to #16, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | PG1[3][3] | 0       |
| Bit 14 | R/W  | PG1[3][2] | 0       |
| Bit 13 | R/W  | PG1[3][1] | 1       |
| Bit 12 | R/W  | PG1[3][0] | 1       |
| Bit 11 | R/W  | PG1[2][3] | 0       |
| Bit 10 | R/W  | PG1[2][2] | 0       |
| Bit 9  | R/W  | PG1[2][1] | 1       |
| Bit 8  | R/W  | PG1[2][0] | 0       |
| Bit 7  | R/W  | PG1[1][3] | 0       |
| Bit 6  | R/W  | PG1[1][2] | 0       |
| Bit 5  | R/W  | PG1[1][1] | 0       |
| Bit 4  | R/W  | PG1[1][0] | 1       |
| Bit 3  | R/W  | PG1[0][3] | 0       |
| Bit 2  | R/W  | PG1[0][2] | 0       |
| Bit 1  | R/W  | PG1[0][1] | 0       |
| Bit 0  | R/W  | PG1[0][0] | 0       |

#### Register 2184H: ASSI Page 1 Source Selection for STS-12/STM-4 #1 to #4

The ASSI Page 1 source selection for STS-12/STM-4 #1 to #4 is provided at ASSI Read/Write Address 0180.

# PG1[0-3][0-3]

The PG1[0-3][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #1 to #4, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  | PG1[7][3] | 0       |
| Bit 14 | R/W  | PG1[7][2] | 1       |
| Bit 13 | R/W  | PG1[7][1] | 1       |
| Bit 12 | R/W  | PG1[7][0] | 1       |
| Bit 11 | R/W  | PG1[6][3] | 0       |
| Bit 10 | R/W  | PG1[6][2] | 1       |
| Bit 9  | R/W  | PG1[6][1] | 1       |
| Bit 8  | R/W  | PG1[6][0] | 0       |
| Bit 7  | R/W  | PG1[5][3] | 0       |
| Bit 6  | R/W  | PG1[5][2] | 1       |
| Bit 5  | R/W  | PG1[5][1] | 0       |
| Bit 4  | R/W  | PG1[5][0] | 1       |
| Bit 3  | R/W  | PG1[4][3] | 0       |
| Bit 2  | R/W  | PG1[4][2] | 1       |
| Bit 1  | R/W  | PG1[4][1] | 0       |
| Bit 0  | R/W  | PG1[4][0] | 0       |

#### Register 2185H: ASSI Page 1 Source Selection for STS-12/STM-4 #5 to #8

The ASSI Page 1 source selection for STS-12/STM-4 #5 to #8 is provided at ASSI Read/Write Address 0181.

# PG1[4-7][0-3]

The PG1[4-7][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #5 to #8, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | PG1[11][3] | 1       |
| Bit 14 | R/W  | PG1[11][2] | 0       |
| Bit 13 | R/W  | PG1[11][1] | 1       |
| Bit 12 | R/W  | PG1[11][0] | 1       |
| Bit 11 | R/W  | PG1[10][3] | 1       |
| Bit 10 | R/W  | PG1[10][2] | 0       |
| Bit 9  | R/W  | PG1[10][1] | 1       |
| Bit 8  | R/W  | PG1[10][0] | 0       |
| Bit 7  | R/W  | PG1[9][3]  | 1       |
| Bit 6  | R/W  | PG1[9][2]  | 0       |
| Bit 5  | R/W  | PG1[9][1]  | 0       |
| Bit 4  | R/W  | PG1[9][0]  | 1       |
| Bit 3  | R/W  | PG1[8][3]  | 1       |
| Bit 2  | R/W  | PG1[8][2]  | 0       |
| Bit 1  | R/W  | PG1[8][1]  | 0       |
| Bit 0  | R/W  | PG1[8][0]  | 0       |

#### Register 2186H: ASSI Page 1 Source Selection for STS-12/STM-4 #9 to #12

The ASSI Page 1 source selection for STS-12/STM-4 #8 to #11 is provided at ASSI Read/Write Address 0180.

# PG1[8-11][0-3]

The PG1[8-11][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #9 to #12, the default value being the STS-12/STM-4 stream itself.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | PG1[15][3] | 1       |
| Bit 14 | R/W  | PG1[15][2] | 1       |
| Bit 13 | R/W  | PG1[15][1] | 1       |
| Bit 12 | R/W  | PG1[15][0] | 1       |
| Bit 11 | R/W  | PG1[14][3] | 1       |
| Bit 10 | R/W  | PG1[14][2] | 1       |
| Bit 9  | R/W  | PG1[14][1] | 1       |
| Bit 8  | R/W  | PG1[14][0] | 0       |
| Bit 7  | R/W  | PG1[13][3] | 1       |
| Bit 6  | R/W  | PG1[13][2] | 1       |
| Bit 5  | R/W  | PG1[13][1] | 0       |
| Bit 4  | R/W  | PG1[13][0] | 1       |
| Bit 3  | R/W  | PG1[12][3] | 1       |
| Bit 2  | R/W  | PG1[12][2] | 1       |
| Bit 1  | R/W  | PG1[12][1] | 0       |
| Bit 0  | R/W  | PG1[12][0] | 0       |

#### Register 2187H: ASSI Page 1 Source Selection for STS-12/STM-4 #13 to #16

The ASSI Page 1 source selection for STS-12/STM-4 #12 to #15 is provided at ASSI Read/Write Address 0183.

# PG1[13-16][0-3]

The PG1[13-16][0-3] selects the STS-12/STM-4 SONET/SDH stream that is to be output on the STS-12/STM4 SONET/SDH stream #13 to #16, the default value being the STS-12/STM-4 stream itself.

| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   |         |
| Bit 14 |      | Unused   |         |
| Bit 13 |      | Unused   |         |
| Bit 12 |      | Unused   |         |
| Bit 11 |      | Unused   |         |
| Bit 10 |      | Unused   |         |
| Bit 9  |      | Unused   |         |
| Bit 8  |      | Unused   |         |
| Bit 7  |      | Unused   |         |
| Bit 6  |      | Unused   |         |
| Bit 5  |      | Unused   |         |
| Bit 4  |      | Unused   |         |
| Bit 3  |      | Unused   |         |
| Bit 2  |      | Unused   |         |
| Bit 1  |      | Unused   |         |
| Bit 0  | R/W  | IPS      | 0       |

#### **Register 2188H: ASSI Control Register**

The ASSI control register is provided at Read/Write Address 0188H. This register stores the internal page select (IPS), which is used for the selection of the control page. This internal bit allows the user to switch the page by changing the value in this register. In fact, either IPS or DCMP bits can be used independently for the page switching. This is implemented to provide both software and hardware control over the page selection, depending on the user preference.

#### IPS

The internal page select (IPS) bit is used in conjunction with the control page select (DCMP) input to select the active address page used by the ASSI. The IPS bit is XORed with the DCMP input signal and the logical result determines the page that will be used. When the result is logic 0, the page 0 is selected and, consequently, when the result is logic 1, the page 1 is selected. Reading this register bit provides the result of the XOR operation, thus providing the current page selected.



# **16 Test Features Description**

The test mode registers are used for production and board testing.

During production testing, the test mode registers are used to apply test vectors. In this case, the test mode registers (as opposed to the normal mode registers) are selected when A[14] is high.

During board testing, the digital output pins and the data bus are held in a high-impedance state by simultaneously asserting (low) the CSB, RDB, and WRB inputs. All of the functional blocks (TSBs) for SPECTRA-9953 device are placed in test mode 0 so that device inputs may be read and device outputs may be forced through the microprocessor interface. Refer to the section "Test Mode "0" for details.

Note: The SPECTRA-9953 device supports a standard IEEE 1149.1 five-signal JTAG boundary scan test port that can be used for board testing. All digital device inputs may be read and all digital device outputs may be forced through this JTAG test port.

| Address     | Register                       |  |
|-------------|--------------------------------|--|
| 0000H-3FFFH | Normal Mode Registers          |  |
| 4000        | Master Test Register           |  |
| 4001        | Test Mode Address Force Enable |  |
| 4002        | Test Mode Address Force Value  |  |
| 4003        | System Side Control            |  |
| 4004        | Line side analog test regsiter |  |
| 4005        | Sysctl control test points     |  |
| 4006        | Sysctl observation test points |  |
| 4007        | Rohi control test points       |  |
| 4008        | Rohi observation test points   |  |
| 4009        | Tohi control test points       |  |
| 400A        | tohi observation test points   |  |
|             |                                |  |
| 400B-4FFF   | Reserved For Test              |  |

#### Table 16 Test Mode Register Memory Map

# **16.1 Master Test and Test Configuration Registers**

#### Notes on Test Mode Register Bits:

- Writing values into unused register bits has no effect. However, to ensure software compatibility with future, feature-enhanced versions of the product, unused register bits must be written with logic zero. Reading back unused bits can produce either a logic one or a logic zero; hence, unused register bits should be masked off by software when read.
- 2. Writable test mode register bits are not initialized upon reset unless otherwise noted.

| Bit    | Туре | Function                      | Default |
|--------|------|-------------------------------|---------|
| Bit 15 |      | Unused                        | Х       |
| Bit 14 |      | Unused                        | Х       |
| Bit 13 |      | Unused                        | Х       |
| Bit 12 |      | Unused                        | Х       |
| Bit 11 |      | Unused                        | Х       |
| Bit 10 |      | Unused                        | Х       |
| Bit 9  |      | Unused                        | Х       |
| Bit 8  | R/W  | Test_tclk_mux_en <sup>7</sup> | Х       |
| Bit 7  | R/W  | Test_rclk_mux_en              | Х       |
| Bit 6  |      | Unused                        |         |
| Bit 5  | R/W  | PMCATST                       | Х       |
| Bit 4  | R/W  | PMCTST                        | Х       |
| Bit 3  | R/W  | Reserved                      | 0       |
| Bit 2  | R/W  | IOTST                         | 0       |
| Bit 1  | R/W  | HIZDATA                       | 0       |
| Bit 0  | R/W  | HIZIO                         | 0       |

#### Register 4000H: SPECTRA-9953 Master Test

This register is used to enable SPECTRA-9953 test features. HIZIO, HIZDATA, IOTST and DBCTRL are reset to zero by a reset of the SPECTRA-9953 using the RSTB input. PMCTST, PMCATST, test\_rclk\_mux\_en and test\_tclk\_mux\_en are reset when CSB is logic 1. PMCTST and PMCATST can also be reset by writing a logic 0 to the corresponding register bit.

Access to this register is not affected by the Test Mode Address Force functions in registers 4001H and 4002H.

# HIZIO, HIZDATA

The HIZIO and HIZDATA bits control the tri-state modes of the SPECTRA-9953. While the HIZIO bit is a logic one, all output pins of the SPECTRA-9953 except the data bus and output TDO are held tri-state. The microprocessor interface is still active. While the HIZDATA bit is a logic one, the data bus is also held in a high-impedance state which inhibits microprocessor read cycles. The HIZDATA bit is overridden by the DBCTRL bit.

<sup>&</sup>lt;sup>7</sup> For proper normal mode operation of the device, CSB must be high during a reset.

# IOTST

The IOTST bit is used to allow normal microprocessor access to the top-level test registers and control or observe the top-level device input/outputs for board level testing. When IOTST is a logic 1, all inputs/outputs can be observed/controlled via test registers.

#### PMCTST

The PMCTST bit is used to configure the SPECTRA-9953 for PMC's manufacturing tests. When PMCTST is set to logic one, the SPECTRA-9953 microprocessor port becomes the test access port used to run the PMC "canned" manufacturing test vectors. The PMCTST can be cleared by setting CSB to logic one or by writing logic zero to the bit.

#### PMCATST

The PMCATST bit is used to configure the analog portion of the SPECTRA-9953 for PMC's manufacturing tests. The PMCATST can be cleared by setting CSB to logic one or by writing logic zero to the bit.

Test\_rclk\_mux\_en

The test\_rclk\_mux\_en is used during test mode to force the test\_rclk input clock on the internal line receive clock (77MHz and 155MHz). The test\_rclk\_mux\_en can be cleared by setting CSB to logic one or by writing logic zero to the bit.

Test\_tclk\_mux\_en

The test\_tclk\_mux\_en is used during test mode to force the test\_tclk input clock on the internal line receive clock (77MHz and 155MHz). The test\_tclk\_mux\_en can be cleared by setting CSB to logic one or by writing logic zero to the bit.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | Х       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | Х       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | Х       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | Х       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  |      | Unused   | Х       |
| Bit 2  |      | Unused   | Х       |
| Bit 1  |      | Unused   | Х       |
| Bit 0  | R/W  | TM_A_EN  | Х       |

#### Register 4001H: SPECTRA-9953 Test Mode Address Force Enable

This register is used to force the address pins to a certain value. These bits are valid when either PMCTST or IOTST is set to logic 1. The  $TM_A[X]$  bit is forced when  $TM_A$ EN is logic 1. Otherwise, the A[X] pin is used.

Access to this register is not affected by the Test Mode Address Force functions in registers 4001H and 4002H.

### TM\_A\_EN

When TM\_A\_EN is logic 1 and either PMCTST or IOTST is logic 1, the TM\_A[X] register bit replaces the input pin A[X]. Like PMCTST and PMCATST, TM\_A\_EN bits are cleared only when CSB is logic 1 or when they are written to logic 0.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 |      | Unused   | Х       |
| Bit 14 |      | Unused   | Х       |
| Bit 13 |      | Unused   | Х       |
| Bit 12 |      | Unused   | X       |
| Bit 11 |      | Unused   | Х       |
| Bit 10 |      | Unused   | X       |
| Bit 9  |      | Unused   | Х       |
| Bit 8  |      | Unused   | X       |
| Bit 7  |      | Unused   | Х       |
| Bit 6  |      | Unused   | Х       |
| Bit 5  |      | Unused   | X       |
| Bit 4  |      | Unused   | Х       |
| Bit 3  | R/W  | TM_A[13] | Х       |
| Bit 2  | R/W  | TM_A[12] | Х       |
| Bit 1  | R/W  | TM_A[11] | Х       |
| Bit 0  | R/W  | TM_A[10] | Х       |

#### Register 4002H: SPECTRA-9953 Test Mode Address Force Value

This register is used to force the address pins to a certain value. These bits are valid when either PMCTST or IOTST is set to logic 1. The  $TM_A[X]$  bit is forced when  $TM_A$ \_EN is logic 1. Otherwise, the A[X] pin is used.

Access to this register is not affected by the Test Mode Address Force functions in registers 4001H and 4002H.

### TM\_A[13:10]

When TM\_A\_EN is logic 1 and either PMCTST or IOTST is logic 1, the TM\_A[X] bit replaces the input pin A[X]. Like PMCTST and PMCATST, TM\_A[X] bits are cleared only when CSB is logic 1 or when they are written to logic 0.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | UNUSED     | Х       |
| Bit 14 | R/W  | UNUSED     | Х       |
| Bit 13 | R/W  | UNUSED     | Х       |
| Bit 12 | R/W  | UNUSED     | Х       |
| Bit 11 | R/W  | UNUSED     | Х       |
| Bit 10 | R/W  | UNUSED     | Х       |
| Bit 9  | R/W  | UNUSED     | Х       |
| Bit 8  | R/W  | UNUSED     | Х       |
| Bit 7  | R/W  | UNUSED     | Х       |
| Bit 6  | R/W  | UNUSED     | Х       |
| Bit 5  | R/W  | UNUSED     | Х       |
| Bit 4  | R/W  | UNUSED     | Х       |
| Bit 3  | R/W  | UNUSED     | Х       |
| Bit 2  | R/W  | SYS_ATMSB  | Х       |
| Bit 1  | R/W  | R8TD_SCLKE | Х       |
| Bit 0  | R/W  | T8TE_SCLKE | Х       |

#### Register 4003H: System Side Control

This register is used to enable test mode in the analog blocks. These bits are valid when PMCATST is set to logic 1.

Access to this register is not affected by the Test Mode Address Force functions in registers 4001H and 4002H.

#### SYS\_ATMSB

Global System side analog MABC test mode select. This signal is to be driven to logic '0' whenever an individual ABC ATMSB is at logic '0'. SYS\_ATMSB bits are cleared only when CSB is logic 1 or when they are written to logic 0.

#### **R8TD SCLKE**

When enabled, this register bit muxes the system clock on the R8TD piclk in order to apply scan vectors. R8TD\_SCLKE bits are cleared only when CSB is logic 1 or when they are written to logic 0.

#### T8TE\_SCLKE

When enabled, this register bit muxes the system clock on the T8TD poclk in order to apply scan vectors. T8TE\_SCLKE bits are cleared only when CSB is logic 1 or when they are written to logic 0.



| Bit    | Туре | Function            | Default |
|--------|------|---------------------|---------|
| Bit 15 |      | Unused              |         |
| Bit 14 |      | Unused              |         |
| Bit 13 |      | Unused              |         |
| Bit 12 |      | Unused              |         |
| Bit 11 |      | Unused              |         |
| Bit 10 |      | LINE_ANALOG_TMS     |         |
| Bit 9  |      | LINE_ANALOG_ATMS[5] |         |
| Bit 8  |      | LINE_ANALOG_ATMS[4] |         |
| Bit 7  |      | LINE_ANALOG_ATMS[3] |         |
| Bit 6  |      | LINE_ANALOG_ATMS[2] |         |
| Bit 5  |      | LINE_ANALOG_ATMS[1] |         |
| Bit 4  |      | LINE_ANALOG_ATMS[0] |         |
| Bit 3  | R/W  | LINE_ANALOG_TIN[3]  | Х       |
| Bit 2  | R/W  | LINE_ANALOG_TIN[2]  | Х       |
| Bit 1  | R/W  | LINE_ANALOG_TIN[1]  | Х       |
| Bit 0  | R/W  | LINE_ANALOG_TIN[0]  | Х       |

#### Register 4004H: SPECTRA-9953 Line Side Analog Test Register

This register is used to enable test mode in the line side analog blocks. These bits are valid when PMCATST is set to logic 1.

Access to this register is not affected by the Test Mode Address Force functions in registers 4001H and 4002H.

#### LINE ANALOG TMS

When LINE\_ANALOG\_TMS and PMCATST are logic 1, the line side analog mega ABC is configured for its manufacturing test mode. Like PMCTST and PMCATST, LINE\_ANALOG\_TMS bits are cleared only when CSB is logic 1 or when they are written to logic 0.

#### LINE\_ANALOG\_ATMS[5:0]

LINE\_ANALOG\_ATMS[5:0] is used to select the block to be tested when the OIFs is in analog test mode. Like PMCTST and PMCATST, LINE\_ANALOG\_TMS bits are cleared only when CSB is logic 1 or when they are written to logic 0.

# LINE\_ANALOG\_TIN[3:0]

LINE\_ANALOG\_TIN[3:0] is used to select the test points in the OIF mega ABC block selected by LINE\_ANALOG\_ATMS[5:0]. Like PMCTST and PMCATST, LINE\_ANALOG\_TMS bits are cleared only when CSB is logic 1 or when they are written to logic 0.



| Bit    | Туре | Function       | Default |
|--------|------|----------------|---------|
| Bit 15 | R/W  | Unused         | Х       |
| Bit 14 | R/W  | Unused         | Х       |
| Bit 13 | R/W  | Unused         | Х       |
| Bit 12 | R/W  | STS_CNTR_FORCE | Х       |
| Bit 11 | R/W  | ASTS[3]        | Х       |
| Bit 10 | R/W  | ASTS[2]        | Х       |
| Bit 9  | R/W  | ASTS[1]        | Х       |
| Bit 8  | R/W  | ASTS[0]        | Х       |
| Bit 7  | R/W  | DSTS[3]        | Х       |
| Bit 6  | R/W  | DSTS[2]        | Х       |
| Bit 5  | R/W  | DSTS[1]        | Х       |
| Bit 4  | R/W  | DSTS[0]        | X       |
| Bit 3  | R/W  | J0_FORCE       | Х       |
| Bit 2  | R/W  | AJ0_FE         | Х       |
| Bit 1  | R/W  | DJ0_FE         | Х       |
| Bit 0  | R/W  | DFPO           | Х       |

#### Register 4005H: SPECTRA-9953 SYSCTL Control Test Points

This register is used to enable sysctl control test points. DFPO control point is active when IOTST is set to logic 1. Other control signals are active when J0\_FORCE is set to logic 1.



| Bit    | Туре | Function | Default |
|--------|------|----------|---------|
| Bit 15 | R/W  | Unused   | X       |
| Bit 14 | R/W  | Unused   | X       |
| Bit 13 | R/W  | Unused   | X       |
| Bit 12 | R/W  | UNUSED   | X       |
| Bit 11 | R/W  | UNUSED   | X       |
| Bit 10 | R/W  | AJ0_FE   | X       |
| Bit 9  | R/W  | DJ0_FE   | X       |
| Bit 8  | R/W  | TPAIS[4] | X       |
| Bit 7  | R/W  | TPAIS[3] | X       |
| Bit 6  | R/W  | TPAIS[2] | X       |
| Bit 5  | R/W  | TPAIS[1] | X       |
| Bit 4  | R/W  | TPAIS_FP | X       |
| Bit 3  | R/W  | ACMP     | X       |
| Bit 2  | R/W  | AFP      | X       |
| Bit 1  | R/W  | DCMP     | X       |
| Bit 0  | R/W  | DFP      | X       |

## Register 4006H: SPECTRA-9953 SYSCTL Observation Test Points

This register is used to enable sysctl observation test points.



| Bit    | Туре | Function       | Default |
|--------|------|----------------|---------|
| Bit 15 | R/W  | Unused         | X       |
| Bit 14 | R/W  | STM16_CLKCTRL4 | Х       |
| Bit 13 | R/W  | STM16_CLKCTRL3 | X       |
| Bit 12 | R/W  | STM16_CLKCTRL2 | X       |
| Bit 11 | R/W  | STM16_CLKCTRL1 | Х       |
| Bit 10 | R/W  | STM16_IOTST4   | Х       |
| Bit 9  | R/W  | STM16_IOTST3   | Х       |
| Bit 8  | R/W  | STM16_IOTST2   | Х       |
| Bit 7  | R/W  | STM16_IOTST1   | Х       |
| Bit 6  | R/W  | STM16CLK_MUX   | Х       |
| Bit 5  | R/W  | B3E            | Х       |
| Bit 4  | R/W  | RTOH           | Х       |
| Bit 3  | R/W  | ROHCLK         | X       |
| Bit 2  | R/W  | ROHFP          | X       |
| Bit 1  | R/W  | RLDCLK         | Х       |
| Bit 0  | R/W  | RSLDCLK        | Х       |

#### Register 4007H: SPECTRA-9953 ROHI Control Test Points

This register is used to enable ROHI control test points. RSLDCLK, RLDCLK, ROHFP, ROHCLK, RTOH and B3E control points are active when IOTST is set to logic 1. STM16\_IOTST[4:1] is used to independently control the four ROHI blocks. STM16CLK\_MUX is used to force test\_rclk on the internal ROHI block 103MHz clock. STM16\_CLKCTRL[4:1] are used to independently control the ROHI blocks.



| Bit    | Туре | Function  | Default |
|--------|------|-----------|---------|
| Bit 15 | R/W  |           | Х       |
| Bit 14 | R/W  |           | Х       |
| Bit 13 | R/W  |           | Х       |
| Bit 12 | R/W  |           | Х       |
| Bit 11 | R/W  |           | Х       |
| Bit 10 | R/W  |           | Х       |
| Bit 9  | R/W  |           | Х       |
| Bit 8  | R/W  |           | Х       |
| Bit 7  | R/W  |           | Х       |
| Bit 6  | R/W  |           | Х       |
| Bit 5  | R/W  |           | Х       |
| Bit 4  | R/W  |           | Х       |
| Bit 3  | R/W  | STM16CLK4 | Х       |
| Bit 2  | R/W  | STM16CLK3 | Х       |
| Bit 1  | R/W  | STM16CLK2 | X       |
| Bit 0  | R/W  | STM16CLK1 | X       |

### Register 4008H: SPECTRA-9953 ROHI Observation Test Points

This register is used to enable ROHI observation test points.



| Bit    | Туре | Function       | Default |
|--------|------|----------------|---------|
| Bit 15 | R/W  | UNUSED         | X       |
| Bit 14 | R/W  | UNUSED         | Х       |
| Bit 13 | R/W  | UNUSED         | Х       |
| Bit 12 | R/W  | STM16_CLKCTRL4 | X       |
| Bit 11 | R/W  | STM16_CLKCTRL3 | Х       |
| Bit 10 | R/W  | STM16_CLKCTRL2 | Х       |
| Bit 9  | R/W  | STM16_CLKCTRL1 | Х       |
| Bit 8  | R/W  | STM16_IOTST4   | Х       |
| Bit 7  | R/W  | STM16_IOTST3   | Х       |
| Bit 6  | R/W  | STM16_IOTST2   | Х       |
| Bit 5  | R/W  | STM16_IOTST1   | Х       |
| Bit 4  | R/W  | STM16CLK_MUX   | X       |
| Bit 3  | R/W  | TOHCLK         | Х       |
| Bit 2  | R/W  | TOHFP          | Х       |
| Bit 1  | R/W  | TLDCLK         | Х       |
| Bit 0  | R/W  | TSLDCLK        | Х       |

#### Register 4009H: SPECTRA-9953 TOHI Control Test Points

This register is used to enable TOHI control test points. TSLDCLK, TLDCLK, TOHFP, TOHCLK control points are active when IOTST is set to logic 1. STM16\_IOTST[4:1] is used to independently control the four ROHI blocks. STM16CLK\_MUX is used to force test\_tclk on the internal TOHI block 103MHz clock. STM16\_CLKCTRL[4:1] are used to independently control the ROHI blocks.



| Bit    | Туре | Function   | Default |
|--------|------|------------|---------|
| Bit 15 | R/W  | UNUSED     | Х       |
| Bit 14 | R/W  | UNUSED     | Х       |
| Bit 13 | R/W  | UNUSED     | Х       |
| Bit 12 | R/W  | UNUSED     | Х       |
| Bit 11 | R/W  | TTOHEN4    | Х       |
| Bit 10 | R/W  | TTOHEN3    | Х       |
| Bit 9  | R/W  | TTOHEN2    | Х       |
| Bit 8  | R/W  | TTOHEN1    | Х       |
| Bit 7  | R/W  | TTOH4      | Х       |
| Bit 6  | R/W  | TTOH3      | Х       |
| Bit 5  | R/W  | TTOH2      | Х       |
| Bit 4  | R/W  | TTOH1      | Х       |
| Bit 3  | R/W  | STM16_CLK4 | Х       |
| Bit 2  | R/W  | STM16_CLK3 | Х       |
| Bit 1  | R/W  | STM16_CLK2 | Х       |
| Bit 0  | R/W  | STM16_CLK1 | Х       |

#### Register 400AH: SPECTRA-9953 TOHI Observation Test Points

This register is used to enable ROHI observation test points.

Access to this register is not affected by the Test Mode Address Force functions in registers 4001H and 4002H.

# 16.2 JTAG Test Port

The SPECTRA-9953 device supports the IEEE Boundary Scan Specification as described in the IEEE 1149.1 standards. The Test Access Port (TAP) consists of the five standard pins, TRSTB, TCK, TMS, TDI and TDO used to control the TAP controller and the boundary scan registers. The TRSTB input is the active-low reset signal used to reset the TAP controller. TCK is the test clock used to sample data on input, TDI and to output data on output, TDO. The TMS input is used to direct the TAP controller through its states.

The SPECTRA-9953 JTAG Test Access Port (TAP) allows access to the TAP controller and the four TAP registers: instruction, bypass, device identification, and boundary scan. Using the TAP, device input logic levels can be read, device outputs can be forced, the device can be identified and the device scan path can be bypassed. For more details on the JTAG port, please refer to the Operations section.

| Instructions | Selected Register | Instruction Codes, IR[2:0] |
|--------------|-------------------|----------------------------|
| EXTEST       | Boundary Scan     | 000                        |
| IDCODE       | Identification    | 001                        |

 Table 17 Instruction Register (Length - 3 bits)



| Instructions | Selected Register | Instruction Codes, IR[2:0] |
|--------------|-------------------|----------------------------|
| SAMPLE       | Boundary Scan     | 010                        |
| BYPASS       | Bypass            | 011                        |
| BYPASS       | Bypass            | 100                        |
| STCTEST      | Boundary Scan     | 101                        |
| BYPASS       | Bypass            | 110                        |
| BYPASS       | Bypass            | 111                        |

### Table 18 Identification Register

| Length                             | 32 bits   |
|------------------------------------|-----------|
| Version Number                     | 2H        |
| Part Number                        | 5317H     |
| Manufacturer's Identification Code | 0CDH      |
| Device Identification              | 053170CDH |

## Table 19 Boundary Scan Register

| Pin/ Enable | Register<br>Bit | Cell Type | I.D.<br>Bit | Pin/<br>Enable | Registe<br>r Bit | Cell Type | I.D.<br>Bit |
|-------------|-----------------|-----------|-------------|----------------|------------------|-----------|-------------|
| hiz         | 270             | IN_CELL   |             | oeb_rld[4]     | 135              | IN_CELL   |             |
| rstb        | 269             | IN_CELL   |             | rld[4]         | 134              | OUT_CELL  |             |
| ale         | 268             | IN_CELL   |             | oeb_rld[3]     | 133              | IN_CELL   |             |
| Oeb_intb    | 267             | IN_CELL   |             | rld[3]         | 132              | OUT_CELL  |             |
| intb        | 266             | OUT_CELL  |             | oeb_rld[2]     | 131              | IN_CELL   |             |
| csb         | 265             | IN_CELL   |             | rld[2]         | 130              | OUT_CELL  |             |
| rdb         | 264             | IN_CELL   |             | oeb_rld[1]     | 129              | IN_CELL   |             |
| wrb         | 263             | IN_CELL   |             | rld[1]         | 128              | OUT_CELL  |             |
| a[14]       | 262             | IN_CELL   |             | oeb_rldclk[4]  | 127              | IN_CELL   |             |
| a[13]       | 261             | IN_CELL   |             | rldclk[4]      | 126              | OUT_CELL  |             |
| a[12]       | 260             | IN_CELL   |             | oeb_rldclk[3]  | 125              | IN_CELL   |             |
| a[11]       | 259             | IN_CELL   |             | rldclk[3]      | 124              | OUT_CELL  |             |
| a[10]       | 258             | IN_CELL   |             | oeb_rldclk[2]  | 123              | IN_CELL   |             |
| a[9]        | 257             | IN_CELL   |             | rldclk[2]      | 122              | OUT_CELL  |             |
| a[8]        | 256             | IN_CELL   |             | oeb_rldclk[1]  | 121              | IN_CELL   |             |
| a[7]        | 255             | IN_CELL   |             | rldclk[1]      | 120              | OUT_CELL  |             |
| a[6]        | 254             | IN_CELL   |             | oeb_rsld[4]    | 119              | IN_CELL   |             |
| a[5]        | 253             | IN_CELL   |             | rsId[4]        | 118              | OUT_CELL  |             |
| a[4]        | 252             | IN_CELL   |             | oeb_rsld[3]    | 117              | IN_CELL   |             |
| a[3]        | 251             | IN_CELL   |             | rsld[3]        | 116              | OUT_CELL  |             |
| a[2]        | 250             | IN_CELL   |             | oeb_rsld[2]    | 115              | IN_CELL   |             |
| a[1]        | 249             | IN_CELL   |             | rsId[2]        | 114              | OUT_CELL  |             |

| Pin/ Enable | Register<br>Bit | Cell Type | I.D.<br>Bit | Pin/<br>Enable | Registe<br>r Bit | Cell Type | I.D.<br>Bit |
|-------------|-----------------|-----------|-------------|----------------|------------------|-----------|-------------|
| a[0]        | 248             | IN_CELL   |             | oeb_rsld[1]    | 113              | IN_CELL   |             |
| Oeb_d[15]   | 247             | IN_CELL   |             | rsld[1]        | 112              | OUT_CELL  |             |
| d[15]       | 246             | IO_CELL   |             | oeb_rsldclk[4] | 111              | IN_CELL   |             |
| Oeb_d[14]   | 245             | IN_CELL   |             | rsldclk[4]     | 110              | OUT_CELL  |             |
| d[14]       | 244             | IO_CELL   |             | oeb_rsldclk[3] | 109              | IN_CELL   |             |
| Oeb_d[13]   | 243             | IN_CELL   |             | rsldclk[3]     | 108              | OUT_CELL  |             |
| d[13]       | 242             | IO_CELL   |             | oeb_rsldclk[2] | 107              | IN_CELL   |             |
| oeb_d[12]   | 241             | IN_CELL   |             | rsldclk[2]     | 106              | OUT_CELL  |             |
| d[12]       | 240             | IO_CELL   |             | oeb_rsldclk[1] | 105              | IN_CELL   |             |
| oeb_d[11]   | 239             | IN_CELL   |             | rsldclk[1]     | 104              | OUT_CELL  |             |
| d[11]       | 238             | IO_CELL   |             | pgmrclk        | 103              | OUT_CELL  |             |
| oeb_d[10]   | 237             | IN_CELL   |             | sync_err4      | 102              | IN_CELL   |             |
| d[10]       | 236             | IO_CELL   |             | sync_err3      | 101              | IN_CELL   |             |
| oeb_d[9]    | 235             | IN_CELL   |             | sync_err2      | 100              | IN_CELL   |             |
| d[9]        | 234             | IO_CELL   |             | sync_err1      | 99               | IN_CELL   |             |
| oeb_d[8]    | 233             | IN_CELL   |             | rxclk1_p       | 98               | IN_CELL   |             |
| d[8]        | 232             | IO_CELL   |             | rxdata1_p[0]   | 97               | IN_CELL   |             |
| oeb_d[7]    | 231             | IN_CELL   |             | rxdata1_p[1]   | 96               | IN_CELL   |             |
| d[7]        | 230             | IO_CELL   |             | rxdata1_p[2]   | 95               | IN_CELL   |             |
| oeb_d[6]    | 229             | IN_CELL   |             | rxdata1_p[3]   | 94               | IN_CELL   |             |
| d[6]        | 228             | IO_CELL   |             | rxclk2_p       | 93               | IN_CELL   |             |
| oeb_d[5]    | 227             | IN_CELL   |             | rxdata2_p[0]   | 92               | IN_CELL   |             |
| d[5]        | 226             | IO_CELL   |             | rxdata2_p[1]   | 91               | IN_CELL   |             |
| oeb_d[4]    | 225             | IN_CELL   |             | rxdata2_p[2]   | 90               | IN_CELL   |             |
| d[4]        | 224             | IO_CELL   |             | rxdata2_p[3]   | 89               | IN_CELL   |             |
| oeb_d[3]    | 223             | IN_CELL   |             | rxclk3_p       | 88               | IN_CELL   |             |
| d[3]        | 222             | IO_CELL   |             | rxdata3_p[0]   | 87               | IN_CELL   |             |
| oeb_d[2]    | 221             | IN_CELL   |             | rxdata3_p[1]   | 86               | IN_CELL   |             |
| d[2]        | 220             | IO_CELL   |             | rxdata3_p[2]   | 85               | IN_CELL   |             |
| oeb_d[1]    | 219             | IN_CELL   |             | rxdata3_p[3]   | 84               | IN_CELL   |             |
| d[1]        | 218             | IO_CELL   |             | rxclk4_p       | 83               | IN_CELL   |             |
| oeb_d[0]    | 217             | IN_CELL   |             | rxdata4_p[0]   | 82               | IN_CELL   |             |
| d[0]        | 216             | IO_CELL   |             | rxdata4_p[1]   | 81               | IN_CELL   |             |
| tpais[4]    | 215             | IN_CELL   |             | rxdata4_p[2]   | 80               | IN_CELL   |             |
| tpais[3]    | 214             | IN_CELL   |             | rxdata4_p[3]   | 79               | IN_CELL   |             |
| tpais[2]    | 213             | IN_CELL   |             | txclk1_src_p   | 78               | IN_CELL   |             |
| tpais[1]    | 212             | IN_CELL   |             | txclk1_p       | 77               | OUT_CELL  |             |
| afp         | 211             | IN_CELL   |             | txdata1_p[0]   | 76               | OUT_CELL  |             |
| acmp        | 210             | IN_CELL   |             | txdata1_p[1]   | 75               | OUT_CELL  |             |



| Pin/ Enable | Register<br>Bit | Cell Type | I.D.<br>Bit | Pin/<br>Enable | Registe<br>r Bit | Cell Type | I.D.<br>Bit |
|-------------|-----------------|-----------|-------------|----------------|------------------|-----------|-------------|
| tpaisfp     | 209             | IN_CELL   |             | txdata1_p[2]   | 74               | OUT_CELL  |             |
| dfp         | 208             | IN_CELL   |             | txdata1_p[3]   | 73               | OUT_CELL  |             |
| dfpo        | 207             | OUT_CELL  |             | txclk2_src_p   | 72               | IN_CELL   |             |
| dcmp        | 206             | IN_CELL   |             | txclk2_p       | 71               | OUT_CELL  |             |
| sysclk      | 205             | IN_CELL   |             | txdata2_p[0]   | 70               | OUT_CELL  |             |
| quad2488    | 204             | IN_CELL   |             | txdata2_p[1]   | 69               | OUT_CELL  |             |
| trcpdat[4]  | 203             | IN_CELL   |             | txdata2_p[2]   | 68               | OUT_CELL  |             |
| trcpdat[3]  | 202             | IN_CELL   |             | txdata2_p[3]   | 67               | OUT_CELL  |             |
| trcpdat[2]  | 201             | IN_CELL   |             | txclk3_src_p   | 66               | IN_CELL   |             |
| trcpdat[1]  | 200             | IN_CELL   |             | txclk3_p       | 65               | OUT_CELL  |             |
| rrcpdat[4]  | 199             | OUT_CELL  |             | txdata3_p[0]   | 64               | OUT_CELL  |             |
| rrcpdat[3]  | 198             | OUT_CELL  |             | txdata3_p[1]   | 63               | OUT_CELL  |             |
| rrcpdat[2]  | 197             | OUT_CELL  |             | txdata3_p[2]   | 62               | OUT_CELL  |             |
| rrcpdat[1]  | 196             | OUT_CELL  |             | txdata3_p[3]   | 61               | OUT_CELL  |             |
| trcpfp      | 195             | IN_CELL   |             | txclk4_src_p   | 60               | IN_CELL   |             |
| rrcpclk     | 194             | OUT_CELL  |             | txclk4_p       | 59               | OUT_CELL  |             |
| rrcpfp      | 193             | OUT_CELL  |             | txdata4_p[0]   | 58               | OUT_CELL  |             |
| trcpclk     | 192             | IN_CELL   |             | txdata4_p[1]   | 57               | OUT_CELL  |             |
| ralm[4]     | 191             | OUT_CELL  |             | txdata4_p[2]   | 56               | OUT_CELL  |             |
| ralm[3]     | 190             | OUT_CELL  |             | txdata4_p[3]   | 55               | OUT_CELL  |             |
| ralm[2]     | 189             | OUT_CELL  |             | phase_init4    | 54               | OUT_CELL  |             |
| ralm[1]     | 188             | OUT_CELL  |             | phase_init3    | 53               | OUT_CELL  |             |
| rsalm[4]    | 187             | OUT_CELL  |             | phase_init2    | 52               | OUT_CELL  |             |
| rsalm[3]    | 186             | OUT_CELL  |             | phase_init1    | 51               | OUT_CELL  |             |
| rsalm[2]    | 185             | OUT_CELL  |             | phase_err4     | 50               | IN_CELL   |             |
| rsalm[1]    | 184             | OUT_CELL  |             | phase_err3     | 49               | IN_CELL   |             |
| ad1_p[0]    | 183             | IN_CELL   |             | phase_err2     | 48               | IN_CELL   |             |
| ad1_p[1]    | 182             | IN_CELL   |             | phase_err1     | 47               | IN_CELL   |             |
| ad1_p[2]    | 181             | IN_CELL   |             | txfpo4         | 46               | OUT_CELL  |             |
| ad1_p[3]    | 180             | IN_CELL   |             | txfpo3         | 45               | OUT_CELL  |             |
| dd1_p[0]    | 179             | OUT_CELL  |             | txfpo2         | 44               | OUT_CELL  |             |
| dd1_p[1]    | 178             | OUT_CELL  |             | txfpo1         | 43               | OUT_CELL  |             |
| dd1_p[2]    | 177             | OUT_CELL  |             | txfpi          | 42               | IN_CELL   |             |
| dd1_p[3]    | 176             | OUT_CELL  |             | pgmtclk        | 41               | OUT_CELL  |             |
| ad2_p[0]    | 175             | IN_CELL   |             | oeb_tsldclk[4] | 40               | IN_CELL   |             |
| ad2_p[1]    | 174             | IN_CELL   |             | tsldclk[4]     | 39               | OUT_CELL  |             |
| ad2_p[2]    | 173             | IN_CELL   |             | oeb_tsldclk[3] | 38               | IN_CELL   |             |
| ad2_p[3]    | 172             | IN_CELL   |             | tsldclk[3]     | 37               | OUT_CELL  |             |
| dd2_p[0]    | 171             | OUT_CELL  |             | oeb_tsldclk[2] | 36               | IN_CELL   |             |

| Pin/ Enable | Register<br>Bit | Cell Type | I.D.<br>Bit | Pin/<br>Enable | Registe<br>r Bit | Cell Type | I.D.<br>Bit |
|-------------|-----------------|-----------|-------------|----------------|------------------|-----------|-------------|
| dd2_p[1]    | 170             | OUT_CELL  |             | tsldclk[2]     | 35               | OUT_CELL  |             |
| dd2_p[2]    | 169             | OUT_CELL  |             | oeb_tsldclk[1] | 34               | IN_CELL   |             |
| dd2_p[3]    | 168             | OUT_CELL  |             | tsldclk[1]     | 33               | OUT_CELL  |             |
| ad3_p[0]    | 167             | IN_CELL   |             | tsld[4]        | 32               | IN_CELL   |             |
| ad3_p[1]    | 166             | IN_CELL   |             | tsld[3]        | 31               | IN_CELL   |             |
| ad3_p[2]    | 165             | IN_CELL   |             | tsld[2]        | 30               | IN_CELL   |             |
| ad3_p[3]    | 164             | IN_CELL   |             | tsld[1]        | 29               | IN_CELL   |             |
| dd3_p[0]    | 163             | OUT_CELL  |             | oeb_tldclk[4]  | 28               | IN_CELL   |             |
| dd3_p[1]    | 162             | OUT_CELL  |             | tldclk[4]      | 27               | OUT_CELL  |             |
| dd3_p[2]    | 161             | OUT_CELL  |             | oeb_tldclk[3]  | 26               | IN_CELL   |             |
| dd3_p[3]    | 160             | OUT_CELL  |             | tldclk[3]      | 25               | OUT_CELL  |             |
| ad4_p[0]    | 159             | IN_CELL   |             | oeb_tldclk[2]  | 24               | IN_CELL   |             |
| ad4_p[1]    | 158             | IN_CELL   |             | tldclk[2]      | 23               | OUT_CELL  |             |
| ad4_p[2]    | 157             | IN_CELL   |             | oeb_tldclk[1]  | 22               | IN_CELL   |             |
| ad4_p[3]    | 156             | IN_CELL   |             | tldclk[1]      | 21               | OUT_CELL  |             |
| dd4_p[0]    | 155             | OUT_CELL  |             | tld[4]         | 20               | IN_CELL   |             |
| dd4_p[1]    | 154             | OUT_CELL  |             | tld[3]         | 19               | IN_CELL   |             |
| dd4_p[2]    | 153             | OUT_CELL  |             | tld[2]         | 18               | IN_CELL   |             |
| dd4_p[3]    | 152             | OUT_CELL  |             | tld[1]         | 17               | IN_CELL   |             |
| b3e[4]      | 151             | OUT_CELL  |             | tohclk[4]      | 16               | OUT_CELL  |             |
| b3e[3]      | 150             | OUT_CELL  |             | tohclk[3]      | 15               | OUT_CELL  |             |
| b3e[2]      | 149             | OUT_CELL  |             | tohclk[2]      | 14               | OUT_CELL  |             |
| b3e[1]      | 148             | OUT_CELL  |             | tohclk[1]      | 13               | OUT_CELL  |             |
| rtoh[4]     | 147             | OUT_CELL  |             | tohfp[4]       | 12               | OUT_CELL  |             |
| rtoh[3]     | 146             | OUT_CELL  |             | tohfp[3]       | 11               | OUT_CELL  |             |
| rtoh[2]     | 145             | OUT_CELL  |             | tohfp[2]       | 10               | OUT_CELL  |             |
| rtoh[1]     | 144             | OUT_CELL  |             | tohfp[1]       | 9                | OUT_CELL  |             |
| rohfp[4]    | 143             | OUT_CELL  |             | ttoh[4]        | 8                | IN_CELL   |             |
| rohfp[3]    | 142             | OUT_CELL  |             | ttoh[3]        | 7                | IN_CELL   |             |
| rohfp[2]    | 141             | OUT_CELL  |             | ttoh[2]        | 6                | IN_CELL   |             |
| rohfp[1]    | 140             | OUT_CELL  |             | ttoh[1]        | 5                | IN_CELL   |             |
| rohclk[4]   | 139             | OUT_CELL  |             | ttohen[4]      | 4                | IN_CELL   |             |
| rohclk[3]   | 138             | OUT_CELL  |             | ttohen[3]      | 3                | IN_CELL   |             |
| rohclk[2]   | 137             | OUT_CELL  |             | ttohen[2]      | 2                | IN_CELL   |             |
| rohclk[1]   | 136             | OUT_CELL  |             | ttohen[1]      | 1                | IN_CELL   |             |

#### Note

1. All oeb\_ signals are active low enables for the respective signal names.



## **16.2.1** Boundary Scan Cells

In the following diagrams, CLOCK-DR is equal to TCK when the current controller state is SHIFT-DR or CAPTURE-DR, and otherwise is unchanged. The multiplexer in the center of the diagram selects one of four inputs, depending on the status of select lines G1 and G2. The ID Code bit is as listed in the Boundary Scan Register table, Table 19.

### Figure 19 Input Observation Cell (IN\_CELL)





## Figure 20 Output Cell (OUT\_CELL)



Figure 21 Bidirectional Cell (IO\_CELL)





### Figure 22 Layout of Output Enable and Bidirectional Cells





# 17 Operations

The SPECTRA-9953 device is a SONET/SDH Payload Extractor and Aligner. It processes the section, line, path overhead of an STS-192/192c stream (STM-64/AU4-64c/AU4-16c/AU4-12c/AU4-12c/AU4-8c/AU4-4c/AU4/AU3/TU3) or quad STS-48/48c (STM-16/AU4-16c/AU4-12c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU4-16c/AU

# 17.1 Power Sequencing

The SPECTRA-9953 device uses four separate main power sources: VDDO, VDDI, AVDH, and AVDL. The device has one main set of analog and digital ground pins: VSS. Moreover, some analog blocks (CSU, DRU) have their own quiet power and ground pins (AVDH, AVDL, AVSH, AVSL, QAVD, QAVS).

The analog high power, AVDH, must be connected to a properly de-coupled +3.3 V supply. The analog low power, AVDL, must be connected to a properly de-coupled +1.8 V supply. The digital I/O power pins, VDDO, must be connected to a properly de-coupled +3.3 V supply. The digital core power, VDDI, must be connected to a properly de-coupled +1.8 V supply. The digital and analog power pins that are of the same supply voltage can be sourced from the same physical power supply source.

The ground pins can be connected to a common uninterrupted physical ground plane. All analog and digital power pins are to be de-coupled to the VSS ground. Each analog power pin is to be independently de-coupled to the ground plane.

The power-on sequence is as follows:

- 1. The 1.8 V supplies (VDDI, AVDL) can be brought up at the same time or after the 3.3 V supplies (VDDO, AVDH, CSU\_AVDH) as long as the 1.8V supplies never exceed the 3.3V supplies by more than 0.3V.
- 2. Analog supplies must not exceed digital supplies of the same nominal voltage by more than 0.3V.
- 3. Data applied to I/O pins must not exceed VDDO by more than 0.3V unless the data is current-limited to 20 mA.
- 4. There are no power-up ramp rate restrictions.
- 5. The device must be powered down according to the same restrictions above.
  - 1.



# 17.2 Device Initialization

## 17.2.1 Device Reset

The reset pin of the SPECTRA-9953 device (RSTB – active low) should be asserted for at least 1 ms to initiate a complete initialization, or re-initialization, of the device. While RSTB is held low (logic 0) both the digital and the analog portions of the chip are being reset. During active hardware reset, the CSB input pin must be high.

Users may elect to reset the SPECTRA-9953 device using the register bits. This is accomplished by writing to the SPECTRA-9953 Master Configuration register, the SPECTRA-9953 Line Side Analog Control register, and the SPECTRA-9953 System side Analog Control register. For a global software reset, the Master configuration RESET bit should be set to 1 for at least 1 ms. To reset the digital core only, the master configuration RESET\_CORE and RESETSL[4-1] should be set to 1. To reset the system side analog blocks, the system side analog control register SYS\_ARB, R8TD\_ARSTB and T8TE\_ARSTB should be set to 0 for at least 1 ms. Finally to reset the line side analog blocks, the line side analog control register Line\_ARST should be set to 1.

## 17.2.2 Register Initialization

There are several registers in the SPECTRA-9953 whose initial values must be overwritten for proper device functioning:

In the R8TD Analog Control 1 Register (20D3), the DRU\_CTL[3:0] bits have a default value of 0000. However, for the DRUs to work properly, they must be written with 1101. This must be performed at all 16 R8TDs.

In the RHPPs and SHPIs, the Indirect Register 00 bit 4 should be written to 1 in order to be completely SONET compliant. This should be performed for all 12 indirent register loactions at each RHPP and SHPI.

### 17.2.3 Line-Side Re-Initialization

Several operations can lead to a floating or discontinuous clock coming from the Line Side Analog Interface (OIFs) to the digital core. These operations include Resetting the OIFs (Register 001DH bit 0), Disabling the OIFs (Register 001DH bit 5), toggling the quad2488 pin, or initiating the Line Side System Loopback (LSSLB). When any of these operations occur, the imperfect clock feeding the digital core may lead to ram corruption

After such operations, the user must rewrite all indirect registers in the rclk and tclk domains, i.e. all indirect registers in the TSVCA, THPP and RHPP. After this is done, the device is guaranteed to operate normally.

# 17.2.4 DLL Reset

While the DLL should be transparent to the user in normal mode, if the sysclk input glitches, there is a possibility that the DLL will seize, and that the system side of the Spectra-9953 will not have the proper timings. For this reason, the DLL can be programmed to issue an interrupt in the event of errors (Register 004CH, bit 2). When such an interrupt occurs, DLL should be reset by writing to Register 004EH, after which the system side will operate normally.

# 17.3 Programming the SPECTRA-9953 Configuration Registers

The SPECTRA-9953 Receive and Transmit configuration registers are used to set each STS-12/STM-4 slice in one of the following modes:

- Mode 1: Master Slice Processing a Concatenated or Channelized STS-12/STM-4 SONET/SDH Stream. When processing a concatenated STS-12c/STM-4c, all TSB level payload configuration registers are ignored. When channelized STS-12/STM-4 streams are being processed, the functional block (TSB) level configuration registers are used to define the payload type that constitutes the STS-12/STM-4. Each TSB must be configured in this case.
- Mode 2: Slave Slice Processing Part of a Concatenated STS-N\*12c. In this case, all TSB-level configuration registers are ignored.

# **17.4 Interrupt Service Routine**

The SPECTRA-9953 device will assert INTB to logic 0 when a condition that is configured to produce an interrupt occurs. To find which condition caused this interrupt to occur, use the following procedure:

- 1. Read the registers 0020-002F to find the functional block(s) that caused the interrupt.
- 2. Find the register address of the corresponding block that caused the interrupt and read its Interrupt Status registers. The interrupt functional block and interrupt source identification register bits from step 1 are cleared once these register(s) have been read and the interrupt(s) identified.
- 3. Service the interrupt(s).
- 4. If the INTB pin is still logic 0, then there are still interrupts to be serviced and steps 1 to 3 need to be repeated. Otherwise, all interrupts have been serviced. Wait for the next assertion of INTB.



# 17.5 Accessing Indirect Registers

Indirect registers are used to conserve address space in the SPECTRA-9953 device. Writing the indirect address register accesses indirect registers.For indirect register access, the clock for the TSB in question has to be running. The following is a summary of which clock needs to be running for each TSB's indirect register access.:

| MODE       | CLOCK       | TSBs                                          |
|------------|-------------|-----------------------------------------------|
| OC-192     | SYSCLK      | SHPI, RSVCA, SARC                             |
|            | RXCLK2      | All: RHPP, RTTP_PATH, RTTP_SECTION            |
|            | TXCLK_SRC2  | All TSVCA, THPP, TTTP_PATH, TTTP_SECTION      |
| QUAD OC-48 | SYSCLK      | SHPI, RSVCA, SARC                             |
|            | RXCLK1      | STM16 #1: RHPP, RTTP_PATH, RTTP_SECTION       |
|            | RXCLK2      | STM16 #2: RHPP, RTTP_PATH, RTTP_SECTION       |
|            | RXCLK3      | STM16 #3: RHPP, RTTP_PATH, RTTP_SECTION       |
|            | RXCLK4      | STM16 #4: RHPP, RTTP_PATH, RTTP_SECTION       |
|            | TX_CLK_SRC1 | STM16 #1 TSVCA, THPP, TTTP_PATH, TTTP_SECTION |
|            | TX_CLK_SRC2 | STM16 #2 TSVCA, THPP, TTTP_PATH, TTTP_SECTION |
|            | TX_CLK_SRC3 | STM16 #3 TSVCA, THPP, TTTP_PATH, TTTP_SECTION |
|            | TX_CLK_SRC4 | STM16 #4 TSVCA, THPP, TTTP_PATH, TTTP_SECTION |

| Table 20 | Clocks for TSB Indirect Register Access |
|----------|-----------------------------------------|
|----------|-----------------------------------------|

The following steps should be followed for writing to indirect registers:

- 1. Read the BUSY bit. If it is equal to logic 0, continue to step 2. Otherwise, continue polling the BUSY bit.
- 2. Write the desired configurations for the channel into the indirect data registers.
- 3. Write the channel number (indirect address) to the indirect address register with RWB set to logic 0.
- 4. Read BUSY. Once it equals 0, the indirect write has been completed.

The following steps should be followed for reading indirect registers:

- 1. Read the BUSY bit. If it is equal to logic 0, continue to step 2. Otherwise, continue polling the BUSY bit.
- 2. Write the channel number (indirect address) to the indirect address register with RWB set to logic 1.



- 3. Read the BUSY bit. If it is equal to logic 0, continue to 4. Otherwise, continue polling the BUSY bit.
- 4. Read the indirect data registers to find the state of the register bits for the selected channel number.

# **17.6 Using the Performance Monitoring Features**

The performance monitor counters within the different blocks are provided for performance monitoring purposes. All performance monitor counters have been sized to not saturate if polled every second. The counters will saturate and not roll over if they reach their maximum value.

Writing can do a device update of all the counters to the SPECTRA-9953 Master Input Signal Activity, Accumulation Trigger register (002H). If this register is written to, the TIP bit in the SPECTRA-9953 Master Accumulation Transfer and Parity Error Interrupt Status register can be polled to determine when all the counter values have been transferred and are ready to be read.

# 17.7 Using The Section/Line Bit Error Rate Monitoring Features

The Bit Error Rate Monitor (SBER) block counts and monitors line BIP errors over programmable periods of time (window size). It can monitor to declare an alarm or to clear it if the alarm is already set. A different threshold must be used to declare or clear the alarm, whether or not those two operations are performed at the same BER. The following tables list the recommended content of the SBER registers for different speeds (STS-N) and error rates (BER). Both SBERs in the TSB are equivalent and are programmed similarly. In a normal application, they will be set to monitor different BER.

When the SF/SD CMODE bit is 1, this indicates that the clearing monitoring is recommended to be performed using a window size that is eight times longer than the declaration window size. When the SF/SD CMODE bit is 0 this indicates that the clearing monitoring is recommended to be performed using a window size equal to the declaration window size. In all cases the clearing threshold is calculated for a BER that is 10 times lower than the declaration BER, as required in the references. The tables indicate the declare BER, the evaluation period and the recommended CMODE and associated thresholds.

The saturation threshold is not listed in the table. It is programmed with the value 0xFFFFFF by default, deactivating saturation. Saturation capabilities are provided to allow the user to address issues associated with error bursts. It enables the user to determine a ceiling value at which the error counters will saturate, letting error bursts pass through within a frame or sub window period.

Since the monitoring algorithm is based on a pseudo-sliding window containing eight sub intervals, the time required to declare or clear an alarm can take up to nine sub-accumulation periods (SAP). The following tables thus consider that each SAP must take a value lower or equal to  $1/9^{th}$  of the timing constraint, in frames.



#### Table 21 Recommended SBER Settings for Different Data and BER Rates Using Telcordia Objectives

| STS | Monitored<br>Declare | Objective<br>met for  | SF/SD<br>CMODE | SF/SD<br>SAP | SF/SD<br>DECTH | SF/SD<br>CLRTH |
|-----|----------------------|-----------------------|----------------|--------------|----------------|----------------|
|     | BER                  | Switching<br>Time (s) |                | (hex)        | (hex)          | (hex)          |
| 48  | 10 <sup>-3</sup>     | 0.008                 | 0              | 0000007      | 002116         | 000677         |
| 48  | 10 <sup>-4</sup>     | 0.008                 | 0              | 0000007      | 0005F8         | 0000C1         |
| 48  | 10 <sup>-5</sup>     | 0.008                 | 0              | 0000007      | 000095         | 000019         |
| 48  | 10 <sup>-6</sup>     | 0.063                 | 0              | 0000037      | 000074         | 000014         |
| 48  | 10 <sup>-7</sup>     | 0.625                 | 0              | 0000022B     | 000075         | 000014         |
| 48  | 10 <sup>-8</sup>     | 5.200                 | 0              | 0000120E     | 000060         | 000011         |
| 48  | 10 <sup>-9</sup>     | 42.000                | 0              | 000091D5     | 00004C         | 00000F         |
| 192 | 10 <sup>-3</sup>     | 0.008                 | 0              | 0000007      | 008547         | 00195E         |
| 192 | 10 <sup>-4</sup>     | 0.008                 | 0              | 0000007      | 001860         | 0002D7         |
| 192 | 10 <sup>-5</sup>     | 0.008                 | 0              | 0000007      | 000280         | 000053         |
| 192 | 10 <sup>-6</sup>     | 0.016                 | 0              | 0000000E     | 000076         | 000014         |
| 192 | 10 <sup>-7</sup>     | 0.156                 | 0              | 000008A      | 000074         | 000014         |
| 192 | 10 <sup>-8</sup>     | 1.300                 | 0              | 00000483     | 000060         | 000011         |
| 192 | 10 <sup>-9</sup>     | 10.400                | 0              | 0000241C     | 00004B         | 00000F         |

#### Table 22 Recommended SBER Settings for Different Data and BER Rates Using Telcordia and ITU Requirements

| STS | Monitored<br>Declare | Requirement met for   | SF/SD<br>CMODE | SF/SD<br>SAP | SF/SD<br>DECTH | SF/SD<br>CLRTH |
|-----|----------------------|-----------------------|----------------|--------------|----------------|----------------|
|     | BER                  | Switching<br>Time (s) |                | (hex)        | (hex)          | (hex)          |
| 48  | 10 <sup>-3</sup>     | 0.01                  | 0              | 80000008     | 0025A5         | 00077B         |
| 48  | 10 <sup>-4</sup>     | 0.10                  | 0              | 000002B      | 002554         | 000465         |
| 48  | 10 <sup>-5</sup>     | 1.00                  | 0              | 00000192     | 00256F         | 000426         |
| 48  | 10 <sup>-6</sup>     | 10.00                 | 0              | 00000F98     | 002570         | 000420         |
| 48  | 10 <sup>-7</sup>     | 100.00                | 0              | 00009BD6     | 002571         | 00041F         |
| 48  | 10 <sup>-8</sup>     | 1,000.00              | 0              | 00061647     | 002571         | 00041F         |
| 48  | 10 <sup>-9</sup>     | 10,000.00             | 0              | 003CDEAD     | 002571         | 00041F         |
| 192 | 10 <sup>-3</sup>     | 0.01                  | 0              | 0000008      | 0097FA         | 001D2C         |
| 192 | 10 <sup>-4</sup>     | 0.10                  | 0              | 0000002B     | 00970C         | 0010FD         |



| 192 | 10 <sup>-5</sup> | 1.00      | 0 | 00000192 | 009789 | 001004 |
|-----|------------------|-----------|---|----------|--------|--------|
| 192 | 10 <sup>-6</sup> | 10.00     | 0 | 00000F98 | 00978F | 000FEB |
| 192 | 10 <sup>-7</sup> | 100.00    | 0 | 00009BD6 | 009792 | 000FE9 |
| 192 | 10 <sup>-8</sup> | 1,000.00  | 0 | 00061647 | 009793 | 000FE9 |
| 192 | 10 <sup>-9</sup> | 10,000.00 | 0 | 003CDEAD | 009793 | 000FE9 |

### Important Note:

The user should NOT use CMODE = 1 mode when working with Telcordia or ITU requirements for the evaluation periods. In that case, the clearing time (eight times declare time) would not be conform to the requirements (where clearing time requirement = declare time requirement). For the same reason, the user should also avoid using CMODE = 1 with Telcordia objectives when dealing with STS-1 or any detection threshold =  $10^{-3}$ .

The user should note that a probability of 99% was assumed as the probability that the switch initiation time (declaring) is below the Telcordia requirement. Since the Telcordia specification is vague regarding this issue ("must be very close to 1.0"), the approximation with 0.99 is sufficient and lets the Telcordia requirements be identical to the ITU requirements.

The user should also note that the Telcordia objectives are stricter than Telcordia and ITU requirements upon detection and clearing times. But Telcordia and ITU requirements are stricter than Telcordia objectives upon detection and clearing probability for a given BER (99% vs 95% for Telcordia objectives).

# 17.8 Using The Receive Trail trace Processor Features

The RTTP monitors a one-byte, 16-byte, or 64-byte trail trace message. To monitor a one-byte message, the ALGO register bits must be set to 11 (algo3). The trail trace byte is captured at address 40H. To monitor a 16-byte message, the ALGO register bits must be set to 01/10 (algo1/2) and the LENGTH16 register bit must be set to logic one. The trail trace message is captured between the 40H and 4FH addresses. To monitor a 64-byte message, the ALGO register bit must be set to logic zero. The trail trace message is captured between the 40H and 7FH addresses.

When SYNC\_CRLF is low, the synchronization is based on the MSB of the trail trace byte. Only one of the bytes has its MSB set high. The byte with its MSB set high is the first byte of the message. When SYNC\_CRLF is high, the synchronization is based on the CR/LF (CR = 0Dh, LF = 0Ah) characters of the trail trace message. The byte following the CR/LF bytes is the first byte of the message.

#### Figure 23 Layout of Output Enable and Bidirectional Cells



### Figure 24 16-Byte Trail Trace Message, sync on MSB

| ALGO = 01/10 , LENGTH16 = 1 , SYNC_CRLF = 0 |              |               |  |  |  |
|---------------------------------------------|--------------|---------------|--|--|--|
| 1st BYTE                                    | MSB SET HIGH | 40H, 80H, C0H |  |  |  |
| 2nd BYTE                                    |              | 41H, 81H, C1H |  |  |  |
|                                             |              | ]             |  |  |  |
| 15th BYTE                                   |              | 4EH, 8EH, CEH |  |  |  |
| 16th BYTE                                   |              | 4FH, 8FH, CFH |  |  |  |

#### Figure 25 16-byte Trail Trace Message, sync on CR/LF

| ALGO = 01/10,LENGTH16 = 1,SYNC_CRLF = 1 |               |  |  |  |  |
|-----------------------------------------|---------------|--|--|--|--|
|                                         | 40H, 80H, C0H |  |  |  |  |
|                                         | 41H, 81H, C1H |  |  |  |  |
|                                         |               |  |  |  |  |
| CR                                      | 4EH, 8EH, CEH |  |  |  |  |
| LF                                      | 4FH, 8FH, CFH |  |  |  |  |
|                                         | CR            |  |  |  |  |

#### Figure 26 64-Byte Trail Trace Message, sync on MSB

| ALGO = 0  | 1/10, LENGTH16 = 0, S | YNC_CRLF = 0  |
|-----------|-----------------------|---------------|
| 1st BYTE  | MSB SET HIGH          | 40H, 80H, C0H |
| 2nd BYTE  |                       | 41H, 81H, C1H |
|           |                       |               |
| 63th BYTE |                       | 7EH, BEH, FEH |
| 64th BYTE |                       | 7FH, BFH, FFH |

### Figure 27 64-Byte Trail Trace Message, sync on CR/LF

| 01/10,LENGTH16 = 0,S | YNC_CRLF = 1  |
|----------------------|---------------|
|                      | 40H, 80H, C0H |
|                      | 41H, 81H, C1H |
|                      |               |
| CR                   | 7EH, BEH, FEH |
| LF                   | 7FH, BFH, FFH |
|                      |               |

To avoid declaring an unstable/mismatch defect when the transmitter updates the trail trace message, the RTTP considers an all zeros message to be matched. An all-zeros captured message in algorithm 1 and an all-zeros accepted message in algorithm 2 are not validated against the expected message but are considered match. That is, a match is declared when the captured or accepted message is all zeros regardless of the expected message. This feature can be turned off by setting the ZEROEN register bit to logic one.

Note: The transmitter is required to force an all zeros trail trace message when the trail trace message is updated.

# 17.9 Using the Transmit Trail trace Processor

The TTTP generates a one-byte, 16-byte, or 64-byte trail trace message. To generate a one-byte message, the BYTEEN register bit must be set to logic one. The trail trace byte is placed at address 40H. To generate a 16-byte message, the BYTEEN register bit must be set to logic zero and the LENGTH16 register bit must be set to logic one. The trail trace message is placed between the 40H and 4FH addresses. To generate a 64-byte message, both the BYTEEN and the LENGTH16 register bits must be set to logic zero. The trail trace message is placed between the 40H and 7FH addresses.

The trail trace message must include synchronization because the TTTP does not add synchronization to the message. The synchronization mechanism is different for a 16-byte message and for a 64-byte message. When the message is 16 bytes, the synchronization is based on the MSB of the trail trace byte. Only one of the 16 bytes has is MSB set high. The byte with its MSB set high is the first byte of the message. When the message is 64 bytes, the synchronization is based on the CR/LF (CR = 0Dh, LF = 0Ah) characters of the trail trace message. The byte following the CR/LF bytes is the first byte of the message.

#### Figure 28 64-Byte Trail Trace Message, sync on CR/LF





### Figure 29 16-Byte Trail Trace Message



#### Figure 30 64-Bytes Trail Trace Message

| BYTEEN=0 LENGTH16=0 |    |     |  |
|---------------------|----|-----|--|
| 1st BYTE            |    | 40H |  |
| 2nd BYTE            |    | 41H |  |
|                     |    |     |  |
| 63th BYTE           | CR | 7EH |  |
| 64th BYTE           | LF | 7FH |  |
|                     |    |     |  |

To avoid generating an unstable/mismatch message, the TTTP can be configured (with the ZEROEN register bit) to generate an all-zeros trail trace message while the microprocessor updates the internal message. The enabling and disabling of the all-zeros message is not done on message boundary since the receiver is required to perform filtering on the message.

# **17.10 Using the SONET/SDH Alarm Controller Block**

#### 17.10.1 Received Section/Line Alarms

The Received Section/Line Alarm Block processes all the section and line defects detected by the overhead processor and generates the consequent action indications.

Three consequent action indications are defined:

- The receive section alarm (RSALM),
- The receive line AIS insertion (RLAISINS) and
- The transmit line RDI insertion (TLRDIINS) indications.

#### **Equation 1:**

| Alarm = | (OOF AND  | OOFEN      | ) OR |      |
|---------|-----------|------------|------|------|
|         | (LOF AND  | LOFEN      | ) OR |      |
|         | (LOS AND  | LOSEN      | ) OR |      |
|         | (LAIS AND | LAISEN     | ) OR |      |
|         | (LRDI AND | LRDIEN     | ) OR |      |
|         | (APSBF    | AND APSBFE | N    | ) OR |
|         | (STIU AND | STIUEN     | ) OR |      |
|         | (STIM AND | STIMEN     | ) OR |      |
|         | (SDBER    | AND SDBERI | EN   | ) OR |
|         | (SFBER    | AND SFBERE | ΣN   | )    |
|         |           |            |      |      |

**RSALM**: The RSALM indication is defined by Equation 1. The bits from and including OOFEN to SFBEREN in Register 00E3H: SARC Section RSALM Enable are register configuration bits that individually enable or disable each defect.

**RLAISINS**: The RLAISINS indication is defined by Equation 1. The bits from and including OOFEN to SFBEREN in Register 00E4H: SARC Section Receive AIS-L Insert Enable are register configuration bits that individually enable or disable each defect. The RLAISINS inserts L-AIS on the received transport overhead to be output on the RTOH port.

**TLRDIINS**: The TLRDIINS indication is defined by Equation 1. The bits from and including OOFEN to SFBEREN in Register 00E5H: SARC Section Transmit RDI-L Insert Enable are register configuration bits that individually enable or disable each defect. The TLRDIINS is the L-RDI returned to the far end device.

**APS and BIP-L, TAPSINS and TLREIINS**: The received filtered APS (K1,K2) bytes and the L-BIP are output on the receive ring control port (RRCP) and sent to the transmit side to optionally return the APS bytes and the L-REI to the far end device.

### 17.10.2 Received Path Alarm Block

The Received Path Alarm Block processes all path defects detected by the overhead processor and prepares the consequent action indications. Three consequent action indications are defined: the receive path alarm (RPALM, which is connected to chip output RALM), the receive path AIS insertion (RPAISINS), and the transmit path ERDI insertion (TPERDIINS[2:0]) indications.

The first step for generating consequent action indications is to monitor the ALLPAISC, PAIS, PAISC, PLOP, and PLOPC signals in order to generate PAISPTR and PLOPTR defects. With the PAISPTR and PLOPTR defects, the Receive Path Alarm Block can prepare the receive path alarm (RPALM), the receive path AIS insertion (RPAISINS), and the transmit path ERDI insertion (TPERDIINS[2:0]) indications.

PAISPTR alarms are declared according to Equation 2. PAISPTRCFG[1:0] bits exist for each path. A path AIS defect is declared when the selected Equation 2 is true. A path AIS defect is removed when the selected Equation 2 is false. An interrupt is generated when a PAISPTR defect is declared and also when a PAISPTR defect is removed. For slave slices in concatenated payloads, the PAISPTRCFG[1:0] should be left at 00b.

### Equation 2:

| PAISPTRCFG[1:0] | PAISPTR           |
|-----------------|-------------------|
| "00"            | PAIS              |
| "01"            | PAIS or PAISC     |
| "10"            | PAIS and ALLPAISC |
| Others          | ʻ0'               |

PLOPTR alarms are declared according to Equations 3 and 4. A path LOP defect is declared when the selected Equation 4 is true. A path LOP defect is removed when the selected Equation 4 is false. An interrupt is generated when a PLOPTR defect is declared and also when a PLOPTR defect is removed. PLOPPTRCFG[1:0] bits exist for each path. Optionally, a PLOPTR defect can be terminated by a PAISPTR defect. The PLOPTREND bit is a register configuration bit that defines if PLOPTR is terminated by PAISPTR or not. A PLOPTREND bit exists for each path. When the PLOPTR is terminated by PAISPTR and this PAISPTR is true the PLOPTR is forced false, in any others case it takes PLOPTR\_NOEND value. For slave slices in concatenated payloads, the PLOPTRCFG[1:0] should be left at 00b.

### **Equation 3:**

| PLOPTRCFG[1:0] | PLOPTR_NOEND                   |
|----------------|--------------------------------|
| "00"           | PLOP                           |
| "01"           | PLOP or PLOPC                  |
| "10"           | PLOP or PLOPC or PAIS or PAISC |
| Others         | ·0'                            |

### Equation 4:

| PLOPTREND | PAISPTR    | PLOPTR       |
|-----------|------------|--------------|
| ʻ0'       | Don't care | PLOPTR_NOEND |
| '1'       | '0'        | PLOPTR_NOEND |
|           | '1'        | ·O'          |

The receive RPALM indication is defined by Equation 5. The bits from and including RSALMEN to PTIMEN in the Indirect Register 1H: SARC Path RPALM Enable Indirect Data (48 path) are register configuration bits that individually enable or disable each defect. The bits exist for each path. The RPALM is indicated on chip output RALM.



#### **Equation 5:**

| Alarm = | (RSALM<br>(MSRSALM | AND RSALM<br>AND MSRSA |      | ) OR | ) OR |
|---------|--------------------|------------------------|------|------|------|
|         |                    | AND PLOPTI             |      | ,    | ) OR |
|         | (PAISPTR           | AND PAISPT             | REN  |      | ) OR |
|         | (PPLU AND          | PPLUEN                 | ) OR |      |      |
|         | (PPLM AND          | PPLMEN                 |      | ) OR |      |
|         | (PUNEQ             | AND PUNEQ              | EN   |      | ) OR |
|         | (PPDI AND          | PPDIEN                 | ) OR |      |      |
|         | (PRDI AND          | PRDIEN                 | ) OR |      |      |
|         | (PERDIAND          | PERDIEN                |      | ) OR |      |
|         | (PTIU AND          | PTIUEN                 | ) OR |      |      |
|         | (PTIM AND          | PTIMEN                 | )    |      |      |

The RPAISINS indication is defined by Equation 6. The bits from and including RLAISINSEN to PTIMEN in the Indirect Register 2H: SARC Path Receive AIS-P Insert Enable Indirect Data (48 path) are register configuration bits that individually enable or disable each defect. The bits exist for each path. The RPAISINS is used to insert P-AIS on the receive SONET/SDH stream. PAIS is inserted by inserting an all-ones pattern on the H1-H2 and the SPE bytes. Optionally, it can be inserted on the transport overhead bytes.

#### **Equation 6:**

| Alarm = | (RLAISINS AND RLAISINSEN ) OR |      |
|---------|-------------------------------|------|
|         | (MSRLAISINS AND MSRLAISINSEN  | ) OR |
|         | (PLOPTR AND PLOPTREN          | ) OR |
|         | (PAISPTR AND PAISPTREN        | ) OR |
|         | (PPLU AND PPLUEN ) OR         |      |
|         | (PPLM AND PPLMEN ) OR         |      |
|         | (PUNEQ AND PUNEQEN            | ) OR |
|         | (PPDI AND PPDIEN ) OR         |      |
|         | (PRDI AND PRDIEN ) OR         |      |
|         | (PERDIAND PERDIEN ) OR        |      |
|         | (PTIU AND PTIUEN ) OR         |      |
|         | (PTIM AND PTIMEN )            |      |

The Path ERDI[2:0] insertion indication (PERDIINS) is defined in Table 23. A RDIEN bit exists for each path. P-ERDI alarms are used to generate the receive in-band P-RDI alarm. They are also used to return P-RDI to the far-end device.



|       |         | -          |            | -              |
|-------|---------|------------|------------|----------------|
| RDIEN | PLOPTR  | PUNEQ or   | PPLU or    | Path ERDI[2:0] |
|       | or      | PTIU or    | PPLM       | (PERDIINS)     |
|       | PAISPTR | РТІМ       |            |                |
| 0     | 1       | Don't care | Don't care | 101            |
|       | 0       | 1          | Don't care | 110            |
|       |         | 0          | 1          | 010            |
|       |         |            | 0          | 001            |
| 1     | 1       | Don't care | Don't care | 100            |
|       | 0       | Don't care | Don't care | 000            |

| Table 23 | Functional Description of Path ERDI   | (PERDIINS) Encoding |
|----------|---------------------------------------|---------------------|
|          | · · · · · · · · · · · · · · · · · · · | (                   |

The Received Path Alarm Block individually detects each BIP-P when different of zero. The P-BIP is sent out on the RRCP port and fed back to the transmit side to be returned as REI-P to the far-end device.

### 17.10.3Multiplexer Block

The Multiplexer Block determines the source of the APS, line RDI insertion indication (LRDIINS), line REI, path ERDI insertion indication (PERDIINS), and path REI defect indications to be inserted in the remote data stream.

When the ring control port is enabled (by setting the TLRCPEN register configuration for line signals and the TPRCPEN register configuration bit for path signals to one), the defect indications are sourced from the transmit ring control port. When the ring control port is disabled (by setting the the configuration bit to zero), the defect indications are sourced from the defects detected in receive data stream. The line and each path are controlled independently.

The Multiplexer Block also controls the persistency of the LRDI insertion indication (LRDIINS) and PERDI insertion indication (PERDIINS) in the transmit data stream.

When LRDI22 is set to one, a new line RDI insertion indication (LRDIINS) value must be persistent for at least 22 frames. When LRDI22 is set to zero, a new line RDI insertion indication (LRDIINS) value must be persistent for at least 12 frames.

When PERDI22 is set to one, a new path ERDI insertion indication (PERDIINS) value must be persistent for at least 22 frames. When PERDI22 is set to zero, a new path ERDI insertion indication (PERDIINS) value must be persistent for at least 12 frames.

## 17.10.4Add Transmit PAIS Block

The Add Transmit PAIS block processes the external Add bus alarms (TPAIS port) and the internal alarms declared by the either the 8B/10B decoder or the add pointer interpreter (TLOPTR, TPAISPTR). A consequent action is a transmitted path AIS insertion (TPAISINS). The first step to the generation of the consequent action indications is to monitor the TALLPAISC, TPAIS, TPAISC, TPLOP, and TPLOPC signals generated by the Add bus pointer interpreter and to generate TPAISPTR and TPLOPTR defects. With the TPAISPTR and TPLOPTR defects and the external TPAIS information, the Add Transmit PAIS Block can prepare the transmit path AIS insertion (TPAISINS).

In Register 00E7H: SARC Transmit Path Configuration, the TPAISPTRCFG[1:0] bit is the register configuration bit that defines the TPAISPTR defect. Only one TPAISPTRCFG[1:0] bit exists for 48 transmit paths. A transmit path alarm indication signal defect is declared when the selected Equation 7 is true. A transmit path alarm indication signal defect is removed when the selected Equation 7 is false. No interrupt is generated with this defect.

#### Equation 7:

| TPAISPTRCFG[1:0] | TPAISPTR            |
|------------------|---------------------|
| "00"             | TPAIS               |
| "01"             | TPAIS or TPAISC     |
| "10"             | TPAIS and TALLPAISC |
| Others           | ·0'                 |

Also in Register 00E7H: SARC Transmit Path Configuration, the TPLOPTRCFG[1:0] bit is the register configuration bit that defines the TPLOPTR\_NOEND defect. Only one TPLOPPTRCFG[1:0] bit exists for 48 transmit paths. The TPLOPTR defect can be optionally terminated by a TPAISPTR defect.

The TPLOPTREND bit is the register configuration bit that defines if TPLOPTR is terminated by TPAISPTR or not. Only one TPLOPTREND bit exists for 48 transmit paths. When the TPLOPTR is terminated by TPAISPTR and this TPAISPTR is true the TPLOPTR is forced to false, in any others case it takes TPLOPTR\_NOEND value. A transmit path loss of pointer defect is declared when the selected Equation 9 is true. A transmit path loss of pointer defect is removed when the selected Equation 9 is false. No interrupt is generated with this defect.

#### **Equation 8:**

| TPLOPTRCFG[1:0] | TPLOPTR_NOEND                      |
|-----------------|------------------------------------|
| "00"            | TPLOP                              |
| "01"            | TPLOP or TPLOPC                    |
| "10"            | TPLOP or TPLOPC or TPAIS or TPAISC |
| Others          | ʻ0'                                |

**Equation 9:** 

| TPLOPTREND | TPAISPTR   | TPLOPTR      |
|------------|------------|--------------|
| ʻ0'        | Don't care | PLOPTR_NOEND |
| '1'        | ·0'        | PLOPTR_NOEND |
|            | '1'        | ·0'          |

The transmit path AIS TPAISINS insertion is defined by Equation 10. ADDPAISEN to TPAISPTREN "Indirect Register 3H: SARC Path Transmit AIS-P Insert Enable Indirect Data (48 path)" are register configuration bits that individually enable or disable each defect. The bits from and including ADDPAISEN to TPAISPTREN exist for each path.

### Equation 10:

| Alarm = | (TPAIS AND<br>(TPLOPTR | ) OR<br>) OR   |   |
|---------|------------------------|----------------|---|
|         | (TPAISPTR              | AND TPAISPTREN | ) |

# 17.11 System Add bus "AFP" Synchronization.

Any CHESS<sup>™</sup> chip set TSE/TBS/SPECTRA fabric can be viewed as a collection of "columns" of devices. A TST switch (see Figure 31) has five columns: one column consisting of the ingress flow from the load devices (e.g., a SPECTRA-9953 device); one column consisting of the ingress flow through the TBS devices; a column consisting of the TSE devices; and one column consisting of the egress flow through the load devices (e.g. a SPECTRA-9953 device). Note that the devices in columns 0 and 4 (1 and 3) are the same devices and the dual column references refer to their two separate simplex flows. STS-12 frames are pipelined through this structure in a regular fashion, under control of a single clock frequency (77.76 MHz). There are latencies between these columns, and these latencies may vary from path to path. The following design is used to accommodate these latencies.

A timing pulse for SONET frames (8 kHz, 125  $\mu$ s) is generated and fed to each member of the CHESS<sup>TM</sup> chip set. Each CHESS<sup>TM</sup> chip has a *FrameDelay* register (AFPDLY), which contains the count of 77.76 MHz clock ticks that device should delay from the timing pulse before expecting the framing character of the STS-12 frame. The base timing pulse is called  $t_{.}$  The delays from t based on the settings of the AFPDLY registers in the successive columns of CHESS<sup>TM</sup> chips are called  $t_{0}$ , ...  $t_{4}$ . The first signal,  $t_{0}$ , determines the start of an STS-12 frame. This signal is used to instruct the ingress load devices to start emitting an STS-12 frame (with its special "J0" control character) at that time.  $t_{i}$  is determined by the customer, based on device and wiring delays to be approximately the earliest time that all "J0" characters will have arrived in the ingress FIFOs of the  $t_{i}$  column of devices.  $t_{i}$  is selected to provide assurance that all "J0" characters have arrived. The i<sup>th</sup> column of devices use the  $t_{i}$  signal to synchronize emission of the STS-12 frames.



The ingress FIFOs permit a variable latency in AFP arrival of up to 16 clock cycles. That is, the largest tolerable delay between the slowest and fastest LVDS is 16 bytes. Consequently, the external system must ensure that the relative delays between all the 16 receive LVDS links be less than 16 bytes. The minimum value for the internal programmable delay (AFPDLY[13:0]) is the delay to the last (slowest) J0 character plus 20 bytes. The maximum value is the delay to the first (fastest) J0 character plus 36 bytes. The actual programmed delay should be based on the delay of the "slowest" of the 16 links – the link in which J0 arrives last plus a small safety margin of 1 or 2 words. The magnitude of the clock cycle delay is bounded by two parameters. First, the programmed delay register AFPDLY is 14 bits. This implies that a clock cycle delay of  $2^{14}$ –1 or 16,383 clock cycles can be programmed. However, the second parameter, the frame rate (125 µs), bounds the delay to nearly one STS-12 frame or 9718 (9719 unique values but 0 is the value for no delay) clock cycles (125 µs x 77.76 MHz), after which the next SONET frame begins.

### Figure 31 "AFP" Synchronization Control



# 17.12 HPT Mode Considerations

When the SHPI is set to bypass mode (does not interpret the incoming H1/H2/H3) there are several performance considerations with respect to the SHPI and PAIS relaying:

- 1. When the System Diagnostic Loopback (SDLB) is enabled, the PAIS characters are not relayed to the Drop Bus, but the all-ones pattern is still present in the H1/H2/H3 bytes and the SPE bytes. In order to reliably detect PAIS on the system side of a downstream SPECTRA-9953 or other PMC-Sierra framer device, the pointer interpreter blocks (SHPI) must be enabled.
- 2. Add bus PAIS characters are not relayed consistently to the transmit line. However, this is only an issue if the SHPI is disabled, as an enabled pointer processor can detect the all-ones patterns in the H1/H2 bytes and relay the PAIS reliably.

- 3. Similarly, when the SSLLB is enabled, PAIS characters are not consistently relayed to the Transmit line. In this case, the SHPI can be disabled as long as the RSVCA DiagTOHAIS (Indirect Register 02H bit 6) is set to Logic 1 to correctly assert the PAIS Telecom bus signal throughout the TOH. Otherwise, PAIS may be incorrectly removed for a single frame at the TSVCA.
- 4. When an Out of Frame Alignment (OFA) condition occurs in the R8TD, the block can optionally set the payload to all 1s. However, the PAIS Telecombus signal is not set. Therefore, if the SHPI is disabled, PAIS will not be relayed to the Transmit Line. Again, enabling the SHPI prevents this condition. Alternately, an interrupt can be generated from the R8TD and AIS can be manually inserted at the TSVCA Using the Diag\_PAIS bit.
- 5. The R8TD also shows the H3 byte as being part of the payload when in PAIS. When the SHPI is disabled, the payload indication signal passes through the SHPI to the TSVCA, whose FIFO will overflow due to what it perceives as constant incoming negative pointer justifications. Also, the TSVCA will insert PAIS due to this overflow, meaning that PAIS will be inserted in the Transmit Line even if its insertion is not enabled in the SARC with TPAISPRTEN. Enabling the SHPI prevents this condition as the payload signal will be regenerated, and no "negative justifications" will be seen at the TSVCA. Alternately, the Diag\_FifoAisDis in TSVCA Indirect register 02H can disable the insertion of AIS due to FIFO overflows.

# 17.13 SVCA Reconfiguration Considerations

When an SVCA (TSVCA or RSVCA) undergoes a reconfiguration, (from top-level registers or via SVCA Normal Register 02H) there is a possibility that its indirect registers will be corrupted and consequently that data integrity will be lost. To avoid such a situation, before the reconfiguration, the contents of Indirect Register 02H should be read and stored, and after the reconfiguration, the contents should be written back to Indirect Register 02H. This way, data corruption can be avoided.

# 17.14 JTAG Support

The SPECTRA-9953 device supports the IEEE Boundary Scan specification as described in the IEEE 1149.1 standards. The Test Access Port (TAP) consists of the five standard pins: TRSTB, TCK, TMS, TDI and TDO. These are used to control the TAP controller and the boundary scan registers. The TRSTB input is the active-low reset signal used to reset the TAP controller. TCK is the test clock used to sample data on input, TDI and to output data on output, TDO. The TMS input is used to direct the TAP controller through its states. The basic boundary scan architecture is shown in .



Figure 32 Boundary Scan Architecture



The boundary scan architecture consists of a TAP controller, an instruction register with instruction decode, a bypass register, a device identification register, and a boundary scan register. The TAP controller interprets the TMS input and generates control signals to load the instruction and data registers. The instruction register with instruction decode block is used to select the test to be executed and/or the register to be accessed. The bypass register offers a single-bit delay from primary input, TDI to primary output, TDO. The device identification register contains the device identification code.

The boundary scan register allows testing of board inter-connectivity. The boundary scan register consists of a shift register place in series with device inputs and outputs. Using the boundary scan register, all digital inputs can be sampled and shifted out on primary output, TDO. In addition, patterns can be shifted in on primary input, TDI and forced onto all digital outputs.

# 17.14.1TAP Controller

The TAP controller is a synchronous finite state machine clocked by the rising edge of primary input, TCK. All state transitions are controlled using primary input, TMS. The finite state machine is described below.

### Figure 33 TAP Controller Finite State Machine



# 17.14.2States

# **Test-Logic-Reset**

The test logic reset state is used to disable the TAP logic when the device is in normal mode operation. The state is entered asynchronously by asserting input, TRSTB. The state is entered synchronously regardless of the current TAP controller state by forcing input, TMS high for five TCK clock cycles. While in this state, the instruction register is set to the IDCODE instruction.

# **Run-Test-Idle**

The run test/idle state is used to execute tests.

# Capture-DR

The capture data register state is used to load parallel data into the test data registers selected by the current instruction. If the selected register does not allow parallel loads or no loading is required by the current instruction, the test register maintains its value. Loading occurs on the rising edge of TCK.

# Shift-DR

The shift data register state is used to shift the selected test data registers by one stage. Shifting is from MSB to LSB and occurs on the rising edge of TCK.

# **Update-DR**

The update data register state is used to load a test register's parallel output latch. In general, the output latches are used to control the device. For example, for the EXTEST instruction, the boundary scan test register's parallel output latches are used to control the device's outputs. The parallel output latches are updated on the falling edge of TCK.

# Capture-IR

The capture instruction register state is used to load the instruction register with a fixed instruction. The load occurs on the rising edge of TCK.

## Shift-IR

The shift instruction register state is used to shift both the instruction register and the selected test data registers by one stage. Shifting is from MSB to LSB and occurs on the rising edge of TCK.

# Update-IR

The update instruction register state is used to load a new instruction into the instruction register. The new instruction must be scanned in using the Shift-IR state. The load occurs on the falling edge of TCK.

The Pause-DR and Pause-IR states are provided to allow shifting through the test data and/or instruction registers to be momentarily paused.



## **Boundary Scan Instructions**

The following is a description of the standard instructions. Each instruction selects a serial test data register path between input, TDI and output, TDO.

### 17.14.3Instructions

## **BYPASS**

The bypass instruction shifts data from input, TDI to output, TDO with one TCK clock period delay. The instruction is used to bypass the device.

### **EXTEST**

The external test instruction allows testing of the interconnection to other devices. When the current instruction is the EXTEST instruction, the boundary scan register is place between input, TDI and output, TDO. Primary device inputs can be sampled by loading the boundary scan register using the Capture-DR state. The sampled values can then be viewed by shifting the boundary scan register using the Shift-DR state. Primary device outputs can be controlled by loading patterns shifted in through input TDI into the boundary scan register using the Update-DR state.

### SAMPLE

The sample instruction samples all the device inputs and outputs. For this instruction, the boundary scan register is placed between TDI and TDO. Primary device inputs and outputs can be sampled by loading the boundary scan register using the Capture-DR state. The sampled values can then be viewed by shifting the boundary scan register using the Shift-DR state.

### IDCODE

The identification instruction is used to connect the identification register between TDI and TDO. The device's identification code can then be shifted out using the Shift-DR state.

## STCTEST

The single transport chain instruction is used to test out the TAP controller and the boundary scan register during production test. When this instruction is the current instruction, the boundary scan register is connected between TDI and TDO. During the Capture-DR state, the device identification code is loaded into the boundary scan register. The code can then be shifted out output, TDO using the Shift-DR state.

# 17.15 Board Design Recommendations

## 17.15.1 Power Supply Filtering

1.8V and 3.3V supplies for the SPECTRA-9953 device require 5% tolerance. RC filtering is required for all analog power pins as shown in Figure 1 below.





RC filtering is used for all analog power pins. Ideally, each physical cluster of power pins should have a 0.1uF high-frequency capacitor as close as possible to it. For example, on AVDL4, a 0.1uF capacitor should be used for [AF29, AE27] cluster while another 0.1uF capacitor should be used for AVDL3 [AP24, AK32]. Larger tantalum caps can be located conveniently close to the SPECTRA-9953 chip.

The analog ground pins, QAVS, AVSL and AVSH, and digital ground pins, VSS[299..0], should be connected to the common ground plane.



Decoupling recommendations for VDDO and VDDI are as follows:  $0.1\mu$ F capacitors for every four VDDI power pins as layout allows and eight 22  $\mu$ F low ESR tantalum capacitors for bulk decoupling.  $0.1\mu$ F capacitors for every three VDDO power pins as layout allows and four 22  $\mu$ F low ESR tantalum capacitors for bulk decoupling. All  $0.1\mu$ F decoupling capacitors should be positioned as close to the pins as possible to reduce the series inductance connecting the capacitor to the pin. Tantalum capacitors can be conveniently located around the device.



# 18 Functional Timing

# 18.1 Line Interface Functional Timing

The SPECTRA-9953 device complies with the OIF STS-192/STM-64 SERDES Interface Revision 3.1. When the SPECTRA-9953 is used to process an STS-192/STM-64 SONET/SDH stream, the RXDATA/TXDATA bus carries two bytes and is sampled/updated on the rising edge of the RXCLK[2]/TXCLK[2]. When four STS-48/STM-16 are processed, each RXDATA[N][3:0]/TXDATA[N][3:0] carries a nibble and is sampled/updated on the rising edge of the RXCLK[N]/TXCLK[N]. Figure 35 shows as an example the functional timings of the receive line side.

#### STS-192/STM-64 mode RXCLK[2] 622MHz STS-192/STM-64 RDATA[15:0] B1, B2 B5, B6 B7, B8 B3. B4 Quad STS-48/STM-16 mode RXCLK[1] 622MHz STS-48/STM-16 #1 RDATA[1][3:0] B1[7:4] B1[3:0] B2[7:4] B2[3:0] RXCLK[2]\_622MHz STS-48/STM-16 #2 RDATA[2][3:0] B1[7:4] B1[3:0] B2[7:4] B2[3:0] RXCLK[3]\_622MHz STS-48/STM-16 #3 RDATA[3][3:0] B1[7:4] B1[3:0] B2[7:4] B2[3:0] RXCLK[4]\_622MHz STS-48/STM-16 #4 RDATA[4][3:0] B1[7:4] B1[3:0] B2[7:4] B2[3:0]

## Figure 35 SPECTRA-9953 Line Interface Functional Timing

Transmit line interface input and output framing pulses are considered asynchronous. An internal low speed clock (77.76 MHz) is used to detect a rising edge on TXFPI[N] and to update TXFPO[N]. TXFPI[N] rising edge is detected and used to force an outgoing framing pulse on the corresponding Aligner (SVCA). TXFPO[N] is driven high for one internal 77.76 MHz clock to indicate the approximate position of the first framing byte (A1). As shown in Figure 36, TXFPO is asserted high for approximately eight TXCLK clock cycles when processing an STS-192/STM-64 stream to indicate the first 16 bytes of the SONET/SDH frame (A1 bytes).

## Figure 36 TXFPI/TXFPO Functional Timing



# 18.2 System Add Interface

Figure 30 shows the relative timing of the add system interface. The LVDS links carry SONET/SDH frame octets that are encoded in 8B/10B characters. Frame boundaries, justification events, and alarm conditions are encoded in special control characters. The upstream devices sourcing the links share a common clock and have a common transport frame alignment that is synchronized by the Add Serial Interface Frame Pulse signal (AFP). Due to phase noise from clock multiplication circuits and backplane routing discrepancies, the links will not phase aligned to each other will be frequency locked The delay from AFP being sampled high to the first and last J0 character is shown in Figure 37. In this example, the first J0 is delivered on link ADX[N]. The delay to the last J0 represents the time when the all the links have delivered their J0 character. In the example below, link ADY[M] is shown to be the slowest. The minimum value for the internal programmable delay (AFPDLY[13:0]) is the delay to the last J0 character plus 20. The maximum value is the delay to the first J0 character plus 36. Consequently, the external system must ensure that the relative delays between all the add LVDS links be less than 16 bytes. The relative phases of the links in Figure 37 are shown for illustrative purposes only. Links may have different delays relative to other links than what is shown.

Also note that changes to AFPDLY[13:0] will only take effect after an AFP pulse has been received, (and while AFP\_DISABLE is not set to 1).



Figure 37 Add System Bus Functional Timing



# 18.3 System Drop Interface Timing

Figure 38 shows the delay from assertion of DFP to the drop serial data links. Due to the presence of FIFOs in the data path, the maximum delay to the J0 character being output on the serial drop lines is 16 SYSCLK cycles. The minimum delay is eight SYSCLK cycles. DFPO is asserted high to indicate the J0 character emission on the Drop bus. DFPO may pulse more than once if the delay between J0s emission is more than two bytes. In order to align the 16 links, the T8TE center bit may be used upon system startup. An internal software delay register (DFPDLY\_REG[13:0]) is used to internally delay the external DFP pulse, thus delaying the emission of the J0 characters on the serial Drop bus.

Also note that changes to DFPDLY[13:0] will only take effect after a DFP pulse has been received, (and while DFP\_DISABLE is not set to 1).



### Figure 38 Drop System Interface Timing



# 18.4 System ACMP/DCMP Timing

Figure 39 shows the delay from DCMP/ACMP to the drop/add serial data links. DCMP/ACMP is valid only at the DFP/AFP pulse time and are ignored at all other locations in the transport frame. A change in value to the connection memory page signal (CMP) results in changing the active space slot interchange settings. Given that CMP is sampled on the DFP/AFP pulse time 0, the first data that is switched according to the newly selected connection memory page are the A1 bytes of the second frame following the first J0 byte dropped/added by/to the SPECTRA-9953. The time to the ASSI/DSSI page change is therefore afp/dfp\_delay + 249.69µs.

Figure 39 CMP Functional Timing



# 18.5 Receive Transport Overhead Port Timing (RTOH)

The SPECTRA-9953 extracts and serially outputs all the transport overhead bytes (defined and undefined) on the RTOH ports. 10368 bits (9x3x48 bytes) are output on each RTOH[N] between two ROHFP assertion. Figure 40 shows the receive transport overhead (RTOH) functional timings. ROHCLK[1:4] is a nominal 82.94MHz clock generated by gapping a 103.68MHz clock. The gapping occurs after the fourth bit 7 has been serialized out on the RTOH port for each group of 4 bytes. This gap is eight 103.68 MHz clock periods wide. All RTOH outputs (RTOH[N], ROHFP[N]) are updated on the rising edge of ROHCLK[N]. The rising edge of ROHCLK[N] should be used to sample RTOH[N] and ROHFP[N]. Sampling ROHFP[N] high identifies the MSB of the first A1 Byte on RTOH. It should be noted that Figure 40 uses STS-1 ordering that is internal to SPECTRA-9953 and does not correspond exactly to the Bellcore STS-1 ordering found in Figure 7.

When processing an STS-192/STM-64 or a quad STS-48/STM-16 data stream, the following multiplexing structure is used :

RTOH[1] bit-wise multiplexes the transport overhead bytes from slices [1,1] [1,2] [1,3] [1,4]. RTOH[2] bit-wise multiplexes the transport overhead bytes from slices [2,1] [2,2] [2,3] [2,4]. RTOH[3] bit-wise multiplexes the transport overhead bytes from slices [3,1] [3,2] [3,3] [3,4]. RTOH[4] bit-wise multiplexes the transport overhead bytes from slices [4,1] [1,2] [1,3] [4,4].



## Figure 40 Receive Transport Overhead Description

# 18.6 Transmit Transport Overhead Port Timing (TTOH)

The function of the transmit transport overhead S/P block is to serially input from the TTOH port all the transport overhead (TOH) bytes to be inserted in the current transmit frame. The TOH bytes must be input from TTOH in the same order that they are transmitted (A1, A2, J0/Z0, B1, E1, F1, D1-D3, H1-H3, B2, K1, K2, D4-D12, S1/Z1, M1/Z2 and E2). The multiplexing structure is the same as the RTOH port (refer to Figure 40).

TOHCLK[4:1] are the generated output clocks used to provide timing for the TTOH[4:1] input, the TTOHEN[4:1] inputs, and the TOHFP[4:1] output. TTOHCLK is a nominal 82.94 MHz clock generated by gapping a 103.68 MHz clock. As opposed to ROHCLK[4:1], the TOHCLK[4:1] clocks are gapped between the 8<sup>th</sup> and 1<sup>st</sup> bits of the TTOH bytes. This gap is eight 103.68 MHz clock periods wide. Sampling TOHFP high with the rising edge of TOHCLK identifies the MSB of the first A1 byte on TTOH. TTOH and TTOHEN data should be externally aligned with the falling edge of TOHCLK. TTOHEN is used to validate, on a byte per byte basis, the byte insertion from the TTOH port. When TTOHEN is sampled high on the serial byte, the serial byte is to be inserted. When TTOHEN is sampled high on the MSB of the TTOH serial byte (i.e. the first serial bit), the byte is inserted in the transport overhead. When TTOHEN is sampled low on the MSB of the TTOH serial byte, the byte is discarded.

# 18.7 Receive DCC Port Timing (RDCC)

The function of the receive section and line RDCC block is to serially output the DCC bytes onto RLD and RSLD. The line DCC bytes (D1-D3) are output serially onto RLD. RSLD is selectable to output either the section DCC bytes (D4-D12) or the line DCC bytes (D1-D3). The RRMP RSLDSEL register bit selects which of the two sources is multiplexed onto RSLD.

Figure 33 shows the RDCC port functional timings. RLDCLK is the generated output clock used to provide timing for the RLD output. RLDCLK is a nominal 576 kHz clock. RSLDCLK is the generated output clock used to provide timing for the RSLD output. If RSLD carries the line DCC, RSLDCLK is a nominal 576 kHz clock or if RSLD carries the section DCC, RSLDCLK is a nominal 192 kHz clock. Sampling ROHFP high identifies the MSB of the first DCC byte on RLD (D4) and RSLD (D1 or D4). RLD and RSLD are aligned with the falling edge of RLDCLK and RSLDCLK and should be sampled on the rising edge of RLDCLK and RSLDCLK and realigned with the falling edge of RLDCLK. Note that when TST-192/STM-64 mode is enabled RDCC ports 2-4 should be ignored.



### Figure 41 RDCC Port Functional Timing



# 18.8 Transmit DCC Port Timing (TDCC)

The function of the transmit section and line TDCC block is to serially input from the TLD and the TSLD ports the DCC bytes to be inserted in the next transmit frame. The line DCC bytes (D4-D12) are input from TLD. TSLD is selectable to input either the section DCC bytes (D4-D12) or the line DCC bytes (D1-D3). The TRMP TSLDSEL register bit selects which of the two inputs is multiplexed onto TSLD.

Figure 29 shows the TDCC functional timings. TLDCLK is the generated output clock used to provide timing for the TLD input. TLDCLK is a nominal 576 KHz clock. TSLDCLK is the generated output clock used to provide timing for the TSLD input. If TSLD carries the line DCC, TSLDCLK is a nominal 576 KHz clock or if TSLD carries the section DCC, TSLDCLK is a nominal 192 KHz clock. Sampling TOHFP high identifies the MSB of the first DCC byte on TLD (D4) and TSLD (D1 or D4). TLD and TSLD data should be externally aligned with the falling edge of TLDCLK and TSLDCLK. When STS-192/STM-64 mode active, TDCC ports 2-4 are ignored.



## Figure 42 TDCC Functional Timing



# 18.9 B3E Port Functional Timing

The path bit interleaved parity error (B3E) is asserted high for each path BIP-8 error detected in the received payload. B3E[4:1] multiplexes the 192 paths BIP-8 errors according the multiplexing format shown in Figure 43. Up to eight B3E errors can be generated per STS-1 per frame when the configuration register bit B3EBLK=0. When B3EBLK=1, only one B3E is generated per STS-1 per frame. Each processing slice generates the B3E errors for 12 paths. Four processing slices are bit-wise multiplexed to generate the stream shown in Figure 43. For each STS-1, there are 3 opportunities within each frame where the B3E count can be generated. Any one error can never appear at more than one opportunity, thus eliminating the possibility of counting the error twice.

B3E[4:1] is updated on the rising edge of ROHCLK[4:1]. Sampling ROHFP[N] high identifies the B3E of the first path in the group.





# 18.10 Receive Ring Control Port Timing (RRCP)

RRCP serially outputs all the section, line, and path defects detected in the receive data stream. Sampling RRCPFP high with RRCPCLK, identifies the OOF defect on RRCPDAT. Path information is updated two times during a single frame period of 125 µs as shown in Figure 44. Four RRCPDAT are used to carry the section/line and path alarms for the 192 paths when processing an STS-192/STM-64 stream or for the four groups of 48 paths when processing four STS-48/STM-16 streams. In both modes, RRCPDAT[N] extracts the 12 path alarms from slice#N,1 followed by the 12 path alarms from slice#N,2, then slice#N,3 and finally the 12 path alarms from slice#N,4.

Also shown is the receive path alarm (RALM) functional timings. RALM serially outputs the "ORing" of the enabled path defects. The same figure shows the STS-1/STM-0 time slots assignment on RALM. Each STS-1/STM-0 time slot is either high or low for 54 consecutive RRCPCLK clock cycles.



### Figure 44 RRCP Port Functional Timing



# **18.11 Transmit Ring Control Port Timing (TRCP)**

The functional timing of the transmit Ring Control Port is identical to that of the receive ring control port. The TRCP port serially inputs the section, line, and path defects to be sent on the transmit direction. The TRCP port is usually connected to the RRCP port of a mate SPECTRA-9953 device. TRCP port is not restricted to RRCP port as long as the format and the timings between TRCPCLK, TRCPFP and TRCPDAT[4:1] are respected. Sampling TRCPFP high with TRCPCLK identifies the OOF defect on TRCPDAT. TRCPFP must be asserted to initiate TRCPDAT capture. Only the first 2352 bits after TRCPFP assertion are considered valid and part of the ring control port.

# 18.12 Add bus Transmit AIS Timing

The Add bus path AIS port allows the user to insert path AIS. Sampling TPAISFP high with SYSCLK identifies STS-1/STM-0 path #1 on TPAIS[4:1]. TPAISFP must be asserted to initiate TPAIS capture. Each TPAIS[N] carries path AIS for a group of 48 paths. TPAIS[N] carries path AIS for slice#N,1twelve paths, followed by slice#N,2, then slice#N,3, and finally the twelfth path AIS for slice#N,4. The following figure shows the functional timing of the Add AIS port.

# Figure 45 Add\_PAIS Functional Timing





# **19 Absolute Maximum Ratings**

Maximum rating are the worst case limits that the device can withstand without sustaining permanent damage. They are not indicative of normal mode operation conditions.

| Storage Temperature                        | -40°C to +125°C                      |
|--------------------------------------------|--------------------------------------|
| 1.8V Supply Voltage (VDDI, AVDL)           | -0.3V to 2.5V                        |
| 3.3V Supply Voltage (VDDO, AVDH, CSU_AVDH) | -0.3V to 4.6V                        |
| Voltage on Any Digital Pin                 | -0.3V to VDDO+0.3V                   |
| Voltage on Any LVDS Pin                    | -0.3V to AVDH + 0.3V                 |
| Static Discharge Voltage                   | ±1000 V                              |
| Latch-Up Current (digital I/O)             | ±100 mA                              |
| Latch-Up Current (LVDS)                    | ±90                                  |
| Latch-Up Current (RESK)                    | ±50                                  |
| DC Input Current                           | ±20 mA                               |
| Reflow Temperature                         | +230°C                               |
| Absolute Maximum Junction Temperature      | +125°C                               |
| input pad tolerance                        | -2V < VDDO < +2V for 10ns, 100mA max |
| output pad overshoot limits                | -2V < VDDO < +2V for 10ns, 20mA max  |

### Table 24 Absolute Maximum Ratings

# 20 D.C. Characteristics

 $T_A = -40^{\circ}C$  to  $T_J = +125^{\circ}C$ ,  $V_{VDDI} = V_{VDDItypical} \pm 5\%$ ,  $V_{VDDO} = V_{DDOtypical} \pm 5\%$ (Typical Conditions:  $T_C = 25^{\circ}C$ ,  $V_{VDDI} = 1.8V$ ,  $V_{VDDO} = 3.3V$ ,  $V_{AVDL} = 1.8V$ ,  $V_{AVDH} = 3.3V$ )

| Symbol           | Parameter                                   | Min   | Тур | Max   | Units | Conditions                                                                                                |
|------------------|---------------------------------------------|-------|-----|-------|-------|-----------------------------------------------------------------------------------------------------------|
| VDDI             | Power Supply at 1.8V                        | 1.71  | 1.8 | 1.89  | Volts |                                                                                                           |
| VDDO             | Power Supply at 3.3V                        | 3.135 | 3.3 | 3.465 | Volts |                                                                                                           |
| VIL              | Input Low Voltage                           | 0     |     | 0.8   | Volts | Guaranteed Input Low voltage.                                                                             |
| Vih              | Input High Voltage                          | 2.0   |     |       | Volts | Guaranteed Input High voltage.                                                                            |
| Vol              | Output or<br>Bi-directional Low<br>Voltage  |       | 0.1 | 0.4   | Volts | Guaranteed output Low<br>voltage at VDDO=2.97V<br>and IOL=maximum rated<br>for pad.                       |
| Vон              | Output or<br>Bi-directional High<br>Voltage | 2.4   | 2.7 |       | Volts | Guaranteed output High<br>voltage at VDDO=2.97V<br>and I <sub>OH</sub> =maximum rated<br>current for pad. |
| V <sub>T+</sub>  | Reset Input High<br>Voltage                 | 2.2   |     |       | Volts | Applies to RSTB and TRSTB only.                                                                           |
| V <sub>T-</sub>  | Reset Input Low<br>Voltage                  |       |     | 0.8   | Volts | Applies to RSTB and<br>TRSTB only.                                                                        |
| Vth              | Reset Input<br>Hysteresis Voltage           |       | 0.5 |       | Volts | Applies to RSTB and<br>TRSTB only.                                                                        |
| IILPU            | Input Low Current                           | -200  | -50 | -4    | μΑ    | VIL = GND. Notes 1 and 3.                                                                                 |
| IIHPU            | Input High Current                          | -10   | 0   | +10   | μA    | VIH = V <sub>DD</sub> . Notes 1 and 3.                                                                    |
| IIL              | Input Low Current                           | -10   | 0   | +10   | μΑ    | V <sub>IL</sub> = GND. Notes 2 and 3.                                                                     |
| ΙΗ               | Input High Current                          | -10   | 0   | +10   | μA    | VIH = V <sub>DD</sub> . Notes 2 and 3.                                                                    |
| C <sub>IN</sub>  | Input Capacitance                           |       | 5   |       | PF    | t <sub>A</sub> =25°C, f = 1 MHz                                                                           |
| C <sub>OUT</sub> | Output Capacitance                          | 2     | 5   |       | PF    | t <sub>A</sub> =25°C, f = 1 MHz                                                                           |
| C <sub>IO</sub>  | Bi-directional<br>Capacitance               |       | 5   |       | PF    | t <sub>A</sub> =25°C, f = 1 MHz                                                                           |

# Table 25 D.C. Characteristics

| Symbol                            | Parameter                                      | Min  | Тур  | Мах  | Units | Conditions                                       |
|-----------------------------------|------------------------------------------------|------|------|------|-------|--------------------------------------------------|
| VIV                               | LVDS Input Voltage<br>Range                    | 0    |      | 2.4  | V     |                                                  |
| IVidml                            | LVDS Minimum<br>Input Differential<br>Voltage  | 100  |      |      | mV    | Vidm/2 +Vcm < 2.4 V<br>and<br>Vcm - Vidm/2 > 0 V |
| R <sub>IN</sub>                   | LVDS Differential<br>Input Impedance           | 80   | 100  | 120  | Ω     |                                                  |
| VLOH                              | LVDS Output<br>voltage high                    | 1350 | 1375 | 1425 | mV    | R <sub>LOAD</sub> =100Ω ±1%                      |
| VLOL                              | LVDS Output<br>voltage low                     | 900  | 1025 | 1125 | mV    | R <sub>LOAD</sub> =100Ω ±1%                      |
| IVodml                            | LVDS Output<br>Differential Voltage            | 300  | 350  | 450  | mV    | R <sub>LOAD</sub> =100Ω ±1%                      |
| Vосм                              | LVDS Output<br>Common-Mode<br>Voltage          | 1125 | 1200 | 1275 | mV    | R <sub>LOAD</sub> =100Ω ±1%                      |
| R <sub>O</sub>                    | LVDS Output<br>Impedance,<br>Differential      | 80   | 100  | 120  | Ω     |                                                  |
| I <sup>V</sup> odmi               | Change in  VODM <br>between "0" and "1"        |      |      | 25   | mV    | R <sub>LOAD</sub> =100Ω ±1%                      |
| VOCM                              | Change in V <sub>OCM</sub> between "0" and "1" |      |      | 25   | mV    | R <sub>LOAD</sub> =100Ω ±1%                      |
| I <sub>SP</sub> , I <sub>SN</sub> | LVDS Short-Circuit<br>Output Current           |      |      | 10   | mA    | Drivers shorted to ground                        |
| ISPN                              | LVDS Short-Circuit<br>Output Current           |      |      | 10   | mA    | Drivers shorted togethe                          |

### Notes on D.C. Characteristics:

1. Input pin or bi-directional pin with internal pull-up resistor.

2. Input pin or bi-directional pin without internal pull-up resistor

3. Negative currents flow into the device (sinking), positive currents flow out of the device (sourcing.)



# 21 Power Information

# 21.1 **Power Requirements**

#### Table 26 Power Requirements

| Conditions                                    | Parameter       | Typ <sup>1,3</sup> | High⁴  | Max <sup>2</sup> | Units |
|-----------------------------------------------|-----------------|--------------------|--------|------------------|-------|
| OC192                                         | IDDOP (AVDH1)   | 0.015              | -      | 0.019            | А     |
| All serial links, parallel buses,             | IDDOP (AVDH2)   | 0.010              | -      | 0.013            | А     |
| PRBS generators and PRBS<br>monitors running. | IDDOP (AVDHREF) | 0.009              | -      | 0.011            | А     |
| monitoro ranning.                             | IDDOP (AVDL123) | 0.103              | -      | 0.13             | А     |
|                                               | IDDOP (AVDL4)   | 0.023              | -      | 0.035            | А     |
|                                               | IDDOP (QAVD)    | 0.005              | -      | 0.007            | А     |
|                                               | IDDOP (VDDI)    | 5.104              | -      | 6.2              | А     |
|                                               | IDDOP (VDDO)    | 0.643              | -      | 0.8              | А     |
|                                               | Total Power     | 12.2485            | 12.979 | -                | W     |
| 4 x OC-48                                     | IDDOP (AVDH1)   | 0.015              | -      | 0.020            | А     |
|                                               | IDDOP (AVDH2)   | 0.009              | -      | 0.015            | А     |
|                                               | IDDOP (AVDHREF) | 0.009              | -      | 0.014            | А     |
|                                               | IDDOP (AVDL123) | 0.101              | -      | 0.14             | А     |
|                                               | IDDOP (AVDL4)   | 0.025              | -      | 0.033            | А     |
|                                               | IDDOP (QAVD)    | 0.004              | -      | 0.010            | А     |
|                                               | IDDOP (VDDI)    | 5.322              | -      | 6.3              | А     |
|                                               | IDDOP (VDDO)    | 0.640              | -      | 0.8              | А     |
|                                               | Total Power     | 12.640             | 13.616 | -                | W     |

Notes:

- Typical IDD values are calculated as the mean value of current under the following conditions: typically processed silicon, nominal supply voltage, Tj=60 °C, outputs loaded with 30 pF, and a normal amount of traffic or signal activity. These values are suitable for evaluating typical device performance in a system.
- 2. Max IDD values are currents guaranteed by the production test program and/or characterization over process for operating currents at the maximum operating voltage and operating temperature that yields the highest current (including outputs loaded to 30pF).
- 3. Typical power values are calculated using the formula:

Power = ∑i(VDDNomi x IDDTypi)

Where i denotes all the various power supplies on the device, VDDNomi is the nominal voltage for supply i, and IDDTypi is the typical current for supply i (as defined in note 1 above). These values are suitable for evaluating typical device performance in a system.



4. High power values are a "normal high power" estimate, calculated using the formula:

Power =  $\sum i(VDDMaxi \times IDDHighi)$ 

Where i denotes all the various power supplies on the device, VDDMaxi is the maximum operating voltage for supply i, and IDDHighi is the current for supply i. IDDHigh values are calculated as the mean value plus two sigmas ( $2\sigma$ ) of measured current under the following conditions: Tj=105° C, outputs loaded with 30 pF. These values are suitable for evaluating board and device thermal characteristics.

# 22 Microprocessor Interface Timing Characteristics

 $T_{A} = -40^{\circ}C \text{ to } T_{J} = +125^{\circ}C, V_{VDDI} = V_{VDDItypical} \pm 5\%, V_{VDDO} = V_{DDOtypical} \pm 5\%$ (Typical Conditions:  $T_{C} = 25^{\circ}C, V_{VDDI} = 1.8V, V_{VDDO} = 3.3V, V_{AVDL} = 1.8V, V_{AVDH} = 3.3V$ ))

| Symbol           | Parameter                                     | Min | Max | Units |
|------------------|-----------------------------------------------|-----|-----|-------|
| tSAR             | Address to Valid Read Set-up Time             | 10  |     | ns    |
| tHAR             | Address to Valid Read Hold Time               | 5   |     | ns    |
| tSALR            | Address to Latch Set-up Time                  | 10  |     | ns    |
| tHALR            | Address to Latch Hold Time                    | 10  |     | ns    |
| tVL              | Valid Latch Pulse Width                       | 5   |     | ns    |
| tSLR             | Latch to Read Set-up                          | 0   |     | ns    |
| tHLR             | Latch to Read Hold                            | 5   |     | ns    |
| <sup>tP</sup> RD | Valid Read to Valid Data Propagation Delay    |     | 70  | ns    |
| tZRD             | Valid Read Negated to Output Tri-state        |     | 20  | ns    |
| ZINTH            | Valid Read Negated to INTB High (WCIMODE = 0) |     | 50  | ns    |
|                  |                                               |     |     |       |

### Table 27 Microprocessor Interface Read Access

### Figure 46 Intel Microprocessor Interface Read Timing



#### Notes on Microprocessor Interface Read Timing:

1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.



- 2. Output propagation delays are measured with a 100 pF load on the Microprocessor Interface data bus, (D[15:0]).
- 3. A valid read cycle is defined as a logical OR of the CSB and the RDB signals.
- 4. In non-multiplexed address/data bus architectures, ALE should be held high so parameters tS<sub>ALR</sub>, tH<sub>ALR</sub>, tV<sub>L</sub>, tS<sub>LR</sub>, and tH<sub>LR</sub> are not applicable.
- 5. Parameter tH<sub>AR</sub> is not applicable if address latching is used.
- 6. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 7. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.

| Symbol           | Parameter                                      | Min | Мах | Units |
|------------------|------------------------------------------------|-----|-----|-------|
| tSAW             | Address to Valid Write Set-up Time             | 10  |     | ns    |
| tSDW             | Data to Valid Write Set-up Time                | 20  |     | ns    |
| tSALW            | Address to Latch Set-up Time                   | 10  |     | ns    |
| tHALW            | Address to Latch Hold Time                     | 10  |     | ns    |
| t∨L              | Valid Latch Pulse Width                        | 5   |     | ns    |
| tSLW             | Latch to Write Set-up                          | 0   |     | ns    |
| tHLW             | Latch to Write Hold                            | 5   |     | ns    |
| tHDW             | Data to Valid Write Hold Time                  | 5   |     | ns    |
| tHAW             | Address to Valid Write Hold Time               | 5   |     | ns    |
| <sup>tV</sup> WR | Valid Write Pulse Width                        | 40  |     | ns    |
| tZINTH           | Valid Write Negated to INTB High (WCIMODE = 1) |     | 50  | ns    |

#### Table 28 Microprocessor Interface Write Access

### Figure 47 Intel Microprocessor Interface Write Timing



### Notes on Microprocessor Interface Write Timing:

- 1. A valid write cycle is defined as a logical OR of the CSB and the WRB signals.
- In non-multiplexed address/data bus architectures, ALE should be held high so parameters tS<sub>ALW</sub>, tH<sub>ALW</sub>, tV<sub>L</sub>, tS<sub>LW</sub>, and tH<sub>LW</sub> are not applicable.
- 3. Parameter tHAW is not applicable if address latching is used.
- 4. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 5. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.



# 23 A.C. Timing Characteristics

 $T_A = -40^{\circ}C$  to  $T_J = +125^{\circ}C$ ,  $V_{VDDI} = V_{VDDItypical} \pm 5\%$ ,  $V_{VDDO} = V_{DDOtypical} \pm 5\%$ (Typical Conditions:  $T_C = 25^{\circ}C$ ,  $V_{VDDI} = 1.8V$ ,  $V_{VDDO} = 3.3V$ ,  $V_{AVDL} = 1.8V$ ,  $V_{AVDH} = 3.3V$ )

# 23.1 Reset Timing

### Table 29 System Miscellaneous Timing

| Symbol | Description            | Min | Max | Units |
|--------|------------------------|-----|-----|-------|
| TVRSTB | RSTB input pulse width | 100 |     | ns    |

Figure 48 System Miscellaneous Timing Diagram Timing



# 23.2 Line Interface Timing

### Table 30 Line Interface Timing

| Symbol   | Description                           | Min    | Max    | Units |
|----------|---------------------------------------|--------|--------|-------|
| FRXCLK   | RXCLK Frequency (nominally 622.08MHz) | 622.07 | 622.09 | MHz   |
| T_RXCLK  | RXCLK period (nominally 1.608 ns)     | 1.607  | 1.61   | ns    |
| TW_RXCLK | RXCLK duty cycle (TH_RXCLK/TL_RXCLK)  | 45     | 55     | %     |
| TR_RXCLK | RXCLK rise time (20%-80%)             | 100    | 300    | ps    |
| TF_RXCLK | RXCLK fall time (20%-80%)             | 100    | 300    | ps    |
| TS_RXCLK | RXDATA Setup time                     | 300    |        | ps    |
| TH_RXCLK | RXDATA hold time                      | 300    |        | ps    |



| FTXCLK              | TXCLK Frequency (nominally 622.08MHz) | 622.07 | 622.09           | MHz |
|---------------------|---------------------------------------|--------|------------------|-----|
| T_TXCLK             | TXCLK period (nominally 1.608 ns)     | 1.607  | 1.61             | ns  |
| TW_TXCLK            | TXCLK duty cycle (TH_TXCLK/TL_TLCLK)  | 40     | 60               | %   |
| TR_TXCLK            | TXCLK rise time (20%-80%)             | 100    | 250 <sup>1</sup> | ps  |
| TF_TXCLK            | TXCLK fall time (20%-80%)             | 100    | 250 <sup>1</sup> | ps  |
| TCQ_min,<br>TCQ_max | TXDATA propagation delay              | -200   | 200              | ps  |

#### Notes on Line Interface Timing:

1. TXCLK Rise/fall times specified with a load capacitance of 1pF.

### Figure 49 Line Interface Timing



PMC-Sierra's LVDS I/Os operate according to the IEEE 1596.3-1996 specification. The transmitter drives a differential signal through a pair of 50  $\Omega$  characteristic interconnects, such as board traces, backplane traces, or short lengths of cable. The receiver presents a 100  $\Omega$  differential termination impedance to terminate the lines. Included in the standard is sufficient common-mode range for the receiver to accommodate as much as 925 mV of common-mode ground difference.

# 23.3 System (777 MHz) Interface Timing

| Symbol    | Description                               | Min                     | Typical    | Max                     | Units  |
|-----------|-------------------------------------------|-------------------------|------------|-------------------------|--------|
| FSYSCLK   | SYSCLK Frequency<br>(nominally 77.76 MHz) | 77                      |            | 78                      | MHz    |
| THISYSCLK | SYSCLK High Pulse<br>Width                | 5.8                     |            |                         | ns     |
| TLOSYSCLK | SYSCLK Low Pulse<br>Width                 | 5.8                     |            |                         | ns     |
| FADLVDS   | ADP/N[X] , DDP/N[X] bit rate              | 10 FSYSCLK –<br>100 ppm | 10 FSYSCLK | 10 FSYSCLK<br>– 100 ppm | Mbit/s |

#### Table 31 System Interface Timing



| Symbol            | Description                                               | Min | Typical | Мах | Units |
|-------------------|-----------------------------------------------------------|-----|---------|-----|-------|
| FSYSCLK           | SYSCLK Frequency<br>(nominally 77.76 MHz )                | 77  |         | 78  | MHz   |
| THISYSCLK         | SYSCLK High Pulse<br>Width                                | 5.8 |         |     | ns    |
| TLOSYSCLK         | SYSCLK Low Pulse<br>Width                                 | 5.8 |         |     | ns    |
| T <sub>fall</sub> | VODM fall time, 80%-<br>20%, (RLOAD= <sup>100</sup> Ω ±1% | 200 | 300     | 400 | ps    |
| T <sub>rise</sub> | VODM rise time, 80%-<br>20%, (RLOAD= <sup>100Ω ±1%</sup>  | 200 | 300     | 400 | ps    |
| T <sub>skew</sub> | Differential skew                                         |     |         | 50  | ps    |

The min and max  $f_{ADLVDS}$  specification is to accommodate transients between generated clocks. The mean data rate on the add and drop interfaces must be exactly  $10f_{SYSCLK}$ . FIFO overrun/underrun in the R8TD and T8TE will result if the mean data rate differs from  $10f_{SYSCLK}$ . A common system clock needs to be used for all devices with serial TelecomBus interfaces.

PMC-Sierra's LVDS I/Os operate according to IEEE 1596.3-1996. The transmitter drives a differential signal through a pair of 50  $\Omega$  characteristic interconnects, such as board traces, backplane traces, or short lengths of cable. The receiver presents a 100  $\Omega$  differential termination impedance to terminate the lines. Included in the standard is sufficient common-mode range for the receiver to accommodate as much as 925 mV of common-mode ground difference.

# 23.4 System Interface Control Pin Timing

| Symbol            | Description                             | Min | Max | Units |
|-------------------|-----------------------------------------|-----|-----|-------|
| FSYSCLK           | SYSCLK Frequency (nominally 77.76 MHz ) | 77  | 78  | MHz   |
| THISYSCLK         | SYSCLK High Pulse Width                 | 5.8 |     | ns    |
| TLOSYSCLK         | SYSCLK Low Pulse Width                  | 5.8 |     | ns    |
| TS <sub>CMP</sub> | DCMP/ACMP Set-Up Time                   | 3   |     | ns    |
| THCMP             | DCMP/ACMP Hold Time                     | 0   |     | ns    |
| TS <sub>fp</sub>  | DFP/AFP Set-Up Time                     | 3   |     | ns    |
| TH <sub>fp</sub>  | DFP/AFP Hold Time                       | 0   |     | ns    |
| TSAIS             | TPAISFP/TPAIS Set-Up Time               | 3   |     | ns    |

Table 32 System Interface Control Pin Timing

| Symbol | Description             | Min | Max | Units |
|--------|-------------------------|-----|-----|-------|
| THAIS  | TPAISFP/TPAIS Hold Time | 0   |     | ns    |
| TPDFPO | DFPO Propagation delay  | 0   | 6   | ns    |

#### Figure 50 SPECTRA-9953 System Side Input/Output Timing



#### Notes on Input Timing:

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.

#### Notes on Output Timing:

- 1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Output propagation delays are measured with a 30 pF load on the outputs except when otherwise specified.

# 23.5 Receive Transport Overhead Port and B3E Timing

| Symbol  | Description                                                                                                                       | Min    | Max    | Units |
|---------|-----------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|
| FROHCLK | ROHCLK1-4 Frequency : (ROHCLK is nominally 82.94 MHz<br>and is generated by gapping an internal 103.68 MHz receive<br>line clock) | 103.51 | 103.68 | MHz   |
| TPROHFP | ROHCLK1-4 rising edge to ROHFP1-4 valid                                                                                           | 1      | 6      | ns    |
| TPRTOH  | ROHCLK1-4 rising edge to RTOH1-4 valid                                                                                            | 1      | 6      | ns    |
| tPB3E   | ROHCLK1-4 rising edge to B3E1-4 valid                                                                                             | 1      | 6      | ns    |

#### Table 33 ROHCLK1-4/B3E Output Timing



# Figure 51 Receive RTOH Output Timing



#### Notes on Output Timing:

- 1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Output propagation delays are measured with a 30 pF load on the outputs except when otherwise specified.

# 23.6 Receive DCC Port Timing

#### Table 34 Receive DCC Output Timing

| Symbol                          | Description                                    | Min       | Max | Units |
|---------------------------------|------------------------------------------------|-----------|-----|-------|
| FRSLDCLK                        | RSLDCLK Frequency                              | 192 or 57 | '6  | khZ   |
| TPRSLD                          | RSLDCLK falling edge to RSLD valid             | -250      | 0   | ns    |
| TS <sub>ROHFP<sup>8</sup></sub> | ROHFP output setup time to RSLDCLK rising edge | 4         |     | ns    |
| THROHFP                         | ROHFP output hold time to RSLDCLK rising edge  | 1         |     | ns    |
| FRLDCLK                         | RLDCLK Frequency                               | 576       |     | KHz   |
| TP <sub>RLD</sub>               | RLDCLK falling edge to RLD valid               | -250      | 0   | ns    |
| TSROHFP                         | ROHFP output setup time to RLDCLK rising edge  | 4         |     | ns    |
| TH <sub>ROHFP</sub>             | ROHFP output hold time to RLDCLK rising edge   | 1         |     | ns    |

<sup>&</sup>lt;sup>8</sup> ROHFP is an output. Because it is used to synchronize the DCC ports, it is characterized withrespect to RLDCLK and RSLDCLK. Set-up and hold times are used to provide the window where the pulse is valid around a rising edge of RLDCLK and RSLDCLK.



### Figure 52 Receive DCC Output Timing



### Notes on Output Timing:

- 1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Output propagation delays are measured with a 30 pF load on the outputs except when otherwise specified.

# 23.7 Transmit Overhead Port Timing

### Table 35 TOH Port Input/Output Timing

| Symbol             | Description                                                                                                                       | Min    | Max    | Units |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|
| FTOHCLK            | TOHCLK1-4 Frequency : (ROHCLK is nominally 82.94 MHz<br>and is generated by gapping an internal 103.68 MHz receive<br>line clock) | 103.51 | 103.68 | MHz   |
| TS <sub>TTOH</sub> | TTOH1-4 Set-up time to TOHCLK1-4 rising edge                                                                                      | 3      |        | ns    |
| ТНТТОН             | TTOH1-4 Hold time to TOHCLK1-4 rising edge                                                                                        | 0      |        | ns    |
| TSTTOHEN           | TTOHEN1-4 Set-up time to TOHCLK1-4 rising edge                                                                                    | 3      |        | ns    |
| THTTOHEN           | TTOHEN1-4 Hold time to TOHCLK1-4 rising edge                                                                                      | 0      |        | ns    |
| TPTOHFP            | TOHCLK1-4 rising edge to TOHFP1-4 valid                                                                                           | 1      | 6      | ns    |



### Figure 53 Transmit Transport Overhead Port Timing



#### Notes on Input Timing:

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.

#### Notes on Output Timing:

- 1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Output propagation delays are measured with a 30 pF load on the outputs except when otherwise specified.

# 23.8 Transmit DCC Port Timing

|        | •           | • | 0 |  |
|--------|-------------|---|---|--|
| Symbol | Description |   |   |  |

Table 36 Transmit DCC Input/Output Timing

| Symbol                          | Description                                    | Min       | Мах | Units |
|---------------------------------|------------------------------------------------|-----------|-----|-------|
| FTSLDCLK                        | TSLDCLK Frequency                              | 192 or 57 | 6   | KhZ   |
| TS <sub>TSLD</sub>              | TSLD Set-up time to TSLDCLK rising edge        | 50        |     | ns    |
| TH <sub>TSLD</sub>              | TSLD Hold time to TSLDCLK rising edge          | 250       |     | ns    |
| TS <sub>TOHFP<sup>9</sup></sub> | TOHFP output setup time to TSLDCLK rising edge | 4         |     | ns    |

<sup>&</sup>lt;sup>9</sup> TOHFP is an output. Because it is used to synchronize the transmit DCC ports, it is characterized with-respect to TLDCLK and TSLDCLK. Set-up and hold times are used to provide the window the pulse is valid around a rising edge of TLDCLK and TSLDCLK.



| Symbol              | Description                                   | Min | Max | Units |
|---------------------|-----------------------------------------------|-----|-----|-------|
| THTOHFP             | TOHFP output hold time to TSLDCLK rising edge | 1   |     | ns    |
| FTLDCLK             | TLDCLK Frequency                              | 576 |     | KHz   |
| TS <sub>TLD</sub>   | TLD Set-up time to TLDCLK rising edge         | 50  |     | ns    |
| TH <sub>TLD</sub>   | TLD Hold time to TLDCLK rising edge           | 250 |     | ns    |
| TS <sub>TOHFP</sub> | TOHFP output setup time to TLDCLK rising edge | 4   |     | ns    |
| THTOHFP             | TOHFP output hold time to TLDCLK rising edge  | 1   |     | ns    |

## Figure 54 Transmit DCC Input/Output Timing



#### Notes on Input Timing:

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.

# 23.9 Receive Ring Control Port Timing

| Symbol                | Description                                                                                                                     | Min    | Max | Units |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|
| FRRCPCLK              | RRCPCLK Frequency : RRCPCLK is nominally 20.736 MHz<br>and is generated by gapping an internal 25.92 MHz transmit<br>line clock | 20.736 |     | MHz   |
| <sup>TP</sup> RRCPDAT | RRCPCK falling edge to RRCPDAT1-4 valid                                                                                         | -3     | 8   | ns    |
| TPRRCPFP              | RRCPCK falling edge to RRCPFP valid                                                                                             | -3     | 8   | ns    |

#### Table 37 RRCP Timing



| Γ | TP <sub>RALM</sub> | RRCPCK falling edge to RALM1-4 valid | -3 | 8 | ns |  |
|---|--------------------|--------------------------------------|----|---|----|--|
|---|--------------------|--------------------------------------|----|---|----|--|

#### Figure 55 RRCP Timing



#### Notes on Output Timing:

- 1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Output propagation delays are measured with a 30 pF load on the outputs except when otherwise specified.

# 23.10 Transmit Ring Control Port Timing

| Symbol                | Description                                                                                                                     | Min    | Мах | Units |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|
| FTRCPCLK              | TRCPCLK Frequency : TRCPCLK is nominally 20.736 MHz<br>and is generated by gapping an internal 25.92 MHz transmit<br>line clock | 20.736 |     | MHz   |
| TLOTRCPCLK            |                                                                                                                                 |        |     |       |
| THITRCPCLK            |                                                                                                                                 |        |     |       |
| TS <sub>TRCPFP</sub>  | TRCPFP Set-up time to TRCPCK rising edge                                                                                        | 5      |     | ns    |
| THTRCPFP              | TRCPFP Hold time to TRCPCK rising edge                                                                                          | 5      |     | ns    |
| TS <sub>TRCPDAT</sub> | TRCPDAT1-4 Set-up time to TRCPCLK rising edge                                                                                   | 5      |     | ns    |
| THTRCPDAT             | TRCPDAT1-4 Hold time to TRCPCLK rising edge                                                                                     | 5      |     | ns    |

#### Table 38 TRCP Timing



## Figure 56 TRCP Port Timing



#### Notes on Input Timing:

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.

# 23.11 JTAG Test Port Timing

| Symbol            | Description            | Min | Max | Units |
|-------------------|------------------------|-----|-----|-------|
| FTCK              | TCK Frequency          |     | 4   | MHz   |
| THITCK            | TCK HI Pulse Width     | 100 |     | ns    |
| THITCK            | TCK LO Pulse Width     | 100 |     | ns    |
| TS <sub>TMS</sub> | TMS Set-up time to TCK | 25  |     | ns    |
| tHTMS             | TMS Hold time to TCK   | 25  |     | ns    |
| tS <sub>TDI</sub> | TDI Set-up time to TCK | 25  |     | ns    |
| tH <sub>TDI</sub> | TDI Hold time to TCK   | 25  |     | ns    |
| tPTDO             | TCK Low to TDO Valid   | 2   | 25  | ns    |
| tVTRSTB           | TRSTB Pulse Width      | 100 |     | ns    |

#### Table 39 JTAG Port Interface



### Figure 57 JTAG Port Interface Timing



#### Notes on Input Timing:

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.

#### Notes on Output Timing:

- 1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Output propagation delays are measured with a 30 pF load on the outputs except when otherwise specified.



# 24 Ordering and Thermal Information

### Table 40 Ordering Information

| PART NO.  | Description |
|-----------|-------------|
| PM5317-FI | 1152 FCBGA  |

This product is designed to operate over a wide temperature range when used with a heat sink and is suited for outside plant equipment<sup>1</sup>.

#### Table 41 Outside Plant Thermal Information

| Maximum long-term operating junction temperature (T <sub>J</sub> ) to ensure adequate long-term life.                                    | 105⁰C              |
|------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Maximum junction temperature (T <sub>J</sub> ) for short-term excursions with guaranteed continued functional performance <sup>2</sup> . | 125 <sup>0</sup> C |
| This condition will typically be reached when the local ambient temperature reaches 85 °C.                                               |                    |
| Minimum ambient temperature (T <sub>A</sub> )                                                                                            | -40 °C             |

#### Table 42 Device Compact Model<sup>3</sup>

| Junction-to-Case Thermal Resistance, $\theta_{JC}$         | 0.16 °C/W |
|------------------------------------------------------------|-----------|
| Junction-to-Board Thermal Resistance, $\theta_{\text{JB}}$ | 3.95 °C/W |

### Table 43 Heat Sink Requirements

| $\theta_{SA} + \theta_{CS}^4$ | The sum of $\theta_{SA} + \theta_{CS}$ must be less<br>than or equal to:<br>[(105 - T <sub>A</sub> ) / P <sub>D</sub> ] - $\theta_{JC}$ ] °C/W |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | where:                                                                                                                                         |
|                               | $T_A$ is the ambient temperature at the heat sink location $P_D$ is the operating power dissipated in the package                              |
|                               | $\theta_{\text{SA}}$ and $\theta_{\text{CS}}$ are required for long-term operation                                                             |

# Power depends upon the operating mode. To obtain power information, refer to 'High' power values in section 18.1 Power Requirements.Notes

- 1. The minimum ambient temperature requirement for Outside Plant Equipment meets the minimum ambient temperature requirement for Industrial Equipment.
- 2. Short-term is used as defined in Telcordia Technologies Generic Requirements GR-63-Core Core.
- θ<sub>JC</sub>, the junction-to-case thermal resistance, is a measured nominal value plus two sigma. θ<sub>JB</sub>, the junction-to-board thermal resistance, is obtained by simulating conditions described in JEDEC Standard JESD 51-8.



4.  $\theta_{SA}$  is the thermal resistance of the heat sink to ambient.  $\theta_{CS}$  is the thermal resistance of the heat sink attached material. The maximum  $\theta_{SA}$  required for the airspeed at the location of the device in the system with all components in place.



# 25 Mechanical Information



SIDE VIEW

NOTES: 1) ALL DIMENSIONS IN MILLIMETER.

- 2) DIMENSION aaa DENOTES PACKAGE BODY PROFILE.
- 3) DIMENSION bbb DENOTES PARALLEL.
- 4) DIMENSION ddd DENOTES COPLANARITY.
- 5) DIAMETER OF SOLDER MASK OPENING IS 0.530 MM (SMD).

| PACKAGE TYPE : 1152 FLIP CHIP BALL GRID ARRAY - FCBGA |      |            |      |              |              |              |              |       |      |             |      |      |      |      |      |   |
|-------------------------------------------------------|------|------------|------|--------------|--------------|--------------|--------------|-------|------|-------------|------|------|------|------|------|---|
| BODY SIZE : 35 x 35 x 2.39 MM ( 7 LAYERS)             |      |            |      |              |              |              |              |       |      |             |      |      |      |      |      |   |
| Dim.                                                  | А    | <b>A</b> 1 | A2   | D            | D1           | ш            | E1           | M,N   | b    | е           | aaa  | bbb  | ddd  | eee  | fff  | S |
| Min.                                                  | 2.11 | 0.40       | 1.71 | -            | -            | -            | -            | -     | 0.48 | -           | -    | -    | -    | -    | -    | - |
| Nom.                                                  | 2.39 | 0.50       | 1.89 | 35.00<br>BSC | 33.00<br>BSC | 35.00<br>BSC | 33.00<br>BSC | 34x34 | 0.64 | 1.00<br>BSC | -    | -    | -    | -    | -    | - |
| Max.                                                  | 2.67 | 0.60       | 2.07 | -            | -            | -            | -            | -     | 0.76 | -           | 0.20 | 0.25 | 0.20 | 0.30 | 0.15 |   |



# Notes