



## **Digital Color-Space Processor for CCD Cameras**

## Features

- ITU-601 Compliant Image Formatting
- ITU-656 and SMPTE-125/M Transport
- Provides Separate HREF and VREF (or alternately VSYNC) Signals
- I<sup>2</sup>C Control Interface
- Limited Secondary I<sup>2</sup>C Bus Master
- Automatic White Balance
- Programmable Gamma Correction
- 4:5 Square-Pixel Interpolation
- Advanced Color Anti-Aliasing Filter
- Programmable Luma Gain and Saturation Control
- Fully Programmable Color Separation Matrix Coefficients
- Supports Images up to 1024 pixels wide, with no limitation on Vertical Size

## Description

The CS7665 is a low-power Digital Color-Space Processor for CCD cameras. It provides all necessary digital image processing for standard four-color interline transfer CCD imagers. The CS7665 processes the MYCG CCD imager data into YCrCb formatted component digital video. Internal processing includes color separation, automatic white balance, user programmable gamma correction curves, square pixel interpolation, and output formatting. The CS7665 employes an advanced color anti-aliasing filter which prevents both incorrect color and "color noise" that can undermine compression based systems. The CS7665 digital output is ITU-601 compliant and supports both ITU-656 and SMPTE-125/M transport. Additionally, HREF and VREF (or VSYNC) output pins are provided to support older analog video encoders and the current ZV-Port definition. The CS7665 can support horizontal line widths of up to 1024 pixels. It has no limitations on the number of lines it can support in the vertical direction.

The CS7665 is designed to work directly with the CS7615 CCD Imager Analog Processor.

#### ORDERING INFORMATION

CS7665-KQ 0° to +70° C (10 mm x 10 mm x 1.4 mm) 64-pin TQFP



Preliminary Product Information

This document contains information for a new product. Cirrus Logic reserves the right to modify this product without notice.

#### Cirrus Logic, Inc.

Crystal Semiconductor Products Division P.O. Box 17847, Austin, Texas 78760 (512) 445 7222 FAX: (512) 445 7581 http://www.crystal.com Copyright © Cirrus Logic, Inc. 1997 (All Rights Reserved)



## **DIGITAL CHARACTERISTICS:** (Test conditions: T<sub>A</sub>=25°C; V<sub>DD</sub>=5V; Output load=30pf; Input Lev-

els: logic 0=0V, logic 1=V<sub>DD</sub>.)

| Parameter                                                                  | Symbol          | Min                  | Тур  | Max  | Units |
|----------------------------------------------------------------------------|-----------------|----------------------|------|------|-------|
| ILogic Inputs                                                              |                 | 4 4                  |      |      | +     |
| High-Level Input Voltage                                                   | V <sub>IH</sub> | V <sub>DD</sub> -0.8 |      |      | V     |
| Low-Level Input Voltage                                                    | V <sub>IL</sub> |                      |      | 0.8  | V     |
| Input Leakage Current                                                      | I <sub>IN</sub> |                      |      | 10.0 | μA    |
| Input Pin Capacitance                                                      | C <sub>DI</sub> |                      | 10   |      | pF    |
| Input Clamp Voltage                                                        |                 |                      | -0.7 |      | V     |
| Logic Outputs                                                              |                 | -                    |      |      | 1     |
| High-Level Output Source Current @ V <sub>OH</sub> = V <sub>DD</sub> -0.4V | I <sub>OH</sub> | 2                    |      |      | mA    |
| Low-Level Output Sink Current @ V <sub>OL</sub> = 0.4V                     | I <sub>OL</sub> | 2                    |      |      | mA    |
| High-Z Leakage Current                                                     | Ι <sub>Ζ</sub>  |                      |      | 10.0 | μΑ    |

## SWITCHING CHARACTERISTICS: (Test conditions: T<sub>A</sub>=25°C; V<sub>DD</sub>=5V; Output load=30pf; Input

Levels: logic 0=0V, logic 1=V<sub>DD</sub>.)

| Parameter                                  |                                   | Symbol              | Min | Тур | Max      | Units      |
|--------------------------------------------|-----------------------------------|---------------------|-----|-----|----------|------------|
| Digital Input                              |                                   |                     |     |     |          | •          |
| CLKIN2X Frequency Range                    | (Note 1)                          | f <sub>CLK2X</sub>  |     |     | 30       | MHz        |
| Input Data setup time, DI <sub>[9-0]</sub> |                                   | t <sub>S1</sub>     | 5   |     |          | ns         |
| Input Data hold time, DI <sub>[9-0]</sub>  | t <sub>H1</sub>                   | 5                   |     |     | ns       |            |
| Digital Output                             |                                   |                     |     |     |          |            |
| Channel A/B Digital Data Output Clock:     | Interleaved Data<br>Parallel Data | f <sub>CLKOUT</sub> |     |     | 30<br>15 | MHz<br>MHz |
| Channel A/B Output Hold Time               |                                   | t <sub>OH</sub>     |     | 0   |          | ns         |
| Channel A/B Output Propagation Delay       |                                   | t <sub>PD</sub>     |     | 1.9 | 5        | ns         |
| Digital Output Rise Time with 30 pF load   |                                   | t <sub>R</sub>      |     | 15  |          | ns         |
| Digital Output Fall Time with 30 pF load   |                                   | t <sub>F</sub>      |     | 15  |          | ns         |

Notes: 1. CLKIN,  $f_{CLK}$ , is  $f_{CLK2X}/2$  in non-interpolated mode and  $f_{CLK2X}*2/5$  in interpolated mode.





**Input Timing Diagram** 



**Output Timing Diagram** 

**POWER CONSUMPTION:** (Test conditions: T<sub>A</sub>=25°C; V<sub>DD</sub>=5V; Output load=no load; Input Levels:

logic 0=0V, logic 1=V<sub>DD</sub>.)

| Parameter      | Symbol          | Min | Тур | Max | Units |
|----------------|-----------------|-----|-----|-----|-------|
| Normal Mode    | I <sub>DD</sub> |     |     | 80  | mA    |
| Low Power Mode | I <sub>DD</sub> |     |     | 7   | mA    |



## **CONTROL PORT CHARACTERISTICS:** (Test conditions: T<sub>A</sub>=25°C; V<sub>DD</sub>=5V; Input Levels: logic

0=0V, logic 1=V<sub>DD</sub>.)

| Parameter                             | Symbol                                | Min        | Тур | Max | Units    |
|---------------------------------------|---------------------------------------|------------|-----|-----|----------|
| SCL Clock Frequency                   | f <sub>SCL</sub>                      |            |     | 100 | kHz      |
| Bus Free Time Between Transmissions   | t <sub>buf</sub>                      | 4.7        |     |     | μs       |
| Start Condition Hold Time             | t <sub>hdst</sub>                     | 4.0        |     |     | μs       |
| Clock Pulse Width: High<br>Low        | t <sub>high</sub><br>t <sub>low</sub> | 4.0<br>4.7 |     |     | μs<br>μs |
| Setup Time for Repeat Start Condition | t <sub>sust</sub>                     | 4.7        |     |     | μs       |
| SDAIN Hold TIme from SCL Falling      | t <sub>hdd</sub>                      | 0          |     |     | μs       |
| SDAIN Setup TIme from SCL Rising      | t <sub>sud</sub>                      | 0.25       |     |     | μs       |
| SDAOUT and SCL Rise Time              | t <sub>r</sub>                        | TBD        |     |     | μs       |
| SDAOUT and SCL Fall Time              | t <sub>f</sub>                        | TBD        |     |     | μs       |
| Setup Time for Stop Condition         | t <sub>susp</sub>                     | 4.0        |     |     | μs       |





## **RECOMMENDED OPERATING CHARACTERISTICS:**

| Parameter                                                                                                          | Symbol                             | Min    | Тур | Max             | Units    |
|--------------------------------------------------------------------------------------------------------------------|------------------------------------|--------|-----|-----------------|----------|
| Power Supply Voltage                                                                                               | V <sub>DD</sub>                    | 4.5    | 5.0 | 5.5             | V        |
| Ground to Ground Voltage Differential                                                                              |                                    |        |     | 10              | mV       |
| Digital Input Rise/Fall Time                                                                                       |                                    |        |     | 10              | ns       |
| CLKIN Level Setup to CLKIN2X Rising (non-interpolated)<br>CLKIN Level Hold after CLKIN2X Rising (non-interpolated) | t <sub>S2</sub><br>t <sub>H2</sub> | 8<br>8 |     |                 | ns<br>ns |
| Digital Input Voltage Range                                                                                        |                                    | 0      |     | V <sub>DD</sub> | V        |
| Operating Temperature Range                                                                                        | T <sub>A</sub>                     | 0      |     | 70              | °C       |

## ABSOLUTE MAXIMUM RATINGS:

| Parameter                                | Symbol          | Min     | Мах                  | Units |
|------------------------------------------|-----------------|---------|----------------------|-------|
| Power Supply Voltage                     | V <sub>DD</sub> | -0.3    | 7.0                  | V     |
| Digital Input Voltage Range              |                 | GND-0.3 | V <sub>DD</sub> +0.3 | V     |
| Sustained Digital Output Current         |                 |         | 50                   | mA    |
| Forced Digital Output Voltage            |                 | GND-0.3 | V <sub>DD</sub> +0.3 | V     |
| Output Short Circuit Current             |                 |         |                      | mA    |
| Operating Temperature Range              | Τ <sub>Α</sub>  | 0       | 70                   | °C    |
| Lead Solder Temperature (10sec duration) |                 |         | +260                 | °C    |
| Storage Temperature Range                |                 | -65     | +160                 | °C    |

Note: Specifications are subject to change without notice.



## **GENERAL DESCRIPTION**

#### Overview

The CS7665 forms the heart of a four chip digital CCD Camera. The four chips include the CCD imager, the CS7615 CCD digitizer, the CS7665 color space processor, and a vertical drive interface-chip for the CCD imager. Most four-phase CCD imagers (and their associated vertical drives) can be used with the CS7615 digitizer and the CS7665 processor to form a simple and cost-effective YCrCb output format digital camera. The CS7615 and CS7665 together support imager formats ranging from 175x175 pixels up to 1000x1000 pixels. Timing control is located in the CS7615 analog processor, while the CS7665 synchronizes itself to the CS7615 data stream by decoding the timing queues embedded in the CS7615 data stream. Alternately, the CS7665 accepts horizontal and vertical timing signals on pin inputs. The block diagram in figure 1 illustrates a typical system interconnect.



Figure 1. Typical 4-Chip Digital CCD Camera

The CS7665 is a CCD camera color separation and color-space processor designed to process the fourcolor mosaic CCD imager data into ITU-601 compliant full-motion 4:2:2 YCrCb digital component video. The CS7665 timing control is based on the main pixel clock (from the CS7615), and provides formatted component digital video compliant with SMPTE-125 and ITU-656 transport protocols.



Figure 2. CS7665 Block Diagram

The CS7665 provides the color separation matrixing of standard MYCG chroma block data from industry standard four-color CCD imagers, via the CS7615 quantizer. Gamma correction and white balance adjustments functions are also included in the CS7665. The YCrCb (luminance and chrominace) data is output at the CCD pixel rate in 20-bit format, or at twice the pixel rate in 10-bit format (see discussion on Digital Output Formats). The YCrCb output data from the CS7665 conforms to the ITU-601/656 component digital video recommendation with embedded synchronization (see Embedded EAV and SAV discussion). External horizontal and vertical synchronization signals are also provided to support the older transport protocols made popular by Philips, as well as the PC-Card Zoom-Video standard being used in notebook computers.

The CS7665 incorporates an internal horizontal 4:5 scaler which may be turned on to increase the horizontal pixel count of the popular 512 horizontal pixel class of imagers to deliver digital video signal with 640 horizontal pixels, supporting the ubiquitous 640x480 image format.

The CS7615 and CS7665 chip set support a wide range of imager formats up to 1000x1000 pixels, while incorporating an output format that follows the ITU-601 Component Digital Video recommendation. The ITU-601 document primarily specifies horizontal resolutions of 720 active horizontal pixels (which is required for broadcast television compatibility). Many of today's digital video receivers are capable of operating with a wide range of video image formats. Even though these digital video receivers allow image formats not specified in the ITU-601/656 recommendation, all of these receivers expect the basic ITU-601/656 protocol to be followed in terms of data sequence and timing queues. This is the case with the CS7665, where all output formats follow the ITU-601/656 recommendation even if the image formats differ in horizontal and vertical pixel dimensions.

## The 640 Pixel Horizontal Line

The following discussion assumes that a 512 horizontal pixel class imager has been selected for the camera, and that the internal 4:5 horizontal scaler has been enabled. Many other imager/scaler combinations are possible, but the digital video format would not be significantly different than the 640x480 case described here.

Transmitted during each active line are 1280 multiplexed luminance and chrominance values (640 luminance, 320 chrominance Cr, and 320 chrominance Cb values). Eight of the remaining 280 interface clock intervals are used to transmit synchronizing information. The first of these 1560 interface clock intervals is designated line 0 word 0 for the purpose of reference only. The 1560 sample words per total line are therefore numbered 0 through 1559. Intervals 0 through 1279, inclusive, contain video data.

The interface clock intervals occurring during digital blanking are designated 1280 through 1559. Intervals 1280 through 1283 are reserved for the endactive-video (EAV) timing reference. Intervals 1556 through 1559 are reserved for the start-of-active-video (SAV) timing reference. Figure 3 indicates the values of the timing reference signals (F, V, H) for an entire frame of interlaced video. Please note the scan lines are numbered 1 through 525 consecutively in the time domain (spatially they are interlaced). Table 2 defines the 1560 samples of a single scan line of video.

## Embedded ITU-656 EAV and SAV Timing

The lines in figure 3 are numbered 1 through 525. Video data is not present on lines 1 to 19 or 264 to 282, which constitute the vertical blanking periods. The vertical blanking is in full line increments, where Y samples are set to 10h, while Cb and Cr samples are set to 80h. The interval starting with EAV and ending with SAV is the digital horizontal synchronization, which occurs on every line.

It is implicit that the timing reference signals are contiguous with the video data and continue through the vertical blanking interval. Each timing reference signal consists of the four-word sequence in table 1. The first three words are a preamble, followed by a fourth word indicating a) even field (field 2) identification, b) state of vertical blanking, and c) state of horizontal blanking. Table 2 details the timing reference format. The protected bit states are dependent on the F, V, and H bits according to table 3.

|             | Value | Description |
|-------------|-------|-------------|
| First Byte  | FFh   | Fixed       |
| Second Byte | 00h   | Fixed       |
| Third Byte  | 00h   | Fixed       |
| Fourth Byte | xyh   | See Table 3 |

Table 1. Timing Reference Signal



| Word   | Data Content | t     | Pixel | Notes                                             |
|--------|--------------|-------|-------|---------------------------------------------------|
| 1280   | 1111 1       | 111   |       | EAV                                               |
| 1281   |              | 0000  | 640   | EAV                                               |
| 1281   |              | 0000  | 040   | EAV                                               |
| 1282   |              | 2P1P0 | 641   | EAV                                               |
| 1283   |              | 0000  | 041   | EAV                                               |
| 1284   |              | 0000  | 642   |                                                   |
| 1285   |              | 0000  | 042   |                                                   |
| 1280   |              | 0000  | 643   |                                                   |
| 1207   |              |       | 043   | Fro pixels 642 to 777<br>Cr = Cb = 80h<br>Y = 10h |
| 1552   | 1000 C       | 0000  |       |                                                   |
| 1553   | 0001 C       | 0000  | 776   |                                                   |
| 1554   | 1000 C       | 0000  |       |                                                   |
| 1555   | 0001 C       | 0000  | 777   |                                                   |
| 1556   | 1111 1       | 111   |       | SAV                                               |
| 1557   | 0000 C       | 0000  | 778   | SAV                                               |
| 1558   | 0000 C       | 0000  |       | SAV                                               |
| 1559   | 1FV0 P3P     | 2P1P0 | 779   | SAV                                               |
| 0      | Cb0          |       |       | Start of Digital Video                            |
| 1      | Y0           |       | 0     |                                                   |
| 2      | Cr0          |       |       |                                                   |
| 3      | Y1           |       | 1     | For VBLANK line 1 to 19                           |
| 4      | Cb2          |       |       | - and 264 to 283<br>Cr = Cb = 80h                 |
| 5      | Y2           |       | 2     | Y = 10h                                           |
| 6      | Cr2          |       |       |                                                   |
| 7      | Y3           |       | 3     |                                                   |
| 2n     | Cbn          |       |       | For active pixels 20                              |
| 2n + 1 | Yn           |       | n     | through 263 and 283 to                            |
| 2n + 3 | Crn          |       |       | 525 for n=even from pix-                          |
|        | Yn+1         |       | N+1   | els 0 to 638                                      |
| 1272   | Cb636        |       |       |                                                   |
| 1273   | Y636         |       | 636   |                                                   |
| 1274   | Cr636        |       |       |                                                   |
| 1275   | Y637         |       | 637   |                                                   |
| 1276   | Cb638        |       |       |                                                   |
| 1277   | Y638         |       | 638   |                                                   |
| 1278   | Cr638        |       |       |                                                   |
| 1279   | Y639         |       |       | End of Digital VIdeo                              |

Table 2. Detail of Scan Line for 640x480 Image





Figure 3. Horizontal and Vertical Timing States

Protected State Bits - In table 3 and 4, H, V, and F bits provide all the necessary timing and state information. Bits 0 to 3 provide error detection and correction information. The protection bits allow for correction of single-bit errors and detection of twobit errors. The F or field bit indicates which of the interlaced fields is active, the first/odd field which contains 262 lines, or the second/even field which contains 263 lines.

| Bit Position | Word 1281<br>and 1556 | Word 1281<br>and 1557 | Word 1282<br>and 1558 | Word 1283<br>and 1589 | Description                                                    |
|--------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------------------------------------------------------|
| 7            | 1                     | 0                     | 0                     | 1                     | Fixed                                                          |
| 6            | 1                     | 0                     | 0                     | F                     | F = 0 during Field 1/ODD<br>F = 1 during Field 2/EVEN          |
| 5            | 1                     | 0                     | 0                     | V                     | V = 0 during Active Video<br>V = 1 during Vertical Blanking    |
| 4            | 1                     | 0                     | 0                     | н                     | H = 1 at end of Active Video<br>H = 0 at start of Active Video |
| 3            | 1                     | 0                     | 0                     | P3                    | see Protected Bits State Table 4                               |
| 2            | 1                     | 0                     | 0                     | P2                    | see Protected Bits State Table 4                               |
| 1            | 1                     | 0                     | 0                     | P1                    | see Protected Bits State Table 4                               |
| 0            | 1                     | 0                     | 0                     | P0                    | see Protected Bits State Table 4                               |

Table 3. EAV and SAV Timing Reference Signal Detail.



| Bit 7 | Bit 6<br>(F) | Bit 5<br>(V) | Bit 4<br>(H) | Bit 3<br>(P3) | Bit 2<br>(P2) | Bit 1<br>(P1) | Bit 0<br>(P0) |
|-------|--------------|--------------|--------------|---------------|---------------|---------------|---------------|
| 1     | 0            | 0            | 0            | 0             | 0             | 0             | 0             |
| 1     | 0            | 0            | 1            | 1             | 1             | 0             | 1             |
| 1     | 0            | 1            | 0            | 1             | 0             | 1             | 1             |
| 1     | 0            | 1            | 1            | 0             | 1             | 1             | 0             |
| 1     | 1            | 0            | 0            | 0             | 1             | 1             | 1             |
| 1     | 1            | 0            | 1            | 1             | 0             | 1             | 0             |
| 1     | 1            | 1            | 0            | 1             | 1             | 0             | 0             |
| 1     | 1            | 1            | 1            | 0             | 0             | 0             | 1             |

Table 4. EAV and SAV Protected Bit States Detail.

# Individual Timing and Synchronization Signals

In addition to the embedded EAV and SAV timing signals, the CS7665 provides individual synchronization output signals which are employed by many video encoder circuits. These synchronization signals are typically used to interface the H.656 digital video stream to other components and subsystems. The individual synchronization signals include HREFOUT and VREFOUT.

## HREFOUT

HREFOUT is an active-high signal indicating when active pixel data is being transmitted on  $DO_{A[0-9]}$  or  $DO_{B[0-9]}$ . HREFOUT is low when non-active picture data is being transmitted during horizontal blanking. Depending on the mode of operation, the HREFOUT signal follows either the HREFIN signal or the HREF defined by the EAV and SAV code.

## VREFOUT/VSYNC

VREFOUT is an output signal that is active high when the CS7665 is putting out active video lines. The active-low portion of this signal defines the vertical blanking period. Alternately, when the ZV mode bit in register 06h is set, this output behaves as a VSYNC signal appropriate for ZV ports. The VSYNC signal is active-high during the first six horizontal line period of every field. The transition in VSYNC signal lags the HREF signal's rising edge during odd field and leads the rising edge of HREF during even field.

## **Digital Output Formats**

The CS7665 outputs data in a 20-Bit wide format at the output pixel clock rate. Alternately, the data can be multiplexed in a 10-bit format at a 2x output pixel clock rate. Figures 4 and 5 detail the clock and data relationships. The output data transitions on the falling edge of the clock, such that the rising edge of the clock can be used to latch the data into subsequent circuitry.

The CS7665 delivers 4:2:2 component digital video output data in YCrCb format. The digital outputs can be configured for 10-bit interleaved Y and CrCb data, or for 20-bit parallel operation. The IN-TERL bit of the *Operational Control Register 06h* determines which output format is active. Logic 0 places the CS7665 in interleave mode with output data on channel "A." Logic 1 places the CS7665 in non-interleaved mode where luminance data is output on channel "A" and chrominance data is output on channel "B."

In 20-bit wide mode, the luminance information is output on  $DO_{A[0-9]}$  and the chrominance information is output on  $DO_{B[0-9]}$ .



|          | Parallel<br>INTERL = 1    | Interleaved<br>INTERL = 0                                                |
|----------|---------------------------|--------------------------------------------------------------------------|
| DOA[0-9] | 10-Bit Luminance<br>Data  | Interleaved 10-Bit<br>Luminance Data<br>and 10-Bit Chromi-<br>nance Data |
| DOB[0-9] | 10-Bit Chominance<br>Data | High-Z                                                                   |
| CLKOUT   | Pixel Rate                | 2x Pixel Rate                                                            |

**Table 5. INTERL Controlled Output Formats** 

The CS7665 supports both 8-bit and 10-bit operation as per the ITU H.656 recommendation. The H.656 recommendation defines the primary data path as 8-bits wide with two additional fractional bits that can be used to form a 10-bit data path. If only 8-bits of output data are used, it is very important to MSB align the CS7665 and the data path. This is essential to properly pass the image data and synchronization signals to the next component.

## **Internal Horizontal 4:5 Scaler**

The internal horizontal 4:5 scaler is used to bridge between "broadcast based" image formats (like the common 512 horizontal pixel imagers) and "computer based" image formats (as with the 640x480 VGA standard). The 4:5 data rate scaler will convert the standard 512 horizontal pixel width CCD imager used for cam-corders into the VGA 640x480 format. The scaler is enabled/disabled via the INTERP pin on both the CS7665 and the CS7615 (if that device is used in the system.) The filtering done in the scaler should not generate any noticeable image artifacts.

## **CLKIN and CLKIN2X Input Timing**

The CLKIN, pin 55, will always require a primary pixel rate clock source. CCD manufacturers generally specify a pixel clock frequency that is compatible with one of the analog encoders that can be used with a given imager. If an analog encoder is used in the camera to generate an analog output, the pixel clock frequency expected by the encoder must be matched precisely. Digital display systems, such as those based on VGA graphics adaptor cards and Zoom Video systems, are generally not sensitive to pixel clock frequency, and will tolerate a wide range of pixel and frame rates.

Specific pixel-rate clock frequencies for analog encoders include 14.31818 MHz for 768H imagers, the primary ITU-601 13.5 MHz for 720H imagers, and down to 12.272727MHz clock rates for 640H VGA format imagers.

The CLKIN2X, pin 56, will either require a 5/2x CCD pixel rate clock when the internal 4:5 scaler is enabled or a 2x times the 1x CCD pixel rate clock in non-interpolation mode.

## CLKOUT

CLKOUT follows the output data rate. In the noninterleaved mode the clock output is at the output luma sample rate whereas in the interleaved mode the clock output is at 2x the output luma sample rate.





NOTE: EAV, SAV, and Blanking data values are based on the 8 MSB's of the output data, the two LSBs are considered fractional.





NOTE: EAV, SAV, and Blanking data values are based on the 8 MSB's of the output data, the two LSBs are considered fractional.

Figure 5. 1x Pixel Clock, 20-Bit Parallel Output for a 640x480 Image.



## **INTERNAL PROCESSING**

The internal operation of the CS7665 can be separated into several distinct blocks. The following section provides an overview of how these blocks operate and interact.

## **Input Data Format and Chroma Separator**

The CS7665 accepts up to 10-bit MYCG image data from the CCD digitizer, CS7615, or other suitable CCD analog processing unit. The CS7665 internally converts the four-color CCD MYCG interlaced image data into the various color space formats. These include RGB and YUV, as well as YCrCb. The individual image adjustments are performed in the most appropriate color space representation. Ultimately the image is converted to YCrCb format for outputting data.

## Luminance Edge Enhancement and Color Saturation Control

Edge enhancement is performed in YCrCb color space and is a complement to the spatial anti-alias-ing filtering performed in the chroma separator.

## **Color Saturation Control**

Color saturation control is via the Red Saturation and the Blue Saturation control register addresses 0Ah and 0Bh.

## White Balance and Gamma Correction

The red and blue color balances can be adjusted through the  $I^2C$  control port. During the AWB (automatic white balance) sequence the red level is adjusted to minimize the (Y-R) difference component; similarly the blue level is adjusted to minimize the (Y-B) color difference component. The red balance is accessed through register 08h, and the blue balance is accessed through register 09h.

## INTERNAL REGISTER STRUCTURE AND USER INTERFACE

The user interface describes the user's external view of the CS7665 and the basic control opera-

tions. These areas include digital data output modes and organization, timing and synchronization signals,  $I^2C$  interface, and miscellaneous controls.

The CS7665 has two I<sup>2</sup>C ports: (i) a slave I<sup>2</sup>C port called the primary I<sup>2</sup>C port, and (ii) a secondary I<sup>2</sup>C port with limited I<sup>2</sup>C master capabilities. The primary I<sup>2</sup>C port allows an external controller to control the CS7665. It is assumed the external controller will also directly control any other I<sup>2</sup>C slave devices on the camera board. This is the normal I<sup>2</sup>C operation mode of CS7665. The secondary I<sup>2</sup>C port, on the other hand, may be used to control all the other slave devices on a camera board through CS7665 only. This feature is useful when the external I<sup>2</sup>C controller is used to control multiple cameras. When used in this configuration the 4BYTEMODE pin of CS7665 must be tied high and the device is operated in four-byte mode.

## **Operating CS7665 in Normal I<sup>2</sup>C Configuration**

In normal mode the CS7665 is connected as a slave device to an external I<sup>2</sup>C controller through the primary I<sup>2</sup>C port. The connection is done via a twowire serial bus. Other I<sup>2</sup>C devices on the camera may also share the same serial bus. The external controller communicates with the I<sup>2</sup>C devices by sending and receiving short packets of 8-bit words in accordance with the I<sup>2</sup>C protocol. Each device on the I<sup>2</sup>C bus has unique 8-bit write and 8-bit read station addresses. The two addresses of the device differ only in the LSB. The packets contain the station address of the target device, the desired register address, and data.

There are three packet formats: WRITE format, ADDRESS SET format, and READ format. Each packet is addressed to a device by the station address. The LSB of the station address is the data direction bit. This bit is set LOW in the WRITE and ADDRESS SET packets, and it is set HIGH for READ packets. The receiver can read and write to non-existent registers within the selected device.



WRITE operations will have no effect; READ operations will return a value of 00h.

## Station Address

The CS7665 default station address is 34h for writes and 35h for reads. The station address can be changed by writing a new base station address to internal  $I^2C$  register FFh.

## Write Operations

The WRITE format consists of a three-byte packet. The first byte is the station address with the data direction bit set LOW to indicate a write. The second byte is the device register address (0..255). The third byte is the register data (0..255). No extra bytes should be sent.

| Byte Sequence | WRITE Format Packet Detail     |
|---------------|--------------------------------|
| First Byte    | Station Address                |
|               | with LSB Set LOW               |
| Second Byte   | Device Register Address (0255) |
| Third Byte    | Register Data (0255)           |

Table 6. WRITE Format Packet

## Address Set Operation

The ADDRESS SET format consists of a two-byte packet which sets the address of a subsequent READ operation. The first byte of the Station Address with the LSB (data direction bit) set LOW to indicate a write operation. The second byte is the register address (0..255). The ADDRESS SET format is the same as the WRITE format, without the register data.

| Byte Sequence | ADDRESS SET format<br>Packet Details |
|---------------|--------------------------------------|
| First Byte    | Station Address<br>with LSB Set LOW  |
| Second Byte   | Device Register Address (0255)       |

**Table 7. ADDRESS SET Format Packet Operation** 

## **Read Operations**

The READ operation consist of two or more bytes of packet. The first byte is the station address with

the LSB (data direction bit) set HIGH indicating a read operation. The addressed device then sends one or more bytes back from the register last addressed by the previous WRITE operation, or AD-DRESS SET operation.

| Byte Sequence | <b>READ Format Packet Details</b>                                                                       |
|---------------|---------------------------------------------------------------------------------------------------------|
| First Byte    | Station Address with LSB set<br>HIGH; Source Device then<br>Returns One Byte of Register<br>Data (0255) |
| Second Byte   | Returned data from CS7665                                                                               |

Table 8. READ Format Packet.

# *Operating CS7665 in Four-Byte I<sup>2</sup>C Configuration*

In this configuration the external controller talks only to CS7665 through the primary  $I^2C$  interface. All the other slave devices on the camera board are tied to the secondary  $I^2C$  port of CS7665. WRITE and READ packets only are defined in four-byte mode. Independent address set operation to slave devices on secondary  $I^2C$  bus is not allowed in four-byte mode. Four-Byte-Mode is active when the 4BYTEMODE pin is logic high.



Figure 6. I<sup>2</sup>C configuration showing primary and secondary I<sup>2</sup>C busses.



## Write Operations in Four-byte mode:

All WRITE operations from external controller, through the CS7665, to any slave device must use the four-byte mode; his includes writing to CS7665 itself. The external controller sends a four-byte WRITE command to CS7665 which initiates a WRITE operation to the destination slave device and sets the I2CBUSY bit in status register. External controller can poll the status register to check if CS7665 has completed the command.

CS7665 has a one command buffer which allows the external controller to queue one additional command while the current command is still being executed. If more than one command is sent before the I2CBUSY bit is cleared CS7665 saves only the last command and executes it after the current one is completed. Commands that involve writing or reading only to CS7665 registers are not put in the queue and are executed immediately without affecting any transactions going on in the master I<sup>2</sup>C interface.

Any attempt by the external  $I^2C$  controller to write to CS7665 registers while CS7665 is busy initializing from EPROM will be ignored. However, reads from CS7665 are allowed.

If during a READ or WRITE operation to a slave device CS7665 fails to receive an acknowledge bit the execution of the command is aborted and the NODEV bit in the status register is set high. This bit remains set unless it is explicitly cleared by writing to it or a new command is written to CS7665.

| Byte Sequence | WRITE Format Packet Detail                                 |
|---------------|------------------------------------------------------------|
| First Byte    | Station Address of CS7665 with<br>LSB Set LOW              |
| Second Byte   | Station Address of target slave<br>device with LSB Set LOW |
| Third Byte    | Device Register Address (0255)                             |
| Fourth Byte   | Register Data (0255)                                       |

**Table 9. Four-byte WRITE Format Packet** 

## **Read Operation**

The READ operation in four-byte mode first requires a three-byte READ-TRIGGER packet to CS7665. The first byte is the station address of CS7665 with LSB set. The second byte is the target slave device's station address with the LSB (data direction bit) set HIGH. The third byte is the register address (0..255).

| Byte Sequence | READ-TRIGGER format<br>Packet Details              |
|---------------|----------------------------------------------------|
| First Byte    | CS7665 Station Address with LSB<br>Set LOW         |
| Second Byte   | Target device Station Address<br>with LSB Set HIGH |
| Third Byte    | Device Register Address (0255)                     |

The READ-TRIGGER packet initiates a READ operation by CS7665 from the target slave device on the secondary  $I^2C$  bus. The status register on CS7665 may be checked to see if the read operation has been completed. I2CBUSY bit in status register 01h is set to zero when the operation is completed.

On completion of read from the target device, CS7665 places the read data in a Slave Data Hold register at address 19h. The external controller can read this data through the primary  $I^2C$  port. This requires first performing an ADDRESS SET operation to set the address to 19h and then sending a one-byte station address indicating read to CS7665. The data from register 19h is then returned by CS7665.

| Byte Sequence | WRITE Format Packet Detail                    |
|---------------|-----------------------------------------------|
| First Byte    | Station Address of CS7665 with<br>LSB Set LOW |
| Second Byte   | Station Address of CS7665 with<br>LSB Set LOW |
| Third Byte    | Slave Data Hold reg. address 19h              |





| Byte Sequence | <b>READ Format Packet Details</b>            |
|---------------|----------------------------------------------|
| First Byte    | CS7665 Station Address with LSB set HIGH.    |
| Second Byte   | Returned data from register 19h<br>of CS7665 |

#### Table 12. READ Format Packet.

# Initializing Slave Devices on Secondary $I^2C$ bus from an EPROM.

An EPROM may be attached to the secondary  $I^2C$  bus for initialization purposes. A reset to CS7665 initiates a download of register values from the EPROM into any of the slave devices on the secondary  $I^2C$  bus. The EPROM is assumed to be at station address A0h. If during initialization, CS7665 does not receive an acknowledge bit from the EPROM, all transactions with the EPROM are aborted and NODEV status bit is set in status register at address 01h.

At the end of reset period, the CS7665 fetches three bytes from the EPROM. These three bytes represent destination station address, register address, and data. CS7665 then writes the data into the specified register of the destination station. After completing this process CS7665 reads the next three bytes from the EPROM. The number of registers to be read and initialized from the EPROM is loaded into a two-byte COUNT register in CS7665. The top six bytes in the EPROM must specify the number of triple-bytes to be read from the EPROM. The maximum number of triple-bytes allowed in the EPROM space is 2 kbytes/3.

While the CS7665 is downloading from the EPROM, the INITACT bit is set in the status register of CS7665. All attempts to write to CS7665 registers by the external controller will be ignored during this time.



A typical map of the EPROM table is shown in Figure 7. The only exception to this organization is data for the CS7665 gamma table. The data for the gamma table is organized as shown in figure 8.





#### Master Reset Register (00h)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| MR7 | MR6 | MR5 | MR4 | MR3 | MR2 | MR1 | MR0 |
| -   | -   | -   | -   | -   | -   | -   | W   |

MR0 Setting bit MR0 to logic high will initiate a CS7665 master reset equivalent to executing an external reset using the Reset pin. All registers will be placed in their default state, and the download of any external EPROM present on the secondary I<sup>2</sup>C bus will be initiated. The bit is self-cleared.

#### Status Register (01h)

| 7   | 6   | 5   | 4   | 3       | 2       | 1     | 0      |
|-----|-----|-----|-----|---------|---------|-------|--------|
| res | res | res | res | INITACT | I2CBUSY | NODEV | EVNFLD |
| -   | -   | -   | -   | R       | R       | R     | R      |

| EVNFLD | Logic high indicates even field of interline-transfer CCD. Logic low indicates odd field of interline- |
|--------|--------------------------------------------------------------------------------------------------------|
|        | transfer CCD. This bit provides a course means of synchronizing to the field rate.                     |

NODEV Logic high indicates that the addressed slave device on the secondary I<sup>2</sup>C bus did not respond.

- I2CBUSY Logic high indicates that the CS7665 secondary I<sup>2</sup>C master is busy accessing the addressed slave device.
- INITACT Logic high indicates the CS7665 master is busy initializing registers from the external I<sup>2</sup>C EPROM on the secondary I<sup>2</sup>C bus (if present).

#### Digital Gain Register (03h)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| res | res | res | DG4 | DG3 | DG2 | DG1 | DG0 |
| -   | -   | -   | R/W | R/W | R/W | R/W | R/W |

DG0..DG4 Controls the digital gain applied to the Y (Luminance) signal after the RGB to YCrCb converter block. The range of gains are from 0 to 31/8 in increments of 1/8. A gain of 0, indicates no brightness.

#### Feature Control Register (05h)

| 7   | 6   | 5   | 4      | 3      | 2     | 1   | 0   |
|-----|-----|-----|--------|--------|-------|-----|-----|
| res | res | res | CHROFF | LUMOFF | GAMON | AWB | res |
| -   | -   | -   | R/W    | R/W    | R/W   | R/W | -   |

- AWB The Automatic White Balance procedure is initiated by pointing to a white scene and setting this bit high. The bit will return a logic high while the AWB procedure is in progress. Setting this bit low will have no effect. This bit will always be read as a "0" when the AWB is not in progress.
- GAMON The gamma correction from the gamma ram look up table is applied to the video signal in R-G-B space when this bit is set high. The gamma ram is a fully user programmable, 256 entry look up table.
- LUMOFF Setting LUMOFF bit high disables the luma peaking filter.
- CHROFF Setting the CHROFF bit high disables the chroma low-pass filter for minimizing color aliasing.

#### Operational Control Register (06h)

| 7   | 6   | 5      | 4     | 3   | 2      | 1    | 0    |
|-----|-----|--------|-------|-----|--------|------|------|
| res | ZV  | INTERL | INREF | OE  | POSPIX | EBLU | OBLU |
| -   | R/W | R/W    | R/W   | R/W | R/W    | R/W  | R/W  |

- OBLU Logic high causes the first line after VREF of the odd field to be processed as a BLUE line. Logic low causes the first line of the odd field to be processed as a RED line.
- EBLU Logic high causes the first line after VREF of the even field to be processed as a BLUE line. Logic low causes the first line of the even field to be processed as a RED line.
- POSPIX Logic "1" causes the first pixel of the first line to be treated as a positive pixel in the color separation block. Logic "0" causes the first pixel to be treated as a negative pixel. Try toggling this bit if the colors appear "reversed".

OE The Output Enable Bit operates in conjunction with the external Output Enable Pin, as illustrated in table 13.

| OE Bit | OE Pin | Digital<br>Outputs |
|--------|--------|--------------------|
| 0      | 0      | Enabled            |
| 0      | 1      | High-Z             |
| 1      | 0      | High-Z             |
| 1      | 1      | Enabled            |

Table 13. OE Pin and Bit Operation

- INREF Logic "1" causes CS7665 to accept HREF input and VREF input pins as the reference inputs signals. EAV and SAV codes in the CCD data stream are ignored. Logic "0" causes the internal de-formatter to decode and follow the embedded EAV and SAV codes sent from the CCD digitizer (as with the CS7615).
- INTERL Logic "0" places the digital outputs in interleaved mode with alternate Y and CrCb data on the DO<sub>[A0..A9</sub>] 10-Bit output. Logic "1" places the digital outputs in parallel mode with Y data on DO<sub>[A0..A9</sub>] and CrCb on the DO<sub>[B0..B9]</sub> outputs.
- ZV A Logic "1" causes VREFOUT pin to output a VSYNC signal compatible with ZV port specifications as well as many composite video encoders.

Red Balance Register (08h)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 |

RB0..RB7 The Red Balance register controls the red contribution to the R-Y chrominance signal. When the register value is 00h, the red contribution is minimized; when the register value is FFh, the red contribution is maximized. When the AWB correction is in progress, this register value is adjusted such that the absolute magnitude of the R-Y signal is minimized.



#### Blue Balance Register (09h)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| BB7 | BB6 | BB5 | BB4 | BB3 | BB2 | BB1 | BB0 |

BB0..BB7 The Blue Balance register controls the blue contribution to the B-Y chrominance signal. When the register value is 00h, the blue contribution is minimized; when the register value is FFh, the blue contribution is maximized. When the AWB correction is in progress, this register value is adjusted such that the absolute magnitude of the B-Y signal is minimized.

#### Red Saturation Register (OAh)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| RS7 | RS6 | RS5 | RS4 | RS3 | RS2 | RS1 | RS0 |

RS0..RS7 The Red Saturation register value controls the amplitude of the R-Y chrominance signal. When the register value is 00h, the amplitude of the R-Y is minimized; when the register value is FFh, the amplitude of the R-Y is maximized.

#### Blue Saturation Register (0Bh)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| BS7 | BS6 | BS5 | BS4 | BS3 | BS2 | BS1 | BS0 |

BS0..BS7 The Blue Saturation register value controls the amplitude of the B-Y chrominance signal. When the register value is 00h, the amplitude of the B-Y is minimized; when the register value is FFh, the amplitude of the B-Y is maximized.

#### Gamma Correction Register (0Ch)

Writing to the gamma register (0Ch) selects the R, G, and/or B ram. Continuing data writes without sending a stop bit after the register write results in writes to the ram locations starting with 00h and continuing to FFh. Reads from register 0Ch function in a similar way. NOTE: All three gamma rams may be selected for simultaneous writes, but read should be done one ram table at a time.

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| GC7 | GC6 | GC5 | GC4 | GC3 | GC2 | GC1 | GC0 |
| -   | -   | -   | -   | -   | -   | -   | -   |

GC0 Logic "1" selects BLUE gamma ram for subsequent access.

GC1 Logic "1" selects GREEN gamma ram for subsequent ram access.

GC2 Logic "1" selects RED gamma ram for subsequent ram access.

GC0..GC7 Provide R/W access to ram after gamma ram table has been selected.



## Test Control A Register (0Eh)

| 7                                                                                                                                  | 6                                                                                                                         | 5                                                                                               | 4                                                                     | 3                          | 2                          | 1              | 0                               |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------|----------------------------|----------------|---------------------------------|
| TCA7                                                                                                                               | TCA6                                                                                                                      | TCA5                                                                                            | TCA4                                                                  | TCA3                       | TCA2                       | TCA1           | TCA0                            |
|                                                                                                                                    |                                                                                                                           |                                                                                                 | Rese                                                                  | erved                      |                            |                |                                 |
| st Control .                                                                                                                       | B Register (0                                                                                                             | )Fh)                                                                                            |                                                                       |                            |                            |                |                                 |
| 7                                                                                                                                  | 6                                                                                                                         | 5                                                                                               | 4                                                                     | 3                          | 2                          | 1              | 0                               |
| TCB7                                                                                                                               | TCB6                                                                                                                      | TCB5                                                                                            | TCB4                                                                  | TCB3                       | TCB2                       | TCB1           | TCB0                            |
|                                                                                                                                    |                                                                                                                           |                                                                                                 | Rese                                                                  | erved                      |                            |                |                                 |
| R Coefficier                                                                                                                       | nt Register (1                                                                                                            | Oh)                                                                                             |                                                                       |                            |                            |                |                                 |
| 7                                                                                                                                  | 6                                                                                                                         | 5                                                                                               | 4                                                                     | 3                          | 2                          | 1              | 0                               |
| YR7                                                                                                                                | YR6                                                                                                                       | YR5                                                                                             | YR4                                                                   | YR3                        | YR2                        | YR1            | YR0                             |
| -                                                                                                                                  | -                                                                                                                         | -                                                                                               | -                                                                     | -                          | -                          | -              | -                               |
| olor separation                                                                                                                    | on and color s                                                                                                            | pace conversion                                                                                 | on coefficient.                                                       |                            |                            |                |                                 |
| rR Coefficie                                                                                                                       | ent Register (                                                                                                            | 11h)                                                                                            |                                                                       |                            |                            |                |                                 |
| 7                                                                                                                                  | 6                                                                                                                         | 5                                                                                               | 4                                                                     | 3                          | 2                          | 1              | 0                               |
| CrR7                                                                                                                               | CrR6                                                                                                                      | CrR5                                                                                            | CrR4                                                                  | CrR3                       | CrR2                       | CrR1           | CrR0                            |
|                                                                                                                                    |                                                                                                                           |                                                                                                 |                                                                       |                            |                            |                |                                 |
| -<br>olor separatio                                                                                                                | -<br>on and color s                                                                                                       | -<br>pace conversio                                                                             | -<br>on coefficient.                                                  | -                          | -                          | -              | -                               |
| -                                                                                                                                  | -<br>on and color s<br>ent Register (                                                                                     |                                                                                                 | -<br>on coefficient.                                                  | -                          | -                          | -              | -                               |
| bR Coefficie<br>7                                                                                                                  |                                                                                                                           | (12h)<br>5                                                                                      | 4                                                                     | -<br>3                     | - 2                        | 1              | 0                               |
| bR Coefficie                                                                                                                       | ent Register (                                                                                                            | (12h)                                                                                           |                                                                       | -<br>3<br>CbR3             | -<br>2<br>CbR2             |                |                                 |
| bR Coefficie<br>7                                                                                                                  | ent Register (<br>6                                                                                                       | (12h)<br>5                                                                                      | 4                                                                     | -                          |                            | 1              | 0                               |
| bR Coefficie<br>7<br>CbR7<br>-                                                                                                     | ent Register (<br>6<br>CbR6<br>-                                                                                          | (12h)<br>5                                                                                      | <b>4</b><br>CbR4<br>-                                                 | -                          | CbR2                       | 1              | <b>0</b><br>CbR0                |
| <i>bR Coefficie</i><br>7<br>CbR7<br>-<br>blor separatio                                                                            | ent Register (<br>6<br>CbR6<br>-                                                                                          | (12h)<br>5<br>CbR5<br>-<br>pace conversio                                                       | <b>4</b><br>CbR4<br>-                                                 | -                          | CbR2                       | 1              | <b>0</b><br>CbR0                |
| <i>bR Coefficie</i><br>7<br>CbR7<br>-<br>blor separatio                                                                            | ent Register (<br>6<br>CbR6<br>-<br>on and color s                                                                        | (12h)<br>5<br>CbR5<br>-<br>pace conversio                                                       | <b>4</b><br>CbR4<br>-                                                 | -                          | CbR2                       | 1              | <b>0</b><br>CbR0                |
| bR Coefficie<br>7<br>CbR7<br>-<br>Dolor separatio<br>G Coefficier                                                                  | ent Register (<br>6<br>CbR6<br>-<br>on and color s<br>nt Register (1                                                      | (12h)<br>5<br>CbR5<br>-<br>pace conversio                                                       | 4<br>CbR4<br>-<br>on coefficient.                                     | CbR3<br>-                  | CbR2<br>-                  | 1<br>CbR1<br>- | <b>0</b><br>CbR0<br>-           |
| bR Coefficie<br>7<br>CbR7<br>-<br>olor separatio<br>G Coefficien<br>7                                                              | ent Register (<br>6<br>CbR6<br>-<br>on and color s<br>nt Register (1<br>6                                                 | (12h)<br>5<br>CbR5<br>-<br>pace conversio<br>(3h)<br>5                                          | 4<br>CbR4<br>-<br>on coefficient.                                     | CbR3<br>-<br>3             | CbR2<br>-<br>2             | 1<br>CbR1<br>- | 0<br>CbR0<br>-                  |
| bR Coefficie<br>7<br>CbR7<br>-<br>olor separatio<br><i>G Coefficier</i><br>7<br>YG7<br>-                                           | ent Register (<br>6<br>CbR6<br>-<br>on and color s<br>nt Register (1<br>6<br>YG6<br>-                                     | (12h)<br>5<br>CbR5<br>-<br>pace conversio<br>(3h)<br>5                                          | 4<br>CbR4<br>-<br>on coefficient.<br>4<br>YG4<br>-                    | CbR3<br>-<br>3             | CbR2<br>-<br>2             | 1<br>CbR1<br>- | 0<br>CbR0<br>-                  |
| <i>bR Coefficie</i><br>7<br>CbR7<br>-<br>olor separatio<br><i>G Coefficier</i><br>7<br>YG7<br>-<br>olor separatio                  | ent Register (<br>6<br>CbR6<br>-<br>on and color s<br>nt Register (1<br>6<br>YG6<br>-<br>on and color s                   | (12h)<br>5<br>CbR5<br>-<br>pace conversion<br>(3h)<br>5<br>YG5<br>-<br>pace conversion          | 4<br>CbR4<br>-<br>on coefficient.<br>4<br>YG4<br>-                    | CbR3<br>-<br>3             | CbR2<br>-<br>2             | 1<br>CbR1<br>- | 0<br>CbR0<br>-                  |
| bR Coefficie<br>7<br>CbR7<br>-<br>olor separatio<br><i>G Coefficier</i><br>7<br>YG7<br>-<br>olor separatio<br><i>rG Coefficier</i> | ent Register (<br>6<br>CbR6<br>-<br>on and color s<br>nt Register (1<br>6<br>YG6<br>-<br>on and color s<br>ent Register ( | (12h)<br>5<br>CbR5<br>-<br>pace conversion<br>(3h)<br>5<br>YG5<br>-<br>pace conversion<br>(14h) | 4<br>CbR4<br>-<br>on coefficient.<br>4<br>YG4<br>-<br>on coefficient. | CbR3<br>-<br>-<br>YG3<br>- | CbR2<br>-<br>2<br>YG2<br>- | 1<br>CbR1<br>- | 0<br>CbR0<br>-<br>-<br>YG0<br>- |
| <i>bR Coefficie</i><br>7<br>CbR7<br>-<br>olor separatio<br><i>G Coefficier</i><br>7<br>YG7<br>-<br>olor separatio                  | ent Register (<br>6<br>CbR6<br>-<br>on and color s<br>nt Register (1<br>6<br>YG6<br>-<br>on and color s                   | (12h)<br>5<br>CbR5<br>-<br>pace conversion<br>(3h)<br>5<br>YG5<br>-<br>pace conversion          | 4<br>CbR4<br>-<br>on coefficient.<br>4<br>YG4<br>-                    | CbR3<br>-<br>3             | CbR2<br>-<br>2             | 1<br>CbR1<br>- | 0<br>CbR0<br>-                  |

Color separation and color space conversion coefficient.



#### CbG Coefficient Register (15h)

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| CbG7 | CbG6 | CbG5 | CbG4 | CbG3 | CbG2 | CbG1 | CbG0 |
| -    | -    | -    | -    | -    | -    | -    | -    |

Color separation and color space conversion coefficient.

#### YB Coefficient Register (16h)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| YB7 | YB6 | YB5 | YB4 | YB3 | YB2 | YB1 | YB0 |
| -   | -   | -   | -   | -   | -   | -   | -   |

Color separation and color space conversion coefficient.

#### CrB Coefficient Register (17h)

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| CrB7 | CrB6 | CrB5 | CrB4 | CrB3 | CrB2 | CrB1 | CrB0 |
| -    | -    | -    | -    | -    | -    | -    | -    |

Color separation and color space conversion coefficient.

#### CbB Coefficient Register (18h)

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| CbB7 | CbB6 | CbB5 | CbB4 | CbB3 | CbB2 | CbB1 | CbB0 |
| -    | -    | -    | -    | -    | -    | -    | -    |

Color separation and color space conversion coefficient.

#### Slave Data Hold Register (19h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R | R | R | R | R | R | R | R |

When an external I<sup>2</sup>C controller initiates a register read from a slave device on the secondary I<sup>2</sup>C bus through CS7665, the returned data is placed in this register. The external controller may then read the data from the Slave Data Hold register.

#### EPROM Count Low Byte Register (1Ah)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R | R | R | R | R | R | R | R |

Lower byte of the number of triple-bytes to be read from EPROM upon reset of CS7665.

#### EPROM Count High Byte Register (1Bh)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R | R | R | R | R | R | R | R |

Upper byte of the number of triple-bytes to be read from EPROM upon reset of CS7665.



#### Version (Major) Register (1Ch)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R | R | R | R | R | R | R | R |

The major version register in CS7665 rev. A is assigned the value FFh. With each major revision the value is decreased by 1.

#### Version (Minor) Register (1Dh)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| R | R | R | R | R | R | R | R |

The minor version register in CS7665 rev. A is assigned the value 00h. With each minor revision the value is increased by 1.

#### Low Power Register (20h)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 |
| -   | -   | -   | -   | -   | -   | -   | R/W |

PD0 Setting bit PD0 to "1" will place the CS7665 in low power mode.

#### Test Enable Register (21h)

| 7   | 6   | 5   | 4    | 3     | 2   | 1   | 0   |
|-----|-----|-----|------|-------|-----|-----|-----|
| TE7 | TE6 | TE5 | TE4  | TE3   | TE2 | TE1 | TE0 |
|     |     |     | Rese | erved |     |     |     |

#### Station Address Register (FFh)

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| res | SA6 | SA5 | SA4 | SA3 | SA2 | SA1 | SA0 |
| R   | R/W |

CS7615 station address, 7 MSBs (the LSB of the complete 8-bit station address is determined by the LSB which acts as a read/write direction bit).

#### Interpolation Test Register (24h)





CS7665

## **PIN DESCRIPTIONS**





CS7665

#### Power Supply Connection

## VDD - Power Supply, PINS 11, 22, 26, 41, 58.

Positive digital supplies. Nominally +5 volts.

## GND - Digital Ground, PINS 10, 21, 27, 40, 57.

Digital ground supplies.

#### Input Data and Clocks

#### DI[0..9] - Digital Mosaic Inputs.

CMOS level mosaic coded CCD input data from CCD digitizer

| Pin Name | Pin Function               | Pin Number |
|----------|----------------------------|------------|
| DI0(LSB) | Digital Mosaic Input (LSB) | 46         |
| DI1      | Digital Mosaic Input       | 45         |
| DI2      | Digital Mosaic Input       | 44         |
| DI3      | Digital Mosaic Input       | 43         |
| DI4      | Digital Mosaic Input       | 42         |
| DI5      | Digital Mosaic Input       | 39         |
| DI6      | Digital Mosaic Input       | 38         |
| DI7      | Digital Mosaic Input       | 37         |
| DI8      | Digital Mosaic Input       | 36         |
| DI9(MSB) | Digital Mosaic Input (MSB) | 35         |

**Table 14. Digital Mosaic Inputs** 

#### CLKIN - Mosaic Input Data Clock, PIN 55.

Main system input clock, used to strobe incoming digital CCD mosaic data. The CLKIN frequency is the mosaic input data rate.

#### CLKIN2X - Mosaic Input Data Interpolation Clock, PIN 56.

Mosaic input data interpolation clock. Twice the CLKIN input in normal mode (noninterpolated output data ... see INTERP description). Twice the 5/4 output rate clock when internal 5 to 4 horizontal data rate scaler is in operation.

### HREFIN - Horizontal Input Timing Reference, PIN 32.

Active low horizontal input timing reference. Used to synchronize the output timing signals with the incoming mosaic data and timing. When used with CCD digitizers like the CS7615 which imbed the necessary timing signals in the data stream, the HREFIN signal is not needed.

### **VREFIN - Vertical Input Timing Reference, PIN 33.**

Active low vertical input timing reference. Used to synchronize the output timing signals with the incoming mosaic data and timing. When used with CCD digitizers like the CS7615 which embed the necessary timing signals in the data stream, the VREFIN signal is not needed.

## <u>I<sup>2</sup>C Serial Control</u>

## SDA - Primary I<sup>2</sup>C Data Bus, PIN 28.

Primary I<sup>2</sup>C data bus. Used with SCL to read and write the internal register set.

## SCL - Primary I<sup>2</sup>C Clock, PIN 29.

Primary I<sup>2</sup>C Clock. Used with SDA to read and write the internal register set.

## SDASEC - Secondary I<sup>2</sup>C Data Bus, PIN 47.

Secondary  $I^2C$  data bus with limited bus mastering capabilities. Used with SCLSEC to read and write  $I^2C$  devices located on the secondary bus. Various devices can be isolated by the CS7665 from the primary  $I^2C$  bus. The CS7665 will start reading  $I^2C$  EPROM devices at addresses A0h after RESET. It will download the EPROM contents into the specified registers inside the secondary bus devices as well as any CS7665 registers specified in the EPROM entries. Devices are typically connected to either the primary or the secondary  $I^2C$  bus. However, the two busses may be connected together when system design requires the use of EPROM initialization while at the same allowing direct access to all the camera devices from the external  $I^2C$  controller.

## SCLSEC - Secondary I<sup>2</sup>C Clock, PIN 48.

Secondary I<sup>2</sup>C clock with limited bus mastering capabilities. Used with SDASEC to read and write I<sup>2</sup>C devices located on the secondary bus. Various devices can be isolated by the CS7665 from the primary I<sup>2</sup>C bus. The CS7665 will start reading I<sup>2</sup>C EPROM devices at addresses A0h after RESET, and download the EPROM contents into the specified secondary bus registers, as well as any CS7665 registers specified in the EPROM entries. Devices are typically connected to either the primary or the secondary I<sup>2</sup>C bus. However, the two busses may be connected together when system design requires the use of EPROM initialization while at the same allowing direct access to all the camera devices from the external I<sup>2</sup>C controller.

## 4BYTEMODE - Four-byte Mode I<sup>2</sup>C Operation Enable, PIN 1.

Places CS7665 in the Four-byte mode for I<sup>2</sup>C transactions on the primary I<sup>2</sup>C bus. Active high.

### Digital Video Outputs and Clocking

## DO<sub>A[0.9]</sub> - "A" Channel Digital Output Bits.

CMOS level 10-bit digital video output channel "A." Either YCrCb interleaved digital video output data, or Y component digital video data is available at this port according to the state of bit 5 in register 06h.  $DO_{A0(LSB)}$  is the least significant bit of channel "A;"  $DO_{A9(MSB)}$  is the most significant bit of channel "A."



## DO<sub>B[0.9]</sub> "B" Channel Digital Output Bits.

CMOS level 10-bit digital video output channel "B." Either logic "0" in interleaved digital video output data mode, or CrCb component digital video data is available at this port according to the state of bit 5 in register 06h.  $DO_{B0(LSB)}$  is the least significant bit of channel "B;"  $DO_{B9(MSB)}$  is the most significant bit of channel "B."

| Pin Name              | Pin Function            | Pin Number |
|-----------------------|-------------------------|------------|
| DO <sub>A0(LSB)</sub> | Channel "A" LSB         | 13         |
| DO <sub>A1</sub>      | Channel "A" Data Output | 12         |
| DO <sub>A2</sub>      | Channel "A" Data Output | 9          |
| DO <sub>A3</sub>      | Channel "A" Data Output | 8          |
| DO <sub>A4</sub>      | Channel "A" Data Output | 7          |
| DO <sub>A5</sub>      | Channel "A" Data Output | 6          |
| DO <sub>A6</sub>      | Channel "A" Data Output | 5          |
| DO <sub>A7</sub>      | Channel "A" Data Output | 4          |
| DO <sub>A8</sub>      | Channel "A" Data Output | 3          |
| DO <sub>A9(MSB)</sub> | Channel "A" MSB         | 2          |
| <b>DO</b>             | Channel "B" LSB         | 25         |
| DO <sub>B0(LSB)</sub> |                         | 25         |
| DO <sub>B1</sub>      | Channel "B" Data Output | 24         |
| DO <sub>B2</sub>      | Channel "B" Data Output | 23         |
| DO <sub>B3</sub>      | Channel "B" Data Output | 20         |
| DO <sub>B4</sub>      | Channel "B" Data Output | 19         |
| DO <sub>B5</sub>      | Channel "B" Data Output | 18         |
| DO <sub>B6</sub>      | Channel "B" Data Output | 17         |
| DO <sub>B7</sub>      | Channel "B" Data Output | 16         |
| DO <sub>B8</sub>      | Channel "B" Data Output | 15         |
| DO <sub>B9(MSB)</sub> | Channel "B" MSB         | 14         |

**Table 15. Digital Output Organization** 

#### CLKOUT - Digital Output Data Clock, PIN 59.

Digital output clock for both channel "A" and "B." Output data transitions on the falling edge of CLKOUT and can be latched on the rising edge. The CLKOUT rate is twice the input mosaic pixel rate in the interleaved output mode with Y and CrCb output data both available on Channel "A." If the internal 4:5 horizontal scaler is enabled, the CLKOUT rate will be 5/4 times the 2x mosaic input data rate in interleaved mode. The CLKOUT rate is equal to the input mosaic pixel rate in the non-interleaved output mode with Y output data available on Channel "A" and CrCb data available on channel "B." If the internal 4:5 horizontal scaler is enabled, the CLKOUT rate will be 5/4 times the 1x mosaic input data rate in non-interleaved mode.

| Output Mode                    | Mosaic<br>Data Rate | CLKIN    | CLKIN2   | Channel<br>"A" | Channel<br>"B" | CLKOUT   | Horizontal<br>Pixels |
|--------------------------------|---------------------|----------|----------|----------------|----------------|----------|----------------------|
| Interleaved, scaler disabled   | 9.818MHz            | 9.818MHz | 19.63MHz | YCrCb          | logic "0"      | 19.63MHz | 512                  |
| Interleaved,<br>scaler enabled | 9.818MHz            | 9.818MHz | 24.54MHz | YCrCb          | logic "0"      | 24.54MHz | 640                  |
| Parallel, scaler<br>disabled   | 9.818MHz            | 9.818MHz | 19.63MHz | Y              | CrCb           | 9.818MHz | 512                  |
| Parallel, scaler<br>enabled    | 9.818MHz            | 9.818MHz | 24.54MHz | Y              | CrCb           | 12.27MHz | 640                  |

Table 16. Example 512x492 Imager Output Options

#### INTERP - Digital Video Horizontal Data Rate Scaler Enable, PIN 54.

CMOS input enabling the internal 4:5 horizontal data rate scaler. Requires the CLKIN2 to be supplied with a 5/2 rate clock relative to the CLKIN clock input which is the incoming CCD mosaic data. This pin control is active logic high.

#### HREFOUT - Horizontal Reference Output, PIN 30.

CMOS output providing HREF.

#### **VREFOUT - Vertical Reference Output, PIN 31.**

CMOS output providing a VREF, or alternatively VSYNC vertical blanking signal.

#### FIELD - Odd/Even Field Indicator, PIN 62.

CMOS input providing an odd or even field indication for interlaced field imagers. The FIELD indicator changes according to the embedded EAV/SAV timing data, or the input timing signals from the analog processor. Typically the field indicator changes on the fourth line of every field when using the CS7615. Odd fields are indicated with logic low, and even fields are indicated with logic high.



#### **OE - Output Enable, PIN 63.**

CMOS input used to place all output pins in a High-Z mode. This control works in conjunction with the OE bit in the 06h internal  $I^2C$  register.

| OE Bit | OE Pin | Digital<br>Outputs |
|--------|--------|--------------------|
| 0      | 0      | Enabled            |
| 0      | 1      | High-Z             |
| 1      | 0      | High-Z             |
| 1      | 1      | Enabled            |

Table 17. Control of High-Z mode of output pins

#### <u>Miscellaneous</u>

#### **RESET - Master External Reset Control, PIN 34.**

CMOS input which initiates a complete power-on reset, where all registers are reset to their defaults, and the secondary  $I^2C$  bus attempts to load any EPROM configuration information. This pin operates in conjunction with the 0-bit of the 00h internal  $I^2C$  register. RESET is an active logic low input.

#### SCANMODE - Test Pin, PIN 53.

Test pin, connect to GND.

#### **TESTPINB - Test Pin, PIN 60.**

Test pin, connect to VDD.

#### TRANSP - Test Pin, PIN 61.

Test pin, connect to VDD.

#### SCANENABLE - Test Pin, PIN 64.

Test pin, connect to GND.

#### NC - No Connect, PINS 49, 50, 51, 52.

No internal connection. Recommend that these pins not be connected.



#### DEFINITIONS

**Color Space** - A color space is a mathematical representation of a set of colors. Three fundamental color models are RGB (used in color computer graphics and color television), YIQ, YUV, or YCrCb (used in broadcast and television systems), and CMYK (used in color printing).

**RGB** Color Space - The red, green, and blue (RGB) is widely used throughout computer graphics and imaging. Red, green, and blue are three primary additive colors where the individual components are added together to form the desired color.

**YUV Color Space** - The YUV color space is the basic color space used by the PAL (Phase Alternation Line), NTSC (National Television System Committee), and SECAM (Sequential Couleur Avec Memoire or Sequential Color with Memory) composite color video standards. The format conveys intensity in the Y component and color information in the U and V components. In an 8-bit system, where RGB range from code 0 to code 255, Y has a range of code 0 to code 255. The U component ranges over code 0 + -112 codes, and the V component ranges over code 0 + -157.

**YCrCb Color Space** - The YCrCb color space was developed as part of Recommendation ITU-601 during the development of a world-wide digital component video standard. YCrCb are scaled and offset versions of YUV color space. Y is defined to have a nominal range of code 16 to code 235; Cr and Cb are defined to have a range of code 16 to code 240, with code equal to the zero level.

**MYCG Colors** - Standard "color" CCD imagers employ integrated filter dots over the individual pixels. Typically, four color filters are used, Magenta, Yellow, Cyan, and Green.

**Chroma Block** - A group of four adjacent CCD pixel with integrated MYCG filter dots. These four pixels are generally formed with two pixels on one horizontal scan line, and two physically just below on the next scan line. There can also be some slight horizontal shift of the pixels to smooth the image. The chroma block is generally processed using a "color separator" into YUV, YCrCb, or RGB color space before any image processing.



## PACKAGE DIMENSIONS

## 64-Pin TQFP





## • Notes •

