### VS12G476 #### Registered I/O, Self-Timed, 1K x 4 Static RAM #### Features - 1024 by 4-bit static RAM for cache or control store applications - Very fast Read/Write cycle time ...... 2.5 ns - Single power supply (2 Volts) - · Completely static operation - Very low sensitivity to total dose radiation - 'Native' GaAs compatible inputs and outputs for ultra high speed interface - Registered data inputs and outputs - 28-pin leaded or leadless ceramic packages - · Fully decoded synchronous operation - Low power dissipation .....< 1 W Typ # Functional Description The Vitesse VS12G476 is a very high speed, fully decoded synchronous 1024 x 4-bit read/write static random access memory. The VS12G476 is self-timed and all data inputs and outputs are registered. The product needs only a single 2 Volt power supply. It is compatible in ECL board environments between -2 and 0 Volts, or in GaAs circuit board environments between 0 and +2 Volts. Input and output signal levels are shifted accordingly. This product is designed to interface with other GaAs I/O products such as the FURY Series of gate arrays for ultra high speed chip to chip communication. The inputs and outputs of the VS12G476 utilize I/O levels which are 'native' to E/D GaAs technology and are consistent with 50 transmission line circuit board environments. Memory cell selection is achieved through a 10-bit address designated $A_0 - A_g$ . The address inputs, as well as the four data inputs, chip select and write enable are registered and held at the rising edge of the clock input. During a read, data out is valid after the clock access time ( $t_{CQ}$ ), and is registered and held into the next clock cycle, until the data change for the read cycle. During a write, data out is not driven. Data outputs are open source followers which provide maximum flexibility in a wired-OR application. The minimum cycle time for a read or write is 2.5 ns. The VS12G476 is packaged in a 28-pin ceramic LDCC or LCC. Its high speed makes it ideal for new designs in cache memory, signal processing, and video applications where access time is the critical parameter. Its low sensitivity to total dose radiation makes it well-suited to the harsh environments encountered in military and aerospace applications. The VS12G476 is fabricated in gallium arsenide using Vitesse's proprietary enhancement/depletion mode technology for high speed, low power operation. # Block Diagram ## Truth Table | Inputs | | | | | |---------------|----|----------|------------------------------------|--| | <del>cs</del> | WE | Output | Mode | | | Н | Х | L | Chip not selected, Output disabled | | | L | Н | Data Out | Read | | | L | L | L | Write, Output disabled | | H = HIGH Voltage L = LOW Voltage X = Don't Care (HIGH or LOW) # Absolute Maximum Ratings (1) | | 4.0 V to -0.5 V | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | Power Supply Voltage $(V_{T} = GND [V_{CC} - V_{TT}])^{(2)}$ | | | Power Supply Voltage ( $V_{cc} = GND [V_{TT} - V_{cc}]$ ) (3) | 4.0 V to 0.5 V | | 1 1 CC 1 1 CC 1 1 1 CC 1 1 1 CC 1 1 1 CC 1 1 1 CC 1 1 CC | -0.5 V to V + 0.5 V | | Input Voltage Applied, (V <sub>TT</sub> = GND) (2) | | | Input Voltage Applied, $(V_{cc} = GND)^{(3)}$ | 0.5 V to V <sub>77</sub> - 0.5 V | | Input voltage Applied; (vcc = 5/15) | 30 mA | | Output Current, (I <sub>OUT</sub> ) | | | Maximum Junction Temperature, (T <sub>j</sub> ) | 150 C | | Maximum Junction Temperature, (1) | EE 10 .10E C | | Case Temperature Under Bias, (T <sub>c</sub> ) | 55 to +125 C | | Storage Temperature, $(T_{STG})^{(4)}$ | -65 to +150 C | | Storage Temperature, (I <sub>STG</sub> ) '' | | # Recommended Operating Conditions | Power Supply Voltage (V = GND) (2) | 2.2 V to 1.8 V | |-------------------------------------|------------------| | Power Supply Voltage (V = GND) (3). | -2.2 V to -1.8 V | | Operating Temperature Range (4) | 0 to +70 C | Notes: (1) CAUTION: Stresses listed under "Absolute Maximum Ratings" may be applied to devices one at a time without causing permanent damage. Functionality at or above the values listed is not implied. Exposure to these values for extended periods may affect device reliability. - (2) For operation in a +2 V GaAs circuit board environment. - (3) For operation in a -2 V ECL circuit board environment. - (4) Lower limit of specification is ambient temperature and upper limit is case temperature. VITESSE #### DC Characteristics (Over recommended operating conditions Outputs terminated to $V_{rr}$ through 50 .) | Parameters | Description | Min | Max | Units | |-------------------------|----------------------|-----------------------|------------------------|-------| | <b>V</b> <sub>OH</sub> | Output HIGH voltage | V <sub>TT</sub> + 700 | V <sub>TT</sub> + 1100 | mV | | <b>V</b> <sub>OL</sub> | Output LOW voltage | v <sub>TT</sub> | V <sub>TT</sub> + 100 | mV | | <b>V</b> <sub>IH</sub> | Input HIGH voltage | V <sub>TT</sub> + 600 | V <sub>TT</sub> + 1200 | mV | | V <sub>IL</sub> | Input LOW voltage | V <sub>TT</sub> - 400 | V <sub>77</sub> + 200 | m۷ | | $I_{TT}$ , $I_{CC}$ (1) | Power supply current | _ | 500 | mA | # AC Characteristics(2) (Over recommended operating conditions; Outputs terminated to $V_{\tau\tau}$ through 50 .) #### 1. Read Mode: #### 2. Write Mode: DON'T CARE NOTES: (1) The power supply can be configured in two ways: a) $V_{CC} = 0$ V (GND), $V_{TT} = -2$ V, or b) $V_{CC} = +2$ V, $V_{TT} = 0$ V (2) Input edge rates are 500 ps or less. Timing is referenced to $V_{TT}$ + 400 mV on inputs and outputs. Outputs terminated to 50 to $V_{rr}$ and loaded by 30 pF. 4-15 VITESSE AC Characteristics (continued) $^{(1)}$ (Over recommended operating conditions; Outputs terminated to $\mathbf{V}_{\tau\tau}$ through 50 ohms.) | Parameters | Description | Min | Max | Units | |-------------------|---------------------------------------------------------|-----|-----|-------| | t <sub>ASU</sub> | Address setup time | | 0.7 | ns | | t <sub>DSU</sub> | Data in setup time | | 0.7 | ns | | t <sub>ssu</sub> | CS setup time | _ | 0.7 | ns | | t <sub>wsu</sub> | WE setup time | _ | 0.7 | ns | | t <sub>AH</sub> | Address hold time | 0 | _ | ns | | t <sub>DH</sub> | Data hold time | 0 | _ | ns | | t <sub>sH</sub> | CS hold time | 0 | _ | ns | | t <sub>wH</sub> | WE hold time | 0 | | ns | | tcq | Clock to output | 0 | 1.0 | ns | | t <sub>CYC</sub> | Clock cycle time (read, write) | 2.5 | _ | ns | | t <sub>CH</sub> | Clock HIGH time | 1.0 | - | ns | | t <sub>CL</sub> | Clock LOW time | 1.0 | | ns | | t <sub>scoz</sub> | Clock to output disable (result of rising CS input) | _ | 1.0 | ns | | twcqz | Clock to output disable<br>(result of falling WE input) | _ | 1.0 | ns | NOTES: (1) Input edge rates are 500 ps or less. Timing is referenced to $V_{TT}$ + 400 mV on inputs and outputs. Outputs terminated to 50 to $V_{TT}$ and loaded by 30 pF. # Pin Description | Pin # | Name | 1/0 | Description | |------------------|---------------------------------|-----|----------------------------------------| | 10, 12-17, 19-21 | A, - A, | Ι | Address inputs | | 8, 9, 27, 28 | D <sub>0</sub> - D <sub>3</sub> | - | Data inputs | | 23 | cs | 1 | Chip select input (active LOW) | | 24 | WE | 1 | Write enable input (active LOW) | | 22 | СК | 1 | Clock input | | 2, 3, 5, 6 | 0,-0, | 0 | Data outputs | | 18 | VCC | | Most positive power supply voltage (1) | | 4 | VTT | | Most negative power supply voltage (2) | | 25 | VSUB | | Substrate voltage, connect to $V_{TT}$ | | 1,7 | VCCA | | Output driver supply voltage | | 26, 11 | NC | | No connect, leave floating | NOTES: (1) $V_{CC} = 0$ V in ECL environments; +2 V in GaAs environments. (2) $V_{TT} = -2$ V in ECL environments; 0 V in GaAs environments. # Connection Diagram (28-pin LCC - Top View) # Connection Diagram (28-pin LDCC - Top View)