# PC133 Unbuffered SDRAM SODIMM(144pin) SPD Specification

Rev. 1.2 March. 2000



## Revision History

[Revision 0.0] Oct. 11, 1999

Jedec based PC133 SODIMM SPD Published.

[Revision 0.1] Dec. 27, 1999

Add 64Mb D-Die based Module SPD.

[Revision 1.0] Jan. 24, 2000

Change SPD reference to Intel 1.2B version.

Changed SPD revision code(byte62) from 02h based to 12h.

[Revision 1.1] Feb. 10, 2000

Typo correction.

[Revision 1.2] March. 10, 2000

Add 128Mb C-die/256Mb B-die based Module SPD.

## SPD Spec List

M464S0424CT1-L75/C75

M464S0424DT1-L75/C75

M464S0824CT1-L75/C75

M464S0824DT1-L75/C75

M464S0924BT1-L75/C75

M464S0924CT1-L75/C75

M464S1724BT1-L75/C75

M464S1724CT1-L75/C75

M464S1654AT1-L75/C75

M464S1654BT1-L75/C75

M464S3254AT1-L75/C75

M464S3254BT1-L75/C75



### M464S0424CT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization : 4MX64 •Composition : 4MX16 \*4

•Used component part #: K4S641632C-TL75/TC75

•# of rows in module : 1 row •# of banks in component : 4 banks

•Feature : 1,000 mil height & double sided component

•Refresh : 4K/64ms

| Byte # | Function described                                           | Function Supported                                                                         | Hex value | Note  |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|-------|
|        |                                                              | -75                                                                                        | -75       | 11010 |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |       |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |       |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |       |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1     |
| 4      | # of column address on this assembly                         | 8                                                                                          | 08h       | 1     |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |       |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |       |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |       |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |       |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                      | 75h       | 2     |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2     |
| 11     | DIMM configuraion type                                       | Non parity                                                                                 | 00h       |       |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |       |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |       |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |       |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |       |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |       |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |       |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |       |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |       |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |       |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                         | 00h       |       |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |       |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2     |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                          | 00h       | 2     |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       | 2     |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                          | 00h       | 2     |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |       |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |       |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |       |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |       |
| 31     | Module Row density                                           | 1 Row of 32MB                                                                              | 08h       |       |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                      | 15h       |       |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                      | 08h       |       |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |       |



| Byte # | Function described                                        | Function      | Function Supported |     | alue | Note |
|--------|-----------------------------------------------------------|---------------|--------------------|-----|------|------|
| Бусе # | r unction described                                       | -7            | 75                 | -7: | 5    | Note |
| 35     | Data signal input hold time                               | 0.8ns         |                    | 08h |      |      |
| 36~61  | Superset information (maybe used in future)               |               | -                  | 00  | h    |      |
| 62     | SPD data revision code                                    | Intel         | 1.2B               | 12  | h    |      |
| 63     | Checksum for bytes 0 ~ 62                                 |               | -                  | 9B  | h    |      |
| 64     | Manufacturer JEDEC ID code                                | Sam           | sung               | CE  | :h   |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam           | sung               | 00  | h    |      |
| 72     | Manufacturing location                                    | Onyang        | g Korea            | 01  | h    |      |
| 73     | Manufacturer part # (Memory module)                       | N             | Л                  | 4D  | h    |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 4             | 1                  | 34  | h    |      |
| 75     | Manufacturer part # (Data bits)                           | Bla           | ank                | 20  | h    |      |
| 76     | Manufacturer part # (Data bits)                           | (             | 5                  | 36  | h    |      |
| 77     | Manufacturer part # (Data bits)                           | 4             | 1                  | 34  | h    |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | 5             | 3                  | 53  | h    |      |
| 79     | Manufacturer part # (Module depth)                        | (             | )                  | 30h |      |      |
| 80     | Manufacturer part # (Module depth)                        | 4             | 1                  | 34h |      |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 2             | 2                  | 32h |      |      |
| 82     | Manufacturer part # (Composition component)               | 4             |                    | 34h |      |      |
| 83     | Manufacturer part # (Component revision)                  | (             |                    | 43h |      |      |
| 84     | Manufacturer part # (Package type)                        | -             | Γ                  | 54h |      |      |
| 85     | Manufacturer part # (PCB revision & type)                 | ,             | 1                  | 31h |      |      |
| 86     | Manufacturer part # (Hyphen)                              | ".            | "                  | 2D  | h    |      |
| 87     | Manufacturer part # (Power)                               | L             | С                  | 4Ch | 43h  |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | 7             | 7                  | 37  | h    |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | Į.            | 5                  | 35  | h    |      |
| 90     | Manufacturer part # (TBD)                                 | Bla           | ank                | 20  | h    |      |
| 91     | Manufacturer revision code (For PCB)                      |               | 1                  | 31  | h    |      |
| 92     | Manufacturer revision code (For component)                | C-die (4      | th Gen.)           | 43  | h    |      |
| 93     | Manufacturing date (Week)                                 |               | -                  | -   |      | 3    |
| 94     | Manufacturing date (Year)                                 | -             |                    | -   |      | 3    |
| 95~98  | Assembly serial #                                         |               | -                  | -   |      | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Unde          | fined              | -   |      | 5    |
| 126    | Reserved                                                  |               | -                  | 64  | h    | 6    |
| 127    | Reserved                                                  | Detailed PC10 | 00 Information     | 8D  | h    | 6    |
| 128+   | Unused storage locations                                  | Unde          | fined              | -   |      | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S0424DT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization : 4MX64 •Composition : 4MX16 \*4

•Used component part #: K4S641632D-TL75/TC75

•# of rows in module : 1 row •# of banks in component : 4 banks

•Feature : 1,000 mil height & double sided component

•Refresh : 4K/64ms

| Byte # | Function described                                           | Function Supported                                                                         | Hex value | Note  |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|-------|
|        |                                                              | -75                                                                                        | -75       | 11010 |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |       |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |       |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |       |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1     |
| 4      | # of column address on this assembly                         | 8                                                                                          | 08h       | 1     |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |       |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |       |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |       |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |       |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                      | 75h       | 2     |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2     |
| 11     | DIMM configuraion type                                       | Non parity                                                                                 | 00h       |       |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |       |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |       |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |       |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |       |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |       |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |       |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |       |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |       |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |       |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                         | 00h       |       |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |       |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2     |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                          | 00h       | 2     |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       | 2     |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                          | 00h       | 2     |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |       |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |       |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |       |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |       |
| 31     | Module Row density                                           | 1 Row of 32MB                                                                              | 08h       |       |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                      | 15h       |       |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                      | 08h       |       |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |       |



| Byte # | Function described                                        | Function S    | Function Supported |     | alue | Note |
|--------|-----------------------------------------------------------|---------------|--------------------|-----|------|------|
| Бусе # | -75                                                       |               | 75                 | -7: | 5    | Note |
| 35     | Data signal input hold time                               | 0.8ns         |                    | 08h |      |      |
| 36~61  | Superset information (maybe used in future)               |               |                    | 00  | h    |      |
| 62     | SPD data revision code                                    | Intel         | 1.2B               | 12  | h    |      |
| 63     | Checksum for bytes 0 ~ 62                                 |               |                    | 9B  | h    |      |
| 64     | Manufacturer JEDEC ID code                                | Sam           | sung               | CE  | h    |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam           | sung               | 00  | h    |      |
| 72     | Manufacturing location                                    | Onyanç        | y Korea            | 01  | h    |      |
| 73     | Manufacturer part # (Memory module)                       | N             | 1                  | 4D  | h    |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 4             | ļ                  | 34  | h    |      |
| 75     | Manufacturer part # (Data bits)                           | Bla           | ınk                | 20  | h    |      |
| 76     | Manufacturer part # (Data bits)                           | 6             | 3                  | 36  | h    |      |
| 77     | Manufacturer part # (Data bits)                           | 4             | ļ                  | 34  | h    |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | \$            | 3                  | 53  | h    |      |
| 79     | Manufacturer part # (Module depth)                        | (             | )                  | 30h |      |      |
| 80     | Manufacturer part # (Module depth)                        | 4             | ļ                  | 34h |      |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 2             | 2                  | 32h |      |      |
| 82     | Manufacturer part # (Composition component)               | 4             | ļ                  | 34h |      |      |
| 83     | Manufacturer part # (Component revision)                  | Г             | )                  | 44h |      |      |
| 84     | Manufacturer part # (Package type)                        | 7             |                    | 54h |      |      |
| 85     | Manufacturer part # (PCB revision & type)                 | 1             |                    | 31h |      |      |
| 86     | Manufacturer part # (Hyphen)                              | ".            | . "                | 2D  | h    |      |
| 87     | Manufacturer part # (Power)                               | L             | С                  | 4Ch | 43h  |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | 7             | 7                  | 37  | 'h   |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | 5             | 5                  | 35  | h    |      |
| 90     | Manufacturer part # (TBD)                                 | Bla           | ınk                | 20  | h    |      |
| 91     | Manufacturer revision code (For PCB)                      | 1             |                    | 31  | h    |      |
| 92     | Manufacturer revision code (For component)                | D-die (5      | th Gen.)           | 44  | h    |      |
| 93     | Manufacturing date (Week)                                 |               |                    | -   |      | 3    |
| 94     | Manufacturing date (Year)                                 | -             |                    | -   |      | 3    |
| 95~98  | Assembly serial #                                         |               |                    | -   |      | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Unde          | fined              | -   |      | 5    |
| 126    | Reserved                                                  | -             |                    | 64  | h    | 6    |
| 127    | Reserved                                                  | Detailed PC10 | 00 Information     | 8D  | h    | 6    |
| 128+   | Unused storage locations                                  | Unde          | fined              | -   |      | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S0824CT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization: 8MX64 •Composition: 4MX16 \*8

•Used component part #: K4S641632C-TL75/TC75

# of rows in module : 2 rows# of banks in component : 4 banks

•Feature : 1,250 mil height & double sided component

•Refresh : 4K/64ms

| Byte # | Function described                                           | Function Supported                                                                   | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|------|
| Dyte # | T dilottori described                                        | -75                                                                                  | -75       |      |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                             | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                    | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                   | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 8                                                                                    | 08h       | 1    |
| 5      | # of module Rows on this assembly                            | 2 Rows                                                                               | 02h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                              | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                    | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                | 01h       |      |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                | 54h       | 2    |
| 11     | DIMM configuraion type                                       | Non parity                                                                           | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                       | 80h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                  | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                 | 00h       |      |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                          | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                               | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                              | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                    | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                   | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance, Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                    | 00h       | 2    |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                    | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                    | 00h       | 2    |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                    | 00h       | 2    |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                 | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                 | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                 | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                 | 2Dh       |      |
| 31     | Module Row density                                           | 2 Rows of 32MB                                                                       | 08h       |      |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                | 15h       | _    |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                | 08h       | _    |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                | 15h       | _    |



| Byte # | te # Function described Func                              |              | Function Supported |     | /alue | Note |
|--------|-----------------------------------------------------------|--------------|--------------------|-----|-------|------|
| Бусе # | runction described                                        | -            | -75                |     | 5     | Note |
| 35     | Data signal input hold time                               | 0.8ns        |                    | 08h |       |      |
| 36~61  | Superset information (maybe used in future)               |              | -                  | 00h |       |      |
| 62     | SPD data revision code                                    | Inte         | l 1.2B             | 12  | 2h    |      |
| 63     | Checksum for bytes 0 ~ 62                                 |              | -                  | 90  | h     |      |
| 64     | Manufacturer JEDEC ID code                                | San          | nsung              | CE  | h     |      |
| 65~71  | Manufacturer JEDEC ID code                                | San          | nsung              | 00  | )h    |      |
| 72     | Manufacturing location                                    | Onyar        | ng Korea           | 01  | h     |      |
| 73     | Manufacturer part # (Memory module)                       |              | М                  | 40  | )h    |      |
| 74     | Manufacturer part # (DIMM Configuration)                  |              | 4                  | 34  | ŀh    |      |
| 75     | Manufacturer part # (Data bits)                           | В            | lank               | 20  | )h    |      |
| 76     | Manufacturer part # (Data bits)                           |              | 6                  | 36  | Sh    |      |
| 77     | Manufacturer part # (Data bits)                           |              | 4                  | 34  | ŀh    |      |
| 78     | Manufacturer part # (Mode & operating voltage)            |              | S                  | 53  | Bh    |      |
| 79     | Manufacturer part # (Module depth)                        |              | 0                  | 30h |       |      |
| 80     | Manufacturer part # (Module depth)                        | 8            |                    | 38h |       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 2            |                    | 32h |       |      |
| 82     | Manufacturer part # (Composition component)               | 4            |                    | 34h |       |      |
| 83     | Manufacturer part # (Component revision)                  | С            |                    | 43h |       |      |
| 84     | Manufacturer part # (Package type)                        |              | Т                  | 54h |       |      |
| 85     | Manufacturer part # (PCB revision & type)                 |              | 1                  | 31h |       |      |
| 86     | Manufacturer part # (Hyphen)                              | "            | - "                | 20  | )h    |      |
| 87     | Manufacturer part # (Power)                               | L            | С                  | 4Ch | 43h   |      |
| 88     | Manufacturer part # (Minimum cycle time)                  |              | 7                  | 37  | 'h    |      |
| 89     | Manufacturer part # (Minimum cycle time)                  |              | 5                  | 35  | ih    |      |
| 90     | Manufacturer part # (TBD)                                 | В            | lank               | 20  | )h    |      |
| 91     | Manufacturer revision code (For PCB)                      |              | 1                  | 31  | h     |      |
| 92     | Manufacturer revision code (For component)                | C-die (      | 4th Gen.)          | 43  | Bh    |      |
| 93     | Manufacturing date (Week)                                 |              | -                  | -   |       | 3    |
| 94     | Manufacturing date (Year)                                 | -            |                    | -   |       | 3    |
| 95~98  | Assembly serial #                                         | _            |                    | -   |       | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Und          | efined             | -   |       | 5    |
| 126    | Reserved                                                  |              | -                  | 64  | ŀh    | 6    |
| 127    | Reserved                                                  | Detailed PC1 | 100 Information    | CI  | Dh    | 6    |
| 128+   | Unused storage locations                                  | Und          | efined             | -   |       | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S0824DT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization: 8MX64 •Composition: 4MX16 \*8

•Used component part #: K4S641632D-TL75/TC75

•# of rows in module : 2 rows •# of banks in component : 4 banks

•Feature : 1,250 mil height & double sided component

•Refresh : 4K/64ms

| Byte # | Function described                                           | Function Supported                                                                   | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|------|
| Dyte # | i dilottori desoribed                                        | -75                                                                                  | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                             | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                    | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                   | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 8                                                                                    | 08h       | 1    |
| 5      | # of module Rows on this assembly                            | 2 Rows                                                                               | 02h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                              | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                    | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                | 01h       |      |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                | 54h       | 2    |
| 11     | DIMM configuraion type                                       | Non parity                                                                           | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                       | 80h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                  | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                 | 00h       |      |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                          | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                               | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                              | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                    | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered<br>& redundant addressing                                | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance, Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                    | 00h       | 2    |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                    | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                    | 00h       | 2    |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                    | 00h       | 2    |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                 | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                 | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                 | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                 | 2Dh       |      |
| 31     | Module Row density                                           | 2 Rows of 32MB                                                                       | 08h       |      |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                | 15h       |      |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                | 15h       |      |



| Byte # | Function described                                        | Function S    | Function Supported |     | alue | Note |
|--------|-----------------------------------------------------------|---------------|--------------------|-----|------|------|
| Бую #  | r unction described                                       | -7            | -75                |     | 5    | Note |
| 35     | Data signal input hold time                               | 0.8ns         |                    | 08  | h    |      |
| 36~61  | Superset information (maybe used in future)               |               |                    | 00  | h    |      |
| 62     | SPD data revision code                                    | Intel         | 1.2B               | 12  | h    |      |
| 63     | Checksum for bytes 0 ~ 62                                 |               |                    | 9C  | h    |      |
| 64     | Manufacturer JEDEC ID code                                | Sam           | sung               | CE  | h    |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam           | sung               | 00  | h    |      |
| 72     | Manufacturing location                                    | Onyanç        | g Korea            | 01  | h    |      |
| 73     | Manufacturer part # (Memory module)                       | N             | Л                  | 4D  | h    |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 4             | 1                  | 34  | h    |      |
| 75     | Manufacturer part # (Data bits)                           | Bla           | nk                 | 20  | h    |      |
| 76     | Manufacturer part # (Data bits)                           | 6             | 3                  | 36  | h    |      |
| 77     | Manufacturer part # (Data bits)                           | 4             | 1                  | 34  | h    |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | 5             | 3                  | 53  | h    |      |
| 79     | Manufacturer part # (Module depth)                        | (             | )                  | 30h |      |      |
| 80     | Manufacturer part # (Module depth)                        | 3             | 3                  | 38h |      |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 2             | 2                  | 32h |      |      |
| 82     | Manufacturer part # (Composition component)               | 4             | 1                  | 34h |      |      |
| 83     | Manufacturer part # (Component revision)                  | Г             | )                  | 44h |      |      |
| 84     | Manufacturer part # (Package type)                        | ٦             | Г                  | 54h |      |      |
| 85     | Manufacturer part # (PCB revision & type)                 | 1             | l                  | 31h |      |      |
| 86     | Manufacturer part # (Hyphen)                              | ".            | . "                | 2D  | h    |      |
| 87     | Manufacturer part # (Power)                               | L             | С                  | 4Ch | 43h  |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | 7             | 7                  | 37  | h    |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | Ę             | 5                  | 35  | h    |      |
| 90     | Manufacturer part # (TBD)                                 | Bla           | ınk                | 20  | h    |      |
| 91     | Manufacturer revision code (For PCB)                      | 1             | l                  | 31  | h    |      |
| 92     | Manufacturer revision code (For component)                | D-die (5      | th Gen.)           | 44  | h    |      |
| 93     | Manufacturing date (Week)                                 |               |                    | -   |      | 3    |
| 94     | Manufacturing date (Year)                                 | -             |                    | -   |      | 3    |
| 95~98  | Assembly serial #                                         |               |                    | -   |      | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Unde          | fined              | -   |      | 5    |
| 126    | Reserved                                                  |               |                    | 64  | h    | 6    |
| 127    | Reserved                                                  | Detailed PC10 | 00 Information     | CD  | h    | 6    |
| 128+   | Unused storage locations                                  | Unde          | fined              | -   |      | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S0924BT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization: 8Mx64 •Composition: 8Mx16 \*4

•Used component part #: K4S281632B-TL75/TC75

# of rows in module : 1 row# of banks in component : 4 banks

•Feature : 1,000 mil height & double sided component

•Refresh : 4K/64ms

| Byte # | Function described                                           | Function Supported                                                                   | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|------|
| Dyte # | T dilottori described                                        | -75                                                                                  | -75       |      |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                             | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                    | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                   | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 9                                                                                    | 09h       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                              | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                    | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                | 01h       |      |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                | 54h       | 2    |
| 11     | DIMM configuraion type                                       | Non parity                                                                           | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                       | 80h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                  | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                 | 00h       |      |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                          | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                               | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                              | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                    | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                   | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance, Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                    | 00h       | 2    |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                    | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                    | 00h       | 2    |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                    | 00h       | 2    |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                 | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                 | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                 | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                 | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 64MB                                                                        | 10h       |      |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                | 15h       |      |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                | 15h       |      |



| Byte # | Function described                                        | Function Supported |                | Hex | /alue | Note |
|--------|-----------------------------------------------------------|--------------------|----------------|-----|-------|------|
| Dyte # | i unction described                                       | -7                 | -75            |     | '5    | Note |
| 35     | Data signal input hold time                               | 0.8ns              |                | 08h |       |      |
| 36~61  | Superset information (maybe used in future)               |                    | -              | 00h |       |      |
| 62     | SPD data revision code                                    | Intel              | 1.2B           | 12  | 2h    |      |
| 63     | Checksum for bytes 0 ~ 62                                 |                    | -              | A   | 4h    |      |
| 64     | Manufacturer JEDEC ID code                                | Sam                | nsung          | CI  | Ēh    |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam                | sung           | 00  | )h    |      |
| 72     | Manufacturing location                                    | Onyan              | g Korea        | 01  | lh    |      |
| 73     | Manufacturer part # (Memory module)                       | 1                  | М              | 40  | Dh    |      |
| 74     | Manufacturer part # (DIMM Configuration)                  |                    | 4              | 34  | ₽h    |      |
| 75     | Manufacturer part # (Data bits)                           | Bla                | ank            | 20  | )h    |      |
| 76     | Manufacturer part # (Data bits)                           |                    | 6              | 36  | Sh    |      |
| 77     | Manufacturer part # (Data bits)                           |                    | 4              | 34  | ₽h    |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | ;                  | S              | 53  | Bh    |      |
| 79     | Manufacturer part # (Module depth)                        |                    | 0              | 30h |       |      |
| 80     | Manufacturer part # (Module depth)                        | 9                  |                | 39h |       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 2                  |                | 32h |       |      |
| 82     | Manufacturer part # (Composition component)               | 4                  |                | 34h |       |      |
| 83     | Manufacturer part # (Component revision)                  |                    | В              | 42h |       |      |
| 84     | Manufacturer part # (Package type)                        |                    | Т              | 54h |       |      |
| 85     | Manufacturer part # (PCB revision & type)                 |                    | 1              | 31h |       |      |
| 86     | Manufacturer part # (Hyphen)                              | n n                | - "            | 2[  | Dh    |      |
| 87     | Manufacturer part # (Power)                               | L                  | С              | 4Ch | 43h   |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | ,                  | 7              | 37  | 'h    |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | :                  | 5              | 35  | 5h    |      |
| 90     | Manufacturer part # (TBD)                                 | Bla                | ank            | 20  | )h    |      |
| 91     | Manufacturer revision code (For PCB)                      |                    | 1              | 31  | lh    |      |
| 92     | Manufacturer revision code (For component)                | B-die (3           | Brd Gen.)      | 42  | 2h    |      |
| 93     | Manufacturing date (Week)                                 |                    | -              |     | •     | 3    |
| 94     | Manufacturing date (Year)                                 |                    | -              |     |       | 3    |
| 95~98  | Assembly serial #                                         |                    | -              |     | •     | 4    |
| 99~12  | Manufacturer specific data (may be used in future)        | Unde               | efined         |     |       | 5    |
| 126    | Reserved                                                  |                    | -              | 64  | łh    | 6    |
| 127    | Reserved                                                  | Detailed PC1       | 00 Information | 18  | Dh    | 6    |
| 128+   | Unused storage locations                                  | Unde               | efined         |     |       | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsungs own purpose.
- 6. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S0924CT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization: 8Mx64 •Composition: 8Mx16 \*4

•Used component part #: K4S281632C-TL75/TC75

# of rows in module : 1 row# of banks in component : 4 banks

•Feature : 1,000 mil height & double sided component

•Refresh : 4K/64ms

| Byte # | Function described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Буш #  | runction described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM 04h                                                                                  |           |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuraion type                                       | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                         | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       | 2    |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                          | 00h       | 2    |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 64MB                                                                              | 10h       |      |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



| Byte#  | Function described                                        | Function      | Function Supported |     | alue | Note |
|--------|-----------------------------------------------------------|---------------|--------------------|-----|------|------|
| Byte # | i unotion described                                       | -7            | -75                |     | 5    |      |
| 35     | Data signal input hold time                               | 0.8ns         |                    | 08  | h    |      |
| 36~61  | Superset information (maybe used in future)               |               | -                  | 00h |      |      |
| 62     | SPD data revision code                                    | Intel         | 1.2B               | 12  | h    |      |
| 63     | Checksum for bytes 0 ~ 62                                 |               | -                  | A4  | lh . |      |
| 64     | Manufacturer JEDEC ID code                                | Sam           | sung               | CE  | h    |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam           | sung               | 00  | h    |      |
| 72     | Manufacturing location                                    | Onyanç        | g Korea            | 01  | h    |      |
| 73     | Manufacturer part # (Memory module)                       | N             | И                  | 40  | h    |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 4             | 1                  | 34  | h    |      |
| 75     | Manufacturer part # (Data bits)                           | Bla           | ank                | 20  | h    |      |
| 76     | Manufacturer part # (Data bits)                           | (             | 6                  | 36  | h    |      |
| 77     | Manufacturer part # (Data bits)                           | 4             | 1                  | 34  | h    |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | 5             | 6                  | 53  | h    |      |
| 79     | Manufacturer part # (Module depth)                        | (             | )                  | 30h |      |      |
| 80     | Manufacturer part # (Module depth)                        | ę             | 9                  | 39h |      |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 2             | 2                  | 32h |      |      |
| 82     | Manufacturer part # (Composition component)               | 2             | 4                  | 34h |      |      |
| 83     | Manufacturer part # (Component revision)                  | (             | 0                  | 43h |      |      |
| 84     | Manufacturer part # (Package type)                        | ٦             | Γ                  | 54h |      |      |
| 85     | Manufacturer part # (PCB revision & type)                 | 1             | 1                  | 31h |      |      |
| 86     | Manufacturer part # (Hyphen)                              | ".            | "                  | 20  | h    |      |
| 87     | Manufacturer part # (Power)                               | L             | С                  | 4Ch | 43h  |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | 7             | 7                  | 37  | 'h   |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | Ę             | 5                  | 35  | h    |      |
| 90     | Manufacturer part # (TBD)                                 | Bla           | ank                | 20  | h    |      |
| 91     | Manufacturer revision code (For PCB)                      | 1             | 1                  | 31  | h    |      |
| 92     | Manufacturer revision code (For component)                | C-die (4      | th Gen.)           | 43  | h    |      |
| 93     | Manufacturing date (Week)                                 |               | -                  | -   |      | 3    |
| 94     | Manufacturing date (Year)                                 | -             |                    | -   |      | 3    |
| 95~98  | Assembly serial #                                         | -             |                    | -   |      | 4    |
| 99~12  | Manufacturer specific data (may be used in future)        | Unde          | efined             | -   |      | 5    |
| 126    | Reserved                                                  |               | -                  | 64  | h    | 6    |
| 127    | Reserved                                                  | Detailed PC10 | 00 Information     | 18  | h    | 6    |
| 128+   | Unused storage locations                                  | Unde          | efined             | -   |      | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsungs own purpose.
- 6. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S1724BT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization: 16MX64 •Composition: 8MX16 \*8

•Used component part #: K4S281632B-TL75/TC75

# of rows in module : 2 rows# of banks in component : 4 banks

•Feature : 1,250 mil height & double sided component

•Refresh : 4K/64ms

| Byte # | Function described                                           | Function Supported                                                                         | Hex value | Note |  |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|--|
| Буш #  | runction described                                           | -75                                                                                        | -75       | Note |  |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |  |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |  |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |  |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |  |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |  |
| 5      | # of module Rows on this assembly                            | 2 Rows                                                                                     | 02h       |      |  |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |  |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |  |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |  |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                      | 75h       | 2    |  |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |  |
| 11     | DIMM configuraion type                                       | Non parity                                                                                 | 00h       |      |  |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |  |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |      |  |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |  |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |  |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |  |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |  |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |  |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |  |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |  |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                         | 00h       |      |  |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |  |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |  |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                          | 00h       | 2    |  |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       | 2    |  |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                          | 00h       | 2    |  |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |  |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |  |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |  |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |  |
| 31     | Module Row density                                           | 2 Rows of 64MB                                                                             | 10h       |      |  |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |  |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |  |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |  |



| Byte # | Function described                                        | Function S    | Supported      | Hex v | alue | Note |
|--------|-----------------------------------------------------------|---------------|----------------|-------|------|------|
| Бусе # | r unction described                                       | -75           |                | -75   |      | Note |
| 35     | Data signal input hold time                               | 0.8ns         |                | 08h   |      |      |
| 36~61  | Superset information (maybe used in future)               |               |                | 00    | h    |      |
| 62     | SPD data revision code                                    | Intel         | 1.2B           | 12    | h    |      |
| 63     | Checksum for bytes 0 ~ 62                                 |               |                | A5    | h    |      |
| 64     | Manufacturer JEDEC ID code                                | Sam           | sung           | CE    | h    |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam           | sung           | 00    | h    |      |
| 72     | Manufacturing location                                    | Onyang        | y Korea        | 01    | h    |      |
| 73     | Manufacturer part # (Memory module)                       | N             | 1              | 4D    | h    |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 4             | ļ              | 34    | h    |      |
| 75     | Manufacturer part # (Data bits)                           | Bla           | ınk            | 20    | h    |      |
| 76     | Manufacturer part # (Data bits)                           | 6             | 3              | 36    | h    |      |
| 77     | Manufacturer part # (Data bits)                           | 4             | ļ              | 34    | h    |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | 5             | 3              | 53    | h    |      |
| 79     | Manufacturer part # (Module depth)                        | 1             |                | 31    | h    |      |
| 80     | Manufacturer part # (Module depth)                        | 7             | 7              | 37h   |      |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- | 2             | 2              | 32h   |      |      |
| 82     | Manufacturer part # (Composition component)               | 4             | ļ              | 34h   |      |      |
| 83     | Manufacturer part # (Component revision)                  | E             | 3              | 42h   |      |      |
| 84     | Manufacturer part # (Package type)                        | ٦             | Г              | 54h   |      |      |
| 85     | Manufacturer part # (PCB revision & type)                 | 1             | 1 31h          |       | h    |      |
| 86     | Manufacturer part # (Hyphen)                              | ".            | . "            | 2D    | h    |      |
| 87     | Manufacturer part # (Power)                               | L             | С              | 4Ch   | 43h  |      |
| 88     | Manufacturer part # (Minimum cycle time)                  | 7             | 7              | 37    | h    |      |
| 89     | Manufacturer part # (Minimum cycle time)                  | Ę             | 5              | 35    | h    |      |
| 90     | Manufacturer part # (TBD)                                 | Bla           | ınk            | 20    | h    |      |
| 91     | Manufacturer revision code (For PCB)                      | 1             |                | 31    | h    |      |
| 92     | Manufacturer revision code (For component)                | B-die (3      | rd Gen.)       | 42    | h    |      |
| 93     | Manufacturing date (Week)                                 |               |                | -     |      | 3    |
| 94     | Manufacturing date (Year)                                 |               |                | -     |      | 3    |
| 95~98  | Assembly serial #                                         |               |                | -     |      | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Unde          | fined          | -     |      | 5    |
| 126    | Reserved                                                  |               |                | 64    | h    | 6    |
| 127    | Reserved                                                  | Detailed PC10 | 00 Information | CD    | h    | 6    |
| 128+   | Unused storage locations                                  | Unde          | fined          | -     |      | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsungs own purpose.
- 6. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S1724CT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization: 16MX64 •Composition: 8MX16 \*8

•Used component part #: K4S281632C-TL75/TC75

# of rows in module : 2 rows# of banks in component : 4 banks

•Feature : 1,250 mil height & double sided component

•Refresh : 4K/64ms

| Byte # | Function described                                           | Function Supported                                                                         | Hex value | Note |  |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|--|
| Буш #  | runction described                                           | -75                                                                                        | -75       | Note |  |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |  |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |  |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |  |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |  |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |  |
| 5      | # of module Rows on this assembly                            | 2 Rows                                                                                     | 02h       |      |  |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |  |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |  |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |  |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                      | 75h       | 2    |  |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |  |
| 11     | DIMM configuraion type                                       | Non parity                                                                                 | 00h       |      |  |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |  |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |      |  |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |  |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |  |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |  |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |  |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |  |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |  |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |  |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                         | 00h       |      |  |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |  |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |  |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                          | 00h       | 2    |  |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       | 2    |  |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                          | 00h       | 2    |  |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |  |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |  |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |  |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |  |
| 31     | Module Row density                                           | 2 Rows of 64MB                                                                             | 10h       |      |  |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |  |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |  |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |  |



| Byte # | Function described                                        | Function described Function Supported |                | Hex | /alue      | Note |
|--------|-----------------------------------------------------------|---------------------------------------|----------------|-----|------------|------|
| Dyte # | i unction described                                       | -                                     | -75            |     | 5          |      |
| 35     | Data signal input hold time                               | 0.8ns                                 |                | 08h |            |      |
| 36~61  | Superset information (maybe used in future)               |                                       | -              | 00h |            |      |
| 62     | SPD data revision code                                    | Intel                                 | 1.2B           | 12  | 2h         |      |
| 63     | Checksum for bytes 0 ~ 62                                 |                                       | -              | A5  | 5h         |      |
| 64     | Manufacturer JEDEC ID code                                | Sam                                   | nsung          | CE  | Ēh         |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam                                   | nsung          | 00  | )h         |      |
| 72     | Manufacturing location                                    | Onyan                                 | g Korea        | 01  | lh         |      |
| 73     | Manufacturer part # (Memory module)                       | ı                                     | М              | 40  | Dh         |      |
| 74     | Manufacturer part # (DIMM Configuration)                  |                                       | 4              | 34  | ₽h         |      |
| 75     | Manufacturer part # (Data bits)                           | Bl                                    | ank            | 20  | )h         |      |
| 76     | Manufacturer part # (Data bits)                           |                                       | 6              | 36  | Sh         |      |
| 77     | Manufacturer part # (Data bits)                           |                                       | 4              | 34  | łh         |      |
| 78     | Manufacturer part # (Mode & operating voltage)            |                                       | S              | 53  | Bh         |      |
| 79     | Manufacturer part # (Module depth)                        |                                       | 1              | 31  | lh         |      |
| 80     | Manufacturer part # (Module depth)                        |                                       | 7              | 37h |            |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- |                                       | 2              | 32h |            |      |
| 82     | Manufacturer part # (Composition component)               |                                       | 4              | 34h |            |      |
| 83     | Manufacturer part # (Component revision)                  |                                       | С              | 43h |            |      |
| 84     | Manufacturer part # (Package type)                        |                                       | Т              | 54h |            |      |
| 85     | Manufacturer part # (PCB revision & type)                 |                                       | 1 31h          |     | lh         |      |
| 86     | Manufacturer part # (Hyphen)                              | "                                     | - "            | 20  | Dh         |      |
| 87     | Manufacturer part # (Power)                               | L                                     | С              | 4Ch | 43h        |      |
| 88     | Manufacturer part # (Minimum cycle time)                  |                                       | 7              | 37  | <b>'</b> h |      |
| 89     | Manufacturer part # (Minimum cycle time)                  |                                       | 5              | 35  | 5h         |      |
| 90     | Manufacturer part # (TBD)                                 | Bl                                    | ank            | 20  | )h         |      |
| 91     | Manufacturer revision code (For PCB)                      |                                       | 1              | 31  | lh         |      |
| 92     | Manufacturer revision code (For component)                | C-die (4                              | th Gen.)       | 43  | Bh         |      |
| 93     | Manufacturing date (Week)                                 |                                       | -              | -   | •          | 3    |
| 94     | Manufacturing date (Year)                                 |                                       | -              | -   |            | 3    |
| 95~98  | Assembly serial #                                         |                                       | -              | -   |            | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Unde                                  | efined         |     |            | 5    |
| 126    | Reserved                                                  |                                       | -              | 64  | łh         | 6    |
| 127    | Reserved                                                  | Detailed PC1                          | 00 Information | CI  | Dh         | 6    |
| 128+   | Unused storage locations                                  | Unde                                  | efined         |     |            | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsungs own purpose.
- 6. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S1654AT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization: 16MX64 •Composition: 16MX16 \*4

•Used component part #: K4S561632A-TL75/TC75

•# of rows in module : 1 row •# of banks in component : 4 banks

•Feature : 1,000 mil height & double sided component

•Refresh : 8K/64ms

| Byte # | Function described                                           | Function Supported                                                                   | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|------|
| Byte # | T dilottori described                                        | -75                                                                                  | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                             | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                    | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                | 04h       |      |
| 3      | # of row address on this assembly                            | 13                                                                                   | 0Dh       | 1    |
| 4      | # of column address on this assembly                         | 9                                                                                    | 09h       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                              | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                    | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                | 01h       |      |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                | 54h       | 2    |
| 11     | DIMM configuraion type                                       | Non parity                                                                           | 00h       |      |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh self                                                     | 82h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                  | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                 | 00h       |      |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                          | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                               | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                              | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                    | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered<br>& redundant addressing                                | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance, Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                    | 00h       | 2    |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                    | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                    | 00h       | 2    |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                    | 00h       | 2    |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                 | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                 | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                 | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                 | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 128MB                                                                       | 20h       |      |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                | 15h       |      |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                | 15h       |      |



| Byte # | Function described                                        | Function Supported |                | Hex value |            | Note |
|--------|-----------------------------------------------------------|--------------------|----------------|-----------|------------|------|
| Dyte # | i unction described                                       | -7                 | -75            |           | 5          | Note |
| 35     | Data signal input hold time                               | 0.8                | 8ns            | 08h       |            |      |
| 36~61  | Superset information (maybe used in future)               |                    | -              | 00h       |            |      |
| 62     | SPD data revision code                                    | Intel              | 1.2B           | 12        | ?h         |      |
| 63     | Checksum for bytes 0 ~ 62                                 |                    | -              | В7        | <b>'</b> h |      |
| 64     | Manufacturer JEDEC ID code                                | Sam                | sung           | CE        | h          |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam                | sung           | 00        | )h         |      |
| 72     | Manufacturing location                                    | Onyan              | g Korea        | 01        | h          |      |
| 73     | Manufacturer part # (Memory module)                       | 1                  | M              | 40        | )h         |      |
| 74     | Manufacturer part # (DIMM Configuration)                  |                    | 4              | 34        | ŀh         |      |
| 75     | Manufacturer part # (Data bits)                           | Bla                | ank            | 20        | )h         |      |
| 76     | Manufacturer part # (Data bits)                           |                    | 6              | 36        | Sh         |      |
| 77     | Manufacturer part # (Data bits)                           |                    | 4              | 34        | lh .       |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | ;                  | S              | 53        | Bh         |      |
| 79     | Manufacturer part # (Module depth)                        |                    | 1              | 31        | h          |      |
| 80     | Manufacturer part # (Module depth)                        |                    | 6              | 36h       |            |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- |                    | 5              | 35h       |            |      |
| 82     | Manufacturer part # (Composition component)               |                    | 4              | 34h       |            |      |
| 83     | Manufacturer part # (Component revision)                  |                    | A              | 41h       |            |      |
| 84     | Manufacturer part # (Package type)                        |                    | Т              | 54h       |            |      |
| 85     | Manufacturer part # (PCB revision & type)                 |                    | 1 31h          |           | h          |      |
| 86     | Manufacturer part # (Hyphen)                              | "                  | - "            | 20        | )h         |      |
| 87     | Manufacturer part # (Power)                               | L                  | С              | 4Ch       | 43h        |      |
| 88     | Manufacturer part # (Minimum cycle time)                  |                    | 7              | 37        | 'h         |      |
| 89     | Manufacturer part # (Minimum cycle time)                  |                    | 5              | 35        | ih         |      |
| 90     | Manufacturer part # (TBD)                                 | Bla                | ank            | 20        | )h         |      |
| 91     | Manufacturer revision code (For PCB)                      |                    | 1              | 31        | h          |      |
| 92     | Manufacturer revision code (For component)                | A-die (2           | nd Gen.)       | 41        | h          |      |
| 93     | Manufacturing date (Week)                                 |                    | -              | -         |            | 3    |
| 94     | Manufacturing date (Year)                                 |                    | -              | -         |            | 3    |
| 95~98  | Assembly serial #                                         |                    | -              | -         |            | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Unde               | efined         | -         |            | 5    |
| 126    | Reserved                                                  |                    | -              | 64        | ŀh         | 6    |
| 127    | Reserved                                                  | Detailed PC1       | 00 Information | 38        | )h         | 6    |
| 128+   | Unused storage locations                                  | Unde               | efined         | -         |            | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsungs own purpose.
- 6. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S1654BT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization : 16MX64 •Composition : 16MX16 \*4

•Used component part #: K4S561632B-TL75/TC75

# of rows in module : 1 row# of banks in component : 4 banks

•Feature : 1,000 mil height & double sided component

•Refresh : 8K/64ms

| Byte # | Function described                                           | Function Supported                                                                         | Hex value | Note |  |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|--|
| Буш #  | Function described                                           | -75                                                                                        | -75       | Note |  |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |  |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |  |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |  |
| 3      | # of row address on this assembly                            | 13                                                                                         | 0Dh       | 1    |  |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |  |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |      |  |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |  |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |  |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |  |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                      | 75h       | 2    |  |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |  |
| 11     | DIMM configuraion type                                       | Non parity                                                                                 | 00h       |      |  |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh self                                                           | 82h       |      |  |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |      |  |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |  |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |  |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |  |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |  |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |  |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |  |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |  |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered<br>& redundant addressing                                      | 00h       |      |  |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |  |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |  |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                          | 00h       | 2    |  |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       | 2    |  |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                          | 00h       | 2    |  |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |  |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |  |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |  |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |  |
| 31     | Module Row density                                           | 1 Row of 128MB                                                                             | 20h       |      |  |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |  |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |  |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |  |



| Byte # | Function described                                        | Function     | Supported      | Hex v | /alue | Note |
|--------|-----------------------------------------------------------|--------------|----------------|-------|-------|------|
| Dyte # | i unction described                                       | -7           | 75             | -7    | 5     | Note |
| 35     | Data signal input hold time                               | 0.8ns        |                | 08h   |       |      |
| 36~61  | Superset information (maybe used in future)               |              | -              | 00h   |       |      |
| 62     | SPD data revision code                                    | Intel        | 1.2B           | 12    | !h    |      |
| 63     | Checksum for bytes 0 ~ 62                                 |              | -              | В7    | 'h    |      |
| 64     | Manufacturer JEDEC ID code                                | Sam          | sung           | CE    | h     |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam          | sung           | 00    | h     |      |
| 72     | Manufacturing location                                    | Onyan        | g Korea        | 01    | h     |      |
| 73     | Manufacturer part # (Memory module)                       | ı            | М              | 40    | )h    |      |
| 74     | Manufacturer part # (DIMM Configuration)                  | 4            | 4              | 34    | h     |      |
| 75     | Manufacturer part # (Data bits)                           | Bla          | ank            | 20    | )h    |      |
| 76     | Manufacturer part # (Data bits)                           | (            | 6              | 36    | ih    |      |
| 77     | Manufacturer part # (Data bits)                           | 4            | 4              | 34    | h     |      |
| 78     | Manufacturer part # (Mode & operating voltage)            |              | 5              | 53    | sh    |      |
| 79     | Manufacturer part # (Module depth)                        |              | 1              | 31    | h     |      |
| 80     | Manufacturer part # (Module depth)                        | (            | 6              | 36h   |       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- |              | 5              | 35h   |       |      |
| 82     | Manufacturer part # (Composition component)               | 4            | 4              | 34h   |       |      |
| 83     | Manufacturer part # (Component revision)                  | E            | 3              | 42h   |       |      |
| 84     | Manufacturer part # (Package type)                        | -            | Γ              | 54h   |       |      |
| 85     | Manufacturer part # (PCB revision & type)                 | ,            | 1 31h          |       | h     |      |
| 86     | Manufacturer part # (Hyphen)                              | " ,          | - "            | 20    | )h    |      |
| 87     | Manufacturer part # (Power)                               | L            | С              | 4Ch   | 43h   |      |
| 88     | Manufacturer part # (Minimum cycle time)                  |              | 7              | 37    | 'n    |      |
| 89     | Manufacturer part # (Minimum cycle time)                  |              | 5              | 35    | ih    |      |
| 90     | Manufacturer part # (TBD)                                 | Bla          | ank            | 20    | h     |      |
| 91     | Manufacturer revision code (For PCB)                      | ,            | 1              | 31    | h     |      |
| 92     | Manufacturer revision code (For component)                | B-die (3     | rd Gen.)       | 42    | !h    |      |
| 93     | Manufacturing date (Week)                                 |              | -              | -     |       | 3    |
| 94     | Manufacturing date (Year)                                 |              | -              | -     |       | 3    |
| 95~98  | Assembly serial #                                         |              | -              | -     |       | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Unde         | efined         | -     |       | 5    |
| 126    | Reserved                                                  |              | -              | 64    | h     | 6    |
| 127    | Reserved                                                  | Detailed PC1 | 00 Information | 38    | )h    | 6    |
| 128+   | Unused storage locations                                  | Unde         | efined         | -     |       | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsungs own purpose.
- 6. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S3254AT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization: 32MX64 •Composition: 16MX16 \*8

•Used component part #: K4S561632A-TL75/TC75

# of rows in module : 2 rows# of banks in component : 4 banks

•Feature : 1,250 mil height & double sided component

•Refresh : 8K/64ms

| Byte # | Function described                                           | Function Supported                                                                   | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|------|
| Dyte # | T dilottori described                                        | -75                                                                                  | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                             | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                    | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                | 04h       |      |
| 3      | # of row address on this assembly                            | 13                                                                                   | 0Dh       | 1    |
| 4      | # of column address on this assembly                         | 9                                                                                    | 09h       | 1    |
| 5      | # of module Rows on this assembly                            | 2 Rows                                                                               | 02h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                              | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                    | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                | 01h       |      |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                | 54h       | 2    |
| 11     | DIMM configuraion type                                       | Non parity                                                                           | 00h       |      |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh self                                                     | 82h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                  | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                 | 00h       |      |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                          | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                               | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                              | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                    | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                   | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance, Burst Read Single bit Write precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                    | 00h       | 2    |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                    | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                    | 00h       | 2    |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                    | 00h       | 2    |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                 | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                 | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                 | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                 | 2Dh       |      |
| 31     | Module Row density                                           | 2 Rows of 128MB                                                                      | 20h       |      |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                | 15h       |      |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                | 15h       |      |



| Byte # | Function described                                        | Function Supported |                | Hex value |            | Note |
|--------|-----------------------------------------------------------|--------------------|----------------|-----------|------------|------|
| Dyte # | i unction described                                       | -7                 | -75            |           | 5          | Note |
| 35     | Data signal input hold time                               | 0.8ns              |                | 08h       |            |      |
| 36~61  | Superset information (maybe used in future)               |                    | -              | 00h       |            |      |
| 62     | SPD data revision code                                    | Intel              | 1.2B           | 12        | 2h         |      |
| 63     | Checksum for bytes 0 ~ 62                                 |                    | -              | B8        | 3h         |      |
| 64     | Manufacturer JEDEC ID code                                | Sam                | sung           | CE        | Ēh         |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sam                | sung           | 00        | )h         |      |
| 72     | Manufacturing location                                    | Onyan              | g Korea        | 01        | lh         |      |
| 73     | Manufacturer part # (Memory module)                       | 1                  | М              | 40        | Dh         |      |
| 74     | Manufacturer part # (DIMM Configuration)                  |                    | 4              | 34        | ₽h         |      |
| 75     | Manufacturer part # (Data bits)                           | Bla                | ank            | 20        | )h         |      |
| 76     | Manufacturer part # (Data bits)                           |                    | 6              | 36        | Sh         |      |
| 77     | Manufacturer part # (Data bits)                           |                    | 4              | 34        | łh         |      |
| 78     | Manufacturer part # (Mode & operating voltage)            | ;                  | S              | 53        | Bh         |      |
| 79     | Manufacturer part # (Module depth)                        | ;                  | 3              | 33        | Bh         |      |
| 80     | Manufacturer part # (Module depth)                        |                    | 2              | 32h       |            |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- |                    | 5              | 35h       |            |      |
| 82     | Manufacturer part # (Composition component)               |                    | 4              | 34h       |            |      |
| 83     | Manufacturer part # (Component revision)                  |                    | A              | 41h       |            |      |
| 84     | Manufacturer part # (Package type)                        |                    | Т              | 54h       |            |      |
| 85     | Manufacturer part # (PCB revision & type)                 |                    | 1 31h          |           | lh         |      |
| 86     | Manufacturer part # (Hyphen)                              | "                  | - "            | 20        | Dh         |      |
| 87     | Manufacturer part # (Power)                               | L                  | С              | 4Ch       | 43h        |      |
| 88     | Manufacturer part # (Minimum cycle time)                  |                    | 7              | 37        | <b>'</b> h |      |
| 89     | Manufacturer part # (Minimum cycle time)                  |                    | 5              | 35        | 5h         |      |
| 90     | Manufacturer part # (TBD)                                 | Bla                | ank            | 20        | )h         |      |
| 91     | Manufacturer revision code (For PCB)                      |                    | 1              | 31        | lh         |      |
| 92     | Manufacturer revision code (For component)                | A-die (2           | nd Gen.)       | 41        | lh         |      |
| 93     | Manufacturing date (Week)                                 |                    | -              | -         |            | 3    |
| 94     | Manufacturing date (Year)                                 |                    | -              | -         |            | 3    |
| 95~98  | Assembly serial #                                         |                    | -              | -         |            | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Unde               | efined         | -         |            | 5    |
| 126    | Reserved                                                  |                    | -              | 64        | łh         | 6    |
| 127    | Reserved                                                  | Detailed PC1       | 00 Information | CI        | Dh         | 6    |
| 128+   | Unused storage locations                                  | Unde               | efined         | -         |            | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsungs own purpose.
- 6. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.



### M464S3254BT1-L75/C75(Intel SPD 1.2B ver. based)

•Organization : 32MX64 •Composition : 16MX16 \*8

•Used component part #: K4S561632B-TL75/TC75

# of rows in module : 2 rows# of banks in component : 4 banks

•Feature : 1,250 mil height & double sided component

•Refresh : 8K/64ms

| Byte # | Function described                                           | Function Supported                                                                         | Hex value | Note |  |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|--|
| Бую #  | runction described                                           | -75                                                                                        | -75       | Note |  |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |  |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |  |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |  |
| 3      | # of row address on this assembly                            | 13                                                                                         | 0Dh       | 1    |  |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |  |
| 5      | # of module Rows on this assembly                            | 2 Rows                                                                                     | 02h       |      |  |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |  |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |  |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |  |
| 9      | SDRAM cycle time from clock @CAS latency of 3                | 7.5ns                                                                                      | 75h       | 2    |  |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |  |
| 11     | DIMM configuraion type                                       | Non parity                                                                                 | 00h       |      |  |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh self                                                           | 82h       |      |  |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |      |  |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |  |
| 15     | Minimum clock dealy for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |  |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |  |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |  |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |  |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |  |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |  |
| 21     | SDRAM module attributes                                      | Non-buffered/Non-Registered & redundant addressing                                         | 00h       |      |  |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |  |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |  |
| 24     | SDRAM access time @CAS latency of 2                          | -                                                                                          | 00h       | 2    |  |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       | 2    |  |
| 26     | SDRAM access time @CAS latency of 1                          | -                                                                                          | 00h       | 2    |  |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |  |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |  |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |  |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |  |
| 31     | Module Row density                                           | 2 Rows of 128MB                                                                            | 20h       |      |  |
| 32     | Command and Address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |  |
| 33     | Command and Address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |  |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |  |



| Byte # | Function described Function Supported                     |              | Hex \           | /alue | Note |      |
|--------|-----------------------------------------------------------|--------------|-----------------|-------|------|------|
| Буш #  | Function described                                        |              | -75             |       | 5    | Note |
| 35     | Data signal input hold time                               | 0.           | .8ns            | 08h   |      |      |
| 36~61  | Superset information (maybe used in future)               |              | -               | 00h   |      |      |
| 62     | SPD data revision code                                    | Inte         | l 1.2B          | 12    | ?h   |      |
| 63     | Checksum for bytes 0 ~ 62                                 |              | -               | B8    | Bh   |      |
| 64     | Manufacturer JEDEC ID code                                | Sar          | nsung           | CE    | h    |      |
| 65~71  | Manufacturer JEDEC ID code                                | Sar          | nsung           | 00    | )h   |      |
| 72     | Manufacturing location                                    | Onyar        | ng Korea        | 01    | h    |      |
| 73     | Manufacturer part # (Memory module)                       |              | M               | 40    | )h   |      |
| 74     | Manufacturer part # (DIMM Configuration)                  |              | 4               | 34    | ŀh   |      |
| 75     | Manufacturer part # (Data bits)                           | В            | lank            | 20    | )h   |      |
| 76     | Manufacturer part # (Data bits)                           |              | 6               | 36    | Sh   |      |
| 77     | Manufacturer part # (Data bits)                           |              | 4               | 34    | ŀh   |      |
| 78     | Manufacturer part # (Mode & operating voltage)            |              | S               | 53    | Bh   |      |
| 79     | Manufacturer part # (Module depth)                        |              | 3               | 33    | Bh   |      |
| 80     | Manufacturer part # (Module depth)                        | 2            |                 | 32h   |      |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Inter- |              | 5               | 35h   |      |      |
| 82     | Manufacturer part # (Composition component)               | 4            |                 | 34h   |      |      |
| 83     | Manufacturer part # (Component revision)                  |              | В               | 42h   |      |      |
| 84     | Manufacturer part # (Package type)                        |              | Т               | 54h   |      |      |
| 85     | Manufacturer part # (PCB revision & type)                 |              | 1               | 31h   |      |      |
| 86     | Manufacturer part # (Hyphen)                              | "            | - "             | 20    | )h   |      |
| 87     | Manufacturer part # (Power)                               | L            | С               | 4Ch   | 43h  |      |
| 88     | Manufacturer part # (Minimum cycle time)                  |              | 7               | 37    | 'h   |      |
| 89     | Manufacturer part # (Minimum cycle time)                  |              | 5               | 35    | ih   |      |
| 90     | Manufacturer part # (TBD)                                 | В            | lank            | 20    | )h   |      |
| 91     | Manufacturer revision code (For PCB)                      |              | 1               | 31    | h    |      |
| 92     | Manufacturer revision code (For component)                | B-die (      | 3rd Gen.)       | 42    | ?h   |      |
| 93     | Manufacturing date (Week)                                 |              | -               | -     |      | 3    |
| 94     | Manufacturing date (Year)                                 |              | -               | -     |      | 3    |
| 95~98  | Assembly serial #                                         |              | -               | -     |      | 4    |
| 99~125 | Manufacturer specific data (may be used in future)        | Und          | lefined         | -     |      | 5    |
| 126    | Reserved                                                  |              | -               | 64    | lh . | 6    |
| 127    | Reserved                                                  | Detailed PC1 | 100 Information | CI    | )h   | 6    |
| 128+   | Unused storage locations                                  | Und          | lefined         | -     |      | 5    |

- 2. This value is based on the component specification.
- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #.
- 5. These bytes are Undefined and can be used for Samsungs own purpose.
- 6. These values apply to PC100 applications only, per Intel PC66/PC100 SPD standards.

