# Product Preview

# **Power MOSFET**

# 30 V, 16 A, Single N-Channel, SO-8

#### **Features**

- Low R<sub>DS(on)</sub>
- Fast Switching Times
- Pb-Free Package is Available

## **Applications**

- Notebooks, Graphics Cards
- Low Side Switch
- DC-DC

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                         |                 |                       | Symbol                            | Value         | Unit |
|-------------------------------------------------------------------|-----------------|-----------------------|-----------------------------------|---------------|------|
| Drain-to-Source Voltage                                           |                 |                       | V <sub>DSS</sub>                  | 30            | V    |
| Gate-to-Source Voltage                                            |                 |                       | $V_{GS}$                          | ±20           | V    |
| Continuous Drain                                                  | Steady          | T <sub>A</sub> = 25°C | I <sub>D</sub>                    | 13.3          | Α    |
| Current (Note 1)                                                  | State           | T <sub>A</sub> = 85°C |                                   | 9.6           |      |
|                                                                   | t ≤10 s         | $T_A = 25^{\circ}C$   |                                   | 16            |      |
| Power Dissipation (Note 1)                                        | Steady<br>State | T <sub>A</sub> = 25°C | P <sub>D</sub>                    | 1.6           | W    |
|                                                                   | t ≤10 s         |                       |                                   | 2.3           |      |
| Continuous Drain                                                  |                 | T <sub>A</sub> = 25°C | I <sub>D</sub>                    | 9.9           | Α    |
| Current (Note 2)                                                  | Steady          |                       |                                   | 7.1           |      |
| Power Dissipation (Note 2)                                        | State           | T <sub>A</sub> = 25°C | P <sub>D</sub>                    | 0.9           | W    |
| Pulsed Drain Current                                              | tp = '          | 10 μs                 | I <sub>DM</sub>                   | 48            | Α    |
| Operating Junction and Storage Temperature                        |                 |                       | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>150 | °C   |
| Source Current (Body Diode)                                       |                 |                       | IS                                | 2.9           | Α    |
| Single Pulse Drain-to-Source Avalanche<br>Energy                  |                 |                       | E <sub>AS</sub>                   | TBD           | mJ   |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s) |                 |                       | TL                                | 260           | °C   |

# THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 79    | °C/W |
| Junction-to-Ambient - t ≤10 s (Note 1)      | $R_{\theta JA}$ | 53.5  |      |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 142.5 |      |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- Surface mounted on FR4 board using 1 in sq pad size (Cu area 1.127 in sq [1 oz] including traces).
- Surface mounted on FR4 board using the minimum recommended pad size (Cu area = TBD in sq).

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.



# ON Semiconductor®

### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX<br>(Note 1) |
|----------------------|-------------------------|--------------------------------|
| 30 V                 | 4.0 mΩ @ 10 V           | 16 A                           |
| 30 V                 | 5.5 mΩ @ 4.5 V          | 1074                           |



### MARKING DIAGRAM/ PIN ASSIGNMENT



SO-8 CASE 751 STYLE 12



4117N = Specific Device Code A = Assembly Location

L = Wafer Lot Y = Year W = Work Week • = Pb-Free Package

#### **ORDERING INFORMATION**

| Device       | Package           | Shipping†        |
|--------------|-------------------|------------------|
| NTMS4117NR2  | SO-8              | 2500/Tape & Reel |
| NTMS4117NR2G | SO-8<br>(Pb-Free) | 2500/Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **ELECTRICAL CHARACTERISTICS** (T<sub>.J</sub> = 25°C unless otherwise noted)

| Characteristic                                               | Symbol                               | Test Condition                                                                                | on                         | Min | Тур  | 'Max'.□ | atalihilee |
|--------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------|-----|------|---------|------------|
| OFF CHARACTERISTICS                                          |                                      |                                                                                               |                            |     |      |         | •          |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | $V_{GS} = 0 \text{ V, } I_D = 250 \mu\text{A}$                                                |                            | 30  |      |         | V          |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                                                               |                            |     | TBD  |         | mV/°C      |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | T <sub>J</sub> = 25°C                                                                         |                            |     |      | 1.0     | μΑ         |
|                                                              |                                      | $V_{GS} = 0 \text{ V}, V_{DS} = 24 \text{ V}$                                                 | T <sub>J</sub> = 125°C     |     |      | 10      | 1          |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | $V_{DS} = 0 V, V_{GS} =$                                                                      |                            |     |      | ±100    | nA         |
| ON CHARACTERISTICS (Note 3)                                  |                                      |                                                                                               |                            |     |      |         |            |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{GS} = V_{DS}, I_D = 2$                                                                    | 250 μΑ                     | 1.5 |      | 2.5     | V          |
| Negative Threshold Temperature Coefficient                   | V <sub>GS(TH)</sub> /T <sub>J</sub>  |                                                                                               |                            |     | TBD  |         | mV/°C      |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | $R_{DS(on)}$ $V_{GS} = 10 \text{ V}, I_D = 13.3 \text{ A}$                                    |                            |     | 4.0  | 5.25    | mΩ         |
|                                                              |                                      | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> =                                                     | 11.5 A                     |     | 5.5  | 7.0     |            |
| Forward Transconductance                                     | 9FS                                  | V <sub>DS</sub> = 15 V, I <sub>D</sub> =                                                      | 10 A                       |     | TBD  |         | S          |
| CHARGES, CAPACITANCES AND GATE RI                            | ESISTANCE                            |                                                                                               |                            |     |      |         |            |
| Input Capacitance                                            | C <sub>ISS</sub>                     | V <sub>GS</sub> = 0 V, f = 1.0 MHz, V <sub>DS</sub> = 24 V                                    |                            |     | 4700 |         | pF         |
| Output Capacitance                                           | C <sub>OSS</sub>                     |                                                                                               |                            |     | TBD  |         | 1          |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                     |                                                                                               |                            |     | TBD  |         |            |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  |                                                                                               |                            |     | 34.5 | 45      | nC         |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   |                                                                                               |                            |     | TBD  |         | 1          |
| Gate-to-Source Charge                                        | $Q_{GS}$                             | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V}$                                               | /, I <sub>D</sub> = 11.5 A |     | TBD  |         |            |
| Gate-to-Drain Charge                                         | $Q_{GD}$                             | 1                                                                                             |                            |     | TBD  |         |            |
| Gate Resistance                                              | $R_{G}$                              |                                                                                               |                            |     | 1.2  |         | Ω          |
| SWITCHING CHARACTERISTICS, V <sub>GS</sub> = 4.              | 5 V (Note 4)                         |                                                                                               |                            |     |      |         | •          |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                   |                                                                                               |                            |     | 34   |         | ns         |
| Rise Time                                                    | t <sub>r</sub>                       | Vce = 4.5 V. Vne :                                                                            | = 15 V.                    |     | TBD  |         |            |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                  | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V},$ $I_{D} = 1.0 \text{ A}, R_{G} = 3.0 \Omega$  |                            |     | TBD  |         | 1          |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                                               |                            |     | TBD  |         | 1          |
| DRAIN-SOURCE DIODE CHARACTERISTI                             | cs                                   |                                                                                               |                            |     |      |         |            |
| Forward Diode Voltage                                        | $V_{SD}$                             |                                                                                               | T <sub>J</sub> = 25°C      |     | 0.8  | 1.0     | V          |
|                                                              |                                      | $V_{GS} = 0 \text{ V, } I_{S} = 2.9 \text{ A}$                                                | T <sub>J</sub> = 125°C     |     | TBD  |         | 1          |
| Reverse Recovery Time                                        | t <sub>RR</sub>                      | $V_{GS} = 0 \text{ V, dI}_{S}/\text{dt} = 100 \text{ A/}\mu\text{s,}$ $I_{S} = 2.9 \text{ A}$ |                            |     | 40   |         | ns         |
| Charge Time                                                  | t <sub>a</sub>                       |                                                                                               |                            |     | TBD  |         | 1          |
| Discharge Time                                               | t <sub>b</sub>                       |                                                                                               |                            |     | TBD  |         | 1          |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                      |                                                                                               |                            |     | TBD  |         | nC         |

Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Switching characteristics are independent of operating junction temperatures.

#### **PACKAGE DIMENSIONS**

www.DataSheet4U.com

SO-8 CASE 751-07 **ISSUE AF** 



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   2. CONTROLLING DIMENSION: MILLIMETER.
   3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
   4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
   DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
   751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751 07
- STANDARD IS 751-07.

|     | MILLIMETERS |          | INCHES |        |  |  |
|-----|-------------|----------|--------|--------|--|--|
| DIM | MIN         | MAX      | MIN    | MAX    |  |  |
| Α   | 4.80        | 5.00     | 0.189  | 0.197  |  |  |
| В   | 3.80        | 4.00     | 0.150  | 0.157  |  |  |
| С   | 1.35        | 1.75     | 0.053  | 0.069  |  |  |
| D   | 0.33        | 0.51     | 0.013  | 0.020  |  |  |
| G   | 1.27        | 1.27 BSC |        | 50 BSC |  |  |
| Н   | 0.10        | 0.25     | 0.004  | 0.010  |  |  |
| J   | 0.19        | 0.25     | 0.007  | 0.010  |  |  |
| K   | 0.40        | 1.27     | 0.016  | 0.050  |  |  |
| М   | 0 °         | 8 °      | 0 °    | 8 °    |  |  |
| N   | 0.25        | 0.50     | 0.010  | 0.020  |  |  |
| S   | 5.80        | 6.20     | 0.228  | 0.244  |  |  |

- STYLE 12:
  PIN 1. SOURCE
  2. SOURCE
  3. SOURCE
  4. GATE
  5. DRAIN
  6. DRAIN
  7. DRAIN
  8. DRAIN
  8. DRAIN
  - DRAIN

# **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

www.DataSheet4U.com

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free LISA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.

