# Complementary Enhancement-Mode Vertical DMOS FET Quad Array

# **Ordering Information**

| BV <sub>DSS</sub> /<br>BV <sub>DGS</sub> | R <sub>DS(ON)</sub> (max)<br>Q1 + Q2 or Q3 + Q4 | Order Number / Package |               |  |
|------------------------------------------|-------------------------------------------------|------------------------|---------------|--|
|                                          |                                                 | 14-Pin P-Dip           | 14-Pin C-Dip* |  |
| 60V                                      | 11Ω                                             | VC0106N6               | VC0106N7      |  |

<sup>\* 14-</sup>pin Side Brazed Ceramic Dip

#### **High Reliability Devices**

See pages 5-4 and 5-5 for MILITARY STANDARD Process Flows and Ordering Information.

#### **Features**

- 4 independent channels
  - 4 electrically isolated die
- Commercial and military versions available
- Free from secondary breakdown
- Low power drive requirement
- Low C<sub>ISS</sub> and fast switching speeds
- High input impedance and high gain
- i Complementary N- and P-channel devices

### **Applications**

|  |  | contro |
|--|--|--------|
|  |  |        |

Amplifiers

Convertors

Switches

Power supply circuits

Driver (relays, hammers, solenoids, lamps, memories, displays, bipolar transistors, etc.)

# **Thermal Characteristics**

| Pacl                                | kage                                 | Plastic<br>DIP | Ceramic<br>DIP |
|-------------------------------------|--------------------------------------|----------------|----------------|
| I <sub>D</sub> continuous           | N-Channel                            | 0.56A          | 0.7A           |
| & I <sub>DR</sub> (single die)      | P-Channel                            | -0.35A         | -0.4A          |
| l <sub>p</sub> pulsed⁺              | N-Channel                            | 2.0A           | 2.0A           |
| & I <sub>DRM</sub> <sup>+</sup>     | P-Channel                            | -1.0A          | -1.0A          |
| Power Dissipation                   | @ T <sub>C</sub> = 25°C <sup>‡</sup> | 2W             | ЗW             |
| θ <sub>ja</sub> (°C/W) <sup>‡</sup> |                                      | 110            | 83.3           |
| θ <sub>jc</sub> (°C/W)‡             |                                      | 62.5           | 41.6           |

<sup>+</sup> Pulse test 300 μS pulse, 2% duty cycle.

# **Advanced DMOS Technology**

These enhancement-mode (normally-off) DMOS FET arrays utilize a vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces devices with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, these devices are free from thermal runaway and thermally-induced secondary breakdown.

Supertex quad arrays use four independent DMOS transistors. They are ideally suited to a wide range of switching and amplifying applications where high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired.

### **Electrical Characteristics**

Refer to VN0104/VN0106/VN0109 and VP0104/VP0106/VP0109 data sheets for detailed characteristics of N- and P-channel devices.

# **Pin Configuration**

