# MOSEL VITELIC

# MS621007A 128K x 8 CMOS STATIC RAM

#### Features

- Fast Access Times: 20/25/35 ns
- Two Chip Enable Controls
- Low-Power Standby When Deselected
- TTL Compatible I/O
- 5V ± 10% Supply
- Fully Static Operation
- 2 V Data Retention
- Package: 32-Pin, 400-mil SOJ

## Pin Configuration



## Description

The MS621007A is a high speed 1,048,576-bit static RAM organized as 128K x 8. A fast, efficient design is obtained with a CMOS periphery and a matrix constructed with polysilicon load memory cells.

This RAM is fully static in operation. The Chip Enables  $(\overline{E}_1, E_2)$  permit Read and Write operations when active  $(\overline{E}_1 = \text{LOW} \text{ and } E_2 = \text{HIGH})$  or place the RAM in a low-power standby mode when inactive  $(\overline{E}_1 = \text{HIGH or } E_2 = \text{LOW})$ . Standby power drops to its lowest level when all inputs are stable and are at CMOS levels, while the chip is in standby mode.

Write cycles occur when both Chip Enables and Write Enable are active. Data is transferred from the DQ pins to the memory location specified by the 17 address lines. The proper use of the Output Enable Control  $(\overline{G})$  can prevent bus contention.

When both Chip Enables are active and  $\overline{W}$  is inactive, a static Read will occur at the memory location specified by the address lines.  $\overline{G}$  must be brought LOW to enable the outputs. Since the device is fully static in operation, new Read cycles can be performed by simply changing the address.

High-frequency design techniques should be employed to obtain the best performance from this device. Solid, low-impedance power and ground planes, with high-frequency decoupling capacitors, are desirable. Series termination of the inputs should be considered when transmission line effects occur.

# Functional Block Diagram



# Pin Descriptions

### A<sub>0</sub>-A<sub>16</sub> Address Inputs

These 17 address inputs select one of the 128K x 8 bit segments in the RAM.

# DQ<sub>0</sub>-DQ<sub>7</sub> Data Input and Data Output Ports

These 8 bidirectional ports are used to read data from and write data into the RAM.

# E1, E2 Chip Enable Input

E is active LOW. The chip enable must be active to read from or write to the device. If it is not active, the device is deselected and is in a standby power mode. The DQ pins will be in the high-impedance state when deselected.

# G Output Enable Input

The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impedance state when  $\overline{G}$  is inactive.

# Write Enable Input

The write enable input is active LOW and controls read and write operations. With the chip enabled, when  $\overline{W}$  is HIGH and  $\overline{G}$  is LOW, output data will be present at the DQ pins; when  $\overline{W}$  is LOW, the data present on the DQ pins will be written into the sélected memory locations.

V<sub>CC</sub> Power Supply

V<sub>SS</sub> Ground

MS621007A

#### **MOSEL VITELIC**

#### Truth Table

www.DataSheet4U.com

| E <sub>1</sub> | Ē₂ | G | W | Mode    | DQ          | I <sub>CC</sub> |
|----------------|----|---|---|---------|-------------|-----------------|
| Н              | Х  | Х | X | Standby | High-Z      | Standby         |
| Х              | L  | Х | х | Standby | High-Z      | Standby         |
| L              | Н  | Н | н | Read    | High-Z      | Active          |
| L              | Н  | L | Н | Read    | Data<br>Out | Active          |
| L              | H  | Х | L | Write   | Data In     | Active          |

#### NOTE:

X = Don't Care, L = LOW, H = HIGH

# Absolute Maximum Ratings (1)

| Parameter                                    | Rating                           |  |  |
|----------------------------------------------|----------------------------------|--|--|
| V <sub>CC</sub> to V <sub>SS</sub> Potential | -0.5V to 7 V                     |  |  |
| Input Voltage Range                          | -0.5 V to V <sub>CC</sub> + 0.5V |  |  |
| DC Output Current <sup>2</sup>               | ± 40 mA                          |  |  |
| Storage Temperature Range                    | -65°C to +150°C                  |  |  |
| Power Dissipation (Package Limit)            | 1.0 W                            |  |  |

#### NOTES:

- Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability, and degrade performance characteristics.
- Outputs should not be shorted for more than 30 seconds. No more than one output should be shorted at any time.

## **Operation Range**

| Symbol          | Parameter                            | Min.                  | Тур.   | Max.                  | Unit |
|-----------------|--------------------------------------|-----------------------|--------|-----------------------|------|
| T <sub>A</sub>  | Temperature, Ambient                 | 0                     |        | 70                    | °C   |
| V <sub>CC</sub> | Supply Voltage                       | 4.5                   | 5.0    | 5.5                   | ٧    |
| V <sub>SS</sub> | Supply Voltage                       | o C P                 | 0      | 0                     | ٧    |
| V <sub>IL</sub> | Logic '0' Input Voltage <sup>1</sup> | ao_ <sub>0.5</sub> ee | 140.00 | 0.8                   | ٧    |
| V <sub>IH</sub> | Logic '1' Input Voltage              | 2.2                   |        | V <sub>CC</sub> + 0.5 | V    |

#### NOTES:

#### DC Electrical Characteristics

| Symbol           | Parameter              | Test Conditions                                                                 | Min. | Typ. <sup>1</sup> | Max. | Unit |
|------------------|------------------------|---------------------------------------------------------------------------------|------|-------------------|------|------|
| I <sub>CC1</sub> | Operating Current (2)  | t <sub>CYCLE</sub> = 20ns                                                       |      | 115               | 180  | mA   |
| I <sub>CC1</sub> | Operating Current (2)  | t <sub>CYCLE</sub> = 25ns                                                       |      | 105               | 175  | mA   |
| I <sub>CC1</sub> | Operating Current (2)  | t <sub>CYCLE</sub> = 35ns                                                       |      | 95                | 165  | mA   |
| I <sub>SB1</sub> | Standby Current        | $\overline{E}_1 \ge V_{IH}$ or $E_2 \le V_{IH}$<br>$t_{CYC} = min, l_{OUT} = 0$ |      | 12                | 25   | mA   |
| I <sub>SB2</sub> | Standby Current        | $\overline{E}_1 \ge V_{CC} - 0.2V$ or $E_2 \le 0.2V$<br>$t_{CYC} = min$ ,       |      | 0.5               | 2    | mA   |
| lLI              | Input Leakage Current  | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                         | -2   |                   | 2    | μА   |
| I <sub>LO</sub>  | I/O Leakage Current    | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                         | -2   |                   | 2    | μА   |
| V <sub>OH</sub>  | Output High Voltage    | I <sub>OH</sub> = -4.0mA                                                        | 2.4  |                   |      | ٧    |
| V <sub>OL</sub>  | Output Low Voltage     | I <sub>OL</sub> = 8.0mA                                                         |      |                   | 0.4  | ٧    |
| V <sub>DR</sub>  | Data Retention Voltage | $E_1 \ge V_{CC} - 0.2V$ and $E_2 \le 0.2V$                                      | 2    |                   | 5.5  | ٧    |
| I <sub>DR</sub>  | Data Retention Voltage | $V_{CC} = 3V$ , $\overline{E}_1 \ge V_{CC} - 0.2V$ and $E_2 \le 0.2V$           |      |                   | 500  | μA   |

#### NOTES:

- Typical values at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .
- $I_{CC}$  is dependent upon output loading and cycle rates. Specified values are with outputs open.

www.DataSheet4U.com

MS621007A Rev. 1.0 January 1995

Negative undershoot of up to 3.0 V is permitted once per cycle.

#### **AC Test Conditions**

| Parameter                           | Rating                |
|-------------------------------------|-----------------------|
| Input Pulse Levels                  | V <sub>SS</sub> to 3V |
| Input Rise and Fall Times           | 5 ns                  |
| Input and Output Timing Ref. Levels | 1.5V                  |
| Output Load, Timing Tests           | Figure 3              |

# Capacitance (1,2)

| Parameter                           | Rating |
|-------------------------------------|--------|
| C <sub>IN</sub> (Input Capacitance) | 7 pF   |
| C <sub>DQ</sub> (I/O Capacitance)   | 8 pF   |

#### NOTES:

- Capacitances are maximum values at 25°C measured at 1.0 MHz with V<sub>Bias</sub> = 0 V and V<sub>CC</sub> = 5.0 V.
- 2. Samples tested only.

# AC Test Load 480 Ω DQ Pins 255 Ω 30 pF\*

\* Includes scope and jig capacitance

# Data Retention Timing

For data retention mode, either  $E_1 \ge V_{CC} - 0.2V$  or  $E_2 \le 0.2V$ . The other control signals must be at valid CMOS levels ( $V_{CC} - 0.2V \le V_{IN} \le 0.2V$ ). The address and data buses are 'Don't Care.'

# Low Supply Voltage Data Retention Waveform (1) $(\overline{E}_1 \text{ Control})$



# Low Supply Voltage Data Retention Waveform (2) (E2 Control)



www.DataSheet4U.com

MOSEL VITELIC MS621007A

# AC Electrical Characteristics (Over Operating Range) (1)

| Parameter        |                                      | -:   | 20   | -25  |      | -35  |      |          |
|------------------|--------------------------------------|------|------|------|------|------|------|----------|
| Name             | Parameter                            | Min. | Max. | Min. | Max. | Min. | Max. | Units    |
| Read Cycle       |                                      |      |      |      |      |      |      | <u> </u> |
| t <sub>RC</sub>  | Read Cycle Timing                    | 20   |      | 25   |      | 35   |      | ns       |
| t <sub>AA</sub>  | Address Access Time                  |      | 20   |      | 25   |      | 35   | ns       |
| tон              | Output Hold from Address Change      | 5    |      | 5    |      | 5    |      | ns       |
| t <sub>EA</sub>  | Chip Enable to Valid Data            |      | 20   |      | 25   |      | 35   | ns       |
| t <sub>ELŽ</sub> | Chip Enable to Output Active (2, 3)  | 5    |      | 5    |      | 5    |      | ns       |
| t <sub>EHZ</sub> | Chip Disable to Output High-Z (2, 3) |      | 8    |      | 10   |      | 15   | ns       |
| t <sub>GA</sub>  | G Low to Valid Data                  |      | 7    |      | 8    |      | 12   | ns       |
| t <sub>GLZ</sub> | G Low to Output Active (2, 3)        | 0    |      | 0    |      | 0    |      | ns       |
| t <sub>GHZ</sub> | G High to Output High-Z (2, 3)       |      | 8    |      | 10   |      | 20   | ns       |
| t <sub>PU</sub>  | Chip Enable to Power Up Time (4)     | 0    |      | 0    |      | 0    |      | ns       |
| t <sub>PD</sub>  | Chip Disable to Power Down Time (4)  |      | 20   |      | 25   |      | 35   | ns       |
| Write Cycle      |                                      |      |      |      |      |      |      |          |
| t <sub>WC</sub>  | Write Cycle Timing                   | 20   |      | 25   |      | 35   |      | ns       |
| t <sub>EW</sub>  | Chip Enable to End of Write          | 13   | o#41 | 15   |      | 20   |      | ns       |
| t <sub>AW</sub>  | Address Valid to End of Write        | 13   | CIT  | 15   |      | 20   |      | ns       |
| t <sub>AS</sub>  | Address Setup                        | 0    |      | 0    |      | 0    |      | ns       |
| t <sub>AH</sub>  | Address Hold from End of Write       | 0    |      | 0    |      | 0    |      | ns       |
| t <sub>WP</sub>  | W Pulse Width                        | 13   |      | 15   |      | 20   |      | ns       |
| t <sub>DW</sub>  | Input Data Setup Time                | 9    |      | 10   |      | 12   |      | ns       |
| t <sub>DH</sub>  | Input Data Hold Time                 | 0    |      | 0    |      | 0    |      | ns       |
| twHZ             | W Low to Output High-Z (2, 3)        |      | 8    |      | 10   |      | 15   | ns       |
| t <sub>WLZ</sub> | W High to Output Active (2, 3)       | 5    |      | 5    |      | 5    |      | ns       |

#### NOTES:

- 1. AC Electrical Characteristics specified at "AC Test Conditions" levels.
- Active output to High-Z and High-Z to active output tests specified for a ±500mV transition from steady levels into the test load.
   C<sub>LOAD</sub> = 5 pF.
- 3. Sample tested only.
- 4. Guaranteed but not tested.

# MS621007A

# Switching Waveforms—Read Cycle Read Cycle No. 1

Chip is in Read Mode:  $\overline{W}$  and  $E_2$  are HIGH, and  $\overline{E}_1$  and  $\overline{G}$  are LOW. Read cycle timing is referenced from when all addresses are stable until the first

address transition. Crosshatched portion of Dataout implies that data lines are in Low-Z state but the data is not guaranteed to be valid until  $t_{AA}$ .



#### Read Cycle No. 2

www.DataSheet4U.com

Chip is in Read Mode:  $\overline{W}$  is HIGH. Timing illustrated for the case when addresses are valid before  $\overline{E}_1$  and  $E_2$  are both active. Data Out is not specified to be valid until  $t_{EA}$  or  $t_{GA}$ , but may

become valid as soon as  $t_{\text{ELZ}}$  or  $t_{\text{GLZ}}$ . Outputs will transition directly from High-Z to Valid Data Out. Valid data will be present following  $t_{\text{GA}}$  only if  $t_{\text{EA}}$  timing is met.



# Switching Waveforms—Write Cycle

Addresses must be stable during Write Cycles. The outputs will remain in the High-Z state if  $\overline{W}$  is LOW when both  $\overline{E}_1$  and  $E_2$  are active. If  $\overline{G}$  is HIGH, The outputs will remain in the High-Z state. Although these examples illustrate timing with  $\overline{G}$  active, it is recommended that  $\overline{G}$  be held HIGH for all Writes cycles. This will prevent outputs from

becoming active, preventing bus contention, thereby reducing system noise.

## Write Cycle No. 1 (W Controlled)

Chip is selected:  $\overline{E}_1$  and  $\overline{G}$  are LOW,  $E_2$  is HIGH. Using only  $\overline{W}$  to control Write cycles may not offer the best performance, since both  $t_{WHZ}$  and  $t_{DW}$  timing specifications must be met.



# Write Cycle No. 2 (E Controlled)

 $\overline{G}$  is LOW. DQ lines may transition to Low-Z if the falling edge of  $\overline{W}$  occurs after the falling edge of  $\overline{E}$ .



# **Ordering Information**

| Speed<br>(ns) | Ordering<br>Part Number Package |                    | Temperature<br>Range |  |  |
|---------------|---------------------------------|--------------------|----------------------|--|--|
| 20            | MS621007A-20K                   | 32 Pin 400 mil SOJ | 0°C to +70°C         |  |  |
| 25            | MS621007A-25K                   | 32 Pin 400 mil SOJ | 0°C to +70°C         |  |  |
| 35            | MS621007A-35K                   | 32 Pin 400 mil SOJ | 0°C to +70°C         |  |  |

www.DataSheet4U.com