# STV0030 # SATELLITE SOUND AND VIDEO PROCESSOR - TWO INDEPENDENTLY PROGAMMABLE SOUND DEMODULATORS - PLL DEMODULATION WITH 5-9MHz FRE-QUENCY SYNTHESIS - 50/75µs, J17 OR NO DE-EMPHASIS PRO-GRAMMABLE OPTIONS - DYNAMIC NOISE REDUCTION SYSTEM - FIXED LEVEL AUXILIARY AUDIO INPUTS AND OUTPUTS - VOLUME CONTROLLED AND MUTEABLE AUDIO OUTPUTS - COMPOSITE VIDEO 6-BIT GAIN CONTROL - COMPOSITE VIDEO SELECTABLE INVER-TER - COMPOSITE VIDEO DEEMPHASIS AMPLI-FIER - 9 x 5 VIDEO MATRIX AND SWITCHES WITH GRAPHICS INPUT - 8-BIT DAC OUTPUT - FULLY CONTROLLED VIA I<sup>2</sup>C BUS - TWO HARDWARE SELECTABLE ADDRESSES (06HEX and 46HEX) PQFP64 (Plastic Package) ORDER CODE: STV0030 #### **DESCRIPTION** The STV0030 is a BICMOS integrated circuit for use in satellite receivers. The great variety of FM deviations, energy dispersal and subcarrier standards makes the design of satellite receivers able to receive all programs a complex task. The device has been designed to specially adapt to all known conditions in analog video and ratio transmissions. The choice of the surface mounting PQFP64 package ensures optimisation of real-estate requirements. June 1994 1/30 7929237 0073694 989 ### PIN CONNECTIONS ### **PIN ASSIGNMENT** | Pin | Name | Function | | |-----|-----------------|-------------------------------------------------------|--| | 1 | GND | Digital Power Ground | | | 2 | S3 | SCART-3 Driver | | | 3 | S2 | SCART-2 Driver | | | 4 | S1 | SCART-1 Driver | | | 5 | SYNCIN | Digital or Analog Sync Signal Input | | | 6 | AUXOUT1 | Fixed Level Audio Output Left | | | 7 | AUXOUT2 | Fixed Level Audio Output Right | | | 8 | НА | Hardware Address | | | 9 | IO1 | Digital Input/Output 1 | | | 10 | IO2 | Digital Input/Output 2 | | | 11 | V <sub>DD</sub> | Digital 5V Power Supply | | | 12 | XTL | 4/8MHz Clock Input (optionally 4/8MHz Quartz Crystal) | | | 13 | RESET | System Reset | | | 14 | TEST | Test Pin | | | 15 | DAOUT | DAC Amplifier Output | | | 16 | AUXIN1 | Auxilliary Audio Input Left | | | 17 | U751 | 75µs De-emphasis Time Constant Left | | 2/30 SGS-THOMSON MICROBLECTRONICS **7929237 0073695 815** # **PIN ASSIGNMENT** | Pin | Name | Function | | | |-----|------------------|--------------------------------------|--|--| | 18 | J171 | J17 De-emphasis Time Constant Left | | | | 19 | AUXIN2 | Auxiliary Audio Input Right | | | | 20 | U752 | 75µs De-emphasis Time Constant Right | | | | 21 | J172 | J17 De-emphasis Time Constant Right | | | | 22 | GND | RF and Audio Ground | | | | 23 | DET1 | FM PLL Filter Left | | | | 24 | FMIN1 | FM Demodulator +ve Input | | | | 25 | AGC1 | AGC Peak Detect Capacitor Left | | | | 26 | FMIN2 | FM Demodulator -ve Input | | | | 27 | V <sub>REF</sub> | 2.44V Reference | | | | 28 | Vcc | Audio 12V Supply | | | | 29 | DET2 | FM PLL Filter Right | | | | 30 | AMPLOCK1 | Amplitude Detector Capacitor Left | | | | 31 | CPUMP1 | FM PLL Charge Pump Capacitor Left | | | | 32 | AGC2 | AGC Peak Detect Capacitor Right | | | | 33 | GND | Ground for Volume Control ANRS, VCO | | | | 34 | AMPLOCK2 | Amplitude Detector Capacitor Right | | | | 35 | CPUMP2 | FM PLL Charge Pump Capacitor Right | | | | 36 | IREF | Current Reference Resistor | | | | 37 | PEAKOUT | ANRS Peak Detector Capacitor | | | | 38 | FCLEFT | Audio Roll-off Left | | | | 39 | PEAKIN | ANRS Peak Detector Input | | | | 40 | SUMOUT | ANRS Summing Output | | | | 41 | FCRIGHT | Audio Roll-off Right | | | | 42 | AUDIOOUT2 | Level Controlled Audio Out Right | | | | 43 | AUDIOOUT1 | Level Controlled Audio Out Left | | | | 44 | DAIN | Digital/Analog Converter Sense Input | | | | 45 | S2VIDIN | External Video Input 2 | | | | 46 | S1VIDIN | External Video Input 1 | | | | 47 | DEC1IN | Decoder 1 Input (e.g. D2MAC) | | | | 48 | DEC2IN | Decoder 2 Input (e.g. Videocrypt) | | | | 49 | VI5 | Clamped Video Input | | | | 50 | OSDIN | On-screen Display Video Input | | | | 51 | S3VIDOUT | SCART-3 Video Output (with OSD) | | | | 52 | S2VIDOUT | SCART-2 Video Output (with OSD) | | | | 53 | S1VIDOUT | SCART-1 Video Output (without OSD) | | | | 54 | DECOUT2 | Satellite Decoder Drive 2 | | | | 55 | DECOUT1 | Satellite Decoder Drive 1 | | | | 56 | Vcc | Video 12V Supply | | | | 57 | GND | Video Ground | | | | 58 | CLAMPIN | Sync-tip Clamp Input | | | | 59 | DEEMPHOUT | Video De-emphasis Output | | | | 60 | DEEMPHIN | Video De-emphasis Input | | | | 61 | VIDIN | Video Input Buffer | | | | 62 | GND | Video Input Ground | | | | 63 | SCL | I <sup>2</sup> C Bus Clock | | | | 64 | SDA | I <sup>2</sup> C Bus Data | | | 0030-02 TBI 3/30 ■ 7929237 0073696 751 ■ # INPUT/OUTPUT PIN CONNECTION | Pin N° | Circuitry | Comments | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-3-4 | 12V<br>V E E E E E E E E E E E E E E E E E E E | As an input $I_1$ , $I_2$ off, $Z_{IN} \ge 10$ kΩ As an output $V_{OUT} \le 2V$ (L) $I_1 : OFF$ , $I_2 : ON$ $V_{OUT} \ge 9.5V$ (H) $I_1 : ON$ , $I_2 : OFF$ | | 5 | S43 01 0800 | | | 6 - 7 | 12V<br>Pins 6-7 Ν-100μΑ 9 3 3 1-1000 | | | 8 | 88 - FEBS | Input with TTL compatible levels | | 9 - 10 | 5V Pins 5V 9-10 4-10 89-19-10 89-19-10 89-19-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 89-10 | Input/Output with TTL compatible levels | | 12 | 3000 O O O O O O O O O O O O O O O O O O | | 4/30 SGS-THOMSON MICROELLECTIRONICES **7929237 0073697 698** | Pin Nº | Circuitry | Comments | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | 13 | 10kΩ<br>13<br>1 4mA | V <sub>13</sub> : L<br>Reset active (I : ON) | | 14 | | To be grounded | | 15 | 29 - 10000 | I <sub>15 (Max.)</sub> = 2mA | | 16 - 19 | Pins 16 - 19 | To be externally DC biased to V VREF | | 17 - 18<br>20 - 21 | Pins 17 - 18 12 12 Signor of the state th | $I_1 - I_2 = \frac{V_{AUD}}{18k}$ | | 23 - 29 | 12V<br> I <sub>1</sub><br> Pins 23 - 29 I <sub>2</sub> Sd 81 61 6000 | I <sub>1</sub> - I <sub>2</sub> = f (φ)<br>φ : phase difference | | 24 - 26 | 24 | Either Pin 24 or Pin 26 must be AC coupled to ground | SGS-THOMSON MICROELECTRONICS 5/30 **7929237 0073698 524** | Pin N° | Circuitry | Comments | |-------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | 25- 32<br>30 - 34 | 10 V <sub>CA</sub> 4μA Pins 25 - 32 10 kΩ V <sub>REF</sub> | I <sub>1</sub> , I <sub>2</sub> current generator belong to the amplitude mixer | | 27 | 10kΩ 10kΩ 10kΩ | V <sub>DC</sub> = 2.44V | | 31 - 35 | Pins 31 - 35 Ν Ια | Reg 6 b4 : H, then I <sub>1</sub> , I <sub>2</sub> enabled. I <sub>3</sub> , I <sub>4</sub> << I <sub>1</sub> , I <sub>2</sub> | | 36 | 5V<br>( 2.35V + V <sub>BE</sub> ) | Recommanded value at Pin 36 : 240kΩ | | 37 | 37<br>3V<br>3V<br>3V | DC voltage = f (audio amplitude) | 6/30 SGS-THOMSON MICROELECTRONICS | Pin N° | Circuitry | Comments | | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--| | 38 - 41 | Pins 38 - 41 OUT | I controlled by the amplitude of the audio signal; I = $f(V_{37})$ | | | 40 | 99KΩ 99KΩ 99KΩ 60μA 99KΩ 8di 1/3 0888 | V <sub>OUT DC</sub> = 2.44V<br>V <sub>BE</sub> needs to be AC coupled to the next stage | | | 42 - 43 | 12V Pins 42 - 43 20kΩ Sd 3 82 88 | V <sub>DC</sub> = 4.7V<br>Short circuit protected | | | 44 | DAC + Sd 82 82 82 82 82 82 82 82 82 82 82 82 82 | V <sub>DC</sub> = DAC output | | | 15 - 46 - 47<br>48 - 49 - 58 | 50μA 9 12<br>9V<br>10kΩ<br>1μA 11<br>1μA 11<br>11μA 11μA 11μA 11μA 11μA 11μA 11μA 11μA | I <sub>2</sub> active if V <sub>PIN</sub> ≤ 2.7V | | SGS-THOMSON MICROHIECTRONICS | Pin N° | Circuitry | Comments | | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--| | 50 | 25 10kg 12kg 12kg 12kg 12kg 12kg 12kg 12kg 12 | | | | 51 - 52<br>53 - 54 | 12V<br>60Ω<br>Pins 51 - 52<br>53 - 54<br>20kΩ<br>20kΩ<br>2.35V | Output not selected $V_{DC} \cong 0$<br>Output selected, $V_{OUT} = 2 V_{iN} - 1.22$ | | | 55 | 2 35V CV8 12 | Output not selected, $V_{OUT} = 0$<br>Output selected, $V_{OUT} = 1.87 V_{IN} - 0.8$<br>(Videocrypt compatible level) | | | 59 | 15 A 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Gain is given by deemphasis filter component | | 8/30 SGS-THOMSON MICROPLICATIONICS **=** 7929237 0073701 949 **=** | Pin N° | Circuitry | Comments | |--------|--------------------------------------------|------------------------| | 61 | 2.5V<br>GNOT<br>EKΩ<br>EKΩ<br>Sd3 92 080 | V <sub>DC</sub> = 2.5V | | 63 | 5V<br>———————————————————————————————————— | | | 64 | 64<br> | 14.7.7.44 | # PIN FUNCTION DESCRIPTION #### 1 - SCART DRIVERS WITH OSD Text' must be able to be added to the video on command with or without 'blanking'. Blanking adds either a black line around the characters or a black box for the characters to sit in. During 'blanking' the chip will output OSD 'background' level. There are 2 basic presentation modes of OSD 'text'. - OSD 'text' written on a blank screen of selectable brightness. - 2) OSD 'text' written on top of the TV picture. Additionally the OSD 'text' can be displayed with or without 'blanking'. The blanking from the microcontroller typically comes in two styles. Either as a line around characters or a box for the characters to sit in). 1 of 4 output levels from the SCART are required when using OSD. The diagram below shows part of a TV line displaying a small OSD. It starts with: - a) a line sync pulse of 5µs at 0V then, - b) 13µs at black level, followed by - c) 2µs at OSD 'background' level. - d) This is the OSD 'text' which has been shown as 2µs pulses going to peak white. These would be typically programmed to say 0.8V with the OSD 'background' at 0.3V (1.7V at matrix output). In order to achieve this two DACs are used to generate the programmable voltage levels for OSD 'background' and 'text'. The video outputs and terms are: i) Normal video sync tips = +1.22V black level = +1.7V peak white = +3.1V SGS-THOMSON MICROFLECTRONICS 9/30 7929237 0073702 885 # ii) Video with OSD Video with OSD sync tips = +1.22V black level = +1.7V 'background' level = +1.7V to 3.1V, programmable in 8 steps of 0.2V per step 'text' = +3.1V to 1.7V, programmable in 8 steps of 0.2V per step - iii) 'background' occurs during active video so whenever the micro generates 'blanking' it will force the SCART output to 'background' level (+1.7V to +3.1V). - iv) 'text' occurs during active video so whenever OSD occurs the SCART output is forced to 'peak white' (+3.1V to +1.6V). In fact the OSD 'text' has higher priority than 'background' so gets applied to the signal stream after 'background'. Described above is an ideal situation with 2.0Vpp video with the bottom of the sync pulses at 1.22V. However the actual voltage of the sync tips will vary because the video is AC coupled and the picture content will change. Thus, in order to apply the 'blanking' or 'OSD' we need DC restored video the voltage of the sync tips are known and this is achieved by having 'DC level clamps' on all video input pins. #### Pin 2 S3 This is the tri-stateable bi-directional SCART pin 8 driver for SCART-3. Since SCART-1,2 & 3 can be either controller or receiver SCART pin 8 is either an output or input. Since some equipment does not follow the SCART spec fully, the micro has full control of these pins via bits in the 'control' block. As input; $Z_{IN}>10k\Omega < 2V = logic 0$ , >9.5V = logic 1As output; logic 0 outputs sink 1-3mA to gnd logic 1 outputs source 1-3mA from $V_{CC}$ -1V #### Pin 3 S2 SCART-2 driver, same spec as pin 2. ### Pin 4 S1 SCART-1 driver, same spec as pin 2. #### 2 - CONTROL BLOCK This has an I<sup>2</sup>C bus 2 wire interface with the related registers. It also contains 2 bi-directional tri-stateable logic I/O drives. #### Pin 1 Ground The main power ground connection for the control logic, registers, the I<sup>2</sup>C bus interface, synthesiser #### & watchdog. #### Pin 8 HA For the $I^2$ C bus interface it is necessary to have a programmable bit on the address in case the chip address clashes with that of another chip in the application. CMOS input levels must be held high or low externally; 0 = 06h, 1 = 46h. #### Pin 9 101 Ageneral purpose I/O pin. #### Pin 10 IO2 A general purpose I/O pin. It may alternatively be programmed via PC bus to output an internally generated 20kHz squarewave for LNB control (ASTRA recommandation is 22kHz ± 4kHz). #### Pin 11 V<sub>DD</sub> Digital +5V power supply. #### Pin 63 SCL This is the ${}^{\rho}C$ bus clock line. Clock = DC to 100kHz. Requires external pull up eg. $10k\Omega$ to 5V. #### Pin 64 SDA This is the $I^2C$ bus data line. Requires external pull up eg. $10k\Omega$ to 5V. #### 3 - MISCELLANEOUS BITS #### Pin 12 XTL This pin allows for the on-chip oscillator to be either used with a crystal to ground of 4MHz, or to be driven by an external source via a $22\text{k}\Omega$ series resistor and 1nF series capacitor. This second option is recommanded. The external source can be either 4MHz or 8MHz. A programmable bit in the control block removes $a \div 2$ block when the 4MHz option is selected. #### Pin 13 RESET Power on reset output. This is a voltage sensitive circuit and will give a LOW output until both supplies to this chip rise to greater than 80% of their correct value. It has some hysteresis so will remain HIGH until either of the supplies falls below 65%. The output is a current sink, 2mA, with an internal $10 k\Omega$ pull-up resistor. It is possible to force the chip into or out of reset and by pass the on-chip delay. Typical thresholds are: V<sub>DD</sub>=5V V<sub>CC</sub>=12V power up 3.8V 9.2V power down 3.2V 7.5V 10/30 SGS-THOMSON #### Pin 14 TEST Test pin to enable scan path testing of logic. Normal operation = L Test mode = H It must be grounded for normal operation. #### Pin 15 DAOUT This is the LNB drive which is the output of an amplifier that compares the input on pin 44 with an 8-bit DAC. The DAC is programmed through the I<sup>2</sup>C bus interface to set the reference voltage for the LNB drive amplifier. The voltage range is 0 to 2.35 volts (2 bandgaps), hence the feedback signal must be divided down to be in this range. Pin 15 output current must be maintained lower than 2mA. #### Pin 44 DAIN The voltage actually fed to the LNB is divided down & connected here (feedback) for the on-chip regulator. #### 4 - SOUND DETECTION BLOCK The different de-emphasis formats are selected through the audio MUX and are the same for both channels. That is, as with the volume control, the I<sup>2</sup>C bus registers simultaneously control both channels with each bit of registers. #### Pin 6 AUXOUT1 (LEFT) This audio output is sourced directly from the audio MUX, and as a result does not include any volume control function. It will output 1 VPP biased at 2.35V with $Z_{OUT}=1k\Omega$ . If SCART socket drive is needed then an external buffer will be required. ### Pin 7 AUXOUT2 (RIGHT) See pin 6. # Pin 16 AUXIN1 (LEFT) This pin allows an auxilliary audio signal to be connected to the input of channel 1 audio processor and hence makes use of the on chip volume control. An on-board MAC decoder is a typical user of this feature. Needs to be externally biased to $V_{\text{REF}}$ . #### Pin 17 U751 (LEFT) A capacitor and resistor in parallel of 75 $\mu$ s time constant connected between here and V<sub>REF</sub> (pin 27) to provide 75 $\mu$ s de-emphasis for channel 1. Internally selectable is an internal resistor that can be programmed to be added in parallel thereby converting the network to approx 50 $\mu$ s de-emphasis. The value of the internal resistor is $44k\Omega\pm30\%$ . The amplifier for this filter is voltage input, current output; with $\pm500$ mV input the output will be $\pm55\mu$ A. #### Pin 18 J171 (LEFT) The external J17 de-emphasis network for channel 1. The amplifier for this filter is voltage input, current output; with $\pm$ 500mV input the output will be $\pm$ 55 $\mu$ A. #### Pin 19 AUXIN2 (RIGHT) Same as Pin 16. **Pin 20 U752 (RIGHT)** Same as Pin 17. Pin 21 J172 (RIGHT) Same as Pin 18. #### Pin 22 GND This ground pin is double bonded; 1) to channel 1 RF section & VCO and 2) to both AGC amplifiers, channel 1 audio section, audio MUX, internal power & references to audio section. #### Pin 23 DET1 (LEFT) The output of FM phase detector 1 (left channel). This is for the connection of an external loop filter for the PLL. The output is a push pull current source with $\pm$ 90 $\mu$ A output with $\pm$ 500mV input to the internal mixer. #### Pin 24 FMiN1 This is the positive input to the two FM demodulators. It feeds two AGC amplifiers with a bandwidth of at least 5-10MHz. There is one amplifier for each channel both with the same differential input. The AGC amplifiers have a 0dB to + 40dB range ; in conjunction with AMPLOCK function it will produce a constant amplitude of the selected subcarrier. $Z_{\text{IN}} = 5k\Omega$ Min input = 2mV<sub>PP</sub> per subcarrier Max input = 500mV<sub>PP</sub> (max when all subcarriers are added together, when their phases coincide). #### Pin 25 AGC1 (LEFT) AGC amplifier 1 peak detector capacitor connection. The output current has an attack/decay ratio of 1:32. That is the ramp up current is approximately $5\mu A$ and decay current is approximately $160\mu A$ . 11V gives maximum gain. This pin is also driven by a circuit monitoring the voltage on AM-PLOCK1. #### Pin 26 FMIN2 This is the -ve input to the AGC amplifiers forming a differential input stage. All inputs are biased to $V_{REF}$ (2.35V) via an internal $10k\Omega$ resistor. ### Pin 27 VREF (2.35V) This is the audio processor voltage reference used throughout the FM/audio section of the chip. As such it is essential that it is well decoupled to ground to reduce as far as possible the risk of crosstalk and noise injection. This voltage is derived directly from the bandgap reference. It cannot sink current. # Pin 28 V<sub>CC</sub> (+12V power supply) Double bonded main power pin for the audio/FM section of the chip. The two bond connections are; (1 to the ESD and guard rings and 2) to power the circuit and on chip regulators/references. Pin 29 DET2 (RIGHT) Same as Pin 23. # Pin 30 AMPLOCK1 (LEFT) The output of amplitude detector 1. Requires a capacitor and a resistor to GND. The voltage across this is used to decide whether there is a signal being received by FM det 1. The level detector output drives a bit in the 'control block' I<sup>2</sup>C bus register 7 bit 0. This also drives AGC amp 1. When the voltage on this pin is >(V<sub>REF</sub>+1 V<sub>BE</sub>) it sinks current to V<sub>REF</sub> from pin 25 to reduce the AGC gain. #### Pin 31 CPUMP1 (LEFT) The output from the frequency synthesizer is a push-pull current source which requires a capacitor to ground to derive a voltage to pull the VCO to the target frequency. The output is $\pm$ 100 $\mu$ A to achieve lock and $\pm$ 2 $\mu$ A during lock to provide a tracking time constant of approximately 10Hz. Pin 32 AGC2 (RIGHT) Same as Pin 25. #### Pin 33 GND This ground pin is double bonded; 1) to the volume control, ANRS, ESD and guard rings and 2) to the VCO & RF section of channel 2. Pin 34 AMPLOCK2 (RIGHT) Same as Pin 30 Pin 35 CPUMP2 (RIGHT) Same as Pin 31. #### Pin 36 IREF This is a buffered V<sub>REF</sub> output to an off-chipresistor to produce an accurate current reference, within the chip, for the biasing of amplifiers with current outputs into filters. It is also required for the ANRS circuit to provide accurate rolloff frequencies. This pin should not be decoupled as it will inject current noise. The target current is $10\mu A \pm 2$ thus a $240k\Omega \pm 1\%$ is required. # 5 - AUTOMATIC NOISE REDUCTION SYSTEM (ANRS) AND VOLUME CONTROL There is a ANRS defeat which allows the audio to bypass the ANRS section but still go to the volume control. The volume control will be 32 steps of 1.25dB, with the lowest step being audio 'mute' (no output). #### Pin 37 PEAKOUT The ANRS control loop peak detector output requires a capacitor to ground from this pin. Also a resistor to $V_{\rm REF}$ pin 27 to give some accurate decay time constant. The value of the capacitor and resistor control the attack and decay times, typically 0.1ms attack & 25ms decay. #### Pin 38 FCLEFT The variable bandwidth gm amplifier has a current output which is variable depending on the input signal amplitude as defined by the control loop. The output current is then dumped into an off-chip capacitor which together with the accurate current reference define the min/max rolloff frequencies. A capacitor is connected to ground from this pin for channel 1 (left). #### Pin 39 PEAKIN This is the input to the control loop peak detector and is connected to the output of the off-chip control loop band pass filter. This requires AC coupling between this input pin and the summer output Pin 40. ### Pin 40 SUMOUT The two audio demodulated signals are summed together with an amplifier with a gain of 0.5 ie. if both inputs are 1 volt then the output is 1 volt. This amplifier has an input follower buffer which gives a $V_{BE}$ offset in the DC bias voltage. Thus the filter which this amplifier drives must include AC coupling to the next stage (pin 39). Pin 41 FCRIGHT Same as Pin 38 12/30 SGS-THOMSON MICROBLECTRONICS 7929237 0073705 594 🖿 #### Pin 42 AUDIOOUT2 (RIGHT) The main audio output from the volume control level shifted and amplified to produce $2V_{PP}$ on a DC bias of 4.7 volts. This amplifier has short circuit protection and is intended to drive a SCART connector directly via AC coupling and meets the standard SCART drive requirements. #### Pin 43 AUDIOOUT1 (LEFT) Same as Pin 42. ### 6 - VIDEO BLOCK Pin 5 SYNCIN This input can be programmed to accept either a digital or an analog sync stream. The digital input will accept a made up sync signal consisting of the Genlock'line' and 'frame' sync output. If it is smaller than 0.8V then it produces a sync tip level voltage (1.22V). If it is greater than 2.0V it produces black level (1.52V). This will generate a sync stream signal consisting of syncs only, that will be available on the 'Video Matrix'. The DC level of these syncs at the SCART O/Ps will be sync tip = 1.22V black level = 1.7V. The analog path is connected directly to the video matrix. When pin-49 is selected for the video MUX, it is still possible to insert an external sync. The input must be a digital sync (Reg 18b6 = 1 > sync enabled) and is typically used to stabilise the OSD on a bad or noisy video on pin-52 only. ## Control bits | 2 bits | I <sup>2</sup> C bus Reg 1 | 5, bits 6 | | Effect | |--------|----------------------------|-----------|---|----------------| | | | | | Sync source | | | default | Χ | 0 | Digital | | | | 0 | 1 | Analog | | | | 1 | 1 | Pin-49 clamped | #### Pin 45 S2VIDIN External video input $1V_{PP}$ AC coupled $75\Omega$ source impedance returned from a VCR for example. This input has a DC restoration clamp on its input. This gets the video to the correct DC level so that OSD can be added later when it is essential that the voltages of the video and OSD are at the correct levels with respect to each other. The clamp sink current is $1\mu A \pm 30\%$ with the buffer $Z_I > 1M\Omega$ . This signal is an input to the Video Matrix and is called SCART-2 Return. #### Pin 46 S1VIDIN External video input $1.0 \, \text{Vpp}$ AC coupled $75 \Omega$ source impedance. This input has a DC restoration clamp on its input. This gets the video to the correct DC level so that OSD can be added later when it is essential that the voltages of the video and OSD are at the correct levels with respect to each other. The damp sink current is $1\mu A \pm 30\%$ with the buffer $Z_{IN} > 1M\Omega$ . This signal is an input to the Video Matrix and is called SCART-1 Return. #### Pin 47 DEC1IN This input receives a PAL encoded output from, for instance a D2MAC decoder inside the receiver. The signals from pins 47 and 48 go to an internal selector switch that selects which signal goes to the Video Matrix. #### Control bit ``` 1 bit I<sup>2</sup>C bus Reg 1 bit 4 Signal selected default --- 0 Pin 48 (DEC2IN) 1 Pin 47 (DEC1IN) ``` The output signal from the selector switch, which goes to the Video Matrix, is called Internal Decoder Return. #### Pin 48 DEC2IN This input can be driven for instance by the output of a Videocrypt decoder ZOUT = $500\Omega$ video about 1.0Vpp from the reconstruction filter. This input has a DC restoration clamp on its input. This gets the video to the correct DC level so that OSD can be added later when it is essential that the voltages of the video and OSD are at the correct levels with respect to each other. The clamp sink current is $1\mu A \pm 30\%$ with the buffer $Z_{IN} > 1 M\Omega$ . The signals from pins 47 and 48 go to an internal selector switch that selects which signal goes to the Video Matrix. #### Control bit | 1 bit | Reg 1 | bit | 4 | Signal selected | |-------|---------|-----|---|------------------| | | default | | 0 | Pin 48 (DEC2IN) | | | | | 1 | Pin 47 (DEC1 IN) | #### Pin 49 VI5 A video input with clamp @ 1.22V internally. It may be employed for use with noisy video signals by overiding the sync clamp externally at about 3V (this overcomes the 1.22V plus $2x V_{BE}$ ). #### Pin 50 OSDIN Typically driven by a combination of an OSD O/P and the 'Blank' output from the OSD bit of the Micro. This input is then threshold detected and two outputs are generated. | Input | Output | | | |----------|------------|------|--| | - | Background | Text | | | < 0.8V | Ō | 0 | | | 1.5-2.5V | 1 | 0 | | | > 3.5V | 1 | 1 | | SGS-THOMSON MICROELECTRONICS #### Pin 51 S3VIDOUT Video driver for SCART-3 with OSD. This requires an external emitter follower buffer to drive a $150\Omega$ load. The average DC voltage to be 1.5V on the O/P. The signal on pin 51 is video $2.0\text{V}_{PP}$ 5.5MHz B/W with sync tip=1.22V. This SCART O/P will be used to drive the TV typically. This pin gets its signal from the Video Matrix. It is then amplified and OSD is added before being output. The signal selected from the Video Matrix for output on this pin is controlled by a control register. | Control | bits | |---------|------| |---------|------| | 3 bits 1 <sup>2</sup> C bus Reg 4 bits | 2, | 1, | 0 | Source selected | |----------------------------------------|----|----|---|------------------| | | 0 | 0 | 0 | Baseband | | | 0 | 0 | 1 | De-emhpasised | | default | 0 | 1 | 0 | Normal video | | | 0 | 1 | 1 | Decoder return | | | 1 | 0 | 0 | SCART 1 return | | | 1 | 0 | 1 | SCART 2 return | | | 1 | 1 | 0 | Syncs | | | 1 | 1 | 1 | Nothing selected | OSD addition is controlled by a control register. It is possible to separately control whether or not to add 'blanking' and/or 'text' to the video stream to this SCART output. #### **Control bits** | 2 bits | I <sup>2</sup> C bus Reg 4 | bits | 4, | 3 | Effect enabled | |--------|----------------------------|------|----|---|-----------------------------| | | default | | 0 | 0 | Background = Off Text = Off | | | | | 0 | 1 | Background = On Text = Off | | | | | 1 | 0 | Background = Off Text = On | | | | | 1 | 1 | Background = On Text = On | #### Pin 52 S2VIDOUT (See 1/ SCART drivers with OSD). Video driver for SCART-2. See pin 51. # Control bits 3 bits 1<sup>2</sup>C bus Rea 3 bits 2. 1. 0 | | <br>-, | -, | • | 302.00 00.00.00 | |---------|--------|----|---|------------------| | | 0 | 0 | 0 | Baseband | | | 0 | 0 | 1 | De-emhpasised | | default | <br>0 | 1 | 0 | Normal video | | | 0 | 1 | 1 | Decoder return | | | 1 | 0 | 0 | SCART 1 return | | | 1 | 0 | 1 | SCART2 return | | | 1 | 1 | 0 | Syncs | | | 1 | 1 | 1 | Nothing selected | OSD addition is controlled by a control register. It is possible to separately control whether or not to add 'blanking' and/or 'text' to the video stream to this SCART output. Source selected #### Control bits | 2 bits I <sup>2</sup> C bus Reg 3 bits | 4, | 3 | Effect enabled | |----------------------------------------|----|---|-----------------------------| | default | 0 | 0 | Background = Off Text = Off | | | 0 | 1 | Background = On Text = Off | | | 1 | 0 | Background = Off Text = On | | | 4 | 1 | Background - On Text - On | See also pin-5 where it is possible to add sync to stabilise OSD or video. 14/30 SGS-THOMSON MICROELLECTRONICS ### Pin 53 S1VIDOUT Video driver for SCART 1. See pin 51. No OSD available on this output. ### Control bits | 3 bits I <sup>2</sup> C bus Reg 2 bits | 2, | 1, | 0 | Source selected | |----------------------------------------|----|----|---|------------------| | | 0 | 0 | 0 | Baseband | | | 0 | 0 | 1 | De-emhpasised | | default | 0 | 1 | 0 | Normal video | | | 0 | 1 | 1 | Decoder return | | | 1 | 0 | 0 | SCART 1 return | | | 1 | 0 | 1 | SCART 2 return | | | 1 | 1 | 0 | Syncs | | | 1 | 1 | 1 | Nothing selected | #### Pin 54 DECOUT2 Drives a second decoder such as D2MAC and this is able to pass 10MHz. See pin 53. #### Control bits | 3 bits | I <sup>2</sup> C bus Reg 6 | bits | 2, | 1, | 0 | Source selected | |--------|----------------------------|------|----|----|---|------------------| | | | | 0 | 0 | 0 | Baseband | | | | | 0 | 0 | 1 | De-emhpasised | | | default | | 0 | 1 | 0 | Normal video | | | | | 0 | 1 | 1 | Decoder return | | | | | 1 | 0 | 0 | SCART 1 return | | | | | 1 | 0 | 1 | SCART 2 return | | | | | 1 | 1 | 0 | Syncs | | | | | 1 | 1 | 1 | Nothing selected | #### Pin 55 DECOUT1 This output can drive for instance a decoder. To allow for D2MAC it is able to pass 10MHz; ZOUT < $75\Omega$ . Video on this pin will be 1.9V<sub>PP</sub>. When a Videocrypt encoded signal is output to the decoder on this pin its sync tips must be at 1.46V<sub>DC</sub>. This pin gets its signal from the Video Matrix. It is then level shifted and amplified by 1.9 before being output. The signal selected from the Video Matrix for output on this pin is controlled by a control register. #### Control bits | 3 bits I <sup>2</sup> C bus Reg 5 bits | 2, | 1, | 0 | Source selected | |----------------------------------------|----|----|---|------------------| | | 0 | 0 | 0 | Baseband | | | 0 | 0 | 1 | De-emhpasised | | default | 0 | 1 | 0 | Normal video | | | 0 | 1 | 1 | Decoder return | | | 1 | 0 | 0 | SCART 1 return | | | 1 | 0 | 1 | SCART 2 return | | | 1 | 1 | Ó | Syncs | | | 1 | 1 | 1 | Nothing selected | SGS-THOMSON ### Pin 56 Vcc +12V double bonded; 1) ESD+guard rings & 2) video circuit power. #### Pin 57 GND Strategically placed video power ground connection to reduce video currents getting into rest of circuitry. #### Pin 58 CLAMPIN This pin clamps the most negative extreme of the input (the sync tips) to $+1.22 V_{DC}$ (or appropriate voltage). The video at the clamp input is only $1 V_{PP}$ . This clamped video which is de-emphasised, filtered and clamped (energy dispersal removed) is normal, negative syncs, video. This signal drives the Video Matrix input called Normal Video. It has a weak (1.0 $\mu$ A $\pm$ 15%) stable current source pulling the input towards GND. Otherwise the input impedance is very high at DC to 1kHz Z<sub>IN</sub> > 2M $\Omega$ . Video bandwidth through this is -1dB at 5.5MHz. The CLAMP input DC restore voltage is then used as a means for getting the correct DC voltage on the SCART outputs. #### Pin 59 DEEMPHOUT Output of de-emphasis $Z_{OUT}$ < $50\Omega$ 2Vpp B/W still 10.25MHz. This is the output that drives the capacitor into the CLAMP. It has to do this via the sound removal filter which may be a 5 or 7 pole low pass filter $Z_{IN} = Z_{OUT} = 500\Omega$ -3dB corner about 5.25MHz. Video at pin 59 is positive. Internally the 2Vpp video is reduced to $1V_{PP}$ to drive the internal Video Matrix input called De-emphasised video. This signal also called 'Unclamped Unfiltered' and is the signal required by Filmnet PAL decoders for example. It is called unfiltered because it still has its high frequency sub-carriers (not been through the low pass filter). #### Pin 60 DEEMPHIN Input of de-emphasis stage, with a $Z_{IN}$ of $10k\Omega$ or greater. B/W is 10.25MHz. The network between pins 59 & 60 will give 2x gain at 1.52MHz, about -2dB gain at 5MHz and +17dB gain at 10kHz as in accordance with CCIR 405-1. #### Pin 61 VIDIN AC-coupled Video input from a tuner. This is raw baseband up to 10.25MHz. Input amplitude is 0.25-1.0VPP at 1.52MHz. $Z_{\rm IN} > 5 k\Omega$ . This drives an on-chip video amplifier. The other input pin of this amp is AC grounded by being connected to an internal $V_{\rm REF}$ . The video amplifier has selectable gain from 0dB to 12.7dB in 63 steps. This is programmable, as is the output selected, whether normal or inverted. Control bits 6 bits 1<sup>2</sup>C bus Reg 18 bits 5, 4, 3, 2, 1, 0 Gain Selected default ----- 0 0 0 0 0 0 0dB n x 0.202dB 1 1 1 1 1 +12.7dB The normal or inverted output selected (which is $1.0V_{PP}$ ) also drives the Video Matrix input called Baseband. #### Control bit 1 bit I<sup>2</sup>C bus Reg 1 bit 3 Video selected default --- 0 Normal 1 Inverted ### Pin 62 GND Ground, especially for the low level input from the tuner. 16/30 SGS-THOMSON MIGROPLECTRONICS ■ 7929237 0073709 **1**3T **■** Figure 1: Fundamental Block Diagram Figure 2: Video Processing Block Diagram Figure 3: FM Demodulation Block Diagram 18/30 SGS-THOMSON MICROPLICTRONICS J17 75µs 18----17 STV0030 Reg5 b5/6 **ANRS** Reg16b7 6 AUX 1 OUT AUX 1 IN 16 43 AUDIO 1 OUT Reg6 b7 Reg5 b5/6 Reg2 b3/4 42 AUDIO 2 OUT **AUX 2 IN 19** 7 AUX 2 OUT Reg16b7 ANRS Reg5 b5/6 Reg16 b0-4 AUDIO 21 J17 75μs Figure 4: Audio Processing Block Diagram ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Units | |------------------------------------|-------------------------|-------------|-------| | V <sub>CC</sub><br>V <sub>DD</sub> | Supply Voltage | 13.2<br>7.0 | V | | P <sub>tot</sub> | Total Power Dissipation | 1.0 | W | | Toper | Operating Temperature | 0, +70 | •c | | T <sub>stg</sub> | Storage Temperature | -55, +150 | •C | ### **THERMAL DATA** | Symbo | Parameter | Value | Unit | |----------------------|-------------------------------------|-------|------| | R <sub>th(j-a)</sub> | Thermal Resistance Junction-ambient | 60 | °C/W | # DC AND AC ELECTRICAL CHARACTERISTICS (Vcc = 12V, VDD = 5V, T<sub>amb</sub> = 25°C unless otherwise specified) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------|----------------------|-----------------|--------------|-----------|--------------|----------| | V <sub>DD</sub> | Supply Voltage Range | | 11.4<br>4.75 | 12<br>5.0 | 12.6<br>5.25 | V<br>V | | IQ <sub>cc</sub><br>IQ <sub>dd</sub> | Supply Current | | | 55<br>8 | 70<br>15 | mA<br>mA | DC AND AC ELECTRICAL CHARACTERISTICS (continued) ( $V_{CC} = 12V$ , $V_{DD} = 5V$ , $T_{amb} = 25^{\circ}C$ unless otherwise specified) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|-----------------| | AUDIO DE | MODULATOR (see Figure 3) | | | | | | | FMI | FM Subcarrier Input Level<br>Pin 24 - Pin 26 for AGC action | VCO locked on carrier at 6MHz, 680kΩ load on Pin 30 and Pin 34 | 5 | | 500 | mV₽₽ | | DETH | Detector 1 and 2 (Pins 30 and 34) threshold for activating AGC | | | 3.1 | | ٧ | | IDETA | Max sink/source Pins 30 and 34 current | With AGC operation | | 100 | | μΑ | | IDETS | Max sink/source Pins 30 and 34 current | Without AGC limited gain | | 200 | | μΑ | | VCOMI | VCO Mini Frequency | V <sub>CC</sub> = 11.4 to 12.6V | | | 5 | MHz | | VCOMA | VCO Maxi Frequency | T <sub>amb</sub> = 0 to 70°C | 10 | | | MHz | | AP50 | 1kHz Audio Level at PLL output Pins 23<br>and 29 | 0.5V <sub>PP</sub> 50kHz dev. FM input,<br>Coarse deviation set to 50kHz<br>(Reg 19 = 16 <sub>HEX</sub> ) | 0.5 | 1 | 1.5 | V <sub>PP</sub> | | APA50 | 1kHz Audio Level at PLL output Pins 23 and 29 | 0.5V <sub>PP</sub> 50kHz dev. FM input,<br>Coarse and fine settings used | 0.85 | 1 | 1.15 | V <sub>PP</sub> | | DPCO | Digital Phase Comparator Pins 31 and 35 output current | Sink and source current to external capacitor | | 100 | | μΑ | | AUDIO DE | -EMPHASIS (1VPP on Detector 1 and 2 - P | ins 23, 29) | | | | | | D50e | 1kHz Audio Level on 50µs de-emphasis output Pins 17 and 20 | 22kΩ and 2.2nF load<br>Internal 44kΩ off input and<br>settings as APA50 | | 1.91 | | V <sub>PP</sub> | | D50i | 1kHz Audio Level on 50μs de-emphasis<br>output Pins 17 and 20 | 22kΩ and 3.3nF load<br>Internal 44kΩ on input and<br>settings as APA50 | | 1.3 | | V <sub>PP</sub> | | D75 | 1kHz Audio Level on 50μs de-emphasis<br>output Pins 17 and 20 | 22kΩ and 3.3nF load<br>Internal 44kΩ off input and<br>settings as APA50 | | 1.80 | | Vpp | | DJ17 | 1kHz Audio Level on J17 de-emphasis output Pins 18 and 21 | Load as in Application Diagram, input and settings as APA50 | | 1.45 | | VPP | | R50 | Internal resistor for 50/75µs switching | | 30 | 44 | 58 | kΩ | | TAMOTUA | TIC NOISE REDUCTION SYSTEM | | | | | | | LRS | Left + Right Summer output Pin 40 | 1V <sub>PP</sub> on left and right channel | 0.9 | 1 | 1.1 | V <sub>PP</sub> | | NDRT | PIN 37 Level Detector Rise Time<br>Constant | External 22nF load | | 110 | | μs | | NDFT | PIN 37 Level Detector Fall Time<br>Constant | External 22nF to GND and 1.2MΩ to Pin 27 | | 26.4 | | ms | | NDLL | Pin 37 Bias Level | No audio in | | 2.44 | | ٧ | | NDML | Pin 37 Max. Level (internal clamp) | 3V <sub>PP</sub> 1kHz on Pins 23 and 29 | 2.7 | 3 | 3.2 | ٧ | | LLCF | Noise Reduction Cut-off Frequency for Low Level Audio | 100mV <sub>PP</sub> on Pin 23 and 29 | | 0.85 | | kHz | | HLCF | Noise Reduction Cut-off Frequency at<br>High Level | 1V <sub>PP</sub> on Pin 23 and 29 | | 7 | | kHz | | AUDIO OU | JTPUT (Pins 42 and 43) | | | | | | | DCOL | DC Output Level Measured on Pins 42, 43 | Aux. input Pins 16 and 19 connected to V <sub>REF</sub> | | 4.7 | | ٧ | | AOLN | Audio Output Level at nominal input at 0dB attenuation setting, measured on Pins 42 and 43 | FM input as for APA50<br>No de-emphasis<br>No noise reduction | 1.57 | 1.9 | 2.25 | V <sub>PP</sub> | | AOL50 | Audio Output Level at nominal input at 0dB attenuation setting, Measured on Pins 42 and 43 | FM input as for APA50<br>50µs de-emphasis as for D50i<br>No noise reduction | 1.75 | 2.5 | 3.25 | V <sub>PP</sub> | | AOL50B | Audio Output Level at nominal input at 0dB attenuation setting, Measured on Pins 42 and 43 | FM input as for APA50<br>50µs de-emphasis as for D50i<br>No noise reduction | 1.55 | 2.5 | 3.45 | V <sub>PP</sub> | 20/30 SGS-THOMSON MICROPLECTROPICS **■** 7929237 0073713 660 **■** # DC AND AC ELECTRICAL CHARACTERISTICS (continued) (V<sub>CC</sub> = 12V, V<sub>DD</sub> = 5V, T<sub>amb</sub> = 25°C unless otherwise specified) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|-----------------| | UDIO OUT | PUT (Pins 42 and 43) (continued) | | | | | | | AOL17 | Audio Output Level at nominal input at 0dB attenuation setting, Measured on Pins 42 and 43 | FM input as for APA50,<br>J17 de-emphasis<br>No noise reduction | 1.90 | 2.75 | 3.60 | V <sub>PP</sub> | | AMA1 | Audio Output Attenuation with mute on | 1V <sub>PP</sub> - 1kHz from Aux input<br>Pins 16, 19 to Pins 42, 43 | | 60 | | dB | | MXAT | Max. Attenuation before mute | 1kHz, from Aux input Pins 16<br>and 19 to Pins 42 and 43 | 30.7 | 32.7 | 34.7 | dB | | MXAG | Max. Audio Gain | 1kHz, from Aux input Pins 16<br>and 19 to Pins 42 and 43 | | 1.9 | | | | ASTP | Attenuation of each of the 31 steps | 1kHz | | 1.25 | | dB | | THDA1 | THD at 0dB Attenuation Setting<br>Measured on Pins 42, 43 | 1V <sub>PP</sub> - 1kHz from Aux. Input<br>Pins 16, 19 to Pins 42, 43 | | 0.15 | · | % | | THDA2 | THD at 0dB Attenuation Setting<br>Measured on Pins 42, 43 | 2V <sub>PP</sub> - 1kHz from Aux. Input<br>Pins 16, 19 to Pins 42, 43 | | 0.3 | 1 | % | | THDFM | THD at 0dB Attenuation Setting<br>Measured on Pins 42, 43 | FM Input as for APA50<br>50µs de-emphasis, no ANRS | | 0.3 | 1 | % | | ACS | Audio Channel Separation Measured on Pins 42, 43 | 1V <sub>PP</sub> - 1kHz from Aux. Input<br>Pins 16, 19 | | 80 | | dB | | ACSFM | Audio Channel Separation at 1kHz -<br>Measured on Pins 42, 43 | 0.5V <sub>PP</sub> 50kHz deviation FM input on one channel | | 60 | | dB | | | | - 0.5V <sub>PP</sub> no deviation FM input on the other channel | | | | | | | | - Chip deviation set to 50kHz | | | | | | | | - 50µs de-emphasis, no ANRS | | | | | | SNFM | Signal to Noise Ratio Measured on<br>Pins 42, 43 | FM input as for APA50<br>50µs de-emphasis, no ANRS<br>weighted noise curve A | | 62 | | dB | | SNFMNR | Signal to Noise Ratio Measured on<br>Pins 42, 43 | FM input as for APA50<br>No de-emphasis, ANRS ON<br>weighted noise curve A | | 80 | | dB | | AUXILIARY | AUDIO OUTPUT (Pins 6 and 7) | | | | | - | | DCOLAO | DC Output Level Measured on Pins 6, 7 | Aux. Input Pins 16 and 19 connected to VREF | | 2.35 | | V | | AGAO | Audio Gain Measured on Pins 6, 7 | 1kHz from Aux. Inputs<br>Pins 16, 19 to Pins 6, 7 | | 1 | | | | ZAO | Pins 6 and 7 Output Impedance | | 0.7 | 1 | 1.3 | kΩ | | THDA02 | THD on Pins 6, 7 | 2V <sub>PP</sub> - 1kHz from Aux. Input<br>Pins 16, 19 to Pins 6, 7 | | 0.01 | 0.1 | % | | THDAOFM | THD on Pins 6, 7 | FM input as for APA50<br>50µs de-emphasis, no ANRS | | 0.15 | | % | | /O's (Pins 2 | , 3, 4, 9 and 10) | | | | | | | SCIL | Pin 2, 3 or 4 Low Level Input | | | 1 | 2 | ٧ | | SCIH | Pin 2, 3, or 4 High Level Input | | 9.5 | | | ٧ | | SCOH | Pin 2, 3 or 4 High Level Output | 10kΩ load to ground | 9.5 | 11 | | V | | SCOL | Pin 2, 3 or 4 Low Level Output | 10kΩ load to ground | | 0.1 | 2 | V | | VIL | Pin 9 or 10 Low Level Input | | | | 0.8 | V | | V <sub>IH</sub> | Pin 9 or 10 High Level Input | | 2.4 | | | ٧ | | V <sub>OL</sub> | Pin 9 or 10 Low Level Output | I <sub>Sink</sub> = 2mA | | 0.2 | 0.4 | V | | V <sub>OH</sub> | Pin 9 or 10 High Level Output | I <sub>Source</sub> = 2mA | 3.2 | 4.6 | | V | SGS-THOMSON MICROLLICTRONICS 21/30 ■ 7929237 DO73714 5T7 ■ DC AND AC ELECTRICAL CHARACTERISTICS (continued) ( $V_{CC} = 12V$ , $V_{DD} = 5V$ , $T_{amb} = 25^{\circ}C$ unless otherwise specified) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------|------|------|-----------------| | RESET | | | | | | | | RSR | Reset Internal Pull-up Resistor | Reset high | | 10 | | kΩ | | RSI | Reset Internal Sink Current | Reset low | | 2 | | mA | | RTCCU | End of Reset for V <sub>CC</sub> | V <sub>DD</sub> = 5V, V <sub>CC</sub> going up | | 9.2 | | V | | RTCCD | Start of Reset Threshold for Voc | V <sub>DD</sub> = 5V, V <sub>CC</sub> going down | l | 7.5 | | v | | RTDDU | End of Reset Threshold for Von | V <sub>CC</sub> = 12V, V <sub>DD</sub> going up | <b></b> | 3.8 | | V | | RTDDD | Start of Reset Threshold for V <sub>DD</sub> | V <sub>CC</sub> = 12V, V <sub>DD</sub> going down | | 3.2 | | ٧ | | D/A CONV | ERTER (see Figure 1) | | | | | | | DA00 | Min. Output Voltage on Pin 15 for 00 <sub>HEX</sub> | Sense input Pin 44 connected to output Pin 15, ILOAD <2mA | 0 | 30 | 70 | mV | | DAFF | Max. Output Voltage on Pin 15 for FF <sub>HEX</sub> | As for DA00 | 2.15 | 2.35 | 2.55 | ٧ | | ILE | Integral Linearity | | | 0.5 | 2 | LSB | | COMPOSI | TESIGNAL PROCESSING (see Figure 2) | | | | | | | VIDC | Pin 61 DC Level | External load current <1µA | 2.15 | 2.35 | 2.55 | ٧ | | ZVI | Pin 61 Input Impedance | • | | 10 | | kΩ | | DEODC | Pin 59 DC Output Level | 1.2k $\Omega$ from Pin 59 to Pin 60, 2k $\Omega$ and 3k $\Omega$ in series to 1 $\mu$ F from Pin 60 to GND | 3.3 | 3.7 | 4.1 | ٧ | | DEOAC | Pin 59 AC Level for GV = 0 dB | Pin 61 level = 1VPP, 100kHz | 1.87 | 2 | 2.13 | V <sub>PP</sub> | | DEOMX | Pin 59 Max. AC Level before clipping | GV = 0 dB | 5 | 6 | | V <sub>PP</sub> | | DEOISC | Pin 59 Max. Source Current | | | 8 | | mA | | DEOISK | Pin 59 Max. Sink Current | | <u> </u> | 2 | | mΑ | | ZDEO | Pin 59 Output Impedance @ 5MHz | | | 2 | | Ω | | DGV | Gain Error vs GV @ 100kHz | For GV = 0 to 12.7dB | -0.5 | 0 | 0.5 | dB | | DINV | Gain Variation when using inverter | @ 100kHz | -0.5 | 0 | 0.5 | dB | | DEBW | Bandwidth at Pin 59 for 1VPP input measured on Pin 59 | @ - 3dB with GV = 0dB | 10 | 20 | | MHz | | DFG | Differential Gain on sync pulses measured on Pin 59 | 1V <sub>PP</sub> CVBS + 0.5V <sub>PP</sub> 25Hz<br>sawtooth input Pin 61, GV=0 | | | 1 | % | | CLAMP ST | TAGES | | | | | | | ISKC | Clamp Input Sink Current Pins 45, 46, 47, 48 49 and 58 | V <sub>IN</sub> = 3V | 0.6 | 1 | 1.4 | μА | | ISCC | Clamp Input Source Current same pins as ISKC | V <sub>IN</sub> = 2V | 30 | 50 | 70 | μА | | VCL | Sync Tip Level on selected output pin (Pins 51, 52, 53 or 54) | 1V <sub>PP</sub> CVBS through 10nF on input (45,46,47 or 58) | 1.1 | 1.22 | 1.34 | ٧ | | VCL5 | Sync Tip Level on Pin 55 | Same as for VCL | 1.38 | 1.46 | 1.54 | V | | VIDEO MA | TRIX | | | | | | | XTK | Output Level on any output when 1VPP CVBS input is selected for any other output | @ 5MHz | | 60 | | dB | | BGT | Background Graphics Threshold Pin 50 | | 0.8 | 1 | 1.5 | V | | CGT | Character Foreground Threshold Pin 50 | | 2.5 | 3 | 3.5 | ٧ | | BMN | Background Level for 000 selection | Measured on selected output<br>Pin 52 or 53 | | 1.7 | | ٧ | | BMX | Background Level for 111 selection | Same as BMN | | 3.1 | | ٧ | | FMN | Foreground Level for 000 selection | Same as BMN | | 1.7 | | V | | FMX | Foreground Level for 111 selection | Same as BMN | | 3.1 | | ٧ | | BFG | Output buffer gain Pins 45,46,47,48,58 | @ 100kHz | 1.87 | 2 | 2.13 | | | | | | | | | | 22/30 SGS-THOMSON MICROPALECTRONICS ■ 7929237 0073715 433 ■ #### **CIRCUIT DESCRIPTION: VIDEO SECTION** The composite video is first set to a standard level by means of a 64 step gain controlled amplifier. In the case that the modulation is negative, an inverter can be switched in. The deemphasis network is fed by a wide bandwidth amplifier and energy dispersal is removed by a sophisticated sync tip clamping circuit. This circuit is used on all inputs to a video switching matrix, thus making sure that no DC steps occur when switching video sources. The matrix can be used to feed video to and from decoders such as D2MAC or scrambled analog video. Two special inputs allow insertion of graphics on video or clean sync, or a mix of both even when only noise is present at the tuner output. #### **CIRCUIT DESCRIPTION: AUDIO SECTION** The two audio channels are totally independent except for the possibility given to output on both channels only one of the selected input audio channels. To allow a very cost effective application, each channel uses PLL demodulation. Except for the overall high pass filter removing the video of the composite signal, no complex filter is needed. The frequency of the demodulated subcarrier is chosen by a frequency synthesiser which sets the frequency of the internal local oscillator by comparing its phase with the internally generated reference. When the frequency is reached, the microprocessor switches in the STV0030 PLL and the demodulation starts. At any moment the microprocessor can read from the device the actual frequency to which the PLL is locked. It can also verify that a carrier is present at the given frequency, thanks to an amplitude demodulator which is also used for the audio input AGC. In order to maintain constant amplitude of the recovered audio regardless of variations between satellites or subcarriers, the PLL loop gain may be programmed from 28 values, with coarse (four values) and fine (7 steps) adjustment. Two different networks can be permanently connected for either 75µs or J17 de-emphasis. If 50µs de-emphasis is required, this can be inserted by an internal switch, thus allowing a worldwide application. A dynamic noise reduction system (ANRS) is used using a lowpass filter, the cutoff frequency of which is controlled by the amplitude of the audio after insertion of a bandpass filter. Two audio outputs are provided: one is a fixed $1\,V_{PP}$ and the other is a gain controlled $2\,V_{PP}$ . These outputs are chosen by an audio matrix between non de-emphasised, 50 or 75µs de-emphasised, J17 deemphasisedaudio channel. In each case the dynamic noise reduction system can be used. Alternatively the selected outputs can receive the auxilliary audio inputs without processing. The gain controlled amplifier has a gain range from + 6dB to - 32dB with 1.25dB steps. This can also be muted. The 8-bit Digital to Analog Converter outputs a voltage ranging from 0 and 2.35V via a differential amplifier for digital words from 00 to FF. By adding a suitable output buffer/converter, this DAC can be used to control LNB voltages (or polariser currents) with a range exceeding 0 to 2.35V. #### **IIC PROTOCOL** The chip address is 06H if Pin 8 to ground and 46H if Pin 8 to VDD. # **Transmit to Chip** #### **Receive from Chip** In read mode a pointer is written to register 0. This pointer addresses a particular register whose contents can be read any number of Times. There are 19 registers in Total. SGS-THOMSON MIGRORIES #### **IIC CONTROL REGISTERS** ``` Reg 1 IIC → reg bit L Not used 0 1 L Not used 2 L Not used 3 L Select video invert (H = inverted, L = non-inverted) 4 (H = Pin 47, L = Pin 48) L Select input L Select sync source bits 6 Х 0 digital sync input (Schmitt Trigger) 0 analogue sync input 1 1 Pin 49 clamp input L Select damp Pin 49 Not used Reg 2 IIC → reg bit Select source for SCART 1 O/P L 0 Select source for SCART 1 O/P See Pin 53 description 1 Select source for SCART 1 O/P 2 3 H Select Left/Right/Stereo (see audio mux truth table) H Select Left/Right/Stereo (see audio mux truth table) 5 Test multiplex control VCOCLK1/Div1000 Test multiplex control VCOCLK2/Div1000 Test multiplex control RESET Reg 3 IIC → reg bit 0 L Select source for SCART 2 O/P Select source for SCART 2 O/P See Pin 52 description 2 Select source for SCART 2 O/P 3 Select OSD effect for SCART 2 (background) 4 L Select OSD effect for SCART 2 (text) 5 L Select OSD "background" level (LSB) Select OSD "background" level 6 Select OSD "background" level (MSB) 7 Reg 4 IIC → reg bit Select source for SCART 3 O/P Select source for SCART 3 O/P See Pin 51 description 2 Select source for SCART 3 O/P 3 Select OSD effect for SCART 3 O/P (background) Select OSD effect for SCART 3 O/P (text) 4 L 5 H Select OSD "text" level (LSB) H Select OSD "text" level 7 H Select OSD "text" level (MSB) ``` ``` Reg 5 IIC → reg bit L Select source for decoder 1 O/P 0 H Select source for decoder 1 O/P See Pin 55 description 1 2 L Select source for decoder 1 O/P 3 L Not used 4 L Not used H Select de-emphasis (see audio mux truth table) 6 Select de-emphasis (see audio mux truth table) 7 Not used Reg 6 IIC → reg bit L Select source for decoder 2 O/P 0 H Select source for decoder 2 O/P See Pin 54 description 1 2 Select source for decoder 2 O/P 3 H Select frequency synth 1 OFF/ON (L=OFF) H Select frequency synth 2 OFF/ON (L=OFF) L Select RF source (L=OFF) to FM Det 1 5 Select RF source (L=OFF) to FM Det 1 Select aux audio input for both channels (see audio mux truth table) Reg 7 Reg → IIC bit 0 Status of Amp_lock 1 (subcarrier presence) 1 Status of Amp_lock 2 (subcarrier presence) 2 Not used 3 Not used Not used 5 Not used Not used Not used Reg 8 IIC → reg bit L Not used Not used 2 Not used L Select data direction for I/O 1 (H = output) 4 L Select data direction for I/O 2 (H = output) 5 L Not used L Select frequency for det 1, LSB (bit 0) of 10 bit value 6 H Select frequency for det 1 Reg 9 IIC → reg bit 0 Н Select frequency for det 1, Note: bit 3 of 10 bit value Select frequency for det 1 Н Н Select frequency for det 1 3 H Select frequency for det 1 Select frequency for det 1 L 5 H Select frequency for det 1 L Select frequency for det 1 H Select frequency for det 1 bit 9, MSB (10th bit) of 10 bit value ``` ``` Reg 10 (Reg 0Ahex) IIC \rightarrow reg bit Select data direction for S1 (L = input state) 0 L Select data direction for S2 (L = input state) 1 2 L Select data direction for S3 (L = input state) 3 L Text mux contril for LD1 (lock detect channel 1) test only! 4 L Text mux contril for LD2 (lock detect channel 1) test only! 5 Not used Select frequency for det 2, LSB (bit 0) of 10 bit value 6 7 Select frequency for det 2 Reg 11 (Reg 0Bhex) IIC → reg bit L 0 Select frequency for det 2, Note: bit 3 of 10-bit value L Select frequency for det 2 1 2 H Select frequency for det 2 3 L Select frequency for det 2 H Select frequency for det 2 4 5 H Select frequency for det 2 Select frequency for det 2 7 Н Select frequency for det bit 9, MSB (10th bit) of 10 bit value Reg 12 (Reg OChex) IIC → reg (read/write), Note: bits 6, 7 are Read only 0 L Select 20kHz or REG12<4> (Pin 10 i/02) L Not used 1 L Not used 2 3 L Select/Status of I/O 1 L Select/Status of I/O 2 5 Not used Read frequency of watchdog 1, LSB (bit 0) of 10 bit value 6 7 Read frequency of watchdog 1 Reg 13 (Reg ODhex) Reg → IIC (The watchdog is the vco frequency monitor) Read frequency of watchdog 1, Note: bit 3 of 10 bit value. bit Read frequency of watchdog 1 0 Read frequency of watchdog 1 1 2 Read frequency of watchdog 1 3 Read frequency of watchdog 1 4 Read frequency of watchdog 1 5 Read frequency of watchdog 1 6 Read frequency of watchdog 1 Read frequency of watchdog 1, MSB (10th bit) of 10 bits Reg 14 (Reg 0Ehex) IIC → reg (read/write,) Note: bits 6, 7 are Read only bit 0 Select/Status of S1 Select/Status of S2 1 L 2 Select/Status of S3 3 Not used 4 Not used 5 Not used 6 Read frequ of Watchdog 2, Note: bit 0 of 10 bit value 7 Read frequ of Watchdog 2 26/30 SGS-THOMSON MICROHIDETHONICS ``` **7929237 0073719 089** ``` Reg 15 (Reg 0Fhex) Reg → IIC (The watchdog is the vco frequency monitor) Read frequency of watchdog 2, Note: bit 3 of 10 bit value Read frequency of watchdog 2 0 1 Read frequency of watchdog 2 2 Read frequency of watchdog 2 3 Read frequency of watchdog 2 4 Read frequency of watchdog 2 Read frequency of watchdog 2 Read frequency of watchdog 2 7 Read frequency of watchdog 2, MSB (10th bit) of 10 bits Reg 16 (Reg 10hex) IIC → reg bit 0 L Select 5 bit audio volume control 00H = mute 1 L Select 5 bit audio volume control 01H = -32.75dB 2 L Select 5 bit audio volume control 3 L Select 5 bit audio volume control 1.25dB steps up to 1FH = +6db L Select 5 bit audio volume control 5 L Not used Select 4.000MHz or 8.000MHz clock speed (L = 8MHz) Select ANRS defeat (L = no ANRS, H = ANRS) Reg 17 (Reg 11hex) IIC → reg bit Select LNB voltage. 8 bit value. LSB = bit 0 0 Select LNB voltage. 8 bit value 1 Select LNB voltage. 8 bit value 2 00H = 0 volts ref 3 L Select LNB voltage. 8 bit value FFH = 2.4 voits ref 4 L Select LNB voltage. 8 bit value 256 linear steps 5 L Select LNB voltage. 8 bit value 6 L Select LNB voltage. 8 bit value Select LNB voltage. 8 bit value Reg 18 (Reg 12hex) IIC → reg (read/write) Not used bit Select video gain bits 0 00H = 0dB Select video gain bits 1 01H = +0.202dB 2 Select video gain bits 02H = +0.404dB 3 Select video gain bits n = +0.202dB \times n 4 Select video gain bits 3FH = +12.73dB 5 Select video gain bits Sync enable (for noisy video Pin 52 only H = enabled) 6 Not used Reg 19 (Reg 13hex) IIC \rightarrow reg (read/write) bit Select PLL loop gain bits, default value for 50kHz modulation Н 1 Select PLL loop gain bits 2 Н Select PLL loop gain bits 3 Select PLL loop gain bits Н 4 Select PLL loop gain bits Not used L L Not used Not used ``` # **Audio Mux Table** | Register | 2 | | 5 | | 6 | | |----------|---|---|---|---|---|----------------------------| | Bits | 4 | 3 | 6 | 5 | 7 | Function Selected | | | 0 | 0 | X | Х | X | mono left / channel 1 | | | 1 | 0 | × | Х | Х | mono right / channel 2 | | | 1 | 1 | × | Х | X | stereo left & right | | | X | Х | 0 | 0 | 0 | PLL audio 50µs de-emphasis | | | Х | X | × | 0 | 1 | Aux audio - no de-amphasis | | | X | X | 0 | 1 | Х | PLL audio J17 de-emphasis | | | X | Х | 1 | 0 | 0 | PLL audio 75µs de-emphasis | | | X | X | 1 | 1 | Х | PLL audio no de-emphasis | # Register 19 Truth Table for Programmable PLL Gain | 4 | 3 | 2 | 1 | 0 | Selected Nominal Carrier Modulation (Example 49.1kHz means ±49.1kHz) | |---|---|---|---|---|----------------------------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | cal : do not use = 0.3373V offset on VCO | | 0 | 0 | 0 | 0 | 1 | cal : do not use = 0.3053V offset on VCO | | 0 | 0 | 0 | 1 | 0 | cal : do not use = 0.2763V offset on VCO | | 0 | 0 | 0 | 1 | 1 | calibration setting = 0.25V offset on VCO | | 0 | 0 | 1 | 0 | 0 | 296kHz modulation | | 0 | 0 | 1 | 0 | 1 | 267kHz modulation | | 0 | 0 | 1 | 1 | 0 | 242kHz | | 0 | 0 | 1 | 1 | 1 | 218kHz | | 0 | 1 | 0 | 0 | 0 | 198kHz | | 0 | 1 | 0 | 0 | 1 | 179kHz | | 0 | 1 | 0 | 1 | 0 | 161kHz | | 0 | 1 | 0 | 1 | 1 | 146kHz | | 0 | 1 | 1 | 0 | 0 | 133kHz | | 0 | 1 | 1 | 0 | 1 | 120kHz | | 0 | 1 | 1 | 1 | 0 | 109kHz | | 0 | 1 | 1 | 1 | 1 | 98.3kHz | | 1 | 0 | 0 | 0 | 0 | 89.7kHz | | 1 | 0 | 0 | 0 | 1 | 80.9kHz | | 1 | 0 | 0 | 1 | 0 | 73.1kHz | | 1 | 0 | 0 | 1 | 1 | 66.0kHz | | 1 | 0 | 1 | 0 | 0 | 60.0kHz | | 1 | 0 | 1 | 0 | 1 | 54.4kHz | | 1 | 0 | 1 | 1 | 0 | 49.1kHz = default power-up state | | 1 | 0 | 1 | 1 | 1 | 44.3kHz | | 1 | 1 | 0 | 0 | 0 | 39.8kHz | | 1 | 1 | 0 | 0 | 1 | 35.9kHz | | 1 | 1 | 0 | 1 | 0 | 32.4kHz | | 1 | 1 | 0 | 1 | 1 | 29.1kHz | | 1 | 1 | 1 | 0 | 0 | 26.7kHz | | 1 | 1 | 1 | 0 | 1 | 24.3kHz | | 1 | 1 | 1 | 1 | 0 | 21.9kHz | | 1 | 1 | 1 | 1 | 1 | 19.7kHz | 28/30 SGS-THOMSON MICROHITETRONICS ### **APPLICATION CIRCUIT** SGS-THOMSON MICROFLECTRONICS 29/30 7929237 0073722 673 #### **PACKAGE MECHANICAL DATA** 64 PINS - PLASTIC QUAD FLAT PACK | Dimensions | | Millimeters | | | Inches | | | | |------------|----------------------|-------------|-------|-------|--------|-------|--|--| | Dimensions | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | Α | | | 3.40 | | | 0.134 | | | | A1 | 0.25 | | | 0.01 | | | | | | A2 | 2.55 | 2.80 | 3.05 | 0.10 | 0.11 | 0.12 | | | | В | 0.30 | | 0.45 | 0.012 | | 0.018 | | | | С | 0.13 | | 0.23 | 0.005 | | 0.009 | | | | D | 16.95 | 17.20 | 17.45 | 0.667 | 0.677 | 0.687 | | | | D1 | 13.90 | 14.00 | 14.10 | 0.547 | 0.551 | 0.555 | | | | D2 | | 12.00 | | | 0.472 | | | | | е | | 0.80 | | | 0.031 | | | | | E | 16.95 | 17.20 | 17.45 | 0.667 | 0.677 | 0.687 | | | | E1 | 13.90 | 14.00 | 14.10 | 0.547 | 0.551 | 0.555 | | | | E2 | | 12.00 | | | 0.472 | | | | | F | | 1.60 | | | 0.063 | | | | | K | 0° (min.), 7° (max.) | | | | | | | | | L | 0.65 | 0.80 | 0.95 | 0.025 | 0.031 | 0.037 | | | Information turnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No licence is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. #### © 1994 SGS-THOMSON Microelectronics - All Rights Reserved Purchase of I<sup>o</sup>C Components of SGS-THOMSON Microelectronics, conveys a license under the Philips I<sup>o</sup>C Patent. Rights to use these components in a I<sup>o</sup>C system, is granted provided that the system conforms to the I<sup>o</sup>C Standard Specifications as defined by Philips. # SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. 30/30 SGS-THOMSON MICROPLECTROMICS ■ 7929237 0073723 50T **■**