|                                                |                                              |                                                                                                  |                                       |               |          | F         | REVISION | SNC             |             |           |             |              |                                       |         |                      |                    |    |  |
|------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------|---------------|----------|-----------|----------|-----------------|-------------|-----------|-------------|--------------|---------------------------------------|---------|----------------------|--------------------|----|--|
| LTR                                            |                                              | DESCRIPTION                                                                                      |                                       |               |          |           |          | DATE (YR-MO-DA) |             |           | APPROVED    |              |                                       |         |                      |                    |    |  |
| Α                                              | Add device cl<br>requirements.               | evice classes Q and V requirements and radiation hardened 00-07-17 ements. Add case outline 2 ro |                                       |               |          | R. MONNIN |          |                 |             |           |             |              |                                       |         |                      |                    |    |  |
| EEV<br>HEET<br>EV                              |                                              |                                                                                                  |                                       |               |          |           |          |                 |             |           |             |              |                                       |         |                      |                    |    |  |
| PEV STATUS  OF SHEETS  MIC N/A                 |                                              |                                                                                                  | IEET                                  | ) BV          | A<br>1   | A 2       | A 3      | A 4             | A<br>5      | A<br>6    | A 7         | A<br>8       | A 9                                   | A<br>10 | A 11                 | A 12               |    |  |
| OF SHEETS<br>MIC N/A                           |                                              | SH<br>PR<br>R                                                                                    | IEET<br>EPAREI<br>ICK C. C            | FFICER        | 1        |           |          |                 | 5           | 6<br>EFEN | 7<br>SE SI  | 8<br>JPPL    | 9<br>Y <b>CE</b>                      | 10      | 11 COL               | 12<br>- <b>UMB</b> | us |  |
| STA                                            | NDARD<br>DCIRCUIT<br>AWING                   | SH<br>PR<br>R                                                                                    | EPAREI                                | FFICER        | 1        |           |          |                 | 5           | 6<br>EFEN | 7<br>SE SI  | 8<br>JPPL    | 9<br>Y <b>CE</b>                      | 10      | 11 COL               | 12<br>- <b>UMB</b> | US |  |
| STA MICRO DRA  THIS DRAWII FOR U               | NDARD<br>DCIRCUIT<br>AWING<br>NG IS AVAILABL | SH<br>PR<br>R                                                                                    | EPAREI<br>ICK C. C<br>ECKED<br>HARLES | BY<br>BE. BES | 1<br>ORE |           |          | 4 MIC           | DIE<br>CROC | 6<br>EFEN | 7 SE SI COL | JPPL<br>UMBI | 9 <b>Y CE</b><br><b>JS</b> , <b>O</b> | NTER    | 11<br>R COL<br>43216 | 12<br>- <b>UMB</b> |    |  |
| STA MICRO DRA  THIS DRAWII FOR U DEPA AND AGEI | NDARD<br>DCIRCUIT<br>AWING                   | PR R CH C C AF                                                                                   | ECKED<br>HARLES<br>PPROVE             | BY<br>BE. BES | ORE      | 2         |          | 4 MIC           | DIE<br>CROC | 6<br>EFEN | 7 SE SI COL | JPPL<br>UMBI | 9 <b>Y CE</b><br><b>JS</b> , <b>O</b> | NTER    | 11<br>R COL<br>43216 | 12<br>LUMB         |    |  |

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following examples.

For device classes M and Q:



For device class V:



- 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u> |
|-------------|----------------|-------------------------|
| 01          | AD844          | Operational amplifier   |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as listed below. Since the device class designator has been added after the original issuance of this drawing, device classes M and Q designators will not be included in the PIN and will not be marked on the device.

| Device class | <u>Device requirements documentation</u>                                                                                                                  |  |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| М            | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |  |  |  |  |
| Q or V       | Certification and qualification to MIL-PRF-38535                                                                                                          |  |  |  |  |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-89644 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL A | SHEET 2    |

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| Р              | GDIP1-T8 or CDIP2-T8   | 8                | Dual-in-line package         |
| 2              | CQCC1-N20              | 20               | Square leadless chip carrier |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

# 1.3 Absolute maximum ratings. 1/

| Supply voltage (±V <sub>S</sub> )                               | +18 V                |
|-----------------------------------------------------------------|----------------------|
| Common-mode input voltage                                       |                      |
| Output short circuit duration                                   |                      |
| Differential input voltage                                      |                      |
| Internal power dissipation (P <sub>D</sub> ): 2/                |                      |
| Case P                                                          | 1.3 W                |
| Case 2                                                          | 1.0 W                |
| Junction temperature (T <sub>J</sub> )                          | +175°C               |
| Lead temperature (soldering, 60 seconds)                        |                      |
| Storage temperature range                                       | 65°C to +150°C       |
| Thermal resistance, junction-to-case ( $\theta_{JC}$ ):         |                      |
| Cases P and 2                                                   | +35°C/W              |
| Thermal resistance, junction-to-ambient ( $\theta_{JA}$ ):      |                      |
| Case P                                                          | +110°C/W             |
| Case 2                                                          | +100°C/W             |
| 1.4 Recommended operating conditions.                           |                      |
| Positive supply voltage (+V <sub>S</sub> )                      | +15 V                |
| Negative supply voltage (-V <sub>S</sub> )                      | 15 V                 |
| Ambient operating temperature range (T <sub>A</sub> )           | 55°C to +125°C       |
| 1.5 Radiation features.                                         |                      |
| Maximum total dose available (dose rate = 50 - 300 rads (Si)/s) | 100 Krads <u>3</u> / |

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, method 1019, condition A.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-89644 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL A | SHEET 3    |

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

<sup>2/</sup> Maximum internal power dissipation is specified so that T<sub>J</sub> does not exceed +175°C at an ambient temperature of +25°C. Derate the P package at 8.7 mW/°C. Derate the 2 package at 10 mW/°C.

## **SPECIFICATION**

## DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### **STANDARDS**

## DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-973 - Configuration Management.
MIL-STD-1835 - Interface Standard For Microcircuit Case Outlines.

#### **HANDBOOKS**

## DEPARTMENT OF DEFENSE

MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's).

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

# 3. REQUIREMENTS

- 3.1 Item requirements. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Radiation exposure circuit. The radiation exposure circuit shall be as specified on figure 2.
- 3.3 Electrical performance characteristics and post irradiation parameter limits. Unless otherwise specified herein, the electrical performance characteristics and post irradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 Electrical test requirements. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-89644 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL A | SHEET 4    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                            | Symbol           | Conditions $\underline{1}/\underline{2}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>$\pm$ VS = $\pm$ 15 V |                                  | Group A subgroups | Device<br>type | Limits <u>3</u> / |       | Unit |  |
|---------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|----------------|-------------------|-------|------|--|
|                                 |                  | unless other                                                                                                    | wise specified                   |                   |                | Min               | Max   |      |  |
| Input offset voltage            | V <sub>IO</sub>  | V <sub>CM</sub> = 0 V 4                                                                                         | 1                                | 1                 | 01             | -300              | +300  | μV   |  |
|                                 |                  |                                                                                                                 |                                  | 2,3               | -              | -500              | +500  | -    |  |
|                                 |                  |                                                                                                                 | M,D,P,L,R                        | 1                 |                | -1000             | +1000 |      |  |
| Power supply rejection ratio    | +PSRR            | +V <sub>S</sub> = +5 V to                                                                                       | +18 V, <u>5</u> /                | 1,2,3             | 01             |                   | 20    | μV/V |  |
| Tallo                           |                  | -V <sub>S</sub> = -15 V                                                                                         |                                  |                   |                |                   |       |      |  |
|                                 | -PSRR            | -V <sub>S</sub> = -5 V to                                                                                       | -18 V, <u>5</u> /                |                   |                |                   | 20    |      |  |
|                                 |                  | +V <sub>S</sub> = +15 V                                                                                         |                                  |                   |                |                   |       |      |  |
| Output voltage swing            | +Vout            | R <sub>L</sub> = 500 Ω 5                                                                                        | 5/                               | 1,2,3             | 01             | 10                |       | V    |  |
|                                 | -Vout            |                                                                                                                 |                                  |                   |                | -10               |       |      |  |
| Quiescent current               | IQ               | Vout = 0 V                                                                                                      | <u>5</u> /                       | 1                 | 01             |                   | 7.5   | mA   |  |
|                                 |                  |                                                                                                                 |                                  | 2,3               | -              |                   | 9.5   |      |  |
| Input bias current              | -I <sub>IB</sub> | V <sub>CM</sub> = 0 V <u>6</u> /                                                                                |                                  | 1                 | 01             | -450              | +450  | nA   |  |
|                                 |                  |                                                                                                                 |                                  | 2,3               | •              | -2500             | +2500 | •    |  |
|                                 |                  |                                                                                                                 | M,D,P,L,R                        | 1                 | -              | -2500             | +2500 |      |  |
|                                 | +l <sub>IB</sub> | V <sub>CM</sub> = 0 V <u>6</u> /                                                                                | V <sub>CM</sub> = 0 V <u>6</u> / |                   | _              | -400              | +400  |      |  |
|                                 |                  |                                                                                                                 |                                  | 2,3               | -              | -1300             | +1300 |      |  |
|                                 |                  |                                                                                                                 | M,D,P,L,R                        | 1                 |                | -1300             | +1300 | •    |  |
| Common mode input voltage range | +I <sub>VR</sub> | <u>5</u> / <u>7</u> /                                                                                           | 1                                | 1,2,3             | 01             |                   | +10   | V    |  |
| <b>5 5</b> .                    | -I <sub>VR</sub> |                                                                                                                 |                                  |                   |                |                   | -10   |      |  |
| Open loop transresistance       | TZ               | V <sub>OUT</sub> = ±10 \                                                                                        | /,                               | 1                 | 01             | 2.2               |       | ΜΩ   |  |
|                                 |                  | R <sub>L</sub> = 500 Ω                                                                                          |                                  | 2,3               |                | 1.3               |       |      |  |
|                                 |                  |                                                                                                                 | M,D,P,L,R                        | 1                 |                | 1.3               |       |      |  |

See footnotes at end of table.

| STANDARD                       |
|--------------------------------|
| MICROCIRCUIT DRAWING           |
| DEFENCE CLIDDLY CENTED COLLIMB |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                  | 5962-89644 |
|------------------|------------------|------------|
|                  | REVISION LEVEL A | SHEET 5    |

TABLE I. Electrical performance characteristics - Continued.

| Test                                  | Symbol            | Conditions $\underline{1}/\underline{2}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>$\pm$ V <sub>S</sub> = $\pm$ 15 V | Group A<br>subgroups | Device<br>type | Limits 3/ |     | Unit |
|---------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----------|-----|------|
|                                       |                   | unless otherwise specified                                                                                                  |                      |                | Min       | Max |      |
| Input bias current versus supply      | +TC <sub>S</sub>  | 5 V to 18 V <u>5</u> / <u>8</u> / <u>9</u> /                                                                                | 4                    | 01             |           | 150 | nA/V |
|                                       |                   |                                                                                                                             | 5,6                  |                |           | 200 |      |
|                                       | -TC <sub>S</sub>  |                                                                                                                             | 4                    |                |           | 250 |      |
|                                       |                   |                                                                                                                             | 5,6                  |                |           | 300 |      |
| Input bias current versus common-mode | +TC <sub>CM</sub> | V <sub>CM</sub> = ±10 V <u>5</u> / <u>6</u> / <u>8</u> /                                                                    | 4                    | 01             |           | 150 | nA/V |
|                                       |                   |                                                                                                                             | 5,6                  |                |           | 200 |      |
|                                       | -TC <sub>CM</sub> |                                                                                                                             | 4                    |                |           | 160 |      |
|                                       |                   |                                                                                                                             | 5,6                  |                |           | 200 |      |
| Common-mode rejection ratio           | CMRR              | V <sub>CM</sub> = ±10 V <u>5</u> / <u>8</u> /                                                                               | 4,5,6                | 01             |           | 35  | μV/V |

- 1/ Devices supplied to this drawing have been characterized through all levels M, D, P, L, R of irradiation. However, this device is only tested at the "R" level. Pre and Post irradiation values are identical unless otherwise specified in table I. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C.
- These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, method 1019, condition A.
- $\underline{3}$ / The magnitude convention is used to establish the limits for these tests.
- 4/ Input offset voltage parameters are guaranteed after the equivalent of five minutes at  $T_A = +25$ °C.
- 5/ This parameter is not tested post irradiation.
- 6/ Bias current parameters are guaranteed maximum after the equivalent of five minutes at TA = +25°C.
- 7/ This parameter is guaranteed by testing common-mode rejection ratio.
- 8/ Guaranteed, if not tested, to the limits specified in table I herein.
- $\underline{9}$ / Test conditions are as follows, when +V<sub>S</sub> = +15 V, -V<sub>S</sub> = -5 V to -18 V, and when -V<sub>S</sub> = -15 V, +V<sub>S</sub> = +5 V to +18 V.

| STANDARD                      |
|-------------------------------|
| MICROCIRCUIT DRAWING          |
| DEFENSE SUPPLY CENTER COLUMBI |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                  | 5962-89644 |
|------------------|------------------|------------|
|                  | REVISION LEVEL A | SHEET 6    |

| Device type        | 01                 |                    |  |
|--------------------|--------------------|--------------------|--|
| Case outlines      | Р                  | 2                  |  |
| Terminal<br>number | Termina            | l symbol           |  |
| 1                  | NULL               | NC                 |  |
| 2                  | -INPUT             | NULL               |  |
| 3                  | +INPUT             | NC                 |  |
| 4                  | -V <sub>S</sub>    | NC                 |  |
| 5                  | TZ<br>(See note 1) | -INPUT             |  |
| 6                  | OUTPUT             | NC                 |  |
| 7                  | +V <sub>S</sub>    | +INPUT             |  |
| 8                  | NULL               | NC                 |  |
| 9                  |                    | NC                 |  |
| 10                 |                    | -V <sub>S</sub>    |  |
| 11                 |                    | NC                 |  |
| 12                 |                    | TZ<br>(See note 1) |  |
| 13                 |                    | (See note 1)<br>NC |  |
| 14                 |                    | NC                 |  |
| 15                 |                    | OUTPUT             |  |
| 16                 |                    | NC                 |  |
| 17                 |                    | +V <sub>S</sub>    |  |
| 18                 |                    | NC                 |  |
| 19                 |                    | NC                 |  |
| 20                 |                    | NULL               |  |

# NOTE:

1. In this device, transient current at the input does not cause voltage spikes at the summing node while the amplifier is settling. Furthermore, all the transient current is delivered to the slewing (TZ) node via a short signal path ( the grounded base stages and the wideband current mirrors). The current available to charge the capacitance at TZ node, is always proportional to the input error current, and the slew rate limitations associated with the large signal response of operational amplifiers do not occur. The rise and fall times are almost independent of signal level.

FIGURE 1. Terminal connections.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                   | 5962-89644     |
|-------------------------------------------------------------|------------------|-------------------|----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL  A | SHEET <b>7</b> |



FIGURE 2. Radiation exposure circuit.

| STANDARD                          |  |
|-----------------------------------|--|
| MICROCIRCUIT DRAWING              |  |
| DEFENCE CLIDDLY CENTED COLLIMPLIC |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                | 5962-89644 |
|------------------|----------------|------------|
|                  | REVISION LEVEL | SHEET      |

- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 49 (see MIL-PRF-38535, appendix A).

## 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition B or C. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                  | 5962-89644 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL A | SHEET 9    |

TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                                  |
|---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------|
|                                                   | Device<br>class M                                                         | Device<br>class Q                                             | Device<br>class V                                |
| Interim electrical parameters (see 4.2)           | 1                                                                         | 1                                                             | 1                                                |
| Final electrical parameters (see 4.2)             | 1,2,3,4,5,6 <u>1</u> / <u>2</u> /                                         | 1,2,3, 1/ <u>2</u> /<br>4,5,6                                 | 1,2,3, <u>1</u> / <u>2</u> / <u>3</u> /<br>4,5,6 |
| Group A test requirements (see 4.4)               | 1,2,3,4,5,6 <u>2</u> /                                                    | 1,2,3,4,5,6 <u>2</u> /                                        | 1,2,3,4,5,6 <u>2</u> /                           |
| Group C end-point electrical parameters (see 4.4) | 1                                                                         | 1                                                             | 1 <u>3</u> /                                     |
| Group D end-point electrical parameters (see 4.4) | 1                                                                         | 1                                                             | 1                                                |
| Group E end-point electrical parameters (see 4.4) | 1                                                                         | 1                                                             | 1                                                |

- 1/ PDA applies to subgroup 1. Deltas excluded from PDA.
- 2/ Subgroups 4, 5, and 6 shall be guaranteed, if not tested, to the limits specified in table I herein.
- 3/ Delta limits as specified in table IIB shall be required where specified, and delta limits shall be computed with reference to the previous endpoint electrical parameters.

TABLE IIB. Delta limits at +25°C.

| Test                 | Symbol | End point | Delta   |
|----------------------|--------|-----------|---------|
| Input offset voltage | Vos    | ±300 μV   | ±150 μV |

## 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
- b. Interim and final electrical test parameters shall be as specified in table IIA herein.
- Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                  | 5962-89644 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL A | SHEET 10   |

- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. Subgroups 7, 8, 9, 10, and 11 in table I, method 5005 of MIL-STD-883 shall be omitted.
  - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
  - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
    - a. Test condition B or C. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
    - b.  $T_A = +125^{\circ}C$ , minimum.
    - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes M, Q, and V shall be as specified in MIL-PRF-38535. End-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019, condition A and as specified herein.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-89644 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL A | SHEET 11   |

- 6.2 Configuration control of SMD's. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.3 Record of users. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.
- 6.4 Comments. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674.
- 6.5 Abbreviations, symbols, and definitions. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 Sources of supply for device classes Q and V. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 Approved sources of supply for device class M. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962  |
|-------------------------------------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET |

5962-89644

12

Α

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 00-07-17

Approved sources of supply for SMD 5962-89644 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-8964401PA                                     | 24355                    | AD844SQ/883B                        |
| 5962-8964401VPA                                    | 24355                    | AD844SQ/QMLV                        |
| 5962-8964401V2A                                    | 24355                    | AD844SE/QMLV                        |
| 5962R8964401VPA                                    | 24355                    | AD844SQ/QMLR                        |
| 5962R8964401V2A                                    | 24355                    | AD844SE/QMLR                        |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

 Vendor CAGE
 Vendor name

 number
 and address

24355 Analog Devices

Route 1 Industrial Park

P.O. Box 9106 Norwood, MA 02062

Point of contact: 1500 Space Park Drive

P.O. Box 58020

Santa Clara, CA 95050-8020

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.