# Am29368 # 1 Megabit Dynamic Memory Controller/Driver (DMC) #### **DISTINCTIVE CHARACTERISTICS** - Provides control for 16K, 64K, and 256K and 1-megabit dynamic RAMs - Outputs directly drive up to 88 DRAMs, with a guaranteed worst-case limit on the undershoot - Highest-order two address bits select one of four banks of RAMs - Separate output enable for multi-channel access to memory - Supports scrubbing operations and other specialty access modes - Upgradable from Am2968A 256K DRAM Controller ### **GENERAL DESCRIPTION** The Am29368 Dynamic Memory Controller/Driver (DMC) is intended to be used with today's high performance memory systems. The DMC acts as the address controller between any processor and dynamic memory array, using its two 10-bit address latches to hold the Row and Column addresses for any DRAM up to 1 megabit. These latches, and the two Row/Column refresh address counters, feed into a 10-bit, 4-input MUX for output to the dynamic RAM address lines. A 2-bit bank select latch for the two high-order address bits is provided to select one each of the four RAS<sub>n</sub> and CAS<sub>n</sub> outputs. The Am29368 has two basic modes of operation, read/write and refresh. In refresh mode, the two counters cycle through the refresh addresses. If memory scrubbing is not being implemented, only the Row Counter is used, generating up to 1024 addresses to refresh a 1024-cycle-refresh 1-megabit DRAM. When memory scrubbing is being performed, both the Row and Column counters are used to perform read-modify-write cycles. In this mode all $\overline{\text{RAS}}_n$ outputs will be active while only one $\overline{\text{CAS}}_n$ is active at a time. #### **BLOCK DIAGRAM** 6-150 Publication# 05712 Rev. C Amendment /0 Issue Date: January 1990 # **RELATED AMD PRODUCTS** | Part No. | Description | |-----------|--------------------------------------------------| | Am29C668 | 4M Configurable Dynamic Memory Controller/Driver | | Am29C660D | 12ns 32-Bit Cascadable EDC | | Am29C983A | 9-Bit x 4-Port Multiple Bus Exchange, High Speed | | Am29C985 | 9-Bit x 4-Port Multiple Bus Exchange w/Parity | | Am29C60A | 16-Bit Cascadable EDC, High Speed | | Am2968A | 256K Dynamic Memory Controller/Driver | | Am2971A | 100MHz Enhanced Programmable Event Generator | | Am2976 | 11-Bit DRAM Driver | | Am2965/6 | 8-Bit DRAM Driver (Inverting, Non-inverting) | | Am29C827A | 10-Bit Buffer | | Am29C828A | 10-Bit Buffer (Inverting) | # CONNECTIONS DIAGRAMS Top View #### **PLCC** Am29368 6-151 # CONNECTIONS DIAGRAMS (Cont'd.) PGA | | | | PIN DESI | GNATIONS | | | | | | | |------------------|-------------|------------------|----------|----------|------------------------|---------|------------------|--|--|--| | | (SORTED B | Y PIN NAME) | | | (SORTED BY PIN NUMBER) | | | | | | | PIN NAME | PIN NO. | PIN NAME | PIN NO. | PIN NO. | PIN NAME | PIN NO. | PIN NAME | | | | | A <sub>0</sub> | E-2 | NC | A-10 | A-2 | GND | G-1 | Vcc | | | | | A <sub>1</sub> | D-2 | NC | B-2 | A-3 | A <sub>2</sub> | G-2 | RAS <sub>0</sub> | | | | | A <sub>2</sub> | A-3 | NC | B-3 | A-4 | A <sub>3</sub> | G-10 | SEL <sub>1</sub> | | | | | A <sub>3</sub> | A-4 | NC | B-10 | A-5 | A <sub>4</sub> | G-11 | SEL <sub>0</sub> | | | | | A <sub>4</sub> | A-5 | NC | B-11 | A-6 | GND | H-1 | CAS <sub>0</sub> | | | | | A <sub>5</sub> | A-8 | NC | C-1 | A-7 | LE | H-2 | RAS <sub>1</sub> | | | | | A <sub>6</sub> | A-9 | NC | C-11 | A-8 | A <sub>5</sub> | H-10 | MC <sub>0</sub> | | | | | A <sub>7</sub> | D-10 | NC | D-11 | A-9 | A <sub>6</sub> | H-11 | MC <sub>1</sub> | | | | | A <sub>8</sub> | E-11 | NC | K-2 | A-10 | NC | J-1 | CAS <sub>1</sub> | | | | | Ag | D-1 | ŌĒ | K-5 | B-1 | A <sub>19</sub> | J-2 | Q <sub>0</sub> | | | | | A <sub>10</sub> | C-2 | Q <sub>0</sub> | J-2 | B-2 | NC | J-10 | Vcc | | | | | A <sub>11</sub> | B-4 | Q <sub>1</sub> | K-3 | B-3 | NC | J-11 | RASI | | | | | A <sub>12</sub> | B-5 | Q <sub>2</sub> | L-3 | B-4 | A <sub>11</sub> | K-1 | GND | | | | | A <sub>13</sub> | B-6 | Q <sub>3</sub> | K-4 | B-5 | A <sub>12</sub> | K-2 | NC | | | | | A <sub>14</sub> | B-8 | Q <sub>4</sub> | L-4 | B-6 | A <sub>13</sub> | K-3 | Q <sub>1</sub> | | | | | A <sub>15</sub> | B-9 | Q <sub>5</sub> | L-7 | B-7 | V <sub>CC</sub> | K-4 | Q <sub>3</sub> | | | | | A <sub>16</sub> | E-10 | Q <sub>6</sub> | K-7 | B-8 | A <sub>14</sub> | K-5 | ŌĒ | | | | | A <sub>17</sub> | F-11 | Q <sub>7</sub> | L-8 | B-9 | A <sub>15</sub> | K-6 | Vcc | | | | | A <sub>18</sub> | F-10 | Q <sub>8</sub> | K-8 | B-10 | NC | K-7 | Q <sub>6</sub> | | | | | A <sub>19</sub> | B-1 | Q <sub>9</sub> | L-2 | B-11 | NC | K-8 | Q <sub>8</sub> | | | | | CASI | F-1 | RASI | J-11 | C-1 | NC | K-9 | GND | | | | | CAS <sub>0</sub> | H-1 | RAS <sub>0</sub> | G-2 | C-2 | A <sub>10</sub> | K-10 | RAS <sub>3</sub> | | | | | CAS <sub>1</sub> | J-1 | RAS <sub>1</sub> | H-2 | C-10 | GND | K-11 | CAS <sub>3</sub> | | | | | CAS <sub>2</sub> | L-10 | RAS <sub>2</sub> | L-9 | C-11 | NC | L-2 | Qg | | | | | CAS <sub>3</sub> | K-11 | RAS <sub>3</sub> | K-10 | D-1 | Ag | L-3 | Q <sub>2</sub> | | | | | cs | F-2 | SEL <sub>0</sub> | G-11 | D-2 | A <sub>1</sub> | L-4 | Q <sub>4</sub> | | | | | GND | A-2 | SEL <sub>1</sub> | G-10 | D-10 | A <sub>7</sub> | L-5 | GND | | | | | GND | A-6 | Vcc | L-6 | D-11 | NC | L-6 | Vcc | | | | | GND | C-10 | Vcc | B-7 | E-1 | MSEL | L-7 | Q <sub>5</sub> | | | | | GND | K-1 | Vcc | J-10 | E-2 | A <sub>0</sub> | L-8 | Q <sub>7</sub> | | | | | GND | L-5 | Vcc | G-1 | E-10 | A <sub>16</sub> | L-9 | RAS <sub>2</sub> | | | | | GND | K-9 | Vcc | K-6 | E-11 | A <sub>8</sub> | L-10 | CAS <sub>2</sub> | | | | | LE | <b>A-</b> 7 | | | F-1 | CASI | | | | | | | MC <sub>0</sub> | H-10 | | | F-2 | cs | | | | | | | MC <sub>1</sub> | H-11 | | ** | F-10 | A <sub>18</sub> | | | | | | | MSEL | E-1 | • | | F-11 | A <sub>17</sub> | | | | | | 6-152 # **LOGIC DIAGRAM** LS002881 Die Size: 0.205" x 0.256" Gate Count: 325 | Parameter | PGA | PLCC | Units | | | |-------------------|-----|------|---------|--|--| | $\theta_{\sf JA}$ | 34 | 35 | °C/Watt | | | | $\theta_{ m JC}$ | N/A | N/A | C/Wall | | | #### ORDERING INFORMATION #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing # Valid Combinations AM29368 GC, JC, XC #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. 6-154 Am29368 ## **ORDERING INFORMATION** (Cont'd.) #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type | | Valid | nbinations | | | |---------|-------|------------|------------|--| | AM29368 | | | /BUC, /BZC | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. ### **Group A Tests** Group A tests consist of 1, 2, 3, 7, 8, 9, 10, 11 Am29368 #### PIN DESCRIPTION #### A<sub>0</sub> - A<sub>19</sub> Address Inputs (Input (20)) $A_0$ – $A_9$ are latched in as the 10-bit Row Address for the RAM. These inputs drive $Q_0$ – $Q_9$ when the Am29368 is in the Read/Write mode and MSEL is LOW. $A_{10}$ – $A_{19}$ are latched in as the Column Address, and will drive $Q_0$ – $Q_9$ when MSEL is HIGH and the DMC is in the Read/Write mode. The addresses are latched with the Latch Enable (LE) signal. ## CAS<sub>0-3</sub> Column Address Strobe (Output (4)) During normal Read/Write cycles the two select bits (SEL<sub>0</sub>, SEL<sub>1</sub>) determine which $\overline{CAS}_n$ output will go active following CASI going HIGH. When memory scrubbing is performed, only the $\overline{CAS}_n$ signal selected by CNTR<sub>0</sub> and CNTR<sub>1</sub> will be active (see $\overline{CAS}$ Output Function Table). For non-scrubbing cycles, all four $\overline{CAS}_n$ outputs remain HIGH. #### CASi Column Address Strobe (Input (1)) This input going active will cause the selected $\overline{\text{CAS}}_n$ output to be forced LOW. #### CS Chip Select (Input (1)) This active-LOW input is used to select the DMC. When $\overline{CS}$ is active, the Am29368 operates normally in all four modes. When $\overline{CS}$ goes HIGH, the device will not enter the Read/Write mode. This allows more than one Am29368 DMC to control multiple memory banks, thus providing an easy method for expanding the memory size. #### LE Latch Enable (Input (1)) This active-HIGH input causes the Row, Column, and Bank Select latches to become transparent, allowing the latches to accept new input data. A LOW input on LE latches the input data, assuming it meets the setup and hold time requirements. #### MC<sub>0-1</sub> Mode Control (input (2)) These inputs are used to specify which of the four operating modes the DMC should be using. The description of the four operating modes is given in Table 1. #### MSEL Multiplexer Select (Input (1)) This input determines whether the Row or Column Address will be sent to the memory address inputs. When MSEL is HIGH the Column Address is selected, while the Row Address is selected when MSEL is LOW. The address may come from either the address latch or refresh address counter depending on MC<sub>0.1</sub>. #### OE Output Enable (Input (1)) This active-LOW input enables/disables the output signals. When $\overline{\text{OE}}$ is HIGH, the outputs of the DMC enter the high-impedance state. #### Q<sub>0-9</sub> Address Outputs (Outputs (10)) These address outputs will feed the DRAM address inputs, and provide drive for memory systems up to 500 picofarads in capacitance. #### RAS<sub>0-3</sub> Row Address Strobe (Output (4)) Each one of the Row Address Strobe outputs provides a $\overline{\text{RAS}}_n$ signal to one of the four banks of dynamic memory. Each will go LOW only when selected by SEL<sub>0</sub> and SEL<sub>1</sub> and only after RASI goes HIGH. All four go LOW in response to RASI in either of the Refresh modes. #### RASI Row Address Strobe (Input (1)) During normal memory cycles, the decoded $\overline{RAS}_n$ output $(\overline{RAS}_0, \overline{RAS}_1, \overline{RAS}_2, \text{ or } \overline{RAS}_3)$ is forced LOW after receipt of RASI. In either Refresh mode, all four $\overline{RAS}_n$ outputs will go LOW following RASI going HIGH. #### SEL<sub>0-1</sub> Bank Select (Input (2)) These two inputs are normally the two higher-order address bits, and are used in the Read/Write mode to select which bank of memory will be receiving the $\overline{RAS}_n$ and $\overline{CAS}_n$ signals after RASI and CASI go HIGH. #### **FUNCTIONAL DESCRIPTION** #### Architecture The Am29368 provides all the required data and refresh addresses needed by the dynamic RAM memory. In normal operation, the Row and Column addresses are multiplexed to the dynamic RAM by using MSEL, with the corresponding $\overline{\text{RAS}}_n$ and $\overline{\text{CAS}}_n$ signals activated to strobe the addresses into the RAM. High capacitance drivers on the outputs allow the DMC to drive four banks of 16-bit words, including a 6-bit checkword, for a total of 88 DRAMs. #### TABLE 1. MODE CONTROL FUNCTION | MC <sub>1</sub> | MC <sub>0</sub> | Operating Mode | |-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Refresh without Scrubbing. Refresh cycles are performed with only the Row Counter being used to generate addresses. In this mode, all four RASn outputs are active while the four CASn signals are kept HIGH. | | 0 | 1 | Refresh with Scrubbing/Initialize. During this mode, refresh cycles are done with both the Row and Column counters generating the addresses. MSEL is used to select between the Row and Column counter. All four RAS <sub>n</sub> go active in response to RASI, while only one CAS <sub>n</sub> output goes LOW in response to CASI. The Bank Counter keeps track of which CAS <sub>n</sub> output will go active. This mode is also used on system power-up so that the memory can be written with a known data pattern. | | 1 | 0 | Read/Write. This mode is used to perform Read/Write cycles. Both the Row and Column addresses are latched and multiplexed to the address output lines using MSEL. $SEL_0$ and $SEL_1$ are decoded to determine which $\overline{RAS}_n$ and $\overline{CAS}_n$ will be active. | | 1 | 1 | Clear Refresh Counter. This mode will clear the three refresh counters (Row, Column, and Bank) on the HIGH-to-LOW transition of RASI, putting them at the start of the refresh sequence. In this mode, all four RAS <sub>n</sub> are driven LOW upon receipt of RASI so that DRAM wake-up cycles may be performed. | 6-156 Am29368 TABLE 2. ADDRESS OUTPUT FUNCTION | CS | MC <sub>1</sub> | MCo | MSEL | Mode | MUX Output | | | |----|-----------------|------------------------|---------------------|-----------------------------------------------------------|------------------------|--|--| | | 0 | 0 | X | Refresh without Scrubbing | Row Counter Address | | | | | | | 1 | D. C. I. D. C. I. | Column Counter Address | | | | _ | 0 | ' | 0 | Refresh with Scrubbing Read/Write Clear Refresh Counter | Row Counter Address | | | | 0 | | | 1 | 5 | Column Address Latch | | | | | 1 | 0 | 0 | Head/Write | Row Address Latch | | | | | 1 | 1 | X | Clear Refresh Counter | Zero | | | | | 0 | 0 | X | Refresh without Scrubbing | Row Counter Address | | | | | | | 1 | D. ( ) | Column Counter Address | | | | 1 | _ <del> </del> | Refresh with Scrubbing | Row Counter Address | | | | | | | 1 | 0 | Х | Read/Write | Zero | | | | | 1 | 1 | Х | Clear Refresh Counter | Zero | | | TABLE 3. RAS OUTPUT FUNCTION | RASI | ĊS | MC <sub>1</sub> | MC <sub>0</sub> | SEL <sub>1</sub> | SEL <sub>0</sub> | Mode | RAS <sub>0</sub> | RAS <sub>1</sub> | RAS <sub>2</sub> | RAS <sub>3</sub> | |-------|----|-----------------|-----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------| | 0 | Х | × | Х | × | × | x | 1 | 1 | 1 | 1 | | | | 0 | 0 | × | × | Refresh without Scrubbing | 0 | 0 | 0 | 0 | | | | 0 | 1 | × | Х | Refresh with Scrubbing | 0 | 0 | 0 | 0 | | 0 1 0 | 0 | 0 | | 0 | 1 | 1 | 1 | | | | | | | 1 0 | 0 | 1 7 | 1 | 0 | 1 | 1 | | | | | 1 | | 1 | 0 | 0 Read/Write | 1 | 1 | 0 | 1 | | | 1 | | ļ | | 1 | X X X 1 X X Refresh without Scrubbing 0 X X Refresh with Scrubbing 0 0 0 0 0 1 1 1 0 1 | 1 | 1 | 0 | | | | | | 1 | 1 | × | × | X Refresh without Scrubbing Refresh with Scrubbing Read/Write Clear Refresh Counter Refresh without Scrubbing Refresh with Scrubbing Refresh With Scrubbing | 0 | 0 | 0 | 0 | | | | 0 | 0 | | | Refresh without Scrubbing | 0 | 0 | 0 | 0 | | | | 0 | 1 | 1 | | Refresh with Scrubbing | 0 | 0 | 0 | 0 | | | 1 | 1 | 0 | 1 × | × | Read/Write | 1 | 1 | 1 | 1 | | | | 1 | 1 | 1 | | Clear Refresh Counter | 0 | 0 | 0 | 0 | TABLE 4. CAS OUTPUT FUNCTION | | Inputs | | | | | | rnal | Outputs | | | | |------|--------|-----------------|-----|------------------|------------------|-------------------|-------------------|------------------|------------------|------------------|------------------| | CASI | CS | MC <sub>1</sub> | MCo | SEL <sub>1</sub> | SEL <sub>0</sub> | CNTR <sub>1</sub> | CNTR <sub>0</sub> | CAS <sub>0</sub> | CAS <sub>1</sub> | CAS <sub>2</sub> | CAS <sub>3</sub> | | | | 0 | 0 | Х | × | Х | × | 1 | 1 | 1 | 1 | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | | _ | Ι. | ., | ١., | 0 | 1 | 1 | 0 | 1 | 1 | | | | 0 | 1 | × | × | 1 | 0 | 1 | 1 | 0 | 1 | | | _ | | | | | 1 | 1 | 1 | 1 | 1 | 0 | | | 0 | | | 0 | 0 | | | 0 | 1 | 1 | 1 | | | | | _ | 0 | 1 | × | × | 1 | 0 | 1 | 1 | | | | 1 | 0 | 1 | 0 | | | 1 | 1 | 0 | 1 | | 1 | | | | 1 | 1 | | | 1 | 1 | 1 | 0 | | | | 1 | 1 | х | × | X | × | 1 | 1 | 1 | 1 | | | | 0 | 0 | × | × | X | × | 1 | 1 | 1 | 1 | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | | | | | ١., | | v | 0 | 1 | 1 | 0 | 1 | 1 | | | 1 | 0 | 1 | × | × | 1 | 0 | 1 | 1 | 0 | 1 | | 1 | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | | | | 1 | 0 | , | | | × | | 1 | 1 | 1 | | | 1 | 1 | ∱ × | × | × | ^ | 1 | l ' | ' | 1 ' | | | 0 | Х | х | Х | х | × | Х | × | 1 | 1 | 1 | 1 | #### Input Latches For those systems where addresses and data are multiplexed onto a single bus, the DMC has latches to hold the address information. The twenty input latches (Row, Column, and Bank Select) are transparent when Latch Enable (LE) is HIGH and will latch the input data meeting setup and hold time requirements when LE goes LOW. For systems where the processor has separate address and data buses, LE may be permanently enabled HIGH. #### **Refresh Counters** The two 10-bit refresh counters make it possible to support 128, 256, and 512, and 1024 line refresh. External control over which type of refresh is to be performed allows the user maximum flexibility when choosing the refreshing scheme. Transparent (hidden), burst, synchronous or asynchronous refresh modes are all possible. The refresh counters are advanced at the HIGH-to-LOW transition of RASI. This assures a stable counter output for the next refresh cycle. #### Refresh with Error Correction The Am29368 makes it possible to correct single-bit errors in parallel with performing dynamic RAM refresh cycles. This "scrubbing" of memory can be done periodically as a background routine when the memory is not being used by the processor. In a memory scrubbing cycle ( $MC_{1,0} = 01$ ), the Row Address is strobed into all four banks with all four RAS<sub>n</sub> outputs going LOW. The Column Address is strobed into a single bank with the activated $\overline{\text{CAS}}_n$ output being selected by the Bank Counter. This type of cycle is used to simultaneously refresh the addressed row in all banks and read and correct (if necessary) one word in memory; thereby reducing the overhead associated with Error Detection and Correction. When doing refresh with memory scrubbing, both the Row and Column counters are multiplexed to the dynamic RAM address lines by using MSEL. Using the Refresh with Memory Scrubbing mode implies the presence of an error correcting facility such as the Am2960A EDC unit. When doing refresh without scrubbing, all four RASn still go LOW but the $\overline{\text{CAS}}_n$ outputs are all driven HIGH so as not to activate the output lines of the memory. #### Decoupling Due to the high switching speeds and high drive capability of the Am29368, it is necessary to decouple the device for proper operation. $1\mu F$ multilayer ceramic capacitors are recommended for decoupling (see Figures 1.1 & 1.2). It is important to mount the capacitors as close as possible to the power pins (V<sub>CC</sub>, GND) to minimize lead inductance and noise. A ground plane is recommended. It is strongly recommended that the Am29368 be directly surface mounted whenever possible. Should a PLCC, LCC, or PGA socket be required, a one-time-insertion-only socket with minimal lead lengths is necessary for proper device functioning. Figure 1.1. PGA Decoupling Connection Diagram Note: PGA package has a different footprint from LCC or PLCC in a socket. #### PGA Hook-Ups | Vcc | GND | |-----|-----| | K6 | L5 | | L6 | GP | | G1 | GP | | J10 | GP | | B7 | A6 | GP = Ground Plane Figure 1.2. LCC/PLCC Decoupling Connection Diagram ### VONP The guaranteed maximum undershoot voltage of the Am29368 is -1.5 volts. VONP is measured with respect to ground (see Figure 1.3). Note that the ground of the capacitive load must be the same as for the $V_{CC}$ pin(s). As loading increases, $V_{ONP}$ will approach zero. Figure 1.3. V<sub>ONP</sub> with Respect to Ground The RAM Driver symmetrical output design offers significant improvement over a standard Schottky output by providing a balanced drive output impedance ( $\approx\!25~\Omega$ both HIGH and LOW), and by pulling up to MOS $V_{OH}$ levels. External resistors, not required with the RAM Driver, protect standard Schottky drivers from error causing undershoot but also slow the output rise by adding to the internal R. The RAM Driver is optimized to drive LOW at maximum speed based on safe undershoot control and to drive HIGH with a symmetrical speed characteristic. This is an optimum approach because the dominant RAM loading characteristic is input capacitance. Am29368 6-159 ## TYPICAL OUTPUT DRIVER ## **Memory Expansion** With a 10-bit address path, the Am29368 can control up to a four megaword memory when using 1M dynamic RAMs. If a larger memory size is desired, the DMC's chip select ( $\overline{CS}$ ) makes it easy to double the memory size by using two Am29368s. Memory can be increased in four megaword increments by adding another DMC unit. 6-160 Am29368 #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature | 65°C to +150°C | |----------------------------------|-------------------| | Ambient Temperature with | | | Power Applied | 55°C to +125°C | | Supply Voltage to Ground Potenti | al | | Continuous | 0.5 V to +7.0 V | | DC Voltage Applied to Outputs Fe | or | | High Output State | 0.5 V to +VCC max | | DC Input Voltage | | | DC Input Current | | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** Commercial (C) Devices | T <sub>A</sub> (Ambient) | 0 to +70°C | |---------------------------------|--------------| | V <sub>CC</sub> | 5.0 V ±10% | | Min | 4.50 V | | Max | 5.50 V | | | | | Military* (M) Devices | | | Military* (M) Devices TC (Case) | 55 to +125°C | | | | | T <sub>C</sub> (Case) | 5.0 V ±10% | Operating ranges define those limits between which the functionality of the device is guaranteed. \*Military Product 100% tested at $T_C = +25^{\circ}C$ , $+125^{\circ}C$ , and $-55^{\circ}C$ . # **DC CHARACTERISTICS** over operating ranges unless otherwise specified; Included in Group A, Subgroup 1, 2, 3 tests unless otherwise noted. | Parameters | Descriptions | Descriptions Test Conditions (Note 1) | | | | Max. | Units | | |------------------|------------------------------|---------------------------------------------------------------------------------|-------------------------|-----|------|-------|-------|--| | V | Outsid HIGH Voltage | V <sub>CC</sub> = Min.,<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | 2.7 | | | Volts | | | VOH | Output HIGH Voltage | 10H = -1 mA | MIL | 2.5 | | | VOILS | | | | | V <sub>CC</sub> = Min., | I <sub>OL</sub> = 1 mA | | | 0.5 | | | | VOL | Output LOW Voltage | VIN = VIH or VIL | I <sub>OL</sub> = 12 mA | | | 0.8 | Volts | | | VIH | Input HIGH Level | Guaranteed input log<br>for all inputs | 2.0 | | | Volts | | | | VIL | Input LOW Level | Guaranteed input lo | | | 0.8 | Volts | | | | VI | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -1 | | | -1.2 | Volts | | | | hL | Input LOW Current | V <sub>CC</sub> = Max.,<br>V <sub>IN</sub> = 0.4 V | | | -400 | μΑ | | | | liн | Input HIGH Current | V <sub>CC</sub> = Max.,<br>V <sub>IN</sub> = 2.4 V | | | 20 | μА | | | | l <sub>l</sub> | Input HIGH Current | V <sub>CC</sub> = Max.,<br>V <sub>IN</sub> = 5.5 V | | | | 100 | μА | | | <sup>1</sup> OZH | Off-State Current | V <sub>O</sub> = 2.4 V | | | | 50 | μΑ | | | lozL | Off-State Current | V <sub>O</sub> = 0.4 V | | | I | -50 | μΑ | | | lOL | Output Sink Current | V <sub>OL</sub> = 2.0 V | | 45 | | | mA | | | lsc | Output Short-Circuit Current | V <sub>CC</sub> = Max. (Note 2 | ) | -60 | -95 | -275 | mA | | | | | | 25°C, 5 V | | 260 | | | | | Icc | Power Supply Current | V <sub>CC</sub> = Max. | 0°C to +70°C | | | 375 | mA | | | | | | -55°C to 125°C | | | 415 | 1 | | Notes: 1. For conditions shown as Min or Max, use the appropriate value specified under Operating Range for the applicable device type. 2. Not more than one output should be shorted at a time. Duration of the short-circuit test should not exceed one second. Am29368 6-161 # SWITCHING CHARACTERISTICS over operating range unless otherwise specified # Light Capacitive Loading (Small System) | No. | Parameter<br>Symbol | Parameter<br>Description | Test<br>Condition | 18 | Min. | Max. | Units | | |-----|---------------------|---------------------------------------------------------------------------------------------------------|-------------------------|----------|--------------|------|--------------------------------------------------|--| | AD | DRESS/RASI/ | CASI/LE LINES (Note 1) | 1 | | | | | | | 1 | t <sub>PD</sub> | An to Qn | C <sub>L</sub> = 50 pF | | 3 | 20 | ns | | | 2 | t <sub>PD</sub> | MSEL to Qn | C <sub>L</sub> = 50 pF | | 3 | 20 | ns | | | 3 | t <sub>PD</sub> | MC <sub>n</sub> to Q <sub>n</sub> | C <sub>L</sub> = 50 pF | | 5 | 24 | ns | | | 4 | t <sub>PD</sub> | LE to Q <sub>n</sub> | C <sub>L</sub> = 50 pF | | 5 | 25 | ns | | | 5 | t <sub>PD</sub> | CS to Q <sub>n</sub> | C <sub>L</sub> = 50 pF | | | 23 | ns | | | 6 | ts | A <sub>n</sub> /SEL <sub>n</sub> to LE (Note 2) | C <sub>L</sub> = 50 pF | | 5 | | ns | | | 7 | tH | An/SELn to LE (Note 2) | C <sub>L</sub> = 50 pF | | 5 | | ns | | | 8 | tн | MC <sub>1</sub> to RASI | C <sub>L</sub> = 50 pF | | 5 | | ns | | | 9 | ts | CS to RASI | C <sub>L</sub> = 50 pF | | 5 | | ns | | | 10 | ts | SELn to RASI | C <sub>L</sub> = 50 pF | | 5 | | ns | | | 11 | tpwL | RASI, CASI | C <sub>L</sub> = 50 pF | | 20 | | ns | | | 12 | tpwH | RASI, CASI | C <sub>L</sub> = 50 pF | | 20 | | ns | | | RA | Sn/CASn LINES | (Notes 1 and 3) | | | | | | | | 13 | t <sub>PD</sub> | RASI to RASn | C <sub>L</sub> = 50 pF | | 3 | 18 | ns | | | 14 | t <sub>PD</sub> | CASI to CAS <sub>n</sub> | C <sub>L</sub> = 50 pF | | 3 | 17 | ns | | | 15 | tPD | LE to RAS <sub>n</sub> | C <sub>L</sub> = 50 pF | | | 25 | ns | | | 16 | tPD | LE to CAS <sub>n</sub> | C <sub>L</sub> = 50 pF | | | 24 | ns | | | 17 | tPD | MC <sub>n</sub> to RAS <sub>n</sub> | C <sub>L</sub> = 50 pF | | 3 | 21 | ns | | | 18 | tPD | MC <sub>n</sub> to CAS <sub>n</sub> | C <sub>L</sub> = 50 pF | | 3 | 19 | ns | | | 19 | tpp | CS to RAS <sub>n</sub> | C <sub>L</sub> = 50 pF | | | 20 | ns | | | 20 | tPD | CS to CAS <sub>n</sub> | C <sub>L</sub> = 50 pF | | | 19 | ns | | | 21 | tPD | SELn to RASn | C <sub>1</sub> = 50 pF | <u> </u> | | 20 | ns | | | 22 | teD | SEL <sub>n</sub> to CAS <sub>n</sub> | C <sub>1</sub> = 50 pF | 1 | | 18 | ns | | | | | [tpD (RASI to $\overline{RAS_n}$ ) - tpD (A <sub>n</sub> to Q <sub>n</sub> )]<br>(MC <sub>n</sub> = 10) | C <sub>L</sub> = 200 pF | | -4 | 11 | <del> </del> | | | 23 | tskew | | C <sub>L</sub> = 350 pF | | 2 | 11 | ns | | | | <sup>t</sup> SKEW | [tpp (RASI to RASn) - tpp (MCn to Qn)] | C <sub>L</sub> = 200 pF | | -5 | 11 | | | | 24 | | (MC <sub>n</sub> = 00, 01) | C <sub>L</sub> = 350 pF | | 0 | 11 | ns | | | | tskew | | C <sub>L</sub> = 200 pF | | - 15 | -2 | <del> </del> | | | 25 | | [tpD (MSEL to $\overline{Q_n}$ ) - tpD (RASI to $\overline{RAS_n}$ )] | C <sub>L</sub> = 350 pF | | - 15 | -8 | - ns | | | | tskew | [tpD (CASI to CASn) - (MSEL to Qn)] | C <sub>L</sub> = 200 pF | | | 11 | | | | 26 | | | C <sub>L</sub> = 350 pF | | 2 | 11 | ns | | | TH | REE-STATE OUT | PUTS/UNDERSHOOT (Note 4) | | | <del> </del> | | | | | 27 | t <sub>PLZ</sub> | Output Disable Time from LOW, HIGH | S=1 | | 22 | | | | | 28 | t <sub>PHZ</sub> | | C <sub>L</sub> = 50 pF | S = 2 | | 20 | ns | | | 29 | tpzL | Outside Frankla Francisco LONG 1990 | 50 - 5 | S = 1 | | 19 | | | | 30 | tрzн | Output Enable Time from LOW, HIGH | C <sub>L</sub> = 50 pF | S = 2 | | 21 | ns | | | 31 | VONP | Output Undershoot Voltage (Note 5) | C <sub>L</sub> = 50 pF | • † | | 1.5 | V | | Notes: See notes following the Heavy Capacitive Loading Switching Characteristics table. 6-162 Am29368 # **SWITCHING CHARACTERISTICS** (Cont'd.) # Heavy Capacitive Loading (Large Systems) | No. | Parameter<br>Symbol | Parameter<br>Description | Test<br>Conditions | Min. | Max. | Units | |-----|---------------------|---------------------------------------------------------------------------------------------------------|-------------------------|------|------------|--------------------------------------------------| | AD | DRESS/RASI/ | CASI/LE LINES (Note 1) | _l | | | 1 | | 1 | tPD | An to Qn | C <sub>L</sub> = 500 pF | 12 | 40 | ns | | 2 | tpD | MSEL to Qn | C <sub>L</sub> = 500 pF | 12 | 42 | ns | | 3 | t <sub>PD</sub> | MC <sub>n</sub> to Q <sub>n</sub> | C <sub>L</sub> = 500 pF | 12 | 44 | ns | | 4 | t <sub>PD</sub> | LE to Q <sub>n</sub> | C <sub>L</sub> = 500 pF | 12 | 46 | ns | | 5 | t <sub>PD</sub> | CS to Q <sub>n</sub> | C <sub>L</sub> = 500 pF | | 45 | ns | | 6 | ts | An/SELn to LE | C <sub>L</sub> = 500 pF | 5 | | ns | | 7 | tH | A <sub>n</sub> /SEL <sub>n</sub> to LE (Note 2) | C <sub>L</sub> = 500 pF | 5 | | ns | | 8 | tн | MC <sub>1</sub> to RASI (Note 2) | C <sub>L</sub> = 500 pF | 5 | | ns | | 9 | ts | CS to RASI | C <sub>L</sub> = 500 pF | 5 | | ns | | 10 | ts | SELn to RASI | C <sub>L</sub> = 500 pF | 5 | | ns | | 11 | t <sub>PWL</sub> | RASI, CASI | C <sub>L</sub> = 500 pF | 20 | | ns | | 12 | t <sub>PWH</sub> | RASI, CASI | C <sub>L</sub> = 500 pF | 20 | | ns | | RA | Sn/CASn LINES | (Notes 1 and 3) | | | | | | 40 | 1. | RASI to RASn | C <sub>L</sub> = 200 pF | 10 | 25 | | | 13 | tPD | | C <sub>L</sub> = 350 pF | 11 | 33 | ns | | | | CASI to CAS <sub>n</sub> | C <sub>L</sub> = 200 pF | 10 | 24 | | | 14 | tPD | | C <sub>L</sub> = 350 pF | 11 | 31 | ns | | | t <sub>PD</sub> | LE to RAS <sub>n</sub> | C <sub>L</sub> = 200 pF | | 31 | | | 15 | | | C <sub>L</sub> = 350 pF | | 38 | ns | | | t <sub>PD</sub> | LE to CAS <sub>n</sub> | C <sub>L</sub> = 200 pF | 1 | 30 | ns | | 16 | | | C <sub>L</sub> = 350 pF | | 37 | | | | | MC <sub>n</sub> to RAS <sub>n</sub> | C <sub>L</sub> = 200 pF | 10 | 27 | ns | | 17 | t <sub>PD</sub> | | C <sub>L</sub> = 350 pF | 11 | 34 | | | | | MC <sub>n</sub> to CAS <sub>n</sub> | C <sub>L</sub> = 200 pF | 10 | 29 | | | 18 | t <sub>PD</sub> | | C <sub>L</sub> = 350 pF | 11 | 37 | ns | | | tPD | CS to RAS <sub>n</sub> | C <sub>L</sub> = 200 pF | | 25 | | | 19 | | | C <sub>L</sub> = 350 pF | | 32 | ns | | | t <sub>PD</sub> | CS to CAS <sub>n</sub> | C <sub>L</sub> = 200 pF | | 24 | 1 | | 20 | | | C <sub>L</sub> = 350 pF | | 31 | ns | | | t <sub>PD</sub> | | C <sub>L</sub> = 200 pF | | 26 | | | 21 | | SEL <sub>n</sub> to RAS <sub>n</sub> | C <sub>L</sub> = 350 pF | | 34 | ns | | | t <sub>PD</sub> | SEL <sub>n</sub> to CAS <sub>n</sub> | C <sub>L</sub> = 200 pF | | 25 | ns | | 22 | | | C <sub>L</sub> = 350 pF | | 33 | 1 | | | tskew | [tpD (RASI to $\overline{RAS_n}$ ) - tpD (A <sub>n</sub> to Q <sub>n</sub> )]<br>(MC <sub>n</sub> = 10) | C <sub>L</sub> = 200 pF | - 17 | -3 | | | 23 | | | C <sub>L</sub> = 350 pF | - 13 | -3 | ns | | | tskew | [tpD (RASI to $\overline{RAS_n}$ ) - tpD (MCn to Qn)]<br>(MCn = 00, 01) | C <sub>L</sub> = 200 pF | - 16 | <b>– 1</b> | <b>†</b> | | 24 | | | C <sub>L</sub> = 350 pF | - 16 | -1 | ns | | | tskew | [tpD (MSEL to Qn) - tpD (RASI to RASn)] | C <sub>L</sub> = 200 pF | -6 | 11 | <u> </u> | | 25 | | | C <sub>L</sub> = 350 pF | -6 | 6 | ns | | | | | C <sub>1</sub> = 200 pF | - 18 | -5 | <del> </del> | | 26 | tskew | [tpD (CASI to CASn) - (MSEL to Qn)] | C <sub>L</sub> = 350 pF | - 13 | -5 | ns | #### Notes: - Reference Figures A and C apply to all parameters except Parameters 8, 9, and 10. - Hold times are not tested, but are guaranteed by characterization data. Not included in Group A testing. - C<sub>L</sub> = 200 pF loading corresponds to 4 banks, 22 bits (16 data bits + 6 check bits). C<sub>L</sub> = 350 pF loading corresponds to 4 banks, 39 bits (32 data bits + 7 check bits). For additional loading information or to calculate tp<sub>D</sub> between specified loads, see section labled "NANOSECONDS VERSUS PICOFARADS" following the Switching Waveforms. All parameters with a 200 pF load are not tested but are guaranteed by characterization data. Not included in Group A testing. - Not included in Group A testing. Reference Figures B and D apply. Vonp is not production tested but is guaranteed by characterization data. Limit specified is for all outputs switching simultaneously with minimum specified loading. As loading increases, Vonp will approach zero. #### **SWITCHING TEST CIRCUITS** \*t<sub>pd</sub> specified at $C_L$ = 50 and 500 pF for $Q_n$ $C_L$ = 50 and 350 pF for $\overrightarrow{RAS_n}$ , $\overrightarrow{CAS_n}$ A. Capacitive Load Switching B. Three-State Enable/Disable #### SWITCHING TEST WAVEFORMS # A. Setup, Hold, and Release Times Notes: 1. Diagram shown for HIGH data only. Output transition may be opposite sense. 2. Cross-hatched are "don't care" condition. **B. Pulse Width** Am29368 #### SWITCHING TEST WAVEFORMS (Cont'd.) # C. Output Drivers Levels Note: Decoupling is needed for all AC tests #### D. Three-State Control Levels #### **General Test Notes** Incoming test procedures on this device should be carefully planned, taking into account the complexity and power levels of the part. The following notes may be useful. - Insure the part is adequately decoupled at the test head. Large changes in V<sub>CC</sub> current as the device switches may cause erroneous function failures due to V<sub>CC</sub> changes. - Do not leave inputs floating during any tests, as they may start to oscillate at high frequency. - Do not attempt to perform threshold tests at high speed. Following an input transition, ground current may change by as much as 400 mA in 5-8 ns. Inductance in the ground - cable may allow the ground pin at the device to rise by 100's of millivolts momentarily. - 4. Use extreme care in defining input levels for AC tests. Many inputs may be changed at once, so there will be significant noise at the device pins and they may not actually reach $V_{IL}$ or $V_{IH}$ until the noise has settled. AMD recommends using $V_{IL} \leqslant 0$ V and $V_{IH} \geqslant 4$ V for AC tests. - To simplify failure analysis, programs should be designed to perform DC, Function, and AC tests as three distinct groups of tests. - Automatic tester hardware and handler add additional round trip A.C. delay to test measurements. Actual propagation delay testing may incorporate a correlation factor to negate the additional delay. Am29368 6-165 # SWITCHING WAVEFORMS KEY TO SWITCHING WAVEFORMS Am29368 Dynamic Memory Controller Timing 6-166 Am29368 #### **Memory Cycle Timing** The relationship between DMC specifications and system timing requirements are shown in Figure 4. T1, T2 and T3 represent the minimum timing requirements at the DMC inputs to guarantee that RAM timing requirements are met and that maximum system performance is achieved. The minimum requirement for T<sub>1</sub>, T<sub>2</sub> and T<sub>3</sub> are as follows: T1 Min. = tASR + t23 $T_2$ Min. = $t_{RAH} + t_{25}$ T3 Min. = T2 + t26 + tASC See RAM data sheet for applicable values for t<sub>RAH</sub>, t<sub>ASC</sub> and Figure 4. Memory Cycle Timing a. Specifications Applicable to Memory Cycle Timimg ( $MC_n = 1, 0$ ) GUARANTEED MAX DIFFERENCE BETWEEN FASTEST CASI TO CASH DELAY AND THE SLOWEST MSEL TO ON DELAY ON ANY SINGLE DEVICE **(38)** WF003284 ## b. Desired System Timing Am29368 6-167 The timing relationships for refresh are shown in Figure 5. T4 Min. = tASR + t24 Figure 5. Refresh Cycle Timing # a. Specifications Applicable to Refresh Cycle Timing ( $MC_n = 00, 01$ ) - GUARANTEED MAX OFFERENCE BETWEEN FASTEST RASI TO RASA DELAY AND THE SLOWEST MCATO ON DELAY ON ANY SINGLE DEVICE - (35) GUARANTEED MAX DIFFERENCE BETWEEN FASTEST MSEL TO Q<sub>11</sub> DEL AY AND THE SLOWEST RASI TO RASI DELAY ON ANY SINGLE DEVICE - (28) GUARANTEED MAX DIFFERENCE BETWEEN FASTEST CASI TO CASH DELAY AND THE SLOWEST MISEL TO QH DELAY ON ANY SINGLE DEVICE WF003274 #### b. Desired Timing: Refresh with Scrubbing 6-168 Am29368 #### Refresh Cycle Timing # Figure 5. Refresh Cycle Timing (Cont'd.) #### c. Desired Timing: Refresh without Scrubbing ## TYPICAL PERFORMANCE CURVES #### NANOSECONDS VERSUS PICOFARADS The Switching Characteristics Tables specify the minimum and maximum propagation delays for effective capacitive loads of 50 pF and 500 pF on Address Lines and 50 pF, 200 pF, and 350 pF on $\overline{\text{RAS}_n}$ and $\overline{\text{CAS}_n}$ Lines. The upper limits represent the maximum calculated load for the following conditions: Address Lines: 500 pF = 16 data bits + 6 check bits, four banks 500 pF = 32 data bits + 7 check bits, two banks $\overline{RAS_n}/\overline{CAS_n}$ : 200 pF = 16 data 200 pF = 16 data bits + 6 check bits, four banks 350 pF = 32 data bits + 7 check bits, four banks A more comprehensive analysis of loading is given in the table below. 16-Bit Systems (plus 6 Check Bits for Error Detection and Correction) | | | | Total Required Drive for Indicated Banks | | | Specified Data | |--------------------------|--------------|------------|------------------------------------------|--------|--------|----------------| | DMC Output | No. of DRAMS | Line Drive | 1 | 2 | 4 | Sheet Load | | Q <sub>n</sub> (Address) | | 5 pF | 100 pF | 220 pF | 440 pF | 500 pF | | RASn | 16 + 6 = 22 | 8 pF | 176 pF | 176 pF | 176 pF | 200 pF | | CAS <sub>n</sub> | 7 | 8 pF | 176 pF | 176 pF | 176 pF | 200 pF | Am29368 6-169 # 32-Bit Systems (plus 7 Check Bits for Error Detection and Correction) | | No. of DRAMS | Line Drive | Total Required Drive for Indicated Banks | | | - Specified Data | |--------------------------|--------------|------------|------------------------------------------|--------|--------|------------------| | DMC Output | | | 1 | 2 | 4 | Sheet Load | | Q <sub>n</sub> (Address) | | 5 pF | 195 pF | 390 pF | 780 pF | 500 pF | | RAS <sub>n</sub> 32 | 32 + 7 = 39 | 8 pF | 312 pF | 312 pF | 312 pF | 350 pF | | CASn | n | 8 pF | 312 pF | 312 pF | 312 pF | 350 pF | To calculate propagation delays at loads other than those which are specified, the following graph has been provided. For example, to calculate a system capacitive load of 275 pF, add the delay associated with 75 pF from the graph to the 200 pF $\overline{\text{RAS}}_{\text{n}}/\overline{\text{CAS}}_{\text{n}}$ delay as specified in the Switching Characteristics Tables. Likewise, add the delay associated with 225 pF from the graph to the 50 pF Qn (Address) delay in the same AC Tables. This provides a 275 pF load for $\overline{RAS}_n$ , $\overline{CAS}_n$ , and $Q_n$ lines. For 32-bit systems using four banks, the Address line delays can be adjusted in a similar fashion to compensate for loads exceeding the 500 pF specified. The specified 350 pF load is sufficient to drive four 32-bit banks $\overline{\text{RAS}_n}/\overline{\text{CAS}_n}$ without additional delay. 6-170 Am29368 # INPUT/OUTPUT CIRCUIT DIAGRAM Am29368 6-171