# HT9031

# Calling Line Identification Receiver With Call Waiting

#### **Features**

- Compatible with Bellcore TR-NWT-000030 & SR-TSV-002476
- Bellcore "CPE Alerting Signal (CAS)" detection
- BELL 202 FSK demodulation
- Ring detection input and output
- Carrier detection output
- Low battery detection input and output
- Power down mode
- High input sensitivity
- 3.58MHz crystal or ceramic resonator

## **Applications**

- Feature phones
- Adjunct boxes
- Fax and answering machines
- Computer interface products

### **General Description**

The HT9031 calling line identification receiver is a low power CMOS integrated circuit designed for receiving physical layer signals transmitted according to Bellcore TR-NWT-000030 & SR-TSV-002476 specifications. The device provides 1200 baud rate BELL 202 FSK demodulation. A 3-wire synchronous serial FSK data interface allows a micro controller to extract 8-bit data words from the device. The pri-

mary application for this device is in products that are to be used to receive and display the calling number, or message waiting indicator sent to subscribers from central office facilities. The device also provides a low battery detection circuit, a power down circuit, a carrier detection circuit and a ring detection circuit for easier system applications.



### Package Information



## **Block Diagram**





# **Pin Description**

| Pin Name           | I/O | Description                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN+                | I   | Non-inverting input of the input Op-amp                                                                                                                                                                                                                                                                                                                                            |
| IN-                | I   | Inverting input of the input Op-amp                                                                                                                                                                                                                                                                                                                                                |
| GS                 | О   | Gain select of the input Op-amp It is recommended that the Op-amp is set to a unity gain.                                                                                                                                                                                                                                                                                          |
| VREF               | О   | This reference voltage pin is normally set at VDD/2 to bias the input Op-amp.                                                                                                                                                                                                                                                                                                      |
| CAP                |     | A 0.1μF decoupling capacitor should be connected across this pin and VSS pin.                                                                                                                                                                                                                                                                                                      |
| RDET1              | I   | It detects ring energy on the line through an attenuating network and enables the oscillator and ring detection circuitry.                                                                                                                                                                                                                                                         |
| RDET2              | I   | It couples ring signal to the precision ring detector through an attenuating network. $\overline{RDET}$ ="0" if a valid ring signal is detected.                                                                                                                                                                                                                                   |
| LBIN               | I   | Input for low battery detector                                                                                                                                                                                                                                                                                                                                                     |
| RTIME              | О   | An RC network may be connected to this pin in order to hold this pin voltage below 2.2V between the peaks of the ringing signal. This pin controls internal power up and activates partial circuitry needed to determine whether the incoming ring is valid or not.                                                                                                                |
| PDWN               | I   | A logic "1" on this pin puts the chip in power down mode.<br>When a logic "0" is on this pin, the chip is activated.                                                                                                                                                                                                                                                               |
| VSS                | _   | Power supply ground                                                                                                                                                                                                                                                                                                                                                                |
| X2                 | О   | A 3.58MHz crystal or ceramic resonator should be connected to this pin and $X1$ .                                                                                                                                                                                                                                                                                                  |
| X1                 | I   | A $3.58 \mathrm{MHz}$ crystal or ceramic resonator should be connected to this pin and X2.                                                                                                                                                                                                                                                                                         |
| LBOUT              | 0   | This pin will be set to "1" when the voltage on LBIN pin is lower than the internal reference voltage. Otherwise this pin stays at "0".                                                                                                                                                                                                                                            |
| FSKen              | I   | The pin internally pulled low by a $100 \mathrm{K}\Omega$ can enable FSK demodulator circuit. When the FSK signal is not expected, a logic "0" should be put on this pin to disable the FSK demodulator and hence prevent the demodulator from reacting to extraneous signals such as speech, CAS signals and DTMF signals which are in the same frequency band as the FSK signal. |
| CLK                | I   | This is a clock pin internally pulled high by a $100 \mathrm{K}\Omega$ . This pin, along with both DATA and $\overline{\mathrm{DR}}$ pins, forms a 3-wire FSK interface circuit to and from a micro controller.                                                                                                                                                                    |
| DATA               | О   | Serial data output corresponding to the FSK input<br>A logic "1" on this pin represents mark; a logic "0" space.                                                                                                                                                                                                                                                                   |
| $\overline{ m DR}$ | 0   | This data ready pin is active low. It goes low after the demodulator demodulates the last bit of each word. Hence, it can be used to interrupt a micro controller and identifies the data (8-bit) boundary on the serial output stream.                                                                                                                                            |
| RDET               | О   | This open drain output goes low when a valid ringing signal is detected. When connected to PDWN pin, this pin can be used for auto power up.                                                                                                                                                                                                                                       |



| Pin Name | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CDET     | О   | This open drain output goes low indicating that a valid carrier is present on the line. An hysteresis is built-in to allow for a momentary drop out of the carrier. When connected to PDWN pin, this pin can be used for auto power up.                                                                                                                                                                  |
| StD      | 0   | CAS signal delayed steering output When high, it indicates that a guard time qualified alert signal has been detected.                                                                                                                                                                                                                                                                                   |
| ESt      | О   | CAS signal early steering output This is a active high signal to indicate that a valid CAS signal has been detected. This pin can be used in conjuction with St/GT and external circuitry to implement detect and non-detect guard times.                                                                                                                                                                |
| St/GT    | I/O | CAS signal steering input/guard time A voltage greater than $V_{TGT}$ detected at St causes the device to register the detected tone pair and update the output latch. On the other hand, a voltage less than $V_{TGT}$ at this input frees the device to accept a new tone pair. The GT output acts to reset the external steering time constant; its state is a function of ESt and the voltage on St. |
| VDD      | _   | Positive power supply                                                                                                                                                                                                                                                                                                                                                                                    |

# **Absolute Maximum Ratings**

| DC Supply Voltage0.5V to 6.0V           | Power Dissipation25mW                  |
|-----------------------------------------|----------------------------------------|
| Operating Temperature Range 0°C to 70°C | Storage Temperature Range40°C to 150°C |

## **DC Electrical Characteristics**

(Crystal=3.58MHz, Ta= $0\sim70$ °C unless otherwise noted)

| Symbol             | Parameter                       |                   | Test Condition                                                  | Min.            | /TC  | Max.           | Unit |
|--------------------|---------------------------------|-------------------|-----------------------------------------------------------------|-----------------|------|----------------|------|
|                    | Parameter                       | $\mathbf{V_{DD}}$ | Condition                                                       | 141111.         | Тур. | Max.           |      |
| $ m V_{DD}$        | DC Supply Voltage               | _                 | _                                                               | 3.5             | 5    | 5.5            | V    |
| I <sub>STBY</sub>  | Stand-by Current                | 5V                | PDWN=1, RTIME=1<br>All outputs unloaded                         | _               | _    | 1              | μA   |
| $I_{\mathrm{DD1}}$ | Operating Current               | 5V                | PDWN=1, RTIME=0<br>All outputs unloaded                         | _               | 1    | _              | mA   |
| $I_{\mathrm{DD2}}$ | Operating Current               | 5V                | PDWN=0, $\overline{\text{RTIME}}$ =0 or 1, All outputs unloaded | _               | 3.5  | _              | mA   |
| $ m V_{IL}$        | Input Low Voltage               | 5V                | _                                                               | _               | _    | $0.2V_{ m DD}$ | v    |
| $V_{\mathrm{IH}}$  | Input High Voltage              | 5V                | _                                                               | $0.8 V_{ m DD}$ | _    |                | V    |
| $I_{ m OL}$        | Output High Sourcing<br>Current | 5V                | $ m V_{OH}$ =0.9 $ m V_{DD}$                                    | 0.8             | _    | _              | mA   |
| I <sub>OH</sub>    | Output Low Sinking<br>Current   | 5V                | $ m V_{OL}$ =0.1 $ m V_{DD}$                                    | 2               |      |                | mA   |

4

27th Mar '96



| Symbol                     | Parameter                       |                   | Test Condition | Min.                         | т    | Max.                         | Unit |
|----------------------------|---------------------------------|-------------------|----------------|------------------------------|------|------------------------------|------|
| Symbol                     | Parameter                       | $\mathbf{V_{DD}}$ | Condition      | WIIII.                       | Тур. | wax.                         |      |
| $I_{\mathrm{IN}}$          | Input Leakage Current           | 5V                | _              | _                            |      | ±1                           | μА   |
| $\mathbf{V}_{\mathrm{T-}}$ | Input Low Threshold<br>Voltage  | 5V                | _              | _                            | 2.2  | _                            | v    |
| $V_{T+}$                   | Input High Threshold<br>Voltage | 5V                | _              | _                            | 2.9  | _                            | v    |
| $ m V_{RD2}$               | RDET2 Threshold<br>Voltage      | 5V                | _              | _                            | 1.2  | _                            | v    |
| $I_{ m OZ}$                | St/GT Output High-Z<br>Current  | 5V                | _              | _                            |      | 5                            | μА   |
| V <sub>TGT</sub>           | St/GT Threshold<br>Voltage      | 5V                | _              | 0.5V <sub>DD</sub> -<br>0.05 |      | 0.5V <sub>DD</sub> +<br>0.05 | v    |
| $ m V_{REF}$               | Reference Output<br>Voltage     | 5V                | No load        | 0.5V <sub>DD</sub> -<br>0.05 | _    | 0.5V <sub>DD</sub> +<br>0.05 | v    |

# **AC Electrical Characteristics**

## **Gain Setting Amplifier**

VDD=5V, VSS=0V, Crystal=3.58MHz, Ta=0 to 70°C, 0dBm=0.7746Vrms@600 $\Omega$ 

| Symbol                      | Parameter                       | Conditions                                                 | Min. | Тур. | Max.                        | Unit               |
|-----------------------------|---------------------------------|------------------------------------------------------------|------|------|-----------------------------|--------------------|
| $I_{ m IN}$                 | Input Leakage Current           | $V_{SS}\!\!\leq\!\!V_{IN}\!\!\leq\!\!V_{DD}$               | _    | _    | 1                           | μΑ                 |
| $R_{\mathrm{IN}}$           | Input Resistance                | <del>_</del>                                               | _    | 10   | _                           | $\mathbf{M}\Omega$ |
| $V_{OS}$                    | Input Offset Voltage            | <del>_</del>                                               | _    | _    | 25                          | mV                 |
| PSRR                        | Power Supply Rejection<br>Ratio | $1 \mathrm{KHz}$ ripple on $\mathrm{V}_{\mathrm{DD}}$      | _    | 40   | _                           | dB                 |
| CMRR                        | Common Mode<br>Rejection        | $V_{CMmin} \!\! \leq \!\! V_{IN} \!\! \leq \!\! V_{CMmax}$ | _    | 40   | _                           | dB                 |
| $\mathbf{A}_{\mathrm{VOL}}$ | DC Open Loop Voltage<br>Gain    | _                                                          | _    | 32   | _                           | dB                 |
| fc                          | Unity Gain Bandwidth            | _                                                          | _    | 0.3  | _                           | m MHz              |
| Vo                          | Output Voltage Swing            | Load≥50KΩ                                                  | 0.5  | _    | $V_{\mathrm{DD}}$ $\!-$ 0.5 | $ m V_{PP}$        |
| $\mathbf{C}_{\mathbf{L}}$   | Max. Capacitive<br>Load(GS)     | _                                                          | _    | _    | 100                         | $_{ m pF}$         |
| $ m R_L$                    | Max. Resistive<br>Load(GS)      |                                                            | 50   | _    | _                           | ΚΩ                 |
| $V_{\mathrm{CM}}$           | Common Mode Range<br>Voltage    | _                                                          | 1    |      | V <sub>DD</sub> -1.0        | v                  |



#### **FSK Detection**

 $VDD=5V,\,VSS=0V,\,Crystal=3.58MHz,\,Ta=25^{\circ}C,\,C_L=50_PF,\,0dBm=0.7746Vrms@600\Omega$ 

| Symbol | Parameter                    | Conditions    | Min.         | Тур.           | Max.           | Unit     |
|--------|------------------------------|---------------|--------------|----------------|----------------|----------|
|        | Input Detection Level        | _             | -37.78       | _              | -5.78          | dBm      |
|        | Transmission Rate            | _             | 1188         | 1200           | 1212           | baud     |
|        | Input Frequency<br>Detection | Mark<br>Space | 1188<br>2178 | $1200 \\ 2200$ | $1212 \\ 2222$ | Hz<br>Hz |
| SNR    | Input Noise Tolerance        | _             | _            | 20             | _              | dB       |

#### **CPE Alerting Signal Detection**

 $VDD=5V,\,VSS=0V,\,Crystal=3.58MHz,\,Ta=25^{\circ}C,\,C_L=50_PF,\,0dBm=0.7746Vrms@600\Omega$ 

| Symbol                     | Parameter                             | Conditions                             | Min.   | Тур. | Max.   | Unit |
|----------------------------|---------------------------------------|----------------------------------------|--------|------|--------|------|
| $\mathbf{f}_{\mathrm{L}}$  | Low Tone Frequency                    | _                                      | _      | 2130 | _      | Hz   |
| $\mathbf{f}_{\mathrm{H}}$  | High Tone Frequency                   |                                        |        | 2750 | _      | Hz   |
| $\mathbf{f}_{\mathrm{DA}}$ | Frequency Deviation<br>Accept         | Range within which tones are accepted  | 1.1    | _    | _      | %    |
| $\mathbf{f}_{\mathrm{DR}}$ | Frequency Deviation<br>Reject         | Range outside which tones are rejected | 3.5    | _    | _      | %    |
|                            | Accept Signal Level<br>per Tone       | see note 4                             | -37.78 | _    | 0.22   | dBm  |
|                            | Reject Signal Level<br>per Tone       | $ m V_{DD}$ =5V see note 3             | _      | _    | -43.78 | dBm  |
|                            | Positive and Negative<br>Twist Accept | see note 5                             | 7      | _    | _      | dB   |
|                            | Noise Tolerance                       | see note 1,2                           | _      | 20   | _      | dB   |
| $\mathbf{t}_{\mathrm{DP}}$ | Present Detect Time                   | _                                      | 5      | 16   | 22     | ms   |
| $ m t_{DA}$                | Absent Detect Time                    | _                                      | _      | 4    | 8      | ms   |

#### Note:

- 1. Both tones are at the nominal frequncies. Both tones have the same amplitude.
- 2. Noise tolerance is present only when CAS tones are present. Random noise is band limited to  $300-3400 \mathrm{Hz}$ .
- 3. The maximum reject level will decrease by 1dB for every 1dB decrease in  $V_{\rm DD}$  from 5V, and increase by 1dB for every 1dB  $V_{\rm DD}$  increase over 5V.
- 4. dBm=decibels above or below a reference power of 1mW into  $600\Omega$ , 0dBm=0.7746Vrms@ $600\Omega$ . Signal level is per tone.
- 5. Twist=20log(f<sub>H</sub>amplitude / f<sub>L</sub> amplitude)



# 3-Wire Interface Timing

| Symbol                      | Parameter                           | Conditions | Min. | Тур. | Max. | Unit |
|-----------------------------|-------------------------------------|------------|------|------|------|------|
| $\mathbf{t}_{\mathrm{PU}}$  | Power-Up Time                       | _          | _    | 2    | _    | ms   |
| $\mathbf{t}_{\mathrm{PD}}$  | Power–Down Time                     | _          | _    | 100  | _    | μs   |
| $\mathbf{t}_{\mathrm{CP}}$  | Input FSK to CDET<br>Low Delay      | _          | _    | _    | 25   | ms   |
| $t_{\mathrm{CA}}$           | Input FSK to CDET<br>High Delay     | _          | 8    | _    | _    | ms   |
|                             | CDET Hysteresis                     | _          | 8    | _    | _    | ms   |
| $\mathbf{f}_{\mathrm{CLK}}$ | CLK Frequency                       |            | _    | 1    | _    | MHz  |
|                             | CLK Duty Cycle                      | _          | _    | 50   | _    | %    |
| $ m t_{R1}$                 | CLK Rise Time                       | _          | _    | _    | 20   | ns   |
| ${ m t_{DDS}}$              | CLK Low Setup to $\overline{ m DR}$ | _          | 500  | _    | _    | ns   |
| ${ m t}_{ m DDH}$           | CLK Low Hold Time                   | _          | 500  | _    | _    | ns   |
| $ m t_{RL}$                 | DR Low Time                         | _          | 415  | 416  | 417  | μs   |



### Timing Diagram

#### Timing for Bellcore Off-hook Data Transmission



### Notes:

- 1. Non-FSK signals such as CAS, speech and DTMF tones are in the same frequency band as FSK. They will be demodulated and give false data. The FSKen pin should be set low to disable the FSK demodulator when FSK is not expected.
- 2. FSKen may be set high as soon as the CPE has finished sending the acknowledgement signal ACK. tr-nwt-000575 specifies that ACK=DTMF D for non-ADSI CPE, ACK=DTMF A for ADSI CPE.
- 3. FSKen should be set low when carry detect pin has become inactive.
- 4. The total recognition time is tREC=tGP+tDP, where tGP is the tone present guard time and tDP is the tone present detect time.
- 5. The total tone absent time is tABS=tGA+tDA, where tGA is the tone absent guard time and tDA is the tone absent detect time.

8

27th Mar '96



### Timing for Belleore On-hook Data Transmission Associated with Ringing



#### Notes:

- 1. The designer may choose to enable the chip only after the end of ringing to conserve power in a battery operated application. Carry detect output is not activated by ringing.
- 2. The designer may choose to set FSKen always high while the machine is on-hook. Setting FSKen low prevents the FSK demodulator from reacting to other in-band signals such as spech, CAS or DTMF tones.



## **CLK Input Timing**



 $VH = 0.9*VDD, \, VL = 0.1*VDD, \, VC = 0.5*VDD$ 

#### **Serial Data Interface Timing**





# **Application Circuit**

