

# Octal Bus Buffer Inverting

The MC74VHCT540A is an advanced high speed CMOS inverting octal bus buffer fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.

The MC74VHCT540A features inputs and outputs on opposite sides of the package and two AND–ed active–low output enables. When either  $\overline{OE1}$  or  $\overline{OE2}$  are high, the terminal outputs are in the high impedance state.

The VHCT inputs are compatible with TTL levels. This device can be used as a level converter for interfacing 3.3V to 5.0V, because it has full 5V CMOS level output swings.

The VHCT540A input and output (when disabled) structures provide protection when voltages between 0V and 5.5V are applied, regardless of the supply voltage. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc.

The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7V, allowing the interface of 5V systems to 3V systems.

- High Speed:  $t_{PD} = 3.7 \text{ns}$  (Typ) at  $V_{CC} = 5 \text{V}$
- Low Power Dissipation:  $I_{CC} = 4\mu A$  (Max) at  $T_A = 25$ °C
- TTL–Compatible Inputs:  $V_{IL} = 0.8V$ ;  $V_{IH} = 2.0V$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Designed for 2V to 5.5V Operating Range
- Low Noise: V<sub>OLP</sub> = 1.2V (Max)
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300mA
- ESD Performance: HBM > 2000V; Machine Model > 200V
- Chip Complexity: 124 FETs or 31 Equivalent Gates

## MC74VHCT540A



**DW SUFFIX** 20-LEAD SOIC WIDE PACKAGE CASE 751D-05



**DT SUFFIX** 20-LEAD TSSOP PACKAGE CASE 948E-02



M SUFFIX 20-LEAD SOIC EIAJ PACKAGE CASE 967-01

#### ORDERING INFORMATION

MC74VHCTXXXADW SOIC WIDE MC74VHCTXXXADT TSSOP MC74VHCTXXXAM SOIC EIAJ

#### **FUNCTION TABLE**

|     | Inputs |   | Output V                  |
|-----|--------|---|---------------------------|
| OE1 | OE2    | Α | Output \( \overline{Y} \) |
| L   | L      | L | Н                         |
| L   | L      | Н | L                         |
| Н   | Х      | Х | Z                         |
| Х   | Н      | Х | Z                         |





Figure 1. Logic Diagram

Figure 2. Pin Assignment

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                       |                          | Value          | Unit |
|------------------|-------------------------------------------------|--------------------------|----------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                               |                          | - 0.5 to + 7.0 | V    |
| V <sub>in</sub>  | DC Input Voltage                                |                          | - 0.5 to + 7.0 | V    |
| V <sub>out</sub> | DC Output Voltage                               | $-0.5$ to $V_{CC} + 0.5$ | V              |      |
| I <sub>IK</sub>  | Input Diode Current                             |                          | - 20           | mA   |
| I <sub>OK</sub>  | Output Diode Current                            |                          | ± 20           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                      |                          | ± 25           | mA   |
| Icc              | DC Supply Current, V <sub>CC</sub> and GND Pins |                          | ± 75           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Pa         | Ο.                       | 500<br>450     | mW   |
| T <sub>stg</sub> | Storage Temperature                             |                          | - 65 to + 150  | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          |                          | Parameter                               | Min  | Max                    | Unit |
|---------------------------------|--------------------------|-----------------------------------------|------|------------------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage        |                                         | 4.5  | 5.5                    | V    |
| V <sub>in</sub>                 | DC Input Voltage         |                                         | 0    | 5.5                    | V    |
| V <sub>out</sub>                | DC Output Voltage        | Outputs in 3–State<br>High or Low State | 0    | 5.5<br>V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature    |                                         | - 40 | + 85                   | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time | V <sub>CC</sub> =5.0V ±0.5V             | 0    | 20                     | ns/V |

#### DC ELECTRICAL CHARACTERISTICS

|                  |                                      |                                                                                                                       | $V_{CC}$ $T_A = 25^{\circ}C$ $T_A \le 85^{\circ}C$ |                   | T <sub>A</sub> = 25°C |                    | <b>T</b> <sub>A</sub> ≤ ' | 125°C              |                   |                    |      |
|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------|-----------------------|--------------------|---------------------------|--------------------|-------------------|--------------------|------|
| Symbol           | Parameter                            | Test Conditions                                                                                                       | (V)                                                | Min               | Тур                   | Max                | Min                       | Max                | Min               | Max                | Unit |
| V <sub>IH</sub>  | Minimum High–Level Input<br>Voltage  |                                                                                                                       | 3.0<br>4.5<br>5.5                                  | 1.2<br>2.0<br>2.0 |                       |                    | 1.2<br>2.0<br>2.0         |                    | 1.2<br>2.0<br>2.0 |                    | V    |
| V <sub>IL</sub>  | Maximum Low–Level Input<br>Voltage   |                                                                                                                       | 3.0<br>4.5<br>5.5                                  |                   |                       | 0.53<br>0.8<br>0.8 |                           | 0.53<br>0.8<br>0.8 |                   | 0.53<br>0.8<br>0.8 | V    |
| V <sub>OH</sub>  | Minimum High-Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50\mu\text{A}$                                                     | 3.0<br>4.5                                         | 2.9<br>4.4        | 3.0<br>4.5            |                    | 2.9<br>4.4                |                    | 2.9<br>4.4        |                    | V    |
|                  | $V_{IN} = V_{IH}$ or $V_{IL}$        | $\begin{aligned} V_{IN} &= V_{IH} \text{ or } V_{IL} \\ I_{OH} &= -4\text{mA} \\ I_{OH} &= -8\text{mA} \end{aligned}$ | 3.0<br>4.5                                         | 2.58<br>3.94      |                       |                    | 2.48<br>3.80              |                    | 2.34<br>3.66      |                    |      |
| V <sub>OL</sub>  | Maximum Low–Level Output Voltage     | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu A$                                                           | 3.0<br>4.5                                         |                   | 0.0<br>0.0            | 0.1<br>0.1         |                           | 0.1<br>0.1         |                   | 0.1<br>0.1         | V    |
|                  | $V_{IN} = V_{IH}$ or $V_{IL}$        | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4\text{mA}$ $I_{OL} = 8\text{mA}$                                      | 3.0<br>4.5                                         |                   |                       | 0.36<br>0.36       |                           | 0.44<br>0.44       |                   | 0.52<br>0.52       |      |
| I <sub>IN</sub>  | Maximum Input Leakage<br>Current     | V <sub>in</sub> = 5.5 V or<br>GND                                                                                     | 0 to 5.5                                           |                   |                       | ± 0.1              |                           | ± 1.0              |                   | ± 1.0              | μΑ   |
| I <sub>CC</sub>  | Maximum Quiescent<br>Supply Current  | $V_{in} = V_{CC}$ or GND                                                                                              | 5.5                                                |                   |                       | 2.0                |                           | 20                 |                   | 40                 | μА   |
| I <sub>CCT</sub> | Quiescent Supply Current             | Input: V <sub>IN</sub> = 3.4V                                                                                         | 5.5                                                |                   |                       | 1.35               |                           | 1.50               |                   | 1.65               | mA   |
| I <sub>OPD</sub> | Output Leakage Current               | V <sub>OUT</sub> = 5.5V                                                                                               | 0.0                                                |                   |                       | 0.5                |                           | 5.0                |                   | 10                 | μΑ   |

<sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied.

<sup>†</sup>Derating — SOIC Packages: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C

#### AC ELECTRICAL CHARACTERISTICS (Input $t_f = t_f = 3.0 \text{ns}$ )

|                                          |                                                                                                                     |                                                                                                       | T <sub>A</sub> = 25°C |            |              | - 40 to<br>∘°C | <b>T</b> <sub>A</sub> ≤ ' | 125°C        |              |      |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------|------------|--------------|----------------|---------------------------|--------------|--------------|------|
| Symbol                                   | Parameter                                                                                                           | Test Conditions                                                                                       | Min                   | Тур        | Max          | Min            | Max                       | Min          | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Maximum Propagation Delay, A to \( \overline{Y} \)                                                                  | $V_{CC} = 3.3 \pm 0.3 V  C_L = 15 pF$ $C_L = 50 pF$                                                   |                       | 4.8<br>7.3 | 7.0<br>10.5  | 1.0<br>1.0     | 8.5<br>12.0               |              | 10.5<br>14.0 | ns   |
|                                          | (Figures 1 and 3)                                                                                                   | $V_{CC} = 5.0 \pm 0.5 V$ $C_L = 15 pF$ $C_L = 50 pF$                                                  |                       | 3.7<br>5.2 | 5.0<br>7.0   | 1.0<br>1.0     | 6.0<br>8.0                |              | 8.0<br>10.0  |      |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub>   | t <sub>PZH</sub> OEn to Y                                                                                           | $\begin{tabular}{lll} $V_{CC}=3.3\pm0.3$V & $C_L=15$pF \\ $R_L=1$k$\Omega & $C_L=50$pF \end{tabular}$ |                       | 6.8<br>9.3 | 10.5<br>14.0 | 1.0<br>1.0     | 12.5<br>16.0              |              | 15.0<br>19.0 | ns   |
| (Figures 2 and 4)                        | $\begin{tabular}{lll} $V_{CC} = 5.0 \pm 0.5 V$ & $C_L = 15 pF$ \\ $R_L = 1 k \Omega$ & $C_L = 50 pF$ \end{tabular}$ |                                                                                                       | 4.7<br>6.2            | 7.2<br>9.2 | 1.0<br>1.0   | 8.5<br>10.5    |                           | 10.5<br>13.0 |              |      |
| $t_{PLZ}, \ t_{PHZ}$                     | Output Disable Time, OEn to Y                                                                                       | $V_{CC} = 3.3 \pm 0.3 V \ C_L = 50 pF$<br>$R_L = 1 k\Omega$                                           |                       | 11.2       | 15.4         | 1.0            | 17.5                      |              | 20.0         | ns   |
|                                          | (Figures 2 and 4)                                                                                                   | $V_{CC} = 5.0 \pm 0.5 V  C_L = 50 pF$ $R_L = 1 k\Omega$                                               |                       | 6.0        | 8.8          | 1.0            | 10.0                      |              | 11.5         |      |
| t <sub>OSLH</sub> ,<br>t <sub>OSHL</sub> | Output to Output Skew                                                                                               | $V_{CC} = 3.3 \pm 0.3 V$ $C_L = 50 pF$ (Note 1.)                                                      |                       |            | 1.5          |                | 1.5                       |              | 2.0          | ns   |
|                                          |                                                                                                                     | $V_{CC} = 5.0 \pm 0.5 V$ $C_L = 50 pF$ (Note 1.)                                                      |                       |            | 1.0          |                | 1.0                       |              | 1.5          | ns   |
| C <sub>in</sub>                          | Maximum Input<br>Capacitance                                                                                        |                                                                                                       |                       | 4          | 10           |                | 10                        |              | 10           | pF   |
| C <sub>out</sub>                         | Maximum Three–State Output Capacitance (Output in High Impedance State)                                             |                                                                                                       |                       | 6          |              |                |                           |              |              | pF   |

|          |                                         | Typical @ 25°C, V <sub>CC</sub> = 5.0V |    |
|----------|-----------------------------------------|----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Note 2.) | 17                                     | pF |

<sup>1.</sup> Parameter guaranteed by design. t<sub>OSLH</sub> = |t<sub>PLHm</sub> - t<sub>PLHn</sub>|, t<sub>OSHL</sub> = |t<sub>PHLm</sub> - t<sub>PHLn</sub>|.

#### **NOISE CHARACTERISTICS** (Input $t_f = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V)

|                  |                                              | T <sub>A</sub> = 25°C |       |      |
|------------------|----------------------------------------------|-----------------------|-------|------|
| Symbol           | Parameter                                    | Тур                   | Max   | Unit |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.9                   | 1.2   | V    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | - 0.9                 | - 1.2 | V    |
| V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage     |                       | 3.5   | V    |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage      |                       | 1.5   | V    |

<sup>2.</sup>  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}/8$  (per bit).  $C_{PD}$  is used to determine the no–load dynamic power consumption;  $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ .



Figure 3. Switching Waveform



Figure 4. Switching Waveform



\*Includes all probe and jig capacitance

Figure 5. Test Circuit



\*Includes all probe and jig capacitance

Figure 6. Test Circuit

#### **OUTLINE DIMENSIONS**

#### **DW SUFFIX** SOIC **CASE 751D-05 ISSUE F**



20X K REF

- I. DIMENSIONS ARE IN MILLIMETERS.
   INTERPRET DIMENSIONS AND TOLERANCES
   PER ASME Y14.5M, 1994.
   DIMENSIONS D AND E DO NOT INCLUDE MOLD
   PROTEINION.
- PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |  |
|-----|-------------|-------|--|--|--|--|
| DIM | MIN MAX     |       |  |  |  |  |
| A   | 2.35        | 2.65  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |
| Ε   | 7.40        | 7.60  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |  |

#### **DT SUFFIX TSSOP** CASE 948E-02 **ISSUE A**



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- PER SIDE.
  DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN
  EXCESS OF THE K DIMENSION AT MAXIMUM
  MATERIAL CONDITION.
- 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 6.40   | 6.60   | 0.252     | 0.260 |  |
| В   | 4.30   | 4.50   | 0.169     | 0.177 |  |
| С   |        | 1.20   |           | 0.047 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50   | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |
| Н   | 0.27   | 0.37   | 0.011     | 0.015 |  |
| J   | 0.09   | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09   | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19   | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19   | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40   | BSC    | 0.252     |       |  |
| M   | 0°     | 8°     | 0°        | 8°    |  |

#### **OUTLINE DIMENSIONS**

#### **M SUFFIX SOIC EIAJ CASE 967-01 ISSUE 0**



0.10 (0.004)

0.13 (0.005) M





#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) DEED RICE.
- PHOTHUSIONS SHALL NOT EXCEED 0.15 (0.006)
  PER SIDE.

  4. TERMINAL NUMBERS ARE SHOWN FOR
  REFERENCE ONLY.
  5. THE LEAD WIDTH DIMENSION (b) DOES NOT
  INCLUDE DAMBAR PROTRUSION. ALLOWABLE
  DAMBAR PROTRUSION SHALL BE 0.08 (0.003)
  TOTAL IN EXCESS OF THE LEAD WIDTH
  DIMENSION AT MAXIMUM MATERIAL CONDITION.
  DAMBAR CANNOT BE 1 OCATED ON THE 1 OWED. DIMENSION AT MAXIMUM MATERIAL CONDITION.
  DAMBAR CANNOT BE LOCATED ON THE LOWER
  RADIUS OR THE FOOT. MINIMUM SPACE
  BETWEEN PROTRUSIONS AND ADJACENT LEAD
  TO BE 0.46 ( 0.018).

|                | MILLIN | IETERS | INC       | HES   |
|----------------|--------|--------|-----------|-------|
| DIM            | MIN    | MAX    | MIN       | MAX   |
| Α              |        | 2.05   |           | 0.081 |
| A <sub>1</sub> | 0.05   | 0.20   | 0.002     | 0.008 |
| b              | 0.35   | 0.50   | 0.014     | 0.020 |
| С              | 0.18   | 0.27   | 0.007     | 0.011 |
| D              | 12.35  | 12.80  | 0.486     | 0.504 |
| Е              | 5.10   | 5.45   | 0.201     | 0.215 |
| е              | 1.27   | BSC    | 0.050 BSC |       |
| HE             | 7.40   | 8.20   | 0.291     | 0.323 |
| L              | 0.50   | 0.85   | 0.020     | 0.033 |
| LE             | 1.10   | 1.50   | 0.043     | 0.059 |
| M              | 0 °    | 10 °   | 0 °       | 10°   |
| $Q_1$          | 0.70   | 0.90   | 0.028     | 0.035 |
| Z              |        | 0.81   |           | 0.032 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

#### N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET)

Email: ONlit-german@hibbertco.com

French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT)

Email: ONlit@hibbertco.com

#### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, UK, Ireland

#### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

Toll-Free from Mexico: Dial 01-800-288-2872 for Access -

then Dial 866-297-9322

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

Phone: 1-303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781 Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center

4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 **Phone**: 81–3–5740–2700

Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.