Single FET Bus Switch

## **HITACHI**

ADE-205-645 (Z)

Rev. 0 Jan. 2002

#### **Description**

The HD74CBT1G125 features a single high-speed line switch. The switch is disabled when the output enable  $(\overline{OE})$  input is high.

#### **Features**

- Minimal propagation delay through the switch.
- $5 \Omega$  switch connection between two ports.
- TTL-compatible input levels.
- Ultra low quiescent power.
  - -Ideally suited for notebook applications.
- Package type

| Package type | Package code | Package suffix | Taping code        |
|--------------|--------------|----------------|--------------------|
| CMPAK-5pin   | CMPAK-5      | СМ             | E (3000pcs / Reel) |



#### **Outline and Article Indication**



### **Function Table**

| Input OE | Function        |
|----------|-----------------|
| L        | A port = B port |
| Н        | Disconnect      |
|          |                 |

H: High levelL: Low level

## **Pin Arrangement**



### **Absolute Maximum Ratings**

| Item                                                                | Symbol                              | Ratings     | Unit | Conditions            |
|---------------------------------------------------------------------|-------------------------------------|-------------|------|-----------------------|
| Supply voltage range                                                | V <sub>cc</sub>                     | -0.5 to 7.0 | V    |                       |
| Input voltage range *1                                              | V <sub>i</sub>                      | -0.5 to 7.0 | V    |                       |
| Input clamp current                                                 | I <sub>IK</sub>                     | <b>–50</b>  | mA   | V <sub>1</sub> < 0    |
| Continuous output current                                           | I <sub>o</sub>                      | 128         | mA   | $V_o = 0$ to $V_{cc}$ |
| Continuous current through $V_{cc}$ or GND                          | I <sub>CC</sub> or I <sub>GND</sub> | ±100        | mA   |                       |
| Maximum power dissipation at Ta = 25°C (in still air) <sup>12</sup> | $P_{_{T}}$                          | 200         | mW   |                       |
| Storage temperature                                                 | Tstg                                | -65 to 150  | °C   |                       |

Notes:

The absolute maximum ratings are values which must not individually be exceeded, and furthermore, no two of which may be realized at the same time.

- 1. The input and output voltage ratings may be exceeded even if the input and output clamp-current ratings are observed.
- 2. The maximum package power dissipation was calculated using a junction temperature of 150°C.

### **Recommended Operating Conditions**

| Item                               | Symbol           | Min | Max | Unit   | Conditions                     |
|------------------------------------|------------------|-----|-----|--------|--------------------------------|
| Supply voltage range               | V <sub>cc</sub>  | 4.0 | 5.5 | V      |                                |
| Input voltage range                | V <sub>i</sub>   | 0   | 5.5 | V      |                                |
| Output voltage range               | V <sub>I/O</sub> | 0   | 5.5 | V      |                                |
| Input transition rise or fall rate | Δt / Δν          | 0   | 5   | ns / V | V <sub>cc</sub> = 4.5 to 5.5 V |
| Operating free-air temperature     | Ta               | -40 | 85  | °C     |                                |

Note: Unused or floating inputs must be held high or low.

#### DC Electrical Characteristics

 $(Ta = -40 \text{ to } 85^{\circ}C)$ 

| Item                                     | Symbol          | $V_{cc}(V)$ | Min | Typ <sup>⁺¹</sup> | Max  | Unit | Test conditions                                                                    |
|------------------------------------------|-----------------|-------------|-----|-------------------|------|------|------------------------------------------------------------------------------------|
| Clamp diode voltage                      | V <sub>IK</sub> | 4.5         | _   | _                 | -1.2 | V    | I <sub>IN</sub> = -18 mA                                                           |
| Input voltage                            | V <sub>IH</sub> | 4.0 to 5.5  | 2.0 | _                 | _    | V    |                                                                                    |
|                                          | V <sub>IL</sub> | 4.0 to 5.5  | _   | _                 | 0.8  |      |                                                                                    |
| On-state switch resistance <sup>12</sup> | R <sub>on</sub> | 4.0         | _   | 14                | 20   | Ω    | $V_{IN} = 2.4 \text{ V},$ $I_{IN} = 15 \text{ mA}$ Typ at $V_{CC} = 4.0 \text{ V}$ |
|                                          |                 | 4.5         | _   | 5                 | 7    |      | $V_{IN} = 0 V,$ $I_{IN} = 64 \text{ mA}$                                           |
|                                          |                 | 4.5         | _   | 5                 | 7    |      | $V_{IN} = 0 \text{ V},$ $I_{IN} = 30 \text{ mA}$                                   |
|                                          |                 | 4.5         | _   | 10                | 15   | _    | $V_{IN} = 2.4 \text{ V},$ $I_{IN} = 15 \text{ mA}$                                 |
| Input current                            | I <sub>IN</sub> | 0 to 5.5    | _   | _                 | ±1.0 | μΑ   | V <sub>IN</sub> = 5.5 V or GND                                                     |
| Off-state leakage current                | l <sub>oz</sub> | 5.5         | _   | _                 | ±1.0 | μΑ   | $0 \le A, B \le V_{cc}$                                                            |
| Quiescent supply current                 | I <sub>cc</sub> | 5.5         | _   | _                 | 1.0  | μА   | $V_{IN} = V_{CC}$ or GND,<br>$I_{O} = 0$ mA                                        |
| Increase in I <sub>cc</sub> per input '3 | $\Delta I_{cc}$ | 5.5         | _   | _                 | 2.5  | mA   | One input at 3.4 V, other inputs at V <sub>cc</sub> or GND                         |

Notes: For condition shown as Min or Max use the appropriate values under recommended operating conditions.

- 1. All typical values are at  $V_{cc}$  = 5 V (unless otherwise noted), Ta = 25°C.
- 2. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower voltage of the two (A or B) terminals.
- 3. This is the increase in supply current for each input that is at the specified TTL voltage level rather than  $V_{cc}$  or GND.

#### Capacitance

 $(Ta = 25^{\circ}C)$ 

| Item                       | Symbol                 | $V_{cc}$ (V) | Min | Тур | Max | Unit | Test conditions                              |
|----------------------------|------------------------|--------------|-----|-----|-----|------|----------------------------------------------|
| Control input capacitance  | C <sub>IN</sub>        | 5.0          | _   | 3   | _   | pF   | $V_{IN} = 0 \text{ or } 3 \text{ V}$         |
| Input / output capacitance | C <sub>I/O (OFF)</sub> | 5.0          | _   | 5   | _   | pF   | $\frac{V_o}{OE} = 0 \text{ or } 3 \text{ V}$ |

Note: This parameter is determined by device characterization is not production tested.

### **Switching Characteristics**

 $(Ta = -40 \text{ to } 85^{\circ}C)$ 

•  $V_{cc} = 4.0 \text{ V}$ 

| Item                      | Symbol                               | Min | Max  | Unit | Test conditions                             | FROM<br>(Input) | TO<br>(Output) |
|---------------------------|--------------------------------------|-----|------|------|---------------------------------------------|-----------------|----------------|
| Propagation delay time '1 | t <sub>PLH</sub><br>t <sub>PHL</sub> | _   | 0.35 | ns   | $C_L = 50 \text{ pF}$<br>$R_L = 500 \Omega$ | A or B          | B or A         |
| Enable time               | t <sub>zH</sub><br>t <sub>zL</sub>   | _   | 5.5  | ns   | $C_L = 50 \text{ pF}$<br>$R_L = 500 \Omega$ | ŌĒ              | A or B         |
| Disable time              | t <sub>HZ</sub>                      | _   | 4.5  | ns   | C <sub>L</sub> = 50 pF                      | ŌĒ              | A or B         |
|                           | t <sub>LZ</sub>                      | _   | 4.5  |      | $R_L = 500 \Omega$                          |                 |                |

•  $V_{cc} = 5.0 \pm 0.5 \text{ V}$ 

| Item                      | Symbol                               | Min | Max  | Unit | Test<br>conditions                          | FROM<br>(Input) | TO<br>(Output) |
|---------------------------|--------------------------------------|-----|------|------|---------------------------------------------|-----------------|----------------|
| Propagation delay time *1 | t <sub>PLH</sub><br>t <sub>PHL</sub> | _   | 0.25 | ns   | $C_L = 50 \text{ pF}$ $R_L = 500 \Omega$    | A or B          | B or A         |
| Enable time               | t <sub>zH</sub><br>t <sub>zL</sub>   | 1.6 | 4.9  | ns   | $C_L = 50 \text{ pF}$<br>$R_L = 500 \Omega$ | ŌĒ              | A or B         |
| Disable time              | t <sub>HZ</sub>                      | 1.0 | 4.2  | ns   | C <sub>L</sub> = 50 pF                      | ŌĒ              | A or B         |
|                           | t <sub>1.7</sub>                     | 1.0 | 4.8  |      | $R_L = 500 \Omega$                          |                 |                |

Note: 1. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

### **Test Circuit**



#### Waveforms - 1



#### Waveforms - 2



Notes: 1. All input pulses are supplied by generators having the following characteristics : PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r \leq$  2.5 ns,  $t_f \leq$  2.5 ns.

- 2. Waveform A is for an output with internal conditions such that the output is low except when disabled by the output control.
- 3. Waveform B is for an output with internal conditions such that the output is high except when disabled by the output control.
- 4. The output are measured one at a time with one transition per measurement.

## **Package Dimensions**



#### Disclaimer

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent. copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

#### Sales Offices

# HITACHI

Semiconductor & Integrated Circuits Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: (03) 3270-2111 Fax: (03) 3270-5109

LIRI http://www.hitachisemiconductor.com/

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive San Jose CA 95134

Hitachi Europe Ltd. Electronic Components Group Whitebrook Park Lower Cookham Boad Tel: <1> (408) 433-1990 Maidenhead Fax: <1>(408) 433-0223 Berkshire SL6 8YA, United Kingdom

Tel: <44> (1628) 585000 Fax: <44> (1628) 585200

Hitachi Europe GmbH Electronic Components Group Dornacher Straße 3 D-85622 Feldkirchen Postfach 201, D-85619 Feldkirchen

Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Asia I td Hitachi Tower 16 Collver Quay #20-00 Singapore 049318 Tel: <65>-538-6533/538-8577

Fax: <65>-538-6933/538-3877 Tsim Sha Tsui, Kowloon NuRL: http://semiconductor.hitachi.com.sg Tel: <852>-(2)-735-9218

Hitachi Asia I td (Taipei Branch Office) 4/F, No. 167, Tun Hwa North Road Hung-Kuo Building Taipei (105), Taiwan Tel: <886>-(2)-2718-3666 Fax: <886>-(2)-2718-8180

Telex: 23222 HAS-TP URL: http://www.hitachi.com.tw

Copyright © Hitachi, Ltd., 2002. All rights reserved. Printed in Japan.

Colophon 5.0

Hitachi Asia (Hong Kong) Ltd.

7/F., North Tower

World Finance Centre

Harbour City, Canton Road

Fax: <852>-(2)-730-0281

Group III (Electronic Components)

Tsim Sha Tsui, Kowloon Hong Kong

URL: http://semiconductor.hitachi.com.hk