## 8-bit Proprietary Microcontroller <br> CMOS

## F²MC-8L MB89480/MB89480L Series

## MB89485/485L/P485/P485L/PV480

## ■ DESCRIPTION

The MB89480 series has been developed as a general-purpose version of the $\mathrm{F}^{2} \mathrm{MC}^{*}$-8L family consisting of proprietary 8 -bit single-chip microcontrollers.
In addition to a compact instruction set, the microcontroller contains a variety of peripheral functions such as 21bit timebase timer, watch prescaler, PWC timer, PWM timer, 8/16-bit timer/counter, 6-bit PPG, LCD controller/ driver, external interrupt 1 (edge), external interrupt 2 (level), 10-bit A/D converter, UART/SIO, buzzer, watchdog timer reset.
The MB89480 series is designed suitable for LCD remote controller as well as in a wide range of applications for consumer product.
*: $\mathrm{F}^{2} \mathrm{MC}$ stands for FUJITSU Flexible Microcontroller.

## - FEATURES

- Package used LQFP package and SH-DIP package for MB89P485/P485L, MB89485/485L MDIP package and MQFP package for MB89PV480
- High speed operating capability at low voltage
- Minimum execution time: $0.32 \mu \mathrm{~s}$ at 12.5 MHz


## ■ PACKAGES

| 64-pin Plastic SH-DIP | 64-pin Plastic LQFP | 64-pin Ceramic MDIP Ceramic MQFP |  |
| :--- | :--- | :--- | :--- |
| (DIP-64P-M01) | (FPT-64P-M09) | (MDP-64C-P02) | (MQP-64C-P01) |

## MB89480/480L Series

## (Continued)

- F²MC-8L family CPU core

Instruction set optimized for controllers

Multiplication and division instructions
16-bit arithmetic operations
Test and branch instructions
Bit manipulation instructions, etc.

- Six timers

PWC timer (also usable as an interval timer)
PWM timer
8/16-bit timer/counter x 2
21-bit timebase timer
Watch prescaler

- Programmable pulse generator

6-bit PPG with program-selectable pulse width and period

- External interrupt

Edge detection (selectable edge) : 4 channels
Low level interrupt (wake-up function) : 8 channels

- A/D converter (4 channels)

10-bit successive approximation type

- UART/SIO

Synchronous/asynchronous data transfer capability

- LCD controller/driver

Max 31 segments output x 4 commons
Booster for LCD driving (selected by mask option)

- Buzzer

7 frequencies are selectable by software

- Low-power consumption mode

Stop mode (oscillation stops so as to minimize the current consumption.)
Sleep mode (CPU stops so as to reduce the current consumption to approx. $1 / 3$ of normal.)
Watch mode (everything except the watch prescaler stops so as to reduce the power comsumption to an extremely low level.)
Sub-clock mode

- Watchdog timer reset
- I/O ports: Max 42 channels


## MB89480/480L Series

## ■ PRODUCT LINEUP

| Part number <br> Parameter | MB89485L | MB89485 | MB89P485L | MB89P485 | MB89PV480 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Classification | Mass production products (mask ROM product) |  | OTP |  | Piggy-back |
| ROM size | 16K x 8-bit (internal ROM) |  | 16K x 8-bit (internal PROM with read protection) *2 |  | $\begin{gathered} 32 \mathrm{~K} \times 8 \text {-bit } \\ (\text { external ROM) } \end{gathered}$ |
| RAM size | $512 \times 8$-bit |  |  |  | $1 \mathrm{~K} \times 8$-bit |
| CPU functions | Number of instructions $: 136$ <br> Instruction bit length $: 8$ bits <br> Instruction length $: 1$ to 3 bytes <br> Data bit length $: 1,8,16$ bits <br> Minimum execution time $: 0.32 \mu \mathrm{~s}$ at 12.5 MHz <br> Minimum interrupt processing time $: 2.88 \mu \mathrm{~s}$ at 12.5 MHz |  |  |  |  |
| Ports | I/O ports (CMOS) $: 11$ pins <br> N-channel open drain I/O ports $: 28$ pins <br> Output ports (N-channel open drain) $: 2$ pins <br> Input port $: 1$ pin <br> Total $: 42$ pins |  |  |  |  |
| 21-bit timebase timer | Interrupt period ( $0.66 \mathrm{~ms}, 2.6 \mathrm{~ms}, 21.0 \mathrm{~ms}, 335.5 \mathrm{~ms}$ ) at 12.5 MHz. |  |  |  |  |
| Watchdog timer | Reset period ( 167.8 ms to 335.5 ms ) at 12.5 MHz . |  |  |  |  |
| Pulse width count timer | 1 channel. <br> 8-bit one-shot timer operation (supports underflow output, operating clock period: 1, 4, 32 tinst, external). <br> 8 -bit reload timer operation (supports square wave output, operating clock period: 1, 4, 32 tinst, external). <br> 8 -bit pulse width measurement operation (supports continuous measurement, H width, L width, rising edge to rising edge, falling edge to falling edge measurement and both edge measurement). |  |  |  |  |
| PWM timer | 8 -bit reload timer operation (supports square wave output, operating clock period: 1, 4, 32 tinst, external). <br> 8-bit resolution PWM operation. |  |  |  |  |
| 6- bit programmable pulse generator | Can generate square pulse with programmable period. |  |  |  |  |
| 8/16-bit timer/counter <br> 11, 12 | Can be operated either as a 2-channel 8-bit timer/counter (timer 11 and timer 12, each with its own independent operating clock cycle), or as one 16-bit timer/counter. <br> In timer 11 or 16-bit timer/counter operation, event counter operation (external clock-triggered) and square wave output capability. |  |  |  |  |
| 8/16-bit timer/counter $21,22$ | Can be operated either as a 2-channel 8-bit timer/counter (timer 21 and timer 22, each with its own independent operating clock cycle), or as one 16-bit timer/counter. In timer 21 or 16-bit timer/counter operation, event counter operation (external clock-triggered) and square wave output capability. |  |  |  |  |
| External interrupt | 4 independent channels (selectable edge, interrupt vector, request flag). 8 channels (low level interrupt). |  |  |  |  |

(Continued)

## MB89480/480L Series

(Continued)

| Part number Parameter | MB89485L | MB89485 | MB89P485L | MB89P485 | MB89PV480 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A/D converter | 10-bit resolution $\times 4$ channels. <br> A/D conversion function (conversion time: 60 tinst ). <br> Supports repeated activation by internal clock. |  |  |  |  |
| LCD controller/driver | Common output $: 4($ Max $)$ <br> Segment output $: 31($ Max $)$ (selected resistor ladder) <br>  $: 26($ Max $)$ (selected booster) <br> Bias power supply pins $: 4$ <br> LCD display RAM size $: 31 \times 4$ bits <br> Dividing resistor/booster $:$ selected by mask option |  |  |  |  |
| UART/SIO | Synchronous/asynchronous data transfer capability. <br> (Max baud rate: 97.656 Kbps at 12.5 MHz ). <br> ( 7 and 8 bits with parity bit; 8 and 9 bits without parity bit). |  |  |  |  |
| Buzzer output | 7 frequencies are selectable by software. |  |  |  |  |
| Standby mode | Sleep mode, stop mode, watch mode, sub-clock mode. |  |  |  |  |
| Process | CMOS |  |  |  |  |
| Operating voltage | 2.2 V to 3.6 V | 2.2 V to 5.5 V | 2.7 V to 3.6 V | 3.5 V to 5.5 V | 2.7 V to 5.5 V |

*1 : Use MBM27C256A as the external ROM.
*2 : Read protection feature is selected by part number, detail please refer to MASK OPTIONS.
Note : 1 tinst = one instruction cycle (execution time) which can be selected as $1 / 4,1 / 8,1 / 16$, or $1 / 64$ of main clock.
PACKAGE AND CORRESPONDING PRODUCTS

| Package Part number | MB89485/485L | MB89P485/P485L | MB89PV480 |
| :---: | :---: | :---: | :---: |
| DIP-64P-M01 | O | O |  |
| FPT-64P-M09 | O | O | X |
| MDP-64C-P02 | X | X | O |
| MQP-64C-P01 | X | X | O |

O : Availabe
X : Not available

## MB89480/480L Series

## ■ DIFFERENCES AMONG PRODUCTS

## 1. Memory Size

Before evaluating using the piggyback product, verify its differences from the product that will actually be used. Take particular care on the following point:

- The stack area is set at the upper limit of the RAM.


## 2. Current Consumption

- For the MB89PV480, the current consumed by the EPROM mounted in the piggy-back socket is needed to be included.
- When operating at low speed, the current consumed by the one-time PROM product is greater than that for the mask ROM product. However, the current consumption is roughly the same in sleep and stop mode.
- For more information, see "■ ELECTRICAL CHARACTERISTICS".


## 3. Oscillation Stabilization Time after Power-on Reset

- For MB89PV480, MB89P485L and MB89485L, there is no power-on stabilization time after power-on reset.
- For MB89P485, there is power-on stabilization time after power-on reset.
- For MB89485, the power-on stabilization time can be selected.
- For more information, please refer to "■ MASK OPTION".


## MB89480/480L Series

## PIN ASSIGNMENT

(TOP VIEW)

*1: If booster is selected, EC2 and TO2 will be redirected to $\mathrm{P} 03 / \overline{/ \mathrm{NT23}}$ and $\mathrm{P} 04 / \overline{\mathrm{NT} 24}$ respectively. Segment output of P17/SEG30/AN3 - P14/SEG27/AN0 will be disabled.
*2: For product other than MB89P485, pin 31 is NC pin.
*3: Pin assignment on package top.

| Pin no. | $\begin{gathered} \text { Pin } \\ \text { symbol } \end{gathered}$ | Pin no. | $\begin{gathered} \text { Pin } \\ \text { symbol } \end{gathered}$ | Pin no. | $\begin{gathered} \text { Pin } \\ \text { symbol } \end{gathered}$ | Pin no . | $\begin{gathered} \hline \text { Pin } \\ \text { symbol } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 65 | A15 | 73 | A1 | 81 | O6 | 89 | A8 |
| 66 | A12 | 74 | A0 | 82 | 07 | 90 | A13 |
| 67 | A7 | 75 | O1 | 83 | O8 | 91 | A14 |
| 68 | A6 | 76 | O2 | 84 | $\overline{\mathrm{CE}}$ | 92 | V cc |
| 69 | A5 | 77 | O3 | 85 | A10 |  |  |
| 70 | A4 | 78 | Vss | 86 | $\overline{\mathrm{OE}}$ |  |  |
| 71 | A3 | 79 | O4 | 87 | A11 |  |  |
| 72 | A2 | 80 | O5 | 88 | A9 |  |  |

N.C.: As connected internally, do not use.

## MB89480/480L Series

(TOP VIEW)

(FPT-64P-M09)
*1: If booster is selected, EC2 and TO2 will be redirected to P03/INT23 and P04/INT24 respectively. Segment output of P17/SEG30/AN3 - P14/SEG27/AN0 will be disabled.
*2: For product other than MB89P485, pin 23 is NC pin.

## MB89480/480L Series

(Continued)

*1: If booster is selected, EC2 and TO2 will be redirected to P03/INT23 and P04/INT24 respectively. Segment output of P17/SEG30/AN3 - P14/SEG27/ANO will be disabled.
*2: Pin 24 is NC pin.
Pin assignment on package top

| Pin no. | Pin symbol | Pin no. | Pin symbol | Pin no. | Pin symbol | Pin no. | Pin symbol |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 65 | N.C. | 73 | A2 | 81 | N.C. | 89 | $\overline{\mathrm{OE}}$ |
| 66 | VPP | 74 | A1 | 82 | O4 | 90 | N.C. |
| 67 | A12 | 75 | A0 | 83 | O5 | 91 | A11 |
| 68 | A7 | 76 | N.C. | 84 | 06 | 92 | A9 |
| 69 | A6 | 77 | O1 | 85 | 07 | 93 | A8 |
| 70 | A5 | 78 | O2 | 86 | 08 | 94 | A13 |
| 71 | A4 | 79 | O3 | 87 | $\overline{\mathrm{CE}}$ | 95 | A14 |
| 72 | A3 | 80 | Vss | 88 | A10 | 96 | Vcc |

N.C.: As connected internally, do not use.

## MB89480/480L Series

## PIN DESCRIPTION

| Pin number |  |  | Pin name | I/Ocircuit type | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { SH-DIP*1 } \\ & \text { MDIP*4 } \end{aligned}$ | MQFP*2 | QFP*3 |  |  |  |
| 33 | 26 | 25 | X0 | A | Connection pins for a crystal or other oscillator. An external clock can be connected to X0. In this case, leave X1 open. |
| 34 | 27 | 26 | X1 |  |  |
| 29 | 22 | 21 | X0A | A | Connection pins for a crystal or other oscillator. An external clock can be connected to X0A. In this case, leave X1A open. |
| 30 | 23 | 22 | X1A |  |  |
| 35 | 28 | 27 | MODE | B | Input pin for setting the memory access mode. Connect directly to $\mathrm{V}_{\text {ss. }}$. |
| 36 | 29 | 28 | $\overline{\mathrm{RST}}$ | C | Reset I/O pin. The pin is an N-ch open-drain type with pullup resistor and a hysteresis input. The pin outputs an "L" level when an internal reset request is present. Inputting an "L" level initializes internal circuits. |
| 50 to 48 | 43 to 41 | 42 to 40 | $\begin{aligned} & \mathrm{P} 00 / \overline{\mathrm{INT20}} \\ & \text { to } \\ & \text { P02//NT22 } \end{aligned}$ | D | General-purpose CMOS I/O port. <br> A hysteresis input. <br> The pin is shared with external interrupt 2 input. |
| 47 | 40 | 39 | P03/INT23 | D | General-purpose CMOS I/O port. <br> A hysteresis input. <br> The pin is shared with external interrupt 2 input, and shared with 8/16-bit timer/counter 21, 22 input when booster is selected. |
| 46 | 39 | 38 | P04/INT24 | D | General-purpose CMOS I/O port. <br> A hysteresis input. <br> The pin is shared with external interrupt 2 input, and shared with 8/16-bit timer/counter 21, 22 output when booster is selected. |
| 45 | 38 | 37 | $\begin{gathered} \text { P05/INT25/ } \\ \text { PWC } \end{gathered}$ | D | General-purpose CMOS I/O port. <br> A hysteresis input. <br> The pin is shared with external interrupt 2 input, and PWC input. |
| 44 | 37 | 36 | P06/INT26/ PPG | D | General-purpose CMOS I/O port. <br> A hysteresis input. <br> The pin is shared with external interrupt 2 input, and 6-bit PPG output. |
| 43 | 36 | 35 | $\begin{gathered} \text { P07/INT27/ } \\ \text { BUZ } \end{gathered}$ | D | General-purpose CMOS I/O port. <br> A hysteresis input. <br> The pin is shared with external interrupt 2 input and buzzer output. |
| 25 to 28 | 18 to 21 | 17 to 20 | P10/SEG23/ INT10 to P13/ SEG26/INT13 | F/K | General-purpose N-ch open-drain I/O port. <br> A hysteresis input. <br> The pin is shared with external interrupt 1 input and LCD segment output. |

(Continued)

## MB89480/480L Series

| Pin number |  |  | Pin name | $\begin{aligned} & \text { I/O } \\ & \text { circuit } \\ & \text { type } \end{aligned}$ | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|c\|} \hline \text { SH-DIP*1 } \\ \text { MDIP*4 } \end{array}$ | MQFP*2 | QFP*3 |  |  |  |
| 37 to 40 | 30 to 33 | 29 to 32 | P14/SEG27/ AN0 to P17/ SEG30/AN3 | G/K | General-purpose N-ch open-drain I/O port. <br> An analog input. <br> The pin is shared with A/D converter input and LCD segment output. <br> LCD segment output will be disabled when booster is selected. |
| 51 | 44 | 43 | P20/PWM | E | General-purpose CMOS I/O port. The pin is shared with PWM output. |
| 52 | 45 | 44 | P21/SCK | E | General-purpose CMOS I/O port. The pin is shared with UART/SIO clock I/O. |
| 53 | 46 | 45 | P22/SO | E | General-purpose CMOS I/O port. The pin is shared with UART/SIO data output. |
| 54 | 47 | 46 | P23/SI | D | General-purpose CMOS I/O port. The pin is shared with UART/SIO data input. |
| 55 | 48 | 47 | P24/C1/TO2 | H | General-purpose CMOS I/O port. <br> The pin is shared with 8/16-bit timer 21, 22 output (it is redirected to P04/INT24 when booster is selected), and as a capacitor connecting pin when booster is selected. |
| 56 | 49 | 48 | P25/C0/EC2 | F | General-purpose CMOS I/O port. <br> A hysteresis input. <br> The pin is shared with $8 / 16$-bit timer 21, 22 input (it is redirected to P03/INT23 when booster is selected), and as a capacitor connecting pin when booster is selected. |
| 58 | 51 | 50 | P26/V1/TO1 | H | General-purpose CMOS I/O port. <br> The pin is shared with 8/16-bit timer 11, 12 output, and LCD power driving pin. |
| 59 | 52 | 51 | P27/V2/EC1 | F | General-purpose CMOS I/O port. <br> A hysteresis input. <br> The pin is shared with 8/16-bit timer 11, 12 input, and LCD power driving pin. |
| 62 | 55 | 54 | P30/COM2 | I/K | General-purpose N-ch open-drain output port. The pin is shared with the LCD common output. |
| 61 | 54 | 53 | P31/COM3 | I/K | General-purpose N-ch open-drain output port. The pin is shared with the LCD common output. |
| 9 to 16 | 2 to 9 | 1 to 8 | $\begin{aligned} & \hline \text { P40/SEG8 to } \\ & \text { P47/SEG15 } \end{aligned}$ | H/K | General-purpose N-ch open-drain I/O port. The pin is shared with LCD segment output. |
| 17 to 23 | 10 to 16 | 9 to 15 | $\begin{aligned} & \text { P50/SEG16to } \\ & \text { P56/SEG22 } \end{aligned}$ | H/K | General-purpose N-ch open-drain I/O port. The pin is shared with LCD segment output. |
| 24 | 17 | 16 | P57 | J | General-purpose CMOS input port. |

(Continued)

## MB89480/480L Series

(Continued)

| Pin number |  |  | Pin name | $\begin{array}{\|c\|} \hline \text { I/O } \\ \text { circuit } \\ \text { type } \end{array}$ | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { SH-DIP*1 } \\ & \text { MDIP*4 } \end{aligned}$ | MQFP*2 | QFP*3 |  |  |  |
| 2 to 8 | $\begin{aligned} & \hline 59 \text { to } \\ & 64,1 \end{aligned}$ | 58 to 64 | $\begin{aligned} & \hline \text { SEG1 to } \\ & \text { SEG7 } \end{aligned}$ | K | LCD segment output-only pins. |
| 1,63 | 58, 56 | 57, 55 | COMO to COM1 | K | LCD common output-only pins. |
| 60 | 53 | 52 | V3 | - | LCD driving power supply pin. |
| 57 | 50 | 49 | V0/SEG0 | -/ K | LCD driving power supply pin when booster is selected. LCD segment output when booster is not selected. |
| 31 | 24 | 23 | C |  | When MB89P485 is used, connect an external $0.1 \mu \mathrm{~F}$ capacitor between this pin and the ground. |
| 31 | 24 | 23 | C | - | N.C. pin when MB89485/485L, MB89P485L or MB89PV480 is used. |
| 64 | 57 | 56 | Vcc | - | Power supply pin (+3 V or +5 V). |
| 32 | 25 | 24 | Vss | - | Power supply pin (GND). |
| 41 | 34 | 33 | AVcc | - | A/D converter power supply pin. |
| 42 | 35 | 34 | AVss | - | A/D converter power supply pin. Use at the same voltage level as $\mathrm{V}_{\text {ss }}$. |

*1: DIP-64P-M01
*2: MQP-64C-P01
*3: FPT-64P-M09
*4: MDP-64C-P02

## MB89480/480L Series

■ External EPROM Socket (MB89PV480 only)

| Pin number |  | Pin name | I/O | Function |
| :---: | :---: | :---: | :---: | :---: |
| MDIP*1 | MQFP*2 |  |  |  |
| 91 | 95 | A14 | O | Address output pins. |
| 90 | 94 | A13 |  |  |
| 66 | 67 | A12 |  |  |
| 87 | 91 | A11 |  |  |
| 85 | 88 | A10 |  |  |
| 88 | 92 | A9 |  |  |
| 89 | 93 | A8 |  |  |
| 67 | 68 | A7 |  |  |
| 68 | 69 | A6 |  |  |
| 69 | 70 | A5 |  |  |
| 70 | 71 | A4 |  |  |
| 71 | 72 | A3 |  |  |
| 72 | 73 | A2 |  |  |
| 73 | 74 | A1 |  |  |
| 74 | 75 | A0 |  |  |
| 83 | 86 | O8 | 1 | Data input pins. |
| 82 | 85 | 07 |  |  |
| 81 | 84 | 06 |  |  |
| 80 | 83 | O5 |  |  |
| 79 | 82 | O4 |  |  |
| 77 | 79 | O3 |  |  |
| 76 | 78 | O2 |  |  |
| 75 | 77 | O1 |  |  |
| 65 | 65 | N.C. | - | Internally connected pins. Always leave open. |
| 76 | 76 |  |  |  |
| 81 | 81 |  |  |  |
| 90 | 90 |  |  |  |
| 65 | 66 | VPP | 0 | "H" level output pin. |
| 78 | 80 | Vss | 0 | Power supply pin (GND). |
| 84 | 87 | $\overline{\mathrm{CE}}$ | 0 | Chip enable pin for the EPROM. Outputs "H" in standby mode. |
| 86 | 89 | OE | 0 | Output enable pin for the EPROM. Always outputs "L". |
| 92 | 96 | $\mathrm{V}_{\text {cc }}$ | 0 | Power supply pin for the EPROM. |

[^0]
## MB89480/480L Series

## I/O CIRCUIT TYPE

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| A | Stop mode control signal | - Main/Sub-clock circuit <br> - Oscillation feedback resistance is approx. $500 \mathrm{k} \Omega$ for main clock circuit and $5 \mathrm{M} \Omega$ for sub-clock circuit. |
| B |  | - Hysteresis input <br> - The pull-down resistor (not available in MB89P485/P485L) Approx. $50 \mathrm{k} \Omega$ |
| C |  | - The pull-up resistor (P-channel) Approx. $50 \mathrm{k} \Omega$ <br> - Hysteresis input |
| D |  | - CMOS output <br> - CMOS input <br> - Hysteresis input <br> - Selectable pull-up resistor Approx. $50 \mathrm{k} \Omega$ |
| E |  | - CMOS output <br> - CMOS input <br> - Selectable pull-up resistor Approx. $50 \mathrm{k} \Omega$ |

(Continued)

## MB89480/480L Series

(Continued)

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| F |  | - N-ch open-drain output <br> - CMOS input <br> - Hysteresis input |
| G | port analog input | - N-ch open-drain output <br> - CMOS input <br> - Analog input |
| H |  | - N-ch open-drain output <br> - CMOS input |
| 1 |  | - N-ch open-drain output |
| J | $\square-\infty$ port | - CMOS input |
| K |  | - LCD segment output |

## MB89480/480L Series

## ■ HANDLING DEVICES

## 1. Preventing Latch-up

Latch-up may occur on CMOS IC if voltage higher than $\mathrm{V}_{\mathrm{cc}}$ or lower than $\mathrm{V}_{\text {ss }}$ is applied to input and output pins other than medium- to high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in ■ ELECTRICAL CHARACTERISTICS is applied between Vcc and Vss.
When latch-up occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings.
Also, take care to prevent the analog power supply ( A Vcc ) and analog input from exceeding the digital power supply ( $\mathrm{V}_{\mathrm{cc}}$ ) when the analog system power supply is turned on and off.

## 2. Treatment of Unused Input Pins

Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor.
3. Treatment of Power Supply Pins on Microcontrollers with A/DConverter

Connect to be $\mathrm{AV} \mathrm{cc}=\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{AV} \mathrm{Vss}=\mathrm{V}_{\mathrm{ss}}$ even if the $\mathrm{A} / \mathrm{D}$ converter is not in use .
4. Treatment of N.C. Pins

Be sure to leave (internally connected) N.C. pins open.

## 5. Power Supply Voltage Fluctuations

Although $V_{c c}$ power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that Vcc ripple fluctuations ( $\mathrm{P}-\mathrm{P}$ value) will be less than $10 \%$ of the standard V cc value at the commercial frequency ( 50 to 60 Hz ) and the transient fluctuation rate will be less than $0.1 \mathrm{~V} / \mathrm{ms}$ at the time of a momentary fluctuation such as when power is switched.

## 6. Precautions when Using an External Clock

Even when an external clock is used, oscillation stabilization time is required for power-on reset and wake-up from stop mode.

## 7. Notes on noise in the External Reset Pin ( $\overline{\mathrm{RST}}$ )

If the reset pulse applied to the external reset pin ( $\overline{\mathrm{RST}}$ ) does not meet the specifications, it may cause malfunctions. Use caution so that the reset pulse less than the specifications will not be fed to the external reset pin ( $\overline{\mathrm{RST}}$ ).

## MB89480/480L Series

## PROGRAMMING OTPROM IN MB89P485/P485L WITH SERIAL PROGRAMMER

## 1. Programming the OTPROM with Serial Programmer

- All OTP products can be programmed with serial programmer.

2. Programming the OTPROM

- To program the OTPROM using FUJITSU MCU programmer MB91919-001.

Inquiry : Fujitsu Microelectronics Asia Pte Ltd. :TEL (65)-2810770
FAX (65)-2810220

## 3. Programming Adapter for OTPROM

- To program the OTPROM using FUJITSU MCU programmer MB91919-001, use the programming adapter listed below.

| Package | Compatible socket adapter |
| :---: | :---: |
| DIP-64P-M01 | MB91919-812 |
| FPT-64P-M09 | MB91919-813 |

Inquiry : Fujitsu Microelectronics Asia Pte Ltd. : TEL (65)-2810770
FAX (65)-2810220

## 4. OTPROM Content Protection

For product with OTPROM content protection feature (MB89P485/P485L-103, MB89P485/P485L-104), OTPROM content can be read using serial programmer if the OTPROM content protection mechanism is not activated.

One predefined area of the OTPROM (FFFCH) is assigned to be used for preventing the read access of OTPROM content. If the protection code " 00 H " is written in this address ( (FFCH $_{H}$ ), the OTPROM content cannot be read by any serial programmer.
Note: The program written into the OTPROM cannot be verified once the OTPROM protection code is written ("00н" in FFFCH). It is advised to write the OTPROM protection code at last.

## 5. Programming Yield

All bits cannot be programmed at Fujitsu shipping test to a blanked OTPROM microcomputer, due to its nature.
For this reason, a programming yield of $100 \%$ cannot be assured at all times.

## MB89480/480L Series

## ■ PROGRAMMING OTPROM IN MB89P485/P485L WITH PARALLEL PROGRAMMER

1. Programming OTPROM with Parallel Programmer

- Only products without protection feature (i.e. MB89P485/P485L-101 and MB89P485/P485L-102) can be programmed with parallel programmer. Product with protection feature (i.e. MB89P485/P485L-103 and MB89P485/P485L-104) cannot be programmed with parallel programmer.

2. ROM Writer Adapters and Recommended ROM Writers

- The following shows ROM writer adapters and recommended ROM writers.

Ando Electric Co., Ltd. (Parallel programmer)

| Package name | Applicable adapter model | Recommended writer |
| :---: | :---: | :---: |
| DIP-64P-M01 | ROM2-64SD-32DP-8LA2 | AF9708* |
| FPT-64P-M09 | ROM2-64QF2-32DP-8LA3 | AF9709* $^{*}$ |

*: For the programmer and the version of the programmer, contact the Flash Support Group, Inc.
Fujitsu Microelectronics Asia Pte Ltd. (Serial programmer)

| Package name | Applicable adapter model | Recommended writer |
| :---: | :---: | :---: |
| DIP-64P-M01 | MB91919-604 | MB91919-001 |
| FPT-64P-M09 | MB91919-605 |  |

Inquiries : Fujitsu Microelectronics Asia Pte Ltd. : TEL (65)-2810770

Sunhayato Corp.

Flash Support Group, Inc
: TEL 81-(3)-3986-7791
: FAX 81-(3)-3971-0535
E-mail : adapter@sunhayato.co.jp
: FAX 81-(53)-428-8377
E-mail : support@j-fsg.co.jp
3. Writing Data to the OTPROM using Writer from Minato Electronics Co., Ltd.
(1) Set the OTPROM writer for the CU50-OTP (device code: cdB6DC).
(2) Load the program data to the OTPROM writer.
(3) Write data using the OTPROM writer.
4. Programming Yield

All bits cannot be programmed at Fujitsu shipping test to a blanked OTPROM microcomputer, due to its nature. For this reason, a programming yield of $100 \%$ cannot be assured at all times.

## MB89480/480L Series

PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE

## 1. EPROM for Use

MBM27C256A-20TVM
2. Programming Socket Adapter

To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer: Sun Hayato
Co., Ltd.) listed below.

| Package | Adapter socket part number |
| :---: | :---: |
| LCC-32 (Rectangle) | ROM-32LC-28DP-S |

Inquiry: Sun Hayato Co., Ltd.: TEL 81-3-3986-0403
3. Memory Space

Memory space in each mode is shown in the diagram below.

4. Programming to the EPROM
(1) Set the EPROM programmer to the MBM27C256.
(2) Load program data into the EPROM programmer at 0000 н to 7 FFF н.
(3) Program to 0000н to 7FFFн with the EPROM programmer.

## MB89480/480L Series

## BLOCK DIAGRAM


*1: If booster is selected, EC2 and TO2 will be redirected to P03/INT23 and P04/INT24 respectively. Segment output of P14/SEG27/AN0 to P17/SEG30/AN3 will be disabled.
*2: For product other than MB89P485, C pin is NC pin.
*3: If booster is selected, it serves as V0. If booster is not selected, it serves as SEG0.
*4: P20 to P23 are CMOS I/O ports. P24 to P27 are N-ch open-drain I/O ports. P57 is input-only port.

## MB89480/480L Series

## CPU CORE

## 1. Memory Space

The microcontrollers of the MB89480 series offer a memory space of 64 Kbytes for storing all of I/O, data, and program areas. The I/O area is located the lowest address. The data area is provided immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is located at exactly the opposite end, that is, near the highest address. Provide the tables of interrupt reset vectors and vector call instructions toward the highest address within the program area. The memory space of the MB89480 series is structured as illustrated below.

## Memory Space

MB89485/485L


MB89P485/P485L


Vector table (reset, interrupt, vector call instruction)

## MB89480/480L Series

## 2. Registers

The F²MC-8L family has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The following registers are provided:
Program counter (PC) : A 16-bit register for indicating instruction storage positions.
Accumulator (A) : A 16-bit temporary register for storing arithmetic operations, etc. When the instruction is an 8 -bit data processing instruction, the lower byte is used.
Temporary accumulator (T) : A 16-bit register for performing arithmetic operations with the accumulator. When the instruction is an 8-bit data processing instruction, the lower byte is used.
Index register (IX) : A 16-bit register for index modification.
Extra pointer (EP) : A 16-bit pointer for indicating a memory address.
Stack pointer (SP) : A 16-bit register for indicating a stack area.
Program status (PS) : A 16-bit register for storing a register pointer, a condition code.


The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.)

## Structure of the Program Status Register



## MB89480/480L Series

The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below.

## Rule for Conversion of Actual Addresses of the General-purpose Register Area



The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt.

H-flag : Set to "1" when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Clear to "0" otherwise. This flag is for decimal adjustment instructions.
I-flag : Interrupt is allowed when this flag is set to " 1 ". Interrupt is prohibited when the flag is set to " 0 ". Clear to "0" when reset.
IL1,0 : Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit.

| IL1 | ILO | Interrupt level | Priority |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 1 | High |
| 0 | 1 |  | $\vdots$ |
| 1 | 0 | 2 | Low $=$ no interrupt |
| 1 | 1 | 3 |  |

N-flag : Set to "1" if the MSB is set to " 1 " as the result of an arithmetic operation. Clear to " 0 " otherwise.
Z-flag : Set to "1" when an arithmetic operation results in "0". Clear to "0" otherwise.
V-flag : Set to "1" if a signed numeric value overflows because of an arithmetic calculation. Clear to "0" if the overflow does not occur.
C-flag : Set to "1" when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Clear to " 0 " otherwise. Set to the shift-out value in the case of a shift instruction.

## MB89480/480L Series

The following general-purpose registers are provided:
General-purpose registers: An 8-bit register for storing data
The general-purpose registers are 8 bits and located in the register banks of the memory. One bank contains eight registers. Up to a total of 32 banks can be used on the MB89480 series. The bank currently in use is indicated by the register bank pointer (RP).

## Register Bank Configuration



## MB89480/480L Series

I/O MAP

| Address | Register name | Register description | Read/Write | Initial value |
| :---: | :---: | :---: | :---: | :---: |
| 00н | PDR0 | Port 0 data register | R/W | XXXXXXXX |
| 01н | DDR0 | Port 0 data direction register | W* | 00000000в |
| 02н | PDR1 | Port 1 data register | R/W | XXXXXXXX |
| 03н | DDR1 | Port 1 data direction register | W* | 00000000в |
| 04н | PDR2 | Port 2 data register | R/W | 00000000в |
| 05 | (Reserved) |  |  |  |
| 06н | DDR2 | Port 2 data direction register | R/W | 00000000в |
| 07 ${ }^{\text {}}$ | SYCC | System clock control register | R/W | X-1MM100в |
| 08н | STBC | Standby control register | R/W | 00010XXX |
| 09н | WDTC | Watchdog timer control register | W* | 0---XXXXв |
| 0Ан | TBTC | Timebase timer control register | R/W | 00---000в |
| OBH | WPCR | Watch prescaler control register | R/W | 00--0000в |
| 0 CH | PDR3 | Port 3 data register | R/W | ------11в |
| 0DH | (Reserved) |  |  |  |
| ОЕн | RSFR | Reset flag register | R | XXXX---в |
| OFH | (Reserved) |  |  |  |
| 10н | PDR4 | Port 4 data register | R/W | 11111111B |
| 11н | (Reserved) |  |  |  |
| 12H | PDR5 | Port 5 data register | R/W | X1111111в |
| 13 H to 1FH | (Reserved) |  |  |  |
| $2 \mathrm{H}^{\text {H}}$ | SMC1 | UART/SIO mode control register 1 | R/W | 00000000в |
| 21н | SMC2 | UART/SIO mode control register 2 | R/W | 00000000в |
| 22н | SRC | UART/SIO rate control register | R/W | XXXXXXXX |
| 23н | SSD | UART/SIO status/data register | R | 00001---в |
| 24 + | SIDR/SODR | UART/SIO data register | R/W | ХХХХХХХХв |
| 25 H | EIC1 | External interrupt 1 control register 1 | R/W | 00000000в |
| 26н | EIC2 | External interrupt 1 control register 2 | R/W | 00000000в |
| 27 ${ }^{\text {}}$ | EIE2 | External interrupt 2 enable register | R/W | 00000000в |
| 28н | EIF2 | External interrupt 2 flag register | R/W | --------0в |
| 29н to 2Bн | (Reserved) |  |  |  |
| 2 CH | ADC1 | A/D control register 1 | R/W | -0000000в |
| 2Dн | ADC2 | A/D control register 2 | R/W | -0000001в |
| 2 E | ADDH | A/D data register (Upper byte) | R | ------ХХв |
| $2 \mathrm{~F}_{\mathrm{H}}$ | ADDL | A/D data register (Lower byte) | R | XXXXXXXX |
| 30н | ADEN | A/D input enable register | R/W | 1111----в |
| 31н | PCR1 | PWC control register 1 | R/W | $0-0-0^{000}$ |
| 32н | PCR2 | PWC control register 2 | R/W | 00000000в |
| 33н | PLBR | PWC reload buffer register | R/W | XXXXXXXX |

(Continued)

## MB89480/480L Series

(Continued)

| Address | Register name | Register description | Read/Write | Initial value |
| :---: | :---: | :---: | :---: | :---: |
| 34 | CNTR | PWM timer control register | R/W | $0-000000$ в |
| 35 + | COMR | PWM timer compare register | W* | XXXXXXXX |
| 36н | T22CR | Timer 22 control register | R/W | 000000Х0в |
| 37 | T21CR | Timer 21 control register | R/W | 000000Х0в |
| 38 | T22DR | Timer 22 data register | R/W | XXXXXXXX |
| 39н | T21DR | Timer 21 data register | R/W | XXXXXXXX |
| ЗАн | T12CR | Timer 12 control register | R/W | 000000ХОв |
| ЗВн | T11CR | Timer 11 control register | R/W | 000000Х0в |
| 3Сн | T12DR | Timer 12 data register | R/W | XXXXXXXX |
| 3D | T11DR | Timer 11 data register | R/W | XXXXXXXX |
| ЗЕн | PPGC1 | PPG control register 1 | R/W | 00000000в |
| $3 \mathrm{FH}_{4}$ | PPGC2 | PPG control register 2 | R/W | 0-000000в |
| 40H | BUZR | Buzzer control register | R/W | -----000в |
| 41н to 5Dн | (Reserved) |  |  |  |
| 5 Eн $^{\text {¢ }}$ | LCR1 | LCD controller control register 1 | R/W | 00010000в |
| $5 \mathrm{~F}_{\mathrm{H}}$ | LCR2 | LCD controller control register 2 | R/W | -0000000в |
| 60H to 6FH | VRAM | LCD data RAM | R/W | XXXXXXXX |
| 70н | PURC0 | Port 0 pull up resistor control register | R/W | 11111111в |
| 71 ${ }^{\text {}}$ | (Reserved) |  |  |  |
| 72н | PURC2 | Port 2 pull up resistor control register | R/W | ----1111в |
| 73 to 7Ан | (Reserved) |  |  |  |
| 7Вн | ILR1 | Interrupt level setting register 1 | W* | 11111111в |
| 7 CH | ILR2 | Interrupt level setting register 2 | W* | 11111111в |
| 7D | ILR3 | Interrupt level setting register 3 | W* | 11111111в |
| 7Ен | ILR4 | Interrupt level setting register 4 | W* | 11111111в |
| 7F\% | (Reserved) |  |  |  |

*: Bit manipulation instruction cannot be used.

- Read/write access symbols

R/W : Readable and writable
R : Read-only
W : Write-only

- Initial value symbols

0 : The initial value of this bit is " 0 ".
1 : The initial value of this bit is " 1 ".
$X \quad$ : The initial value of this bit is undefined.

- : Unused bit.

M : The initial value of this bit is determined by mask option.

## MB89480/480L Series

## - ELECTRICAL CHARACTERISTICS

## 1. Absolute Maximum Ratings

$\left(\mathrm{AV} \mathrm{ss}=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}\right)$

| Parameter | Symbol | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| Power supply voltage | Vcc AVcc | Vss-0.3 | Vss +6.0 | V | MB89PV480, MB89P485, MB89485 <br> AV cc must not exceed $\mathrm{V}_{\mathrm{cc}}$ |
|  | Vcc AV cc | Vss-0.3 | Vss +4.0 | V | MB89P485L, MB89485L AV cc must not exceed $\mathrm{V}_{\mathrm{cc}}$ |
| LCD power supply voltage | V0 to V3 | Vss-0.3 | Vss +6.0 | V |  |
| Input voltage | V | Vss-0.3 | $\mathrm{V} \mathrm{cc}+0.3$ | V | P00 to P07, P10 to P17, P20 to P27, P40 to P47, P50 to P57 |
| Output voltage | Vo | Vss-0.3 | V cc +0.3 | V | P00 to P07, P10 to P17, P20 to P27, P30 to P31, P40 to P47, P50 to P56 |
| Maximum clamp current | Iclamp | -2.0 | +2.0 | mA | * |
| Total maximum clamp current | $\sum$ \|Iclamp| | - | 20 | mA | * |
| "L" level maximum output current | loL | - | 15 | mA |  |
| "L" level average output current | lolav | - | 4 | mA | Average value (operating current $\times$ operating rate) |
| "L" level total maximum output current | Elo | - | 100 | mA |  |
| "L" level total average output current | Elolav | - | 40 | mA | Average value (operating current $\times$ operating rate) |
| " H " level maximum output current | Іон | - | -15 | mA |  |
| "H" level average output current | lohav | - | -4 | mA | Average value (operating current $\times$ operating rate) |
| " H " level total maximum output current | £ ${ }_{\text {loн }}$ | - | -50 | mA |  |
| "H" level total average output current | ऽlohav | - | -20 | mA | Average value (operating current $\times$ operating rate) |
| Power consumption | PD | - | 300 | mW |  |
| Operating temperature | TA | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |  |

Precautions: Permanent device damage may occur if the above "Absolute Maximum Ratings" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

* : • Applicable to pins: P00 to P07, P20 to P23, AN0 to AN3
- Use within recommended operating conditions.
- Use at DC voltage (current).
- The +B signal should always be applied with a limiting resistance placed between the +B signal and the microcontroller.
- The value of the limiting resistance should be set so that when the +B signal is applied the input current to the microcontroller pin does not exceed rated values, either instantaneously or for prolonged periods.


## MB89480/480L Series

- Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the Vcc pin, and this may affect other devices.
- Note that if a +B signal is input when the microcontroller current is off (not fixed at 0 V ), the power supply is provided from the pins, so that incomplete operation may result.
- Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the power-on result.
- Care must be taken not to leave the $+B$ input pin open.
- Note that analog system input/output pins other than the A/D input pins (LCD drive pins, comparator input pins, etc.) cannnot accept $+B$ signal input.
- Sample recommended circuits :
- Input/Output Equivalent circuits


WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.
2. Recommended Operating Conditions

| Parameter | Symbol | Value |  | Unit | Remarks |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |  |
| Power supply voltage | Vcc <br> AVcc | 2.2* | 5.5 | V | Operation assurance range | MB89485 |
|  |  | 3.5* | 5.5 | V | Operation assurance range | MB89P485 |
|  |  | 2.7* | 5.5 | V | Operation assurance range | MB89PV480 |
|  |  | 1.5 | 5.5 | V | Retains the RAM state in stop mode | MB89485, MB89P485, MB89PV480 |
|  |  | 2.2* | 3.6 | V | Operation assurance range | MB89485L, MB89P485L |
|  |  | 1.5 | 3.6 | V | Retains the RAM state in stop mode |  |
| LCD power supply voltage | V0 to V3 | Vss | Vcc | V |  |  |
| Operating temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |  |  |  |

## MB89480/480L Series

* : These values depend on the operating conditions and the analog assurance range. See Figure 1, 2, 3 and " 5 . A/D Converter Electrical Characteristics."


Figure 1 Operating Voltage vs. Main Clock Operating Frequency (MB89P485/485)


Figure 2 Operating Voltage vs. Main Clock Operating Frequency (MB89P485L/485L)

## MB89480/480L Series



Figure 3 Operating Voltage vs. Main Clock Operating Frequency (MB89PV480)
Figure 1, 2 and 3 indicate the operating frequency of the external oscillator at an instruction cycle of $4 /$ Fch.
Since the operating voltage range is dependent on the instruction cycle, see minimum execution time if the operating speed is switched using a gear.
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## MB89480/480L Series

## 3. DC Characteristics

( $\mathrm{A} \mathrm{V} \mathrm{cc}=\mathrm{V} \mathrm{cc}=5.0 \mathrm{~V}$ for MB89PV480, MB89P485, MB89485, AV ss $=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ) $\mathrm{AV} \mathrm{cc}=\mathrm{V} \mathrm{cc}=3.0 \mathrm{~V}$ for MB89P485L, MB89485L, AV ss $=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Pin | Condition | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| "H" level input voltage | VIH | $\begin{aligned} & \text { P00 to P07, } \\ & \text { P10 to P17, } \\ & \text { P20 to P27, } \\ & \text { P40 to P47, } \\ & \text { P50 to P57, } \end{aligned}$ | - | 0.7 Vcc | - | V cc +0.3 | V |  |
|  | Vihs | RST, MODE, EC1, EC2, PWC, SCK, SI, INT10 to INT13, INT20 to $\overline{\text { NNT27 }}$ | - | 0.8 Vcc | - | $\mathrm{V} \mathrm{cc}+0.3$ | V |  |
| "L" level input voltage | VIL | $\begin{aligned} & \text { P00 to P07, } \\ & \text { P10 to P17, } \\ & \text { P20 to P27, } \\ & \text { P40 to P47, } \\ & \text { P50 to P57 } \end{aligned}$ | - | Vss-0.3 | - | 0.3 Vcc | V |  |
|  | Viss | RST, MODE, EC1, EC2, PWC, SCK, SI, INT10 to INT13, $\overline{\text { INT20 }}$ to $\overline{\text { INT27 }}$ | - | Vss-0.3 | - | 0.2 Vcc | V |  |
| Open-drain output pin application voltage | Vo | P10 to P17, P24 to P27, |  | Vss-0.3 |  | $\mathrm{Vcc}+0.3$ |  | Product without booster |
|  | V | $\begin{aligned} & \text { P40 to P47, } \\ & \text { P50 to P56 } \end{aligned}$ | - | $V_{s s}-0.3$ | - | V3 | $\checkmark$ | Product with booster |
| "H" level output voltage | Vон | $\begin{aligned} & \text { P00 to P07, } \\ & \text { P20 to P23, } \end{aligned}$ | $\mathrm{IOH}=-2.0 \mathrm{~mA}$ | 4.0 | - | - | V | MB89PV480, MB89P485, MB89485 |
|  |  |  |  | 2.2 | - | - | V | $\begin{aligned} & \hline \text { MB89P485L, } \\ & \text { MB89485L } \end{aligned}$ |
| "L" level output voltage | VoL | $\begin{array}{\|l\|} \hline \text { P00 to P07, } \\ \text { P10 to P17, } \\ \text { P20 to P27, } \\ \text { P30 to P31, } \\ \text { P40 to P47, } \\ \text { P50 to P56, RST } \end{array}$ | $\mathrm{loL}=4.0 \mathrm{~mA}$ | - | - | 0.4 | V | MB89PV480, MB89P485, MB89485 |
|  |  | $\begin{array}{\|l} \text { P00 to P07, } \\ \text { P20 to P23, RST } \end{array}$ |  | - | - | 0.4 | V | MB89P485L, MB89485L |
|  |  | $\begin{aligned} & \text { P10 to P17, } \\ & \text { P24 to P27, } \\ & \text { P30 to P31, } \\ & \text { P40 to P47, } \\ & \text { P50 to P56 } \end{aligned}$ | $\mathrm{loL}=2.0 \mathrm{~mA}$ | - | - | 0.4 | V | MB89P485L, MB89485L |

(Continued)

## MB89480/480L Series

(Continued)
( $\mathrm{AV} \mathrm{Vc}=\mathrm{V} \mathrm{cc}=5.0 \mathrm{~V}$ for MB89PV480, MB89P485, MB89485, $A V \mathrm{ss}=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ) $\mathrm{AV} \mathrm{cc}=\mathrm{V} \mathrm{cc}=3.0 \mathrm{~V}$ for MB89P485L, MB89485L, AV Ss $=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin | Condition | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Input leakage current | IL | P00 to P07, P10 to P17, P20 to P27, P40 to P47, P50 to P57 | $0.45 \mathrm{~V}<\mathrm{V}_{1}<\mathrm{V}_{\mathrm{cc}}$ | -5 | - | +5 | $\mu \mathrm{A}$ | Without pull-up resistor |
| Open-drain output leakage current | ILod | P10 to P17, P24 to P27, P30 to P31, P40 to P47, P50 to P56 | 0.45 V $<\mathrm{V}_{1}<\mathrm{V}_{\mathrm{cc}}$ | -5 | - | +5 | $\mu \mathrm{A}$ |  |
| Pull-down resistance | Roown | MODE | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | 25 | 50 | 100 | k $\Omega$ | Except MB89P485, MB89P485L |
| Pull-up resistance | Rpull | $\begin{aligned} & \text { P00 to P07, } \\ & \frac{\text { P20 to P23, }}{\text { RST }} \end{aligned}$ | $\mathrm{V}_{1}=0.0 \mathrm{~V}$ | 25 | 50 | 100 | k $\Omega$ | When pull-up resistor is selected (except $\overline{\text { RST }}$ ) |
| Power supply curren | Icc1 | Vcc | $\begin{aligned} & \mathrm{F}_{\mathrm{cH}}=10 \mathrm{MHz}, \\ & \text { tinst }=0.4 \mu \mathrm{~s}, \end{aligned}$ <br> Main clock run mode | - | 6 | 13 | mA | MB89485 |
|  |  |  |  | - | 3 | 7 |  | MB89485L |
|  |  |  |  | - | 5 | 10 |  | MB89P485 |
|  |  |  |  | - | 4 | 8 |  | MB89P485L |
|  | Icca |  | $\begin{aligned} & \mathrm{F}_{\mathrm{cH}}=10 \mathrm{MHz}, \\ & \text { tinst }=6.4 \mu \mathrm{~s}, \end{aligned}$ <br> Main clock run mode | - | 0.9 | 3 | mA | MB89485 |
|  |  |  |  | - | 0.4 | 1.5 |  | MB89485L |
|  |  |  |  | - | 0.9 | 3 |  | MB89P485 |
|  |  |  |  | - | 0.5 | 2 |  | MB89P485L |
|  | Iccs1 |  | $\begin{aligned} & \mathrm{F}_{\mathrm{CH}}=10 \mathrm{MHz}, \\ & \mathrm{tinst}=0.4 \mu \mathrm{~s}, \end{aligned}$ <br> Main clock sleep mode | - | 2 | 5 | mA | MB89485 |
|  |  |  |  | - | 1 | 2.5 |  | MB89485L |
|  |  |  |  | - | 2.5 | 5 |  | MB89P485 |
|  |  |  |  | - | 1.2 | 2.5 |  | MB89P485L |
|  | Iccs2 |  | $\begin{aligned} & \mathrm{FcH}_{\mathrm{cH}}=10 \mathrm{MHz}, \\ & \text { tinst }=6.4 \mu \mathrm{~s}, \\ & \text { Main clock sleep } \\ & \text { mode } \end{aligned}$ | - | 0.7 | 2 | mA | MB89485 |
|  |  |  |  | - | 0.3 | 1 |  | MB89485L |
|  |  |  |  | - | 0.9 | 2 |  | MB89P485 |
|  |  |  |  | - | 0.4 | 1 |  | MB89P485L |
|  | Iccl |  | $\begin{aligned} & \mathrm{F}_{\mathrm{CL}}=32.768 \mathrm{kHz}, \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \\ & \text { Sub-clock run } \\ & \text { mode } \end{aligned}$ | - | 40 | 85 | $\mu \mathrm{A}$ | MB89485 |
|  |  |  |  | - | 22 | 50 |  | MB89485L |
|  |  |  |  | - | 400 | 800 |  | MB89P485 |
|  |  |  |  | - | 25 | 50 |  | MB89P485L |

(Continued)

## MB89480/480L Series

$\left(\mathrm{AVcc}=\mathrm{Vcc}=5.0 \mathrm{~V}\right.$ for MB89PV480, MB89P485, MB89485, $A V \mathrm{ss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+85^{\circ} \mathrm{C}\right)$ $\mathrm{AV} \mathrm{cc}=\mathrm{V} \mathrm{cc}=3.0 \mathrm{~V}$ for MB89P485L, MB89485L, AV ss $=\mathrm{V} \mathrm{ss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin | Condition | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Power supply curren | Iccıs | V cc | $\begin{aligned} & \mathrm{F}_{\mathrm{cL}}=32.768 \mathrm{kHz}, \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \end{aligned}$ <br> Sub-clock sleep mode | - | 15 | 30 | $\mu \mathrm{A}$ | MB89485 |
|  |  |  |  | - | 7 | 15 |  | MB89485L |
|  |  |  |  | - | 12 | 30 |  | MB89P485 |
|  |  |  |  | - | 7 | 15 |  | MB89P485L |
|  | Ісст |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C},$ <br> Watch mode, Main clock stop mode | - | 2 | 10 | $\mu \mathrm{A}$ | MB89485 |
|  |  |  |  | - | 1 | 5 |  | MB89485L |
|  |  |  |  | - | 5 | 15 |  | MB89P485 |
|  |  |  |  | - | 1 | 5 |  | MB89P485L |
|  | Icch |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C},$ <br> Sub-clock stop mode | - | 1 | 5 | $\mu \mathrm{A}$ | MB89485 |
|  |  |  |  | - | 0.8 | 4 |  | MB89485L |
|  |  |  |  | - | 3 | 10 |  | MB89P485 |
|  |  |  |  | - | 0.8 | 4 |  | MB89P485L |
|  | IA | $\mathrm{AV}_{\mathrm{cc}}$ | A/D conversion active | - | 1.3 | 6 | mA | MB89485 |
|  |  |  |  | - | 1 | 3 |  | MB89485L |
|  |  |  |  | - | 1.3 | 6 |  | MB89P485 |
|  |  |  |  | - | 1 | 3 |  | MB89P485L |
|  | Іан |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C},$ <br> A/D conversion stop | - | 1 | 5 | $\mu \mathrm{A}$ | MB89485 |
|  |  |  |  | - | 0.8 | 4 |  | MB89485L |
|  |  |  |  | - | 1 | 5 |  | MB89P485 |
|  |  |  |  | - | 0.8 | 4 |  | MB89P485L |
| Common output impedance | Rucom | COMO to COM3 | V 1 to $\mathrm{V} 3=+3.0 \mathrm{~V}$ | - | - | 2.5 | $\mathrm{k} \Omega$ | $\begin{array}{\|l\|} \hline \text { MB89P485L, } \\ \text { MB89485L } \\ \hline \end{array}$ |
|  |  |  | V 1 to $\mathrm{V} 3=+5.0 \mathrm{~V}$ |  |  |  |  | MB89PV480, MB89P485, MB89485 |
| Segment output impedance | Rvseg | $\begin{aligned} & \text { SEGO to } \\ & \text { SEG30 } \end{aligned}$ | V 1 to $\mathrm{V} 3=+3.0 \mathrm{~V}$ | - | - | 15 | k $\Omega$ | MB89P485L, <br> MB89485L |
|  |  |  | V 1 to $\mathrm{V} 3=+5.0 \mathrm{~V}$ |  |  |  |  | MB89PV480, MB89P485, MB89485 |
| LCD divided resistance | Rlcd | - | Between V cc and Vss | 300 | 500 | 750 | k $\Omega$ |  |

(Continued)

## MB89480/480L Series

(Continued)
$\left(\mathrm{AVcc}=\mathrm{Vcc}=5.0 \mathrm{~V}\right.$ for MB89PV480, MB89P485, MB89485, AV ss $=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ) $\mathrm{AV} \mathrm{Cc}=\mathrm{V} \mathrm{cc}=3.0 \mathrm{~V}$ for MB89P485L, MB89485L, $\mathrm{AV} \mathrm{Vs}=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Pin | Condition | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| LCD controller/ driver leakage current | ILcdL | V0 to V3, COMO to COM3, SEG0 to SEG30 | - | - | - | $\pm 1$ | $\mu \mathrm{A}$ |  |
| Booster for LCD driving output voltage | Vv3 | V3 | $\mathrm{V} 1=1.5 \mathrm{~V}$ | 4.3 | 4.5 | 4.7 | V | Products with booster only |
|  | Vv2 | V2 | $\mathrm{V} 1=1.5 \mathrm{~V}$ | 2.9 | 3.0 | 3.1 | V |  |
| Reference inputvoltage for LCD driving | $\mathrm{V}_{\mathrm{v} 1}$ | V1 | $\mathrm{ln}=0.0 \mu \mathrm{~A}$ | 1.4 | 1.5 | 1.7 | V |  |
| Reference voltage input impedance | Rrin | V1 | - | 8.5 | 9.8 | 11 | $\mathrm{k} \Omega$ |  |
| Input capacitance | $\mathrm{Cin}^{\text {m}}$ | Other than Vcc, Vss, AVcc, AVss | $\mathrm{f}=1 \mathrm{MHz}$ | - | 5 | 15 | pF |  |

## MB89480/480L Series

## 4. AC Characteristics

(1) Reset Timing
( $\mathrm{AV} \mathrm{cc}=\mathrm{Vcc}=5.0 \mathrm{~V}$ for MB89PV480, MB89P485, MB89485, $A V \mathrm{ss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ) $\mathrm{AV} \mathrm{cc}=\mathrm{V} \mathrm{cc}=3.0 \mathrm{~V}$ for MB89P485L, MB89485L, $\mathrm{AVss}=\mathrm{Vss}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Condition | Value |  | Remarks |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| RST "L" pulse width | tzlzH | - | 48 thcyl | - | ns |  |

Note : thcyl is the oscillation cycle ( $1 / \mathrm{Fch}$ ) to input to the X 0 pin.
The MCU operation is not guaranteed when the "L" pulse width is shorter than tzzzH.

(2) Power-on Reset

| Parameter | Symbol | Condition | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Power supply rising time | tr | - | - | 50 | ms |  |
| Power supply cut-off time | toff |  | 1 | - | ms | Due to repeated operations |

Note : Make sure that power supply rises within the selected oscillation stabilization time.
Rapid changes in power supply voltage may cause a power-on reset. If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended.


Vth $=3.5 \mathrm{~V}$ for MB89PV480, MB89P485 and MB89485
Vth $=1.8 \mathrm{~V}$ for MB89P485L and MB89485L

## MB89480/480L Series

(3) Clock Timing
$\left(\mathrm{A} \mathrm{V}_{\mathrm{ss}}=\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Clock frequency | Fch | X0, X1 | 1 | - | 12.5 | MHz |  |
|  | FcL | X0A, X1A | - | 32.768 | - | kHz |  |
| Clock cycle time | theyl | X0, X1 | 80 | - | 1000 | ns |  |
|  | tıcyl | X0A, X1A | - | 30.5 | - | $\mu \mathrm{s}$ |  |
| Input clock pulse width | $\begin{aligned} & \text { Pwh } \\ & \text { PwL } \end{aligned}$ | X0 | 20 | - | - | ns | External clock |
|  | Ршнц Pwll | X0A | - | 15.2 | - | $\mu \mathrm{S}$ |  |
| Input clock rising/falling time | $\begin{aligned} & \text { tcr } \\ & \text { tcc } \end{aligned}$ | X0, X0A | - | - | 10 | ns |  |

X0 and X1 Timing and Conditions


Main Clock Conditions


## MB89480/480L Series

Sub-clock Timing and Conditions

(4) Instruction Cycle

| Parameter | Symbol | Value | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: |
| Instruction cycle (minimum execution time) | tinst | 4/Fсн, 8/Fсн, 16/Fсн, 64/Fсн | $\mu \mathrm{s}$ | $(4 / \text { Fch }) \text { tinst }=0.32 \mu \mathrm{~s} \text { when operating }$ $\text { at } \mathrm{F}_{\mathrm{cн}}=12.5 \mathrm{MHz}$ |
|  |  | 2/Fcı | $\mu \mathrm{s}$ | tinst $=61.036 \mu \mathrm{~s}$ when operating at $\mathrm{FcL}=32.768 \mathrm{kHz}$ |

## MB89480/480L Series

(5) Serial I/O Timing
( $\mathrm{AV} \mathrm{Vc}=\mathrm{Vcc}=5.0 \mathrm{~V}$ for MB89PV480, MB89P485, MB89485, $A V c c=V c c=3.0 \mathrm{~V}$ for MB89P485L, MB89485L

| Parameter | Symbol | Pin | $\mathrm{VV}_{\mathrm{ss}}=\mathrm{V} \mathrm{ss}=$ | $\mathrm{V}, \mathrm{T}_{\mathrm{A}}$ | $0^{\circ} \mathrm{C}$ | $5^{\circ}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Condition | Value |  | Unit |
|  |  |  |  | Min | Max |  |
| Serial clock cycle time | tscrc | SCK | Internal shift clock mode | 2 tinst* | - | $\mu \mathrm{S}$ |
| SCK $\downarrow \rightarrow$ SO time | tslov | SCK, SO |  | -200 | 200 | ns |
| Valid SI $\rightarrow$ SCK $\uparrow$ | tivsh | SI, SCK |  | 1/2 tinst ${ }^{*}$ | - | $\mu \mathrm{s}$ |
| SCK $\uparrow \rightarrow$ valid SI hold time | tstix | SCK, SI |  | 1/2 tinst ${ }^{*}$ | - | $\mu \mathrm{S}$ |
| Serial clock "H" pulse width | tshsL | SCK | External shift clock mode | 1 tins** | - | $\mu \mathrm{s}$ |
| Serial clock "L" pulse width | tstsh |  |  | 1 tinst* | - | $\mu \mathrm{s}$ |
| SCK $\downarrow \rightarrow$ SO time | tstov | SCK, SO |  | 0 | 200 | ns |
| Valid SI $\rightarrow$ SCK $\uparrow$ | tivsH | SI, SCK |  | 1/2 tinst ${ }^{*}$ | - | $\mu \mathrm{S}$ |
| SCK $\uparrow \rightarrow$ valid SI hold time | tshix | SCK, SI |  | 1/2 tins* | - | $\mu \mathrm{s}$ |

*: For information on tinst, see "(4) Instruction Cycle."

## MB89480/480L Series

Internal Clock Operation


External Clock Operation


## MB89480/480L Series

(6) Peripheral Input Timing
( $\mathrm{AV} \mathrm{cc}=\mathrm{V} \mathrm{cc}=5.0 \mathrm{~V}$ for MB89PV480, MB89P485, MB89485 $A V c c=\mathrm{Vcc}=3.0 \mathrm{~V}$ for MB89P485L, MB89485L

| Parameter | Symbol | Pin | AV ss $=\mathrm{V}$ ss $=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+85^{\circ} \mathrm{C}\right)$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Value |  | Unit | Remarks |
|  |  |  | Min | Max |  |  |
| Peripheral input " H " pulse width 1 | tı\|i+1 | INT10 to INT13, | 2 tinst ${ }^{*}$ | - | $\mu \mathrm{s}$ |  |
| Peripheral input "L" pulse width 1 | thwll | INT20 to INT27, EC1, EC2, PWC | 2 tins* | - | $\mu \mathrm{s}$ |  |

*: For information on tinst, see "(4) Instruction Cycle."

INT10 to 13, $\overline{\text { INT20 to }} \overline{\text { INT27 }}$, EC1, EC2, PWC


## MB89480/480L Series

## 5. A/D Converter Electrical Characteristics

(1) A/D Converter Electrical Characteristics
( $\mathrm{AV} \mathrm{cc}=\mathrm{Vcc}=4.5 \mathrm{~V}$ to 5.5 V for MB89PV480, MB89P485, MB89485,
$\mathrm{AV} \mathrm{cc}=\mathrm{V} \mathrm{cc}=2.7 \mathrm{~V}$ to 3.6 V for MB89P485L, MB89485L, AV ss $=\mathrm{V}$ ss $=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Pin | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Resolution | - | - | - | 10 | - | bit |  |
| Total error |  |  | - | - | $\pm 4.0$ | LSB |  |
| Linearity error |  |  | - | - | $\pm 2.5$ | LSB |  |
| Differential linearity error |  |  | - | - | $\pm 1.9$ | LSB |  |
| Zero transition voltage | Vот |  | $\begin{gathered} \mathrm{AV}_{\mathrm{ss}}-1.5 \\ \text { LSB } \end{gathered}$ | $\begin{gathered} \mathrm{AV} \mathrm{Vs}+0.5 \\ \mathrm{LSB} \end{gathered}$ | $\begin{gathered} \mathrm{AV}_{\mathrm{ss}}+2.5 \\ \mathrm{LSB} \end{gathered}$ | mV |  |
| Full-scale transition voltage | Vfst |  | $\begin{gathered} \mathrm{A} \mathrm{~V}_{\mathrm{cc}}-4.5 \\ \mathrm{LSB} \end{gathered}$ | $\begin{gathered} \mathrm{AV} \mathrm{~V}_{\mathrm{cc}}-2.5 \\ \text { LSB } \end{gathered}$ | $\begin{gathered} \mathrm{AV} \mathrm{Cc}-0.5 \\ \mathrm{LSB} \end{gathered}$ | mV |  |
| A/D mode conversion time | - |  | - | - | 60 tinst* | $\mu \mathrm{s}$ |  |
| Analog port input current | IAIN | ANO to AN3 | - | - | 10 | $\mu \mathrm{A}$ |  |
| Analog input voltage | $V_{\text {AIN }}$ |  | AVss | - | AV ${ }_{\text {cc }}$ | V |  |

* : For information on tinst, see "(4) Instruction Cycle" in "4. AC Characteristics".
(2) A/D Converter Glossary
- Resolution

Analog changes that are identifiable with the A/D converter.
When the number of bits is 10 , analog voltage can be divided into $2^{10}=1024$.

- Linearity error (unit: LSB)

The deviation of the straight line connecting the zero transition point ("00 0000 0000" $\leftrightarrow$ "00 00000001 ") with the full-scale transition point ("1111111111" $\leftrightarrow " 1111111110$ ") from actual conversion characteristics.

- Differential linearity error (unit: LSB)

The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value.

- Total error (unit: LSB)

The difference between theoretical and actual conversion values.

## MB89480/480L Series



## MB89480/480L Series

(3) Notes on Using A/D Converter

- Input impedance of the analog input pins

The A/D converter used for the MB89480 series contains a sample and hold circuit as illustrated below to fetch analog input voltage into the sample and hold capacitor for 16 instruction cycles after activation A/D conversion.

For this reason, if the output impedance of the external circuit for the analog input is high, analog input voltage might not stabilize within the analog input sampling period. Therefore, it is recommended to keep the output impedance of the external circuit low.

Note that if the impedance cannot be kept low, it is recommended to connect an external capacitor of about $0.1 \mu \mathrm{~F}$ for the analog input pin.


|  | MB89485 <br> MB89PV480 | MB89485L | MB89P485 | MB89P485L |
| :--- | :---: | :---: | :---: | :---: |
| R: analog input equivalent resistance | $2.2 \mathrm{k} \Omega$ | $2.8 \mathrm{k} \Omega$ | $2.6 \mathrm{k} \Omega$ | $7.1 \mathrm{k} \Omega$ |
| C: analog input equivalent capacitance | 45 pF | 46 pF | 28 pF | 48.3 pF |

## MB89480/480L Series

## EXAMPLE CHARACTERISTICS

(1) "L" level output voltage


(2) " H " level output voltage


## MB89480/480L Series

(3) "H" level input voltage/"L" level input voltage


## MB89480/480L Series

(4) Power supply current (External clock)

(Continued)

## MB89480/480L Series

(Continued)

ICC1 vs. Vcc (MB89485L)


ICCS1 vs. Vcc (MB89485L)


Icc2 vs. Vcc (MB89485L)


Iccs2 vs. Vcc (MB89485L)
Iccs2 [mA]


## MB89480/480L Series

(Continued)


## MB89480/480L Series

(5) Pull-up resistance

Rpull vs. Vcc (MB89485)


Rpull vs. Vcc (MB89485L)


## MB89480/480L Series

## MASK OPTIONS

| No. | Part number | MB89485 | MB89485L | MB89P485 | MB89P485L | MB89PV480 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Specifying procedure | Specify when ordering mask |  | Setting not possible |  | Setting not possible |
| 1 | Booster selection (KSV) <br> - Internal resistor ladder <br> - Booster | Selectable |  | 101/103 : Internal resistor ladder <br> 102/104: Booster |  | 101: Internal resistor ladder <br> 102: Booster |
| 2 | Selection of OTPROM content protection feature <br> - No protection feature <br> - With protection feature |  |  | 101/102 : No protection 103/104 : With protection |  | - |
| 3 | Selection of oscillation stabilization time (OSC) <br> $2^{14} /$ Fch (approx. 1.3 ms ) <br> $2^{17 / F c h}$ (approx. 10.5 ms ) <br> $2^{18} / \mathrm{Fch}_{\text {ch }}$ (approx. 21.0 ms ) | Selectable OSC |  | $2^{18} / \mathrm{F}_{\text {ch }}$ (approx. 21.0 ms ) |  | $2^{18} / \mathrm{Fch}$ (approx.21.0 ms) |
| 4 | Selection of power-on stabilization time <br> - Nil <br> - $2^{17} / \mathrm{F}_{\mathrm{ch}}$ | Selectable | Fixed to nil | $2^{17} / \mathrm{F}_{\text {ch }}$ | Fixed to nil | Fixed to nil |

## MB89480/480L Series

## ORDERING INFORMATION

| Part number | Package | Remarks |
| :---: | :---: | :---: |
| MB89485PFM <br> MB89P485-101PFM <br> MB89P485-102PFM <br> MB89P485-103PFM <br> MB89P485-104PFM <br> MB89485LPFM <br> MB89P485L-101PFM <br> MB89P485L-102PFM <br> MB89P485L-103PFM <br> MB89P485L-104PFM | 64-pin Plastic QFP (FPT-64P-M09) | 101: With internal resistor ladder, |
| MB89485P-SH <br> MB89P485-101P-SH <br> MB89P485-102P-SH <br> MB89P485-103P-SH <br> MB89P485-104P-SH <br> MB89485LP-SH <br> MB89P485L-101P-SH <br> MB89P485L-102P-SH <br> MB89P485L-103P-SH <br> MB89P485L-104P-SH | 64-pin Plastic SH-DIP (DIP-64P-M01) | without content protection <br> 102: With booster, without content protection <br> 103: With internal resistor ladder, with content protection <br> 104: With booster, with content protection |
| $\begin{aligned} & \hline \text { MB89PV480-101C-SH } \\ & \text { MB89PV480-102C-SH } \end{aligned}$ | 64-pin Ceramic MDIP (MDP-64C-P02) |  |
| $\begin{aligned} & \text { MB89PV480-101CF } \\ & \text { MB89PV480-102CF } \end{aligned}$ | 64-pin Ceramic MQFP (MQP-64C-P01) |  |

## MB89480/480L Series

## PACKAGE DIMENSIONS

## 64-pin Plastic SH-DIP

 (DIP-64P-M01)Note: Pins width and pins thickness include plating thickness.

© 2001 FUJITSU LIMITED D64001S-C-4-5
Dimensions in mm (inches)
Note: The values in parenthese are reference values.
(Continued)

## MB89480/480L Series

64-pin Plastic LQFP
(FPT-64P-M09)
Note 1) *: These dimensions do not include resin protrusion. Note 2) Pins width and pins thickness include plating thickness. Note 3) Pins width do not include tie bar remainder.

© 2003 FUJTTSU LIITED F640185-C.3.5
Dimensions in mm (inches)
Note : The values in parentheses are reference values.
(Continued)

## MB89480/480L Series

## 64-pin Ceramic MDIP <br> (MDP-64C-P02)


© 1994 FUJTSU LIMITED M64002SC-1-4
Dimensions in mm (inches)
Note : The values in parentheses are reference values.
(Continued)

## MB89480/480L Series

(Continued)
64-pin Ceramic MQFP (MQP-64C-P01)

© 1994 FUJTSU LIMITED M64004SC-1.3
Dimensions in mm (inches)
Note : The values in parentheses are referent value.

## MB89480/480L Series

## FUJITSU LIMITED

## All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.
The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.
Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.
The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).
Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.
Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.
If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.


[^0]:    *1: MDP-64C-P02
    *2: MQP-64C-P01

