## **PRELIMINARY** ## CY7C60445, CY7C6045x # enCoRe™ V Low Voltage Microcontroller ## **Features** #### ■ Powerful Harvard Architecture Processor - □ M8C processor speeds running up to 24 MHz - □ Low power at high processing speeds - □ Interrupt controller - 1.71V to 3.6V operating voltage - □ Temperature range: 0°C to 70°C #### **■ Flexible On-Chip Memory** - ☐ Up to 32K Flash program storage 50,000 Erase/write cycles - □ Up to 2048 bytes SRAM data storage - ☐ Flexible protection modes - □ In-System Serial Programming (ISSP) #### **■ Complete Development Tools** - □ Free development tool (PSoC Designer™) - ☐ Full featured, in-circuit emulator and programmer - □ Full speed emulation - □ Complex breakpoint structure - □ 128K trace memory #### ■ Precision, Programmable Clocking - □ Crystal-less oscillator with support for an external crystal or resonator - □ Internal ±5.0% 6, 12, or 24 MHz main oscillator - □ Internal low speed oscillator at 32 kHz for watchdog and sleep. The frequency range is 19–50 kHz with a 32 kHz typical value #### ■ Programmable Pin Configurations - 25 mA sink current on all GPIO - □ Pull up, high Z, open drain, CMOS drive modes on all GPIO - Configurable inputs on all GPIO - □ Low dropout voltage regulator for Port1 pins. Programmable to output 3.0, 2.5, or 1.8V at the I/O pins - □ Selectable, regulated digital IO on Port 1 - Configurable input threshold for Port 1 - 3.0V, 20 mA total Port 1 source current - Hot-swappable - □ 5 mA strong drive mode on Ports 0 and 1 #### ■ Additional System Resources - Configurable communication speeds - □ I<sup>2</sup>C<sup>™</sup> Slave - Selectable to 50 kHz, 100 kHz, or 400 kHz - · Implementation requires no clock stretching - Implementation during sleep modes with less than 100 mA - · Hardware address detection - □ SPI master and SPI slave - Configurable between 46.9 kHz and 3 MHz - ☐ Three 16-bit timers - □ 10-bit ADC for monitoring battery voltage or other signals - □ Watchdog and sleep timers - □ Integrated supervisory circuit Cypress Semiconductor Corporation Document Number: 001-12395 Rev. \*F 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Revised March 19, 2008 #### **Functional Overview** The enCoRe V LV family of devices are designed to replace multiple traditional low voltage microcontroller system components with one, low cost single chip programmable component. Communication peripherals (I2C/SPI), a fast CPU, Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts. The architecture for this device family, as illustrated in enCoRe V LV Block Diagram, is comprised of two main areas: the CPU core and the system resources. Depending on the enCoRe V LV package, up to 36 general purpose IO (GPIO) are also included. Enhancements over the Cypress' legacy low voltage microcontrollers include faster CPU at lower voltage operation, lower current consumption, twice the RAM and Flash, hot-swapable IOs, I2C hardware address recognition, new very low current sleep mode, and new package options. #### The enCoRe V LV Core The enCoRe V LV Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO (internal main oscillator) and ILO (internal low speed oscillator). The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a four-MIPS, 8-bit Harvard architecture microprocessor. System Resources provide additional capability, such as a configurable I2C slave and SPI master-slave communication interface and various system resets supported by the M8C. #### **Additional System Resources** System Resources, some of which have been previously listed, provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. Brief statements describing the merits of each system resource are presented below. - 10-bit on-chip ADC shared between System Performance manager (used to calculate parameters based on temperature for flash write operations) and the user. - The I2C slave and SPI master-slave module provides 50, 100, or 400 kHz communication over two wires. SPI communication over 3 or 4 wires runs at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock). - In I2C Slave mode the hardware address recognition feature reduces the already low power consumption by eliminating the need for CPU intervention until a packet addressed to the target device has been received. - Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - The 5V maximum input, 1.8, 2.5, or 3V selectable output, low dropout regulator (LDO) provides regulation for IOs. A register controlled bypass mode allows the user to disable the LDO. - Standard Cypress PSoC IDE tools are available for debugging the enCoRe V LV family of parts. ## **Getting Started** The quickest path to understanding the enCoRe V LV silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the enCoRe V LV integrated circuit and presents specific pin, register, and electrical specifications. For up to date ordering, packaging, and electrical specification information, refer the latest enCoRe V LV device data sheet at http://www.cypress.com. ## **Development Kits** Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, **C** compilers, and all accessories for PSoC development. Go to the Cypress Online Store web site at <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page, and click on USB (Universal Serial Bus) to view a current list of available items. #### **Technical Training** Free enCoRe V LV microcontrollers technical training is available for beginners and is taught by a marketing or application engineer over the phone. Low voltage microcontroller training classes cover designing, debugging, analog, and application specific classes covering topics such as PSoC, USB and the LIN bus. Go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Design Support located on the left side of the web page, and select Technical Training for more details. #### **Consultants** Certified Cypress consultants offer everything from technical assistance to completed microcontroller designs. To contact or become a Cypress PSoC/USB/microcontroller consultant go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Design Support located on the left side of the web page, and select CYPros Consultants. #### **Technical Support** Cypress application engineers take pride in fast and accurate response. They can be reached with a 4-hour guaranteed response at <a href="http://www.cypress.com/support/login.cfm">http://www.cypress.com/support/login.cfm</a>. ## **Development Tools** PSoC Designer is a Microsoft® Windows based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP. (Reference the PSoC Designer Functional Flow diagram below.) PSoC Designer helps the customer to select an operating configuration for the microcontroller, write application code that uses its resources, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs. PSoC Designer also supports a high level C language compiler developed specifically for the devices in the family. Figure 1. PSoC Designer Subsystems #### **PSoC Designer Software Subsystems** #### Device Editor The device editor subsystem allows the user to select different onboard analog and digital components called user modules using the enCoRe V LV device blocks. Examples of user modules are timers, 10-bit ADC, and SPI/I2C. The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration allows changing configurations at run time. PSoC Designer sets up power on initialization tables for selected enCoRe V LV block configurations and creates source code for an application framework. The framework contains software to operate the selected components and, if the project uses more than one operating configuration, contains routines to switch between different sets of enCoRe V LV block configurations at run time. PSoC Designer prints out a configuration sheet for a given project configuration for use during application programming in conjunction with the device data sheet. When the framework is generated, the user can add application specific code to flesh out the framework. It is also possible to change the selected components and regenerate the framework. #### Application Editor In the Application Editor you can edit your C language and Assembly language source code. You can also assemble, compile, link, and build. **Assembler.** The macro assembler allows merging of assembly code seamlessly with C code. The link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compiler.** A C language compiler is available that supports the enCoRe V LV family of devices. Even if you have never worked in C language before, the product allows you to create complete C programs for the enCoRe V LV family devices. The embedded, optimizing C compiler provides all the features of C tailored to the enCoRe V LV architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read the program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started. #### **Hardware Tools** In-Circuit Emulator A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices. The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with most Cypress USB devices and all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the enCoRe V LV in the target board and performs full speed (24 MHz) operation. ## **Designing with User Modules** To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a feature where the resources of the part can be selected as user modules. For example, the timers, I2C, SPI resources are available as user modules. User modules make selecting and implementing peripheral devices simple and easy. Each user module establishes the basic register settings that implement the selected function. It also provides parameters that allow you to tailor its precise configuration to your particular application. User modules also provide tested software to cut your development time. The user module application programming interface (API) provides high level functions to control and respond to hardware events at run time. The API also provides optional interrupt service routines that you can adapt as needed. The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module. The development process starts when you open a new project and bring up the Device Editor, a graphical user interface (GUI) to configure the hardware. Pick and place the user modules required for your project. The tool automatically builds signal chains by connecting user modules to the default IO pins or as required. At this stage, configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the high level user module API functions. Figure 2. User Module and Source Code Development Flows The next step is to write your main program, and any sub routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that allows you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct, the linker builds a HEX file image suitable for programming. The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals. ## **Document Conventions** ## **Acronyms Used** The following table lists the acronyms that are used in this document. | Acronym | Description | |---------|-----------------------------------| | API | application programming interface | | CPU | central processing unit | | GPIO | general purpose IO | | GUI | graphical user interface | | ICE | in-circuit emulator | | ILO | internal low speed oscillator | | IMO | internal main oscillator | | Ю | input/output | | LSb | least significant bit | | LVD | low voltage detect | | MSb | most significant bit | | POR | power on reset | | PPOR | precision power on reset | | PSoC® | Programmable System-on-Chip™ | | SLIMO | slow IMO | | SRAM | static random access memory | #### **Units of Measure** A units of measure table is located in the Electrical Specifications section. Table 6 on page 14 lists all the abbreviations used to measure the enCoRe V LV devices. #### **Numeric Naming** Hexidecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexidecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (e.g., 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal. ## **Pin Configuration** ### **32-Pin Part Pinout** Figure 3. CY7C60445 32-Pin enCoRe V LV Device Table 1. 32-Pin Part Pinout (QFN) | Pin No. | Туре | Name | Description | |---------|-------|-------------------------|-----------------------------------------| | 1 | IOH | P0[1] | Digital IO | | 2 | Ю | P2[7] | Digital IO | | 3 | Ю | P2[5] | Digital IO, Crystal Out (Xout) | | 4 | Ю | P2[3] | Digital IO, Crystal In (Xin) | | 5 | Ю | P2[1] | Digital IO | | 6 | Ю | P3[3] | Digital IO | | 7 | Ю | P3[1] | Digital IO | | 8 | IOHR | P1[7] | Digital IO, I2C SCL, SPI SS | | 9 | IOHR | P1[5] | Digital IO, I2C SDA, SPI MISO | | 10 | IOHR | P1[3] | Digital IO, SPI CLK | | 11 | IOHR | P1[1] <sup>(1, 2)</sup> | Digital IO, ISSP CLK, I2C SCL, SPI MOSI | | 12 | Power | Vss | Ground connection | | 13 | IOHR | P1[0] <sup>(1, 2)</sup> | Digital IO, ISSP DATA, I2C SDA, SPI CLK | During power up or reset event, device P1[0] and P1[1] may disturb the I2C bus. Use alternate pins if issues are encountered. These are the in-system serial programming (ISSP) pins, that are not High Z at power on reset (POR). Table 1. 32-Pin Part Pinout (QFN) (continued) | Pin No. | Туре | Name | Description | |---------|-------------|-------|----------------------------------------------------| | 14 | IOHR | P1[2] | Digital IO | | 15 | IOHR | P1[4] | Digital IO, optional external clock input (EXTCLK) | | 16 | IOHR | P1[6] | Digital IO | | 17 | Reset Input | XRES | Active high external reset with internal pull down | | 18 | Ю | P3[0] | Digital IO | | 19 | Ю | P3[2] | Digital IO | | 20 | Ю | P2[0] | Digital IO | | 21 | Ю | P2[2] | Digital IO | | 22 | Ю | P2[4] | Digital IO | | 23 | Ю | P2[6] | Digital IO | | 24 | IOH | P0[0] | Digital IO | | 25 | IOH | P0[2] | Digital IO | | 26 | IOH | P0[4] | Digital IO | | 27 | IOH | P0[6] | Digital IO | | 28 | Power | Vdd | Supply voltage | | 29 | IOH | P0[7] | Digital IO | | 30 | IOH | P0[5] | Digital IO | | 31 | IOH | P0[3] | Digital IO | | 32 | Power | Vss | Ground connection | | CP | Power | Vss | Center pad must be connected to ground | $\textbf{LEGEND} \ I = Input, \ O = Output, \ OH = 5 \ mA \ High \ Output \ Drive, \ R = Regulated \ Output.$ ### **48-Pin Part Pinout** Figure 4. CY7C60455/CY7C60456 48-Pin enCoRe V LV Device Table 2. 48-Pin Part Pinout (QFN) | Pin No. | Туре | Name | Description | |---------|------|-------|---------------------------------| | 1 | NC | NC | No connection | | 2 | Ю | P2[7] | Digital I/O | | 3 | Ю | P2[5] | Digital I/O, Crystal Out (Xout) | | 4 | Ю | P2[3] | Digital I/O, Crystal In (Xin) | | 5 | Ю | P2[1] | Digital I/O | | 6 | Ю | P4[3] | Digital I/O | | 7 | Ю | P4[1] | Digital I/O | | 8 | Ю | P3[7] | Digital I/O | | 9 | Ю | P3[5] | Digital I/O | | 10 | Ю | P3[3] | Digital I/O | | 11 | Ю | P3[1] | Digital I/O | | 12 | IOHR | P1[7] | Digital I/O, I2C SCL, SPI SS | | 13 | IOHR | P1[5] | Digital I/O, I2C SDA, SPI MISO | | 14 | NC | NC | No connection | | 15 | NC | NC | No connection | Table 2. 48-Pin Part Pinout (QFN) (continued) | Pin No. | Туре | Name | Description | |---------|-------|-------------------------|-----------------------------------------------------| | 16 | IOHR | P1[3] | Digital I/O, SPI CLK | | 17 | IOHR | P1[1] <sup>(1, 2)</sup> | Digital I/O, ISSP CLK, I2C SCL, SPI MOSI | | 18 | Power | Vss | Supply ground | | 19 | NC | NC | No connection | | 20 | NC | NC | No connection | | 21 | Power | Vdd | Supply voltage | | 22 | IOHR | P1[0] <sup>(1, 2)</sup> | Digital I/O, ISSP DATA, I2C SDA, SPI CLK | | 23 | IOHR | P1[2] | Digital I/O | | 24 | IOHR | P1[4] | Digital I/O, optional external clock input (EXTCLK) | | 25 | IOHR | P1[6] | Digital I/O | | 26 | XRES | Ext Reset | Active high external reset with internal pull down | | 27 | Ю | P3[0] | Digital I/O | | 28 | Ю | P3[2] | Digital I/O | | 29 | Ю | P3[4] | Digital I/O | | 30 | Ю | P3[6] | Digital I/O | | 31 | Ю | P4[0] | Digital I/O | | 32 | Ю | P4[2] | Digital I/O | | 33 | Ю | P2[0] | Digital I/O | | 34 | Ю | P2[2] | Digital I/O | | 35 | Ю | P2[4] | Digital I/O | | 36 | Ю | P2[6] | Digital I/O | | 37 | IOH | P0[0] | Digital I/O | | 38 | IOH | P0[2] | Digital I/O | | 39 | IOH | P0[4] | Digital I/O | | 40 | IOH | P0[6] | Digital I/O | | 41 | Power | Vdd | Supply voltage | | 42 | NC | NC | No connection | | 43 | NC | NC | No connection | | 44 | ЮН | P0[7] | Digital I/O | | 45 | IOH | P0[5] | Digital I/O | | 46 | ЮН | P0[3] | Digital I/O | | 47 | Power | Vss | Supply ground | | 48 | ЮН | P0[1] | Digital I/O | | CP | Power | Vss | Center pad must be connected to ground | $\textbf{LEGEND} \ I = Input, \ O = Output, \ OH = 5 \ mA \ High \ Output \ Drive, \ R = Regulated \ Output$ ## **Register Reference** The section discusses the registers of the enCoRe V LV device. It lists all the registers in mapping tables, in address order. ## **Register Conventions** The register conventions specific to this section are listed in the following table. **Table 3. Register Conventions** | Convention | Description | |------------|------------------------------------| | R | Read register or bits | | W | Write register or bits | | 0 | Only a read/write register or bits | | L | Logical register or bits | | С | Clearable register or bits | | # | Access is bit specific | ## **Register Mapping Tables** The enCoRe V LV device has a total register address space of 512 bytes. The register space is also referred to as IO space and is broken into two parts: Bank 0 (user space) and Bank 1 (configuration space). The XIO bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XIO bit is set, the user is said to be in the "extended" address space or the "configuration" registers. Table 4. Register Map Bank 0 Table: User Space | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | |--------|-----------------|--------|------|-----------------|--------|------|-----------------|--------|-----------|-----------------|--------| | PRT0DR | 00 | RW | | 40 | | | 80 | | | C0 | | | PRT0IE | 01 | RW | | 41 | | | 81 | | | C1 | | | | 02 | | | 42 | | | 82 | | | C2 | | | | 03 | | | 43 | | | 83 | | | C3 | | | PRT1DR | 04 | RW | | 44 | | | 84 | | | C4 | | | PRT1IE | 05 | RW | | 45 | | | 85 | | | C5 | | | | 06 | | | 46 | | | 86 | | | C6 | | | | 07 | | | 47 | | | 87 | | | C7 | | | PRT2DR | 08 | RW | | 48 | | | 88 | | I2C_XCFG | C8 | RW | | PRT2IE | 09 | RW | | 49 | | | 89 | | I2C_XSTAT | C9 | R | | | 0A | | | 4A | | | 8A | | I2C_ADDR | CA | RW | | | 0B | | | 4B | | | 8B | | I2C_BP | CB | R | | PRT3DR | 0C | RW | | 4C | | | 8C | | I2C_CP | CC | R | | PRT3IE | 0D | RW | | 4D | | | 8D | | CPU_BP | CD | RW | | | 0E | | | 4E | | | 8E | | CPU_CP | CE | R | | | 0F | | | 4F | | | 8F | | I2C_BUF | CF | RW | | PRT4DR | 10 | RW | | 50 | | | 90 | | CUR_PP | D0 | RW | | PRT4IE | 11 | RW | | 51 | | | 91 | | STK_PP | D1 | RW | | | 12 | | | 52 | | | 92 | | | D2 | | | | 13 | | | 53 | | | 93 | | IDX_PP | D3 | RW | | | 14 | | | 54 | | | 94 | | MVR_PP | D4 | RW | | | 15 | | | 55 | | | 95 | | MVW_PP | D5 | RW | | | 16 | | | 56 | | | 96 | | I2C_CFG | D6 | RW | | | 17 | | | 57 | | | 97 | | I2C_SCR | D7 | # | | | 18 | | | 58 | | | 98 | | I2C_DR | D8 | RW | | | 19 | | | 59 | | | 99 | | | D9 | | | | 1A | | | 5A | | | 9A | | INT_CLR0 | DA | RW | | | 1B | | | 5B | | | 9B | | INT_CLR1 | DB | RW | | | 1C | | | 5C | | | 9C | | INT_CLR2 | DC | RW | | | 1D | | | 5D | | | 9D | | INT_CLR3 | DD | RW | | | 1E | | | 5E | | | 9E | | INT_MSK2 | DE | RW | | | 1F | | | 5F | | | 9F | | INT_MSK1 | DF | RW | | | 20 | | | 60 | | | A0 | | INT_MSK0 | E0 | RW | | | 21 | | | 61 | | | A1 | | INT_SW_EN | E1 | RW | | | 22 | | | 62 | | | A2 | | INT_VC | E2 | RC | | | 23 | | | 63 | | | A3 | | RES_WDT | E3 | W | | | 24 | | | 64 | | | A4 | | INT_MSK3 | E4 | RW | Table 4. Register Map Bank 0 Table: User Space (continued) | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | |---------|-----------------|--------|------|-----------------|--------|-----------|-----------------|--------|----------|-----------------|--------| | | 25 | | | 65 | | | A5 | | | E5 | | | | 26 | | | 66 | | | A6 | | | E6 | | | | 27 | | | 67 | | | A7 | | | E7 | | | | 28 | | | 68 | | | A8 | | | E8 | | | SPI_TXR | 29 | W | | 69 | | | A9 | | | E9 | | | SPI_RXR | 2A | R | | 6A | | | AA | | | EA | | | SPI_CR | 2B | # | | 6B | | | AB | | | EB | | | | 2C | | | 6C | | | AC | | | EC | | | | 2D | | | 6D | | | AD | | | ED | | | | 2E | | | 6E | | | AE | | | EE | | | | 2F | | | 6F | | | AF | | | EF | | | | 30 | | | 70 | | PT0_CFG | B0 | RW | | F0 | | | | 31 | | | 71 | | PT0_DATA1 | B1 | RW | | F1 | | | | 32 | | | 72 | | PT0_DATA0 | B2 | RW | | F2 | | | | 33 | | | 73 | | PT1_CFG | В3 | RW | | F3 | | | | 34 | | | 74 | | PT1_DATA1 | B4 | RW | | F4 | | | | 35 | | | 75 | | PT1_DATA0 | B5 | RW | | F5 | | | | 36 | | | 76 | | PT2_CFG | B6 | RW | | F6 | | | | 37 | | | 77 | | PT2_DATA1 | B7 | RW | CPU_F | F7 | RL | | | 38 | | | 78 | | PT2_DATA0 | B8 | RW | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | | | | 3A | | | 7A | | | BA | | | FA | | | | 3B | | | 7B | | | BB | | | FB | | | | 3C | | | 7C | | _ | BC | | | FC | | | | 3D | | | 7D | | | BD | | | FD | | | | 3E | | | 7E | | | BE | | CPU_SCR1 | FE | # | | _ | 3F | | | 7F | | | BF | | CPU_SCR0 | FF | # | Table 5. Register Map Bank 1 Table: Configuration Space | Name | Addr<br>(1,Hex) | Access | 1 Table: Cor<br>Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | |---------|-----------------|--------|----------------------|-----------------|--------|------|-----------------|--------|----------|-----------------|--------| | PRT0DM0 | 00 | RW | | 40 | | | 80 | | | C0 | | | PRT0DM1 | 01 | RW | | 41 | | | 81 | | | C1 | | | | 02 | | | 42 | | | 82 | | | C2 | | | | 03 | | | 43 | | | 83 | | | C3 | | | PRT1DM0 | 04 | RW | | 44 | | | 84 | | | C4 | | | PRT1DM1 | 05 | RW | | 45 | | | 85 | | | C5 | | | | 06 | | | 46 | | | 86 | | | C6 | | | | 07 | | | 47 | | | 87 | | | C7 | | | PRT2DM0 | 08 | RW | | 48 | | | 88 | | | C8 | | | PRT2DM1 | 09 | RW | | 49 | | | 89 | | | C9 | | | | 0A | | | 4A | | | 8A | | | CA | | | | 0B | | | 4B | | | 8B | | | СВ | | | PRT3DM0 | 0C | RW | | 4C | | | 8C | | | CC | | | PRT3DM1 | 0D | RW | | 4D | | | 8D | | | CD | | | | 0E | | | 4E | | | 8E | | | CE | | | | 0F | | | 4F | | | 8F | | | CF | | | PRT4DM0 | 10 | RW | | 50 | | | 90 | | | D0 | | | PRT4DM1 | 11 | RW | | 51 | | | 91 | | | D1 | | | | 12 | | | 52 | | | 92 | | | D2 | | | | 13 | | | 53 | | | 93 | | | D3 | | | | 14 | | | 54 | | | 94 | | | D4 | | | | 15 | | | 55 | | | 95 | | | D5 | | | | 16 | | | 56 | | | 96 | | | D6 | | | | 17 | | | 57 | | | 97 | | | D7 | | | | 18 | | | 58 | | | 98 | | | D8 | | | | 19 | | | 59 | | | 99 | | | D9 | | | | 1A | | | 5A | | | 9A | | | DA | | | | 1B | | | 5B | | | 9B | | | DB | | | | 1C | | | 5C | | | 9C | | IO_CFG | DC | RW | | | 1D | | | 5D | | | 9D | | OUT_P1 | DD | RW | | | 1E | | | 5E | | | 9E | | | DE | | | | 1F | | | 5F | | | 9F | | | DF | | | | 20 | | | 60 | | | A0 | | OSC_CR0 | E0 | RW | | | 21 | | | 61 | | | A1 | | ECO_CFG | E1 | # | | | 22 | | | 62 | | | A2 | | OSC_CR2 | E2 | RW | | | 23 | | | 63 | | | A3 | | VLT_CR | E3 | RW | | | 24 | | | 64 | | | A4 | | VLT_CMP | E4 | R | | | 25 | | | 65 | | | A5 | | | E5 | | | | 26 | | | 66 | | | A6 | | | E6 | | | | 27 | | | 67 | | | A7 | | | E7 | | | | 28 | | | 68 | | | A8 | | IMO_TR | E8 | W | | SPI_CFG | 29 | RW | | 69 | | | A9 | | ILO_TR | E9 | W | | | 2A | | | 6A | | | AA | | | EA | | | | 2B | | | 6B | | | AB | | SLP_CFG | EB | RW | | | 2C | | TMP_DR0 | 6C | RW | | AC | | SLP_CFG2 | EC | RW | | | 2D | | TMP_DR1 | 6D | RW | | AD | | SLP_CFG3 | ED | RW | | | 2E | | TMP_DR2 | 6E | RW | | AE | | | EE | | | | 2F | | TMP_DR3 | 6F | RW | | AF | | | EF | | | | 30 | | | 70 | | | B0 | | | F0 | | | | 31 | | | 71 | | | B1 | | | F1 | | | | 32 | | | 72 | | | B2 | | | F2 | | | | 33 | | | 73 | | | B3 | | | F3 | | | | 34 | | | 74 | | | B4 | | | F4 | | | | 35 | | | 75 | | | B5 | | | F5 | | | | 36 | | | 76 | | | B6 | | | F6 | | | | 37 | | | 77 | | | B7 | | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | | | | 3A | | | 7A | | | ВА | | | FA | | Table 5. Register Map Bank 1 Table: Configuration Space | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | |------|-----------------|--------|------|-----------------|--------|------|-----------------|--------|------|-----------------|--------| | | 3B | | | 7B | | | BB | | | FB | | | | 3C | | | 7C | | | BC | | | FC | | | | 3D | | | 7D | | | BD | | | FD | | | | 3E | | | 7E | | | BE | | | FE | | | | 3F | | | 7F | | | BF | _ | | FF | | ## **Electrical Specifications** This section presents the DC and AC electrical specifications of the enCoRe V LV devices. For the most up to date electrical specifications, verify that you have the most recent data sheet available by visiting the company web site at http://www.cypress.com. Figure 5. Voltage versus CPU Frequency Figure 6. IMO Frequency Trim Options The following table lists the units of measure that are used in this chapter. Table 6. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------------------|--------|-------------------------------| | °C | degree Celsius | μW | microwatts | | dB | decibels | mA | milli-ampere | | fF | femto farad | ms | milli-second | | Hz | hertz | mV | milli-volts | | KB | 1024 bytes | nA | nanoampere | | Kbit | 1024 bits | ns | nanosecond | | kHz | kilohertz | nV | nanovolts | | kΩ | kilohm | W | ohm | | MHz | megahertz | pА | picoampere | | MΩ | megaohm | pF | picofarad | | μΑ | microampere | pp | peak-to-peak | | μF | microfarad | ppm | parts per million | | μН | microhenry | ps | picosecond | | μS | microsecond | sps | samples per second | | μV | microvolts | s | sigma: one standard deviation | | μVrms | microvolts root-mean-square | V | volts | ## **Electrical Characteristics** ## **Absolute Maximum Ratings** | Storage Temperature (T <sub>STG</sub> ) (3) | 55°C to 125°C (Typical +25°C) | |--------------------------------------------------------------|-------------------------------| | Supply Voltage Relative to Vss (Vdd) | 0.5V to +4.0V | | DC Input Voltage (V <sub>IO</sub> ) | Vss - 0.5V to Vdd + 0.5V | | DC Voltage Applied to Tri-state (V <sub>IOZ</sub> ) | Vss - 0.5V to Vdd + 0.5V | | Maximum Current into any Port Pin (I <sub>MIO</sub> ) | 25mA to +50mA | | Electro Static Discharge Voltage (ESD) (4) | 2000V | | Latch-up Current (LU) (5) | | | Operating Conditions | | | Ambient Temperature (T <sub>A</sub> ) | 0°C to 70°C | | Operational Die Temperature (T <sub>1</sub> ) <sup>(6)</sup> | 0°C to 85°C | ### **DC Electrical Characteristics** ## **DC Chip Level Specifications** Table 7 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. ### Table 7. DC Chip Level Specifications | Parameter | Description | Conditions | Min | Тур | Max | Units | |-------------------|-----------------------------------------------|---------------------------------------------------------------------------------|------|-----|-----|-------| | Vdd | Supply Voltage | See table titled DC POR and LVD Specifications on page 19. | 1.71 | _ | 3.6 | V | | I <sub>DD24</sub> | Supply Current, IMO = 24 MHz | Conditions are Vdd = 3.0V, T <sub>A</sub> = 25°C,<br>CPU = 24 MHz<br>No I2C/SPI | _ | _ | 3.1 | mA | | I <sub>DD12</sub> | Supply Current, IMO = 12 MHz | Conditions are Vdd = 3.0V, T <sub>A</sub> = 25°C,<br>CPU = 12 MHz<br>No I2C/SPI | _ | _ | 2.0 | mA | | I <sub>DD6</sub> | Supply Current, IMO = 6 MHz | Conditions are Vdd = 3.0V, T <sub>A</sub> = 25°C,<br>CPU = 6 MHz<br>No I2C/SPI | _ | _ | 1.5 | mA | | I <sub>SB0</sub> | Deep Sleep Current | Vdd = 3.0V, T <sub>A</sub> = 25°C, IO regulator turned off | - | 0.1 | _ | μА | | I <sub>SB1</sub> | Standby Current with POR, LVD and Sleep Timer | $Vdd = 3.0V$ , $T_A = 25$ °C, IO regulator turned off | ı | - | 1.5 | μА | <sup>3.</sup> Higher storage temperatures reduce data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 85°C degrade reliability. 4. Human Body Model ESD. 5. Per JESD78 standard. The temperature rise from ambient to junction is package specific. See Package Diagram on page 24 for Thermal Impedances. The user must limit the power consumption to comply with this requirement. ## **DC General Purpose IO Specifications** The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 1.71V to 3.6V and $0^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 70^{\circ}\text{C}$ . Typical parameters apply to 3.3V at 25°C. These are for design guidance only. Table 8. 3.0V to 3.6V DC GPIO Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------|-------| | R <sub>PU</sub> | Pull up Resistor | | 4 | 5.6 | 8 | kΩ | | V <sub>OH1</sub> | High Output Voltage<br>Port 2 or 3 Pins | IOH ≤ 10 μA, maximum of 10 mA source current in all IOs | Vdd - 0.2 | _ | - | V | | V <sub>OH2</sub> | High Output Voltage<br>Port 2 or 3 Pins | IOH = 1 mA, maximum of 20 mA source current in all IOs | Vdd - 0.9 | - | - | V | | V <sub>OH3</sub> | High Output Voltage Port 0 or 1 Pins with LDO Regulator Disabled for Port 1 | IOH < 10 μA, maximum of 10 mA source current in all IOs | Vdd - 0.2 | _ | - | V | | V <sub>OH4</sub> | High Output Voltage Port 0 or 1 Pins with LDO Regulator Disabled for Port 1 | IOH = 5 mA, maximum of 20 mA source current in all IOs | Vdd - 0.9 | - | - | V | | V <sub>OH5</sub> | High Output Voltage<br>Port 1 Pins with LDO Regulator<br>Enabled for 3V Out | IOH < 10 μA, Vdd > 3.1V, maximum of 4 IOs all sourcing 5 mA | 2.85 | 3.00 | 3.15 | V | | V <sub>OH6</sub> | High Output Voltage<br>Port 1 Pins with LDO Regulator<br>Enabled for 3V Out | IOH = 5 mA, Vdd > 3.1V, maximum of 20 mA source current in all IOs | 2.20 | _ | _ | V | | V <sub>OH7</sub> | High Output Voltage Port 1 Pins with LDO Enabled for 2.5V Out | IOH < 10 μA, Vdd > 2.7V, maximum of 20 mA source current in all IOs | 2.35 | 2.50 | 2.65 | V | | V <sub>OH8</sub> | High Output Voltage Port 1 Pins with LDO Enabled for 2.5V Out | IOH = 2 mA, Vdd > 2.7V, maximum of 20 mA source current in all IOs | 1.90 | _ | - | V | | V <sub>OH9</sub> | High Output Voltage Port 1 Pins with LDO Enabled for 1.8V Out | IOH < 10 μA, Vdd > 2.7V, maximum of 20 mA source current in all IOs | 1.60 | 1.80 | 2.00 | V | | V <sub>OH10</sub> | High Output Voltage Port 1 Pins with LDO Enabled for 1.8V Out | IOH = 1 mA, Vdd > 2.7V, maximum of 20 mA source current in all IOs | 1.20 | _ | _ | V | | V <sub>OL</sub> | Low Output Voltage | IOL = 25 mA, Vdd > 3.3V, maximum of<br>60 mA sink current on even port pins<br>(for example, P0[2] and P1[4]) and 60<br>mA sink current on odd port pins (for<br>example, P0[3] and P1[5]) | - | - | 0.75 | V | | V <sub>IL</sub> | Input Low Voltage | | _ | - | 0.80 | V | | V <sub>IH</sub> | Input High Voltage | | 2.00 | _ | | V | | V <sub>H</sub> | Input Hysteresis Voltage | | _ | 80 | _ | mV | | I <sub>IL</sub> | Input Leakage (Absolute Value) | Gross tested to 1 μA. | _ | 1 | - | nA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | Package and pin dependent<br>Temp = 25°C | 0.5 | 1.7 | 5 | pF | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | Package and pin dependent<br>Temp = 25°C | 0.5 | 1.7 | 5 | pF | Page 16 of 27 Table 9. 2.4V to 3.0V DC GPIO Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------|-------| | R <sub>PU</sub> | Pull up Resistor | | 4 | 5.6 | 8 | kΩ | | V <sub>OH1</sub> | High Output Voltage<br>Port 2 or 3 Pins | IOH < 10 μA, maximum of 10 mA source current in all IOs | Vdd - 0.2 | ı | _ | V | | V <sub>OH2</sub> | High Output Voltage<br>Port 2 or 3 Pins | IOH = 0.2 mA, maximum of 10 mA source current in all IOs | Vdd - 0.4 | - | _ | V | | V <sub>OH3</sub> | High Output Voltage Port 0 or 1 Pins with LDO Regulator Disabled for Port 1 | IOH < 10 μA, maximum of 10 mA source current in all IOs | Vdd - 0.2 | - | _ | V | | V <sub>OH4</sub> | High Output Voltage Port 0 or 1 Pins with LDO Regulator Disabled for Port 1 | IOH = 2 mA, maximum of 10 mA source current in all IOs | Vdd - 0.5 | - | _ | V | | V <sub>OH5A</sub> | High Output Voltage Port 1 Pins with LDO Enabled for 1.8V Out | IOH < 10 $\mu$ A, Vdd > 2.4V, maximum of 20 mA source current in all IOs. | 1.50 | 1.80 | 2.00 | V | | V <sub>OH6A</sub> | High Output Voltage Port 1 Pins with LDO Enabled for 1.8V Out | IOH = 1 mA, Vdd > 2.4V, maximum of 20 mA source current in all IOs | 1.20 | - | _ | V | | V <sub>OL</sub> | Low Output Voltage | IOL = 10 mA, maximum of 30 mA sink<br>current on even port pins (for<br>example, P0[2] and P1[4]) and 30 mA<br>sink current on odd port pins (for<br>example, P0[3] and P1[5]) | - | - | 0.75 | V | | V <sub>IL</sub> | Input Low Voltage | | _ | _ | 0.72 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | _ | | V | | V <sub>H</sub> | Input Hysteresis Voltage | | _ | 80 | _ | mV | | I <sub>IL</sub> | Input Leakage (Absolute Value) | Gross tested to 1 µA. | _ | 1 | _ | nA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | Package and pin dependent<br>Temp = 25°C | 0.5 | 1.7 | 5 | pF | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | Package and pin dependent<br>Temp = 25°C | 0.5 | 1.7 | 5 | pF | Table 10. 1.71V to 2.4V DC GPIO Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----------|-------| | R <sub>PU</sub> | Pull up Resistor | | 4 | 5.6 | 8 | kΩ | | V <sub>OH1</sub> | High Output Voltage<br>Port 2 or 3 Pins | IOH = 10 μA, maximum of 10 mA source current in all IOs | Vdd - 0.2 | _ | _ | V | | V <sub>OH2</sub> | High Output Voltage<br>Port 2 or 3 Pins | IOH = 0.5 mA, maximum of 10 mA source current in all IOs | Vdd - 0.5 | - | _ | V | | V <sub>OH3</sub> | High Output Voltage Port 0 or 1 Pins with LDO Regulator Disabled for Port 1 | IOH = 100 μA, maximum of 10 mA source current in all IOs | Vdd - 0.2 | _ | - | V | | V <sub>OH4</sub> | High Output Voltage Port 0 or 1 Pins with LDO Regulator Disabled for Port 1 | IOH = 2 mA, maximum of 10 mA source current in all IOs | Vdd - 0.5 | - | - | V | | V <sub>OL</sub> | Low Output Voltage | IOL = 5 mA, maximum of 20 mA sink<br>current on even port pins (for<br>example, P0[2] and P1[4]) and 30 mA<br>sink current on odd port pins (for<br>example, P0[3] and P1[5]) | - | _ | 0.4 | V | | V <sub>IL</sub> | Input Low Voltage | | _ | _ | 0.3 x Vdd | V | | V <sub>IH</sub> | Input High Voltage | | 0.65 x Vdd | _ | | V | | V <sub>H</sub> | Input Hysteresis Voltage | | _ | 80 | _ | mV | | I <sub>IL</sub> | Input Leakage (Absolute Value) | Gross tested to 1 µA. | - | 1 | - | nA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | Package and pin dependent.<br>Temp = 25°C | 0.5 | | 5 | pF | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | Package and pin dependent<br>Temp = 25°C | 0.5 | | 5 | pF | ## **DC POR and LVD Specifications** Table 11 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 11. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | |--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------|------------------------------------------------|-------------| | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub><br>V <sub>PPOR3</sub> | Vdd Value for PPOR Trip <sup>(7)</sup> PORLEV[1:0] = 00b, HPOR = 0 PORLEV[1:0] = 00b, HPOR = 1 PORLEV[1:0] = 01b, HPOR = 1 PORLEV[1:0] = 10b, HPOR = 1 | 1.61 | 1.66<br>2.36<br>2.60<br>2.82 | 1.71<br>2.40<br>2.65<br>2.95 | V<br>V<br>V | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6 | Vdd Value for LVD Trip<br>VM[2:0] = 000b <sup>(8)</sup><br>VM[2:0] = 001b <sup>(9)</sup><br>VM[2:0] = 010b <sup>(10)</sup><br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b <sup>(11)</sup> | 2.40<br>2.64<br>2.85<br>2.95<br>3.06<br>- | 2.45<br>2.71<br>2.92<br>3.02<br>3.13<br>1.9<br>1.8 | 2.51<br>2.78<br>2.99<br>3.09<br>3.20<br>-<br>- | V<br>V<br>V | ## **DC Programming Specifications** Table 12 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 12. DC Programming Specifications | Symbol | Description | Min | Тур | Max | Units | |-----------------------|-------------------------------------------------------------------------------------------------|-----------|-----|-----------------|--------| | Vdd <sub>IWRITE</sub> | Supply Voltage for Flash Write Operations | 1.71 | _ | _ | V | | I <sub>DDP</sub> | Supply Current During Programming or Verify | _ | 5 | 25 | mA | | V <sub>ILP</sub> | Input Low Voltage During Programming or Verify | _ | _ | V <sub>IL</sub> | V | | $V_{IHP}$ | Input High Voltage During Programming or Verify | $V_{IH}$ | _ | _ | V | | I <sub>ILP</sub> | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify <sup>(12)</sup> | _ | _ | 0.2 | mA | | I <sub>IHP</sub> | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify <sup>(13)</sup> | _ | _ | 1.5 | mA | | V <sub>OLV</sub> | Output Low Voltage During Programming or Verify | _ | _ | Vss + 0.75 | V | | V <sub>OHV</sub> | Output High Voltage During Programming or Verify | Vdd - 1.0 | _ | Vdd | V | | Flash <sub>ENPB</sub> | Flash Write Endurance <sup>(14)</sup> | 50,000 | _ | _ | Cycles | | Flash <sub>DR</sub> | Flash Data Retention <sup>(15)</sup> | 10 | 20 | _ | Years | - 7. Vdd must be greater than or equal to 1.71V during startup, reset from the XRES pin, or reset from watchdog. - Adways greater than 50 mV above V<sub>PPOR3</sub> for falling supply. Always greater than 50 mV above V<sub>PPOR2</sub> for falling supply. Always greater than 50 mV above V<sub>PPOR3</sub> for falling supply. Always greater than 50 mV above V<sub>PPOR3</sub> for falling supply. Always greater than 50 mV above V<sub>PPOR0</sub> voltage for falling supply. Driving internal pull down resistor. - 13. Driving internal pull down resistor.14. Erase/write cycles per block. - 15. Following maximum Flash write cycles. ## **AC Electrical Characteristics** ## **AC Chip Level Specifications** Table 13 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 13. AC Chip Level Specifications | Symbol | Description | Min | Тур | Max | Units | |--------------------|--------------------------------------------------------------------|------|-----|------|-------| | F <sub>MAX</sub> | Maximum Operating Frequency <sup>(16)</sup> | 24 | _ | _ | MHz | | F <sub>CPU</sub> | Maximum Processing Frequency <sup>(17)</sup> | 24 | _ | _ | MHz | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 30.4 | 32 | 33.6 | kHz | | F <sub>IMO24</sub> | Internal Main Oscillator Stability for 24 MHz ± 5% <sup>(18)</sup> | 22.8 | 24 | 25.2 | MHz | | F <sub>IMO12</sub> | Internal Main Oscillator Stability for 12 MHz <sup>(19)</sup> | 11.4 | 12 | 12.6 | MHz | | F <sub>IMO6</sub> | Internal Main Oscillator Stability for 6 MHz <sup>(20)</sup> | 5.7 | 6.0 | 6.3 | MHz | | DC <sub>IMO</sub> | Duty Cycle of IMO | 40 | 50 | 60 | % | | T <sub>RAMP</sub> | Supply Ramp Time | 0 | _ | _ | μS | #### Notes 16. Digital clocking functions. 17. CPU speed. 18. Trimmed using factory trim values. 19. Trimmed using factory trim values. 20. Trimmed using factory trim values. ## **AC General Purpose IO Specifications** Table 14 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 14. AC GPIO Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------|----------------------------------------------------------|-----|-----|--------------------------------------------------------------|-------| | F <sub>GPIO</sub> | GPIO Operating Frequency | Normal Strong Mode, Port 0, 1 | 0 | - | 3 MHz for<br>1.71V <vdd<2.4v< td=""><td>MHz</td></vdd<2.4v<> | MHz | | | | | 0 | _ | 6 MHz for<br>2.4V <vdd<3.0v< td=""><td></td></vdd<3.0v<> | | | | | | 0 | _ | 12 MHz for<br>3.0V <vdd<3.6v< td=""><td></td></vdd<3.6v<> | | | | | Normal Strong Mode, Port 2, 3 | 0 | _ | 3 MHz for<br>1.71V <vdd<2.4v< td=""><td>MHz</td></vdd<2.4v<> | MHz | | | | | 0 | _ | 6 MHz for<br>2.4V <vdd<3.0v< td=""><td></td></vdd<3.0v<> | | | | | | 0 | _ | 6 MHz for<br>3.0V <vdd<3.6v< td=""><td></td></vdd<3.6v<> | | | TRise023 | Rise Time, Strong Mode, Cload = 50 pF<br>Ports 2 or 3 | Vdd = 3.0 to 3.6V, 10% – 90% | 15 | _ | 80 | ns | | | | Vdd = 2.4 to 3.0V, 10% – 90% | 15 | _ | 100 | | | TRise023L | Rise Time, Strong Mode Low Supply,<br>Cload = 50 pF<br>Ports 2 or 3 | Vdd = 1.71 to 3.0V, 10% – 90% | 15 | _ | 100 | ns | | TRise1 | Rise Time, Strong Mode, Cload = 50 pF<br>Ports 0 or 1 | Vdd = 3.0 to 3.6V, 10% – 90%<br>LDO enabled or disabled | 10 | - | 50 | ns | | | | Vdd = 2.4 to 3.0V, 10% – 90%<br>LDO enabled or disabled | 10 | _ | 70 | | | TRise1L | Rise Time, Strong Mode Low Supply,<br>Cload = 50 pF<br>Ports 0 or 1 | Vdd = 1.71 to 3.0V, 10% – 90%<br>LDO enabled or disabled | 15 | _ | 100 | ns | | TFall | Fall Time, Strong Mode, Cload = 50 pF<br>All Ports | Vdd = 3.0 to 3.6V, 10% – 90% | 10 | _ | 80 | ns | | | | Vdd = 2.4 to 3.0V, 10% - 90% | 10 | _ | 80 | | Page 21 of 27 Figure 7. GPIO Timing Diagram ## **AC External Clock Specifications** Table 15 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. **Table 15. AC External Clock Specifications** | Symbol | Description | Min | Тур | Max | Units | |---------------------|------------------------|-------|-----|------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.750 | _ | 25.2 | MHz | | _ | High Period | 20.6 | _ | 5300 | ns | | _ | Low Period | 20.6 | _ | _ | ns | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | ## **AC Programming Specifications** Table 16 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. **Table 16. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | |---------------------|------------------------------------------|-----|-----|-----|-------| | T <sub>RSCLK</sub> | Rise Time of SCLK | 1 | _ | 20 | ns | | T <sub>FSCLK</sub> | Fall Time of SCLK | 1 | _ | 20 | ns | | T <sub>SSCLK</sub> | Data Set up Time to Falling Edge of SCLK | 40 | _ | _ | ns | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | 40 | _ | _ | ns | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | _ | _ | 18 | ms | | T <sub>WRITE</sub> | Flash Block Write Time | _ | _ | 25 | ms | | T <sub>DSCLK</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 45 | ns | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 50 | ns | | T <sub>DSCLK2</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 70 | ns | ## **AC SPI Specifications** Table 17 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 17. AC SPI Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|-----------------------------------------------------------------|-----|-----|-----|-------| | F <sub>SPIM</sub> | Maximum Input Clock Frequency Selection, Master <sup>(21)</sup> | 1 | _ | 8.2 | MHz | | F <sub>SPIS</sub> | Maximum Input Clock Frequency Selection, Slave | - | _ | 4.1 | MHz | | T <sub>SS</sub> | Width of SS_ Negated Between Transmissions | 50 | _ | | ns | ## AC I<sup>2</sup>C Specifications Table 18 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 18. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins | Cumbal | Description | Standar | d Mode | Fast | Mode | Units | |-----------------------|----------------------------------------------------------------------------------------------|---------|--------|---------------------|------|--------| | Symbol | Description | Min | Max | Min | Max | Ullits | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | - | μS | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | - | 1.3 | _ | μS | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | - | 0.6 | _ | μS | | T <sub>SUSTAI2C</sub> | Set-up Time for a Repeated START Condition | 4.7 | _ | 0.6 | _ | μS | | T <sub>HDDATI2C</sub> | Data Hold Time | 0 | _ | 0 | _ | μS | | T <sub>SUDATI2C</sub> | Data Set-up Time | 250 | _ | 100 <sup>(22)</sup> | _ | ns | | T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition | 4.0 | _ | 0.6 | _ | μS | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | _ | 1.3 | _ | μS | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter | _ | _ | 0 | 50 | ns | Figure 8. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus #### Notes Document Number: 001-12395 Rev. \*F Page 23 of 27 <sup>21.</sup> Output clock frequency is half of input clock rate. <sup>22.</sup> A fast mode I2C bus device can be used in a standard mode I2C bus system, but the requirement t<sub>SU;DAT</sub> Š 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the standard mode I2C bus specification) before the SCL line is released. ## **Package Diagram** This chapter illustrates the packaging specifications for the enCoRe V LV device, along with the thermal impedances for each package. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the enCoRe V LV emulation tools and their dimensions, refer to the development kit. ## **Packaging Dimensions** TOP VIEW 4.90 5.10 A B 0.20 DIA TYP. 2 2 2 2 2 2 2 2 2 2 2 3 4.90 5.10 #### NOTES: - 1. MATCH AREA IS SOLDERABLE EXPOSED PAD - 2, BASED ON REF JEDEC # MO-248 - 3, PACKAGE WEIGHT; 0,0388g - 4. DIMENSIONS ARE IN MILLIMETERS [MIN/MAX] - 5, MAXIMUM ALLOWABLE BURRS IS 0.076mm IN ALL DIRECTIONS, - 6. PACKAGE CODE | PART NO. | DESCRIPTION | |----------|-------------| | LR32A | STANDARD | | LQ32A | PB-FREE | 001-06352 \*B Figure 10. 48-Lead (7x7 x 1mm) QFN #### NOTES: - 1. M HATCH AREA IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: 0.13g - 4. ALL DIMENSIONS ARE IN MM [MIN/MAX] - 5. PACKAGE CODE | PART# | DESCRIPTION | |-------|-------------| | LS48B | STANDARD | | LT48B | LEAD FREE | 001-13191 \*\* ## **Thermal Impedances** Table 19. Thermal Impedances per Package | Package | Typical θ <sub>JA</sub> * | |----------|---------------------------| | 32 QFN** | 14.5 °C/W | | 48 QFN** | 28 °C/W | ## **Solder Reflow Peak Temperature** Following is the minimum solder reflow peak temperature to achieve good solderability. Table 20. Solder Reflow Peak Temperature | Package | Minimum Peak Temperature* | Maximum Peak Temperature | |---------|---------------------------|--------------------------| | 32 QFN | 240°C | 260°C | | 48 QFN | 240°C | 260°C | <sup>\*</sup>Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 $\pm$ 5°C with Sn-Pb or 245 $\pm$ 5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications. ## **Ordering Information** | Ordering Code | Package Information | Package Information Flash SRAM No. of GPIOs | | Target Applications | | |-------------------|--------------------------------------------------|---------------------------------------------|-----------------------------------|--------------------------------|----------------------------| | CY7C60445-32LQXC | 32-lead QFN 16K 1K (5x5x0.6mm) | | 28 | Feature-Rich Wireless<br>Mouse | | | CY7C60445-32LQXCT | 32-lead QFN - (Tape and Reel) (5x5x0.6mm) 16K 28 | | Feature-Rich Wireless<br>Mouse | | | | CY7C60455-48LTXC | 48-lead QFN<br>(7x7x1mm) | 16K | 1K 36 | | Mid-Tier Wireless Keyboard | | CY7C60455-48LTXCT | 48-lead QFN - (Tape<br>and Reel)<br>(7x7x1mm) | nd Reel) | | Mid-Tier Wireless Keyboard | | | CY7C60456-48LTXC | LTXC 48-lead QFN 32K 2K 36 (7x7x1mm) | | Feature-Rich Wireless<br>Keyboard | | | | CY7C60456-48LTXCT | | 36 | Feature-Rich Wireless<br>Keyboard | | | $<sup>^{\</sup>star}$ T<sub>J</sub> = T<sub>A</sub> + Power x $\theta_{\rm JA}$ $^{\star\star}$ To achieve the thermal impedance specified for the $^{\star\star}$ package, solder the center thermal pad to the PCB ground plane. ## **Document History Page** | | Document Title: CY7C60445, CY7C6045x, enCoRe™ V Low Voltage Microcontroller Document Number: 001-12395 | | | | |------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REV. | ECN. | Issue Date | Orig. of<br>Change | Description of Change | | ** | 626516 | See ECN | TYJ | New data sheet | | *A | 735721 | See ECN | TYJ/ARI | Added new block diagram, replaced TBDs, corrected values, updated pinout information, changed part number to reflect new specifications. | | *B | 1120504 | See ECN | ARI | Corrected the description to pin 29 on Table 1, the Typ/Max values for I <sub>SB0</sub> on the DC chip-level specifications, and the Min voltage value for Vdd <sub>IWRITE</sub> in the DC Programming Specifications table. Corrected Flash Write Endurance minimum value in the DC Programming Specifications table. Corrected the Flash Erase Time max value and the Flash Block Write Time max value in the AC Programming Specifications table. Implemented new latest template. | | *C | 1225864 | See ECN | AESA/ARI | Corrected the description to pin 13, 29 on Table 1 and 22,44 on Table 2. Added sections Register Reference, Register Conventions and Register Mapping Tables. Corrected Max values on the DC Chip-Level Specifications table. | | *D | 1446763 | See ECN | AESA | Changed T <sub>ERASEB</sub> parameter, max value to 18ms in Table 13, AC Programming Specification. | | *E | 1639963 | See ECN | AESA | Post to www.cypress.com | | *F | 2138889 | See ECN | TYJ/PYRS | Updated Ordering Code table: - Ordering code changed for 32-QFN package: From -32LKXC to -32LTXC - Added a new package type – "LTXC" for 48-QFN - Included Tape and Reel ordering code for 32-QFN and 48-QFN packages Changed active current values at 24, 12 and 6MHz in table "DC Chip-Level Specifications" - IDD24: 2.15 to 3.1mA - IDD12: 1.45 to 2.0mA - IDD6: 1.1 to 1.5mA Added information on using P1[0] and P1[1] as the I2C interface during POR or reset events | © Cypress Semiconductor Corporation, 2006-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-12395 Rev. \*F Revised March 19, 2008 Page 27 of 27