# 8-bit Proprietary Microcontroller

**CMOS** 

# F<sup>2</sup>MC-8L MB89620R Series

## MB89623R/625R/P625/W625/626R/627R/P627/W627/T627R MB89PV620

#### **■ DESCRIPTION**

The MB89620R series has been developed as a general-purpose version of the F<sup>2</sup>MC\*-8L family consisting of proprietary 8-bit, single-chip microcontrollers.

In addition to the F<sup>2</sup>MC-8L CPU core which can operate at low voltage but at high speed, the microcontrollers contain a variety of peripheral functions such as timers, serial interfaces, an A/D converter, and an external interrupt.

The MB89620R series is applicable to a wide range of applications from consumer products to industrial equipment, including portable devices.

\*: F2MC stands for FUJITSU Flexible Microcontroller.

#### ■ FEATURES

Various package options
 Three types of QFP packages (1 mm, 0.65 mm, or 0.5 mm lead pitch)
 SDIP packages

High-speed processing at low voltage
 Minimum execution time: 0.4 μs/3.5 V, 0.8 μs/2.7 V

• F2MC-8L family CPU core

Instruction set optimized for controllers

Multiplication and division instructions 16-bit arithmetic operations Test and branch instructions Bit manipulation instructions, etc.

· Four types of timers

8-bit PWM timer (also usable as a reload timer)

8-bit pulse width count timer (Continuous measurement capable, applicable to remote control, etc.)

16-bit timer/counter

20-bit timebase timer

· Two serial interfaces

Switchable transfer direction allows communication with various equipment.

8-bit A/D converter

Sense mode function enabling comparison at 5  $\mu s$ 

Activation by an external input capable

(Continued)

#### (Continued)

- External interrupt: 4 channels
   Four channels are independent and capable of wake-up from low-power consumption modes (with an edge detection function).
- Low-power consumption modes
   Stop mode (Oscillation stops to minimize the current consumption.)
   Sleep mode (The CPU stops to reduce the current consumption to approx. 1/3 of normal.)
- Bus interface functions
   Including hold and ready functions

#### **■ PACKAGE**



### **■ PRODUCT LINEUP**

| Part number                                     | MB89623R                               | MB80625D                                                                                                                                                              | MB80626D                                | MB89627R                                                        | MB89T627R                                                                       | MB89P625                                                                                                   | MB89P627                                                                                                   | MB89PV620                                                                   |
|-------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Parameter                                       | WID09023K                              | WIDOSOZSK                                                                                                                                                             | WIDOSUZUK                               | WID03027 K                                                      | WID031027K                                                                      | MB89W625                                                                                                   | MB89W627                                                                                                   | WIDOSF VOZU                                                                 |
| Classificati<br>on                              |                                        | Mass produc<br>(mask RON                                                                                                                                              | etion products<br>In products)          | S                                                               | External<br>ROM<br>products                                                     | One-time F<br>products/E<br>products                                                                       |                                                                                                            | Piggyback/<br>evaluation<br>product for<br>evaluation<br>and<br>development |
| ROM size                                        | 8 K × 8 bits<br>(internal<br>mask ROM) | 16 K × 8 bits<br>(internal<br>mask ROM)                                                                                                                               | 24 K × 8 bits<br>(internal<br>mask ROM) | 32 K × 8 bits<br>(internal<br>mask ROM)                         | External<br>ROM                                                                 | 16 K × 8 bits<br>(internal<br>PROM,<br>programmable<br>with<br>general-<br>purpose<br>EPROM<br>programmer) | 32 K × 8 bits<br>(internal<br>PROM,<br>programmable<br>with<br>general-<br>purpose<br>EPROM<br>programmer) | 32 K × 8 bits<br>(external<br>ROM)                                          |
| RAM size                                        | $256 \times 8$ bits                    | $512 \times 8$ bits                                                                                                                                                   | $768 \times 8$ bits                     | 1 K×8 bits                                                      | 1 K×8 bits                                                                      | $512 \times 8$ bits                                                                                        | 1 K×8 bits                                                                                                 | 1 K×8 bits                                                                  |
| CPU<br>functions                                | Instruc<br>Instruc<br>Data b<br>Minim  | er of instructiction bit lengt<br>ction bit length:<br>bit length:<br>um execution<br>upt processin                                                                   | h:<br>time:                             | 136<br>8 bits<br>1 to 3 by<br>1, 8, 16<br>0.4 µs /1<br>3.6 µs/1 | bits<br>0 MHz                                                                   |                                                                                                            |                                                                                                            |                                                                             |
| Ports                                           | I/O po<br>Outpu                        | oorts:<br>t ports (N-ch<br>rts (N-ch ope<br>t ports (CMO<br>rts (CMOS):                                                                                               | en-drain)                               | 8 (All als<br>8 (4 port<br>8 (All als                           | s also serve<br>so serve as p<br>s also serve<br>so serve as b<br>lso serve as  | eripherals.)<br>as periphera<br>us control pi                                                              | ıls.)<br>ns.)                                                                                              |                                                                             |
| 8-bit PWM<br>timer                              | 8-bit rel                              | oad timer op<br>8-bit reso                                                                                                                                            |                                         |                                                                 | pable, opera                                                                    |                                                                                                            |                                                                                                            | 3.3 ms)                                                                     |
| 8-bit pulse<br>width<br>count<br>timer          | 8-bit re                               | it timer opera<br>eload timer op<br>nuous measu                                                                                                                       | peration (togg<br>8-bit pu              | gled output o<br>lse width me                                   | apable, oper<br>asurement o                                                     | ating clock c                                                                                              | ycle: 0.4 to 1                                                                                             | 2.8 μs)                                                                     |
| 16-bit<br>timer/<br>counter                     |                                        | 16-bit timer operation (operating clock cycle: 0.4 μs) 16-bit event counter operation (Rising/falling/both edges selectable)                                          |                                         |                                                                 |                                                                                 |                                                                                                            |                                                                                                            |                                                                             |
| 8-bit serial<br>I/O 1,<br>8-bit serial<br>I/O 2 |                                        | 8 bits LSB first/MSB first selectable One clock selectable from four transfer clocks (one external shift clock, three internal shift clocks: 0.8 μs, 3.2 μs, 12.8 μs) |                                         |                                                                 |                                                                                 |                                                                                                            |                                                                                                            |                                                                             |
| 8-bit A/D<br>converter                          |                                        | Continuous                                                                                                                                                            | A/D conve<br>Sens                       | rsion mode (<br>e mode (con<br>an external                      | n × 8 channe<br>conversion ti<br>version time:<br>activation or<br>oltage input | me: 18 μs)<br>5 μs)<br>an internal ti                                                                      | mer capable                                                                                                |                                                                             |

(Continued)

#### (Continued)

| Part number Parameter | MB89623R | MB89625R                                                                                                                                                                                                | MB89626R | MB89627R | MB89T627R | MB89P625<br>MB89W625 | MB89P627<br>MB89W627 | MB89PV620                                  |
|-----------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------|----------------------|----------------------|--------------------------------------------|
| External interrupt    | Used als | 4 independent channels (edge selection, interrupt vector, source flag) Rising edge/falling edge selectable Used also for wake-up from stop/sleep mode. (Edge detection is also permitted in stop mode.) |          |          |           |                      |                      |                                            |
| Standby<br>modes      |          | Sleep mode, stop mode                                                                                                                                                                                   |          |          |           |                      |                      |                                            |
| Process               |          |                                                                                                                                                                                                         |          | CI       | MOS .     |                      |                      |                                            |
| Operating voltage*    |          | 2.2 V to 6.0 V 2.7 V to 6.0 V                                                                                                                                                                           |          |          |           |                      |                      |                                            |
| EPROM<br>for use      |          |                                                                                                                                                                                                         |          | _        |           |                      |                      | MBM27C256<br>A-20TV<br>MBM27C256<br>A-20CZ |

<sup>\*:</sup> Varies with conditions such as the operating frequency. (See section "■ Electrical Characteristics.")

#### ■ PACKAGE AND CORRESPONDING PRODUCTS

| Package     | MB89623R<br>MB89625R | MB89626R<br>MB89627R<br>MB89T627R<br>MB89P625 | MB89P627 | MB89W625<br>MB89W627 | MB89PV620 |
|-------------|----------------------|-----------------------------------------------|----------|----------------------|-----------|
| DIP-64P-M01 | 0                    | 0                                             | 0        | ×                    | ×         |
| FPT-64P-M03 | 0                    | ×*                                            | ×*       | ×*                   | ×*        |
| FPT-64P-M06 | 0                    | 0                                             | 0        | ×                    | ×         |
| FPT-64P-M09 | 0                    | 0                                             | 0        | ×*                   | ×*        |
| DIP-64C-A06 | ×                    | ×                                             | ×        | 0                    | ×         |
| MQP-64C-P01 | ×                    | ×                                             | ×        | ×                    | 0         |
| MDP-64C-P02 | ×                    | ×                                             | ×        | ×                    | 0         |

<sup>○:</sup> Available ×: Not available

FAX (81)-3-5396-9106

Note: For more information about each package, see section "■ Package Dimensions."

<sup>\*:</sup> Lead pitch converter sockets (manufacturer: Sun Hayato Co., Ltd.) are available. 64SD-64QF2-8L: For conversion from DIP-64P-M01 or DIP-64C-A06 to FPT-64P-M03 64SD-64SQF-8L: For conversion from DIP-64P-M01 or DIP-64C-A06 to FPT-64P-M09 Inquiry: Sun Hayato Co., Ltd.: TEL (81)-3-3986-0403

#### **■ DIFFERENCES AMONG PRODUCTS**

#### 1. Memory Size

Before evaluating using the piggyback product, verify its differences from the product that will actually be used. Take particular care on the following points:

- On the MB89623R, the upper half of the register bank cannot be used.
- On the MB89P627, the program area starts from address 8007<sub>H</sub> but on the MB89PV620 and MB89627R starts from 8000<sub>H</sub>.

(On the MB89P627, addresses 8000<sub>H</sub> to 8006<sub>H</sub> comprise the option setting area, option settings can be read by reading these addresses. On the MB89PV620 and MB89627R, addresses 8000<sub>H</sub> to 8006<sub>H</sub> could also be used as a program ROM. However, do not use these addresses in order to maintain compatibility of the MB89P627.)

- The stack area, etc., is set at the upper limit of the RAM.
- The external area is used.

#### 2. Current Consumption

- In the case of the MB89PV620, add the current consumed by the EPROM which is connected to the top socket.
- When operated at low speed, the product with an OTPROM (one-time PROM) or an EPROM will consume more current than the product with a mask ROM.

However, the current consumption in sleep/stop modes is the same. (For more information, see section "Electrical Characteristics".)

#### 3. Mask Options

Functions that can be selected as options and how to designate these options vary by the product.

Before using options check section "■ Mask Options."

Take particular care on the following points:

- A pull-up resistor cannot be set for P40 to P47 on the MB89P625, MB89W625, MB89P627, and MB89W627.
- A pull-up resistor is not selectable for P50 to P57 when the A/D converter is used.
- Options are fixed on the MB89PV620.

#### 4. Differences between the MB89620 and MB89620R Series

· Memory access area

Memory access area of the following products is the same; both the MB89625 and MB89625R, and both the MB89627 and MB89627R.

The access area of the MB89623 and MB89626 is different from that of the MB89623R and MB89626R respectively when using in external bus mode. See below.

| Address        | Memory area   |                   |  |  |  |
|----------------|---------------|-------------------|--|--|--|
| Address        | MB89623       | MB89623R          |  |  |  |
| 0000н to 007Fн | I/O area      | I/O area          |  |  |  |
| 0080н to 017Fн | RAM area      | RAM area          |  |  |  |
| 0180н to 027Fн |               | Access prohibited |  |  |  |
| 0280н to BFFFн | External area | External area     |  |  |  |
| C000н to DFFFн |               | Access prohibited |  |  |  |
| E000н to FFFFн | ROM area      | ROM area          |  |  |  |

| Address        | Memory area   |                   |  |  |  |  |
|----------------|---------------|-------------------|--|--|--|--|
| Address        | MB89626       | MB89626R          |  |  |  |  |
| 0000н to 007Fн | I/O area      | I/O area          |  |  |  |  |
| 0080н to 037Fн | RAM area      | RAM area          |  |  |  |  |
| 0380н to 047Fн |               | Access prohibited |  |  |  |  |
| 0480н to 7FFFн | External area | External area     |  |  |  |  |
| 8000н to 9FFFн |               | Access prohibited |  |  |  |  |
| A000н to FFFFн | ROM area      | ROM area          |  |  |  |  |

- Other specifications
   Both the MB89620R and MB89620 series is the same.
- Electrical specifications/electrical characteristics
  Electrical specifications of the MB89620R series are the same with that of the MB89620 series.

#### ■ CORRESPONDENCE BETWEEN THE MB89620 AND MB89620R SERIES

- The MB89620R series is the reduction version of the MB89620 series.
- The MB89620 and MB89620R series consist of the following products:

| MB89620 series  | MB89623  | MB89625  | MB89626  | MB896267  | MB89P625  | MB89P627 | MB89PV620   |
|-----------------|----------|----------|----------|-----------|-----------|----------|-------------|
| MB89620R series | MB89623R | MB89625R | MB89626R | MB896267R | WID09F025 | MD09F021 | WID09F V020 |

| MB89620 series  | MB89W625    | MPROMEST   | MR90T627P   |
|-----------------|-------------|------------|-------------|
| MB89620R series | 10100300023 | WID03VV027 | WID09102710 |

#### **■ PIN ASSIGNMENT**





#### • Pin assignment on package top (MB89PV620 only)

| Pin no. | Pin name        | Pin no. | Pin name | Pin no. | Pin name | Pin no. | Pin name |
|---------|-----------------|---------|----------|---------|----------|---------|----------|
| 65      | N.C.            | 73      | A2       | 81      | N.C.     | 89      | ŌĒ       |
| 66      | V <sub>PP</sub> | 74      | A1       | 82      | 04       | 90      | N.C.     |
| 67      | A12             | 75      | A0       | 83      | O5       | 91      | A11      |
| 68      | A7              | 76      | N.C.     | 84      | O6       | 92      | A9       |
| 69      | A6              | 77      | 01       | 85      | 07       | 93      | A8       |
| 70      | A5              | 78      | O2       | 86      | O8       | 94      | A13      |
| 71      | A4              | 79      | O3       | 87      | CE       | 95      | A14      |
| 72      | A3              | 80      | Vss      | 88      | A10      | 96      | Vcc      |

N.C.: Internally connected. Do not use.

#### **■ PIN DESCRIPTION**

| Pin no.            |                  |                  |                       | Oimavit.        |                                                                                                                                                                                                                                  |
|--------------------|------------------|------------------|-----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SH-DIP*1<br>MDIP*2 | QFP1*3<br>MQFP*4 | LQFP*5<br>QFP2*6 | Pin name              | Circuit<br>type | Function                                                                                                                                                                                                                         |
| 30                 | 23               | 22               | X0                    | Α               | Crystal oscillator pins                                                                                                                                                                                                          |
| 31                 | 24               | 23               | X1                    |                 |                                                                                                                                                                                                                                  |
| 28                 | 21               | 20               | MOD0                  | В               | Operating mode selection pins                                                                                                                                                                                                    |
| 29                 | 22               | 21               | MOD1                  |                 | Connect directly to Vcc or Vss.                                                                                                                                                                                                  |
| 27                 | 20               | 19               | RST                   | С               | Reset I/O pin This pin is an N-ch open-drain output type with a pull-up resistor, and a hysteresis input type. "L" is output from this pin by an internal reset source. The internal circuit is initialized by the input of "L". |
| 56 to 49           | 49 to 42         | 48 to 41         | P00/AD0 to<br>P07/AD7 | D               | General-purpose I/O ports When an external bus is used, these ports function as multiplex pins of lower address output and data I/O.                                                                                             |
| 48 to 41           | 41 to 34         | 40 to 33         | P10/A08 to<br>P17/A15 | D               | General-purpose I/O ports<br>When an external bus is used, these ports function as<br>upper address output.                                                                                                                      |
| 40                 | 33               | 32               | P20/BUFC              | F               | General-purpose output-only port When an external bus is used, this port can also be used as a buffer control output by setting the BCTR.                                                                                        |
| 39                 | 32               | 31               | P21/HAK               | F               | General-purpose output-only port When an external bus is used, this port can also be used as a hold acknowledge output by setting the BCTR.                                                                                      |
| 38                 | 31               | 30               | P22/HRQ               | D               | General-purpose output-only port<br>When an external bus is used, this port can also be<br>used as a hold request input by setting the BCTR.                                                                                     |
| 37                 | 30               | 29               | P23/RDY               | D               | General-purpose output-only port<br>When an external bus is used, this port functions as a<br>ready input.                                                                                                                       |
| 36                 | 29               | 28               | P24/CLK               | F               | General-purpose output-only port<br>When an external bus is used, this port functions as a<br>clock output.                                                                                                                      |
| 35                 | 28               | 27               | P25/WR                | F               | General-purpose output-only port<br>When an external bus is used, this port functions as a<br>write signal output.                                                                                                               |
| 34                 | 27               | 26               | P26/RD                | F               | General-purpose output-only port<br>When an external bus is used, this port functions as a<br>read signal output.                                                                                                                |
| 33                 | 26               | 25               | P27/ALE               | F               | General-purpose output-only port When an external bus is used, this port functions as an address latch signal output.                                                                                                            |

(Continued)

#### (Continued)

|                    | Pin no.          |                  | Bin name Circuit |      |                                                                                                                                                        |
|--------------------|------------------|------------------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| SH-DIP*1<br>MDIP*2 | QFP1*3<br>MQFP*4 | LQFP*5<br>QFP2*6 | Pin name         | type | Function                                                                                                                                               |
| 58                 | 51               | 50               | P30/ADST         | E    | General-purpose I/O port<br>Also serves as an A/D converter external activation.<br>This port is a hysteresis input type.                              |
| 59                 | 52               | 51               | P31/SCK1         | E    | General-purpose I/O port Also serves as the clock I/O for the 8-bit serial I/O 1. This port is a hysteresis input type.                                |
| 60                 | 53               | 52               | P32/SO1          | E    | General-purpose I/O port<br>Also serves as the data output for the 8-bit serial I/O 1.<br>This port is a hysteresis input type.                        |
| 61                 | 54               | 53               | P33/SI1          | E    | General-purpose I/O port Also serves as the data input for the 8-bit serial I/O 1. This port is a hysteresis input type.                               |
| 62                 | 55               | 54               | P34/EC           | E    | General-purpose I/O port Also serves as the external clock input for the 16-bit timer/counter. This port is a hysteresis input type.                   |
| 63                 | 56               | 55               | P35/PWC          | E    | General-purpose I/O port<br>Also serves as the measured pulse input for the 8-bit<br>pulse width count timer. This port is a hysteresis input<br>type. |
| 1                  | 58               | 57               | P36/WTO          | E    | General-purpose I/O port Also serves as the toggle output for the 8-bit pulse width count timer. This port is a hysteresis input type.                 |
| 2                  | 59               | 58               | P37/PTO          | E    | General-purpose I/O port Also serves as the toggle output for the 8-bit PWM timer. This port is a hysteresis input type.                               |
| 3 to 6             | 60 to 63         | 59 to 62         | P40 to P43       | G    | N-ch open-drain I/O ports These ports are a hysteresis input type.                                                                                     |
| 7                  | 64               | 63               | P44/BZ           | G    | N-ch open-drain I/O port<br>Also serves as a buzzer output. This port is a<br>hysteresis input type.                                                   |
| 8                  | 1                | 64               | P45/SCK2         | G    | N-ch open-drain I/O port<br>Also serves as the clock I/O for the 8-bit serial I/O 2.<br>This port is a hysteresis input type.                          |
| 9                  | 2                | 1                | P46/SO2          | G    | N-ch open-drain I/O port<br>Also serves as the data output for the 8-bit serial I/O 2.<br>This port is a hysteresis input type.                        |
| 10                 | 3                | 2                | P47/SI2          | G    | N-ch open-drain I/O port<br>Also serves as the data input for the 8-bit serial I/O 2.<br>This port is a hysteresis input type.                         |

(Continued)

### (Continued)

|                    | Pin no.          |                  |                         | Circuit |                                                                                                                      |
|--------------------|------------------|------------------|-------------------------|---------|----------------------------------------------------------------------------------------------------------------------|
| SH-DIP*1<br>MDIP*2 | QFP1*3<br>MQFP*4 | LQFP*5<br>QFP2*6 | Pin name                | type    | Function                                                                                                             |
| 11 to 18           | 4 to 11          | 3 to 10          | P50/AN0 to<br>P57/AN7   | Н       | N-ch open-drain output-only ports Also serve as the analog input for the A/D converter.                              |
| 22 to 25           | 15 to 18         | 14 to 17         | P60/INT0 to<br>P63/INT3 | I       | General-purpose input-only ports Also serve as an external interrupt input. These ports are a hysteresis input type. |
| 26                 | 19               | 18               | P64                     | I       | General-purpose input-only port This port is a hysteresis input type.                                                |
| 64                 | 57               | 56               | Vcc                     | _       | Power supply pin                                                                                                     |
| 32, 57             | 25, 50           | 24, 49           | Vss                     | _       | Power supply (GND) pins                                                                                              |
| 19                 | 12               | 11               | AVcc                    | _       | A/D converter power supply pin                                                                                       |
| 20                 | 13               | 12               | AVR                     | _       | A/D converter reference voltage input pin                                                                            |
| 21                 | 14               | 13               | AVss                    | _       | A/D converter power supply (GND) pin Use this pin at the same voltage as Vss.                                        |

\*1: DIP-64P-M01, DIP-64C-A06

\*2: MDP-64C-P02

\*3: FPT-64P-M06

\*4: MQP-64C-P01

\*5: FPT-64P-M03

\*6: FPT-64P-M09

### • External EPROM pins (MB89PV620 only)

| Pin                                                | no.                                                | Din nome                                            | 1/0 | Firm estima                                           |
|----------------------------------------------------|----------------------------------------------------|-----------------------------------------------------|-----|-------------------------------------------------------|
| MDIP*1                                             | MQFP*2                                             | Pin name                                            | I/O | Function                                              |
| 65                                                 | 66                                                 | V <sub>PP</sub>                                     | 0   | "H" level output pin                                  |
| 66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74 | 67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75 | A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0 | 0   | Address output pins                                   |
| 75<br>76<br>77                                     | 77<br>78<br>79                                     | O1<br>O2<br>O3                                      | I   | Data input pins                                       |
| 78                                                 | 80                                                 | Vss                                                 | 0   | Power supply (GND) pin                                |
| 79<br>80<br>81<br>82<br>83                         | 82<br>83<br>84<br>85<br>86                         | O4<br>O5<br>O6<br>O7<br>O8                          | I   | Data input pins                                       |
| 84                                                 | 87                                                 | CE                                                  | 0   | ROM chip enable pin<br>Outputs "H" during standby.    |
| 85                                                 | 88                                                 | A10                                                 | 0   | Address output pin                                    |
| 86                                                 | 89                                                 | ŌĒ                                                  | 0   | ROM output enable pin<br>Outputs "L" at all times.    |
| 87<br>88<br>89                                     | 91<br>92<br>93                                     | A11<br>A9<br>A8                                     | 0   | Address output pins                                   |
| 90                                                 | 94                                                 | A13                                                 | 0   |                                                       |
| 91                                                 | 95                                                 | A14                                                 | 0   |                                                       |
| 92                                                 | 96                                                 | Vcc                                                 | 0   | EPROM power supply pin                                |
| _                                                  | 65<br>76<br>81<br>90                               | N.C.                                                | _   | Internally connected pins Be sure to leave them open. |

\*1: MDP-64C-P02

\*2: MQP-64C-P01

### ■ I/O CIRCUIT TYPE

| Туре | Circuit                                  | Remarks                                                                                                         |
|------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| A    | X0 X | At an oscillation feedback resistor of approximately     1 MΩ/5.0 V                                             |
| В    |                                          |                                                                                                                 |
| С    | R P-ch                                   | <ul> <li>At an output pull-up resistor (P-ch) of approximately 50 kΩ/5.0 V</li> <li>Hysteresis input</li> </ul> |
| D    | P-ch<br>N-ch                             | CMOS output     CMOS input  Pull-up resistor optional (except P22 and P23)                                      |
| E    | R P-ch                                   | CMOS output     Hysteresis input  Pull-up resistor optional                                                     |
| F    | P-ch<br>N-ch                             | CMOS output                                                                                                     |

(Continued)

#### (Continued)



#### **■ HANDLING DEVICES**

#### 1. Preventing Latchup

Latchup may occur on CMOS ICs if voltage higher than Vcc or lower than Vss is applied to input and output pins other than medium- and high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in section "■ Electrical Characteristics" is applied between Vcc and Vss.

When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings.

Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off.

#### 2. Treatment of Unused Input Pins

Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor.

#### 3. Treatment of Power Supply Pins on Microcontrollers with A/D and D/A Converters

Connect to be AVcc = DAVC = Vcc and AVss = AVR = Vss even if the A/D and D/A converters are not in use.

#### 4. Treatment of N.C. Pins

Be sure to leave (internally connected) N.C. pins open.

#### 5. Power Supply Voltage Fluctuations

Although Vcc power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that Vcc ripple fluctuations (P-P value) will be less than 10% of the standard Vcc value at the commercial frequency (50 to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched.

#### 6. Precautions when Using an External Clock

When an external clock is used, oscillation stabilization time is required even for power-on reset (optional) and wake-up from stop mode.

#### ■ PROGRAMMING TO THE EPROM ON THE MB89P625

The MB89P625 is an OTPROM version of the MB89620R series.

#### 1. Features

- 16-Kbyte PROM on chip
- Options can be set using the EPROM programmer.
- Equivalency to the MBM27C256A in EPROM mode (when programmed with the EPROM programmer)

#### 2. Memory Space

Memory space in each mode such as 16-Kbyte PROM, option area is diagrammed below.



#### 3. Programming to the EPROM

In EPROM mode, the MB89P625 functions equivalent to the MBM27C256A. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter.

When the operating ROM area for a single chip is 16 Kbytes (C000<sub>H</sub> to FFFF<sub>H</sub>) the PROM can be programmed as follows:

#### Programming procedure

- (1) Set the EPROM programmer to the MBM27C256A.
- (2) Load program data into the EPROM programmer at 4000H to 7FFFH (note that addresses C000H to FFFFH while operating as a single chip assign to 4000H to 7FFFH in EPROM mode).

  Load option data into addresses 3FF0H to 3FF5H of the EPROM programmer. (For information about each corresponding option, see "4. Setting OTPROM Options.")
- (3) Program to 3FF0H to 7FFFH with the EPROM programmer.

### 4. Setting OTPROM Options

The programming procedure is the same as that for the PROM. Options can be set by programming values at the addresses shown on the memory map.

The relationship between bits and options is shown on the following bit map:

• OTPROM option bit map (MB89P625)

| Address | Bit 7                         | Bit 6                         | Bit 5                         | Bit 4                             | Bit 3                             | Bit 2                                  | Bit 1                                                            | Bit 0                                |
|---------|-------------------------------|-------------------------------|-------------------------------|-----------------------------------|-----------------------------------|----------------------------------------|------------------------------------------------------------------|--------------------------------------|
| 3FF0н   | Vacancy Readable and writable     | Vacancy Readable and writable     | Reset pin<br>output<br>1: Yes<br>0: No | Oscillation<br>stabilization<br>time<br>1: Crystal<br>0: Ceramic | Power-on<br>reset<br>1: Yes<br>0: No |
| 3FF1н   | P07                           | P06                           | P05                           | P04                               | P03                               | P02                                    | P01                                                              | P00                                  |
|         | Pull-up                       | Pull-up                       | Pull-up                       | Pull-up                           | Pull-up                           | Pull-up                                | Pull-up                                                          | Pull-up                              |
|         | 1: No                         | 1: No                         | 1: No                         | 1: No                             | 1: No                             | 1: No                                  | 1: No                                                            | 1: No                                |
|         | 0: Yes                        | 0: Yes                        | 0: Yes                        | 0: Yes                            | 0: Yes                            | 0: Yes                                 | 0: Yes                                                           | 0: Yes                               |
| 3FF2н   | P17                           | P16                           | P15                           | P14                               | P13                               | P12                                    | P11                                                              | P10                                  |
|         | Pull-up                       | Pull-up                       | Pull-up                       | Pull-up                           | Pull-up                           | Pull-up                                | Pull-up                                                          | Pull-up                              |
|         | 1: No                         | 1: No                         | 1: No                         | 1: No                             | 1: No                             | 1: No                                  | 1: No                                                            | 1: No                                |
|         | 0: Yes                        | 0: Yes                        | 0: Yes                        | 0: Yes                            | 0: Yes                            | 0: Yes                                 | 0: Yes                                                           | 0: Yes                               |
| 3FF3н   | P37                           | P36                           | P35                           | P34                               | P33                               | P32                                    | P31                                                              | P30                                  |
|         | Pull-up                       | Pull-up                       | Pull-up                       | Pull-up                           | Pull-up                           | Pull-up                                | Pull-up                                                          | Pull-up                              |
|         | 1: No                         | 1: No                         | 1: No                         | 1: No                             | 1: No                             | 1: No                                  | 1: No                                                            | 1: No                                |
|         | 0: Yes                        | 0: Yes                        | 0: Yes                        | 0: Yes                            | 0: Yes                            | 0: Yes                                 | 0: Yes                                                           | 0: Yes                               |
| 3FF4н   | P57                           | P56                           | P55                           | P54                               | P53                               | P52                                    | P51                                                              | P50                                  |
|         | Pull-up                       | Pull-up                       | Pull-up                       | Pull-up                           | Pull-up                           | Pull-up                                | Pull-up                                                          | Pull-up                              |
|         | 1: No                         | 1: No                         | 1: No                         | 1: No                             | 1: No                             | 1: No                                  | 1: No                                                            | 1: No                                |
|         | 0: Yes                        | 0: Yes                        | 0: Yes                        | 0: Yes                            | 0: Yes                            | 0: Yes                                 | 0: Yes                                                           | 0: Yes                               |
| 3FF5н   | Vacancy Readable and writable | Vacancy Readable and writable | Vacancy Readable and writable | P64<br>Pull-up<br>1: No<br>0: Yes | P63<br>Pull-up<br>1: No<br>0: Yes | P62<br>Pull-up<br>1: No<br>0: Yes      | P61<br>Pull-up<br>1: No<br>0: Yes                                | P60<br>Pull-up<br>1: No<br>0: Yes    |

Note: Each bit is set to '1' as the initialized value, therefore the pull-up option is not selected.

#### ■ PROGRAMMING TO THE EPROM ON THE MB89P627

The MB89P627 is an OTPROM version of the MB89620R series.

#### 1. Features

- 32-Kbyte PROM on chip
- Options can be set using the EPROM programmer.
- Equivalency to the MBM27C256A in EPROM mode (when programmed with the EPROM programmer)

#### 2. Memory Space

Memory space in each mode such as 32-Kbyte PROM, option area is diagrammed below.



#### 3. Programming to the EPROM

In EPROM mode, the MB89P627 functions equivalent to the MBM27C256A. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter.

When the operating ROM area for a single chip is 32 Kbytes (8007<sub>H</sub> to FFFF<sub>H</sub>) the PROM can be programmed as follows:

#### Programming procedure

- (1) Set the EPROM programmer to the MBM27C256A.
- (2) Load program data into the EPROM programmer at 0007H to 7FFFH (note that addresses 8007H to FFFFH while operating as a single chip assign to 0007H to 7FFFH in EPROM mode).

  Load option data into addresses 0000H to 0006H of the EPROM programmer. (For information about each corresponding option, see "4. Setting OTPROM Options.")
- (3) Program to 0000H to 7FFFH with the EPROM programmer.

#### 4. Setting OTPROM Options

The programming procedure is the same as that for the PROM. Options can be set by programming values at the addresses shown on the memory map.

The relationship between bits and options is shown on the following bit map:

• OTPROM option bit map (MB89P627)

| Address | Bit 7                         | Bit 6                         | Bit 5                         | Bit 4                             | Bit 3                             | Bit 2                                  | Bit 1                                                            | Bit 0                                |
|---------|-------------------------------|-------------------------------|-------------------------------|-----------------------------------|-----------------------------------|----------------------------------------|------------------------------------------------------------------|--------------------------------------|
| 0000н   | Vacancy Readable and writable     | Vacancy Readable and writable     | Reset pin<br>output<br>1: Yes<br>0: No | Oscillation<br>stabilization<br>time<br>1: Crystal<br>0: Ceramic | Power-on<br>reset<br>1: Yes<br>0: No |
| 0001н   | P07                           | P06                           | P05                           | P04                               | P03                               | P02                                    | P01                                                              | P00                                  |
|         | Pull-up                       | Pull-up                       | Pull-up                       | Pull-up                           | Pull-up                           | Pull-up                                | Pull-up                                                          | Pull-up                              |
|         | 1: No                         | 1: No                         | 1: No                         | 1: No                             | 1: No                             | 1: No                                  | 1: No                                                            | 1: No                                |
|         | 0: Yes                        | 0: Yes                        | 0: Yes                        | 0: Yes                            | 0: Yes                            | 0: Yes                                 | 0: Yes                                                           | 0: Yes                               |
| 0002н   | P17                           | P16                           | P15                           | P14                               | P13                               | P12                                    | P11                                                              | P10                                  |
|         | Pull-up                       | Pull-up                       | Pull-up                       | Pull-up                           | Pull-up                           | Pull-up                                | Pull-up                                                          | Pull-up                              |
|         | 1: No                         | 1: No                         | 1: No                         | 1: No                             | 1: No                             | 1: No                                  | 1: No                                                            | 1: No                                |
|         | 0: Yes                        | 0: Yes                        | 0: Yes                        | 0: Yes                            | 0: Yes                            | 0: Yes                                 | 0: Yes                                                           | 0: Yes                               |
| 0003н   | P37                           | P36                           | P35                           | P34                               | P33                               | P32                                    | P31                                                              | P30                                  |
|         | Pull-up                       | Pull-up                       | Pull-up                       | Pull-up                           | Pull-up                           | Pull-up                                | Pull-up                                                          | Pull-up                              |
|         | 1: No                         | 1: No                         | 1: No                         | 1: No                             | 1: No                             | 1: No                                  | 1: No                                                            | 1: No                                |
|         | 0: Yes                        | 0: Yes                        | 0: Yes                        | 0: Yes                            | 0: Yes                            | 0: Yes                                 | 0: Yes                                                           | 0: Yes                               |
| 0004н   | P57                           | P56                           | P55                           | P54                               | P53                               | P52                                    | P51                                                              | P50                                  |
|         | Pull-up                       | Pull-up                       | Pull-up                       | Pull-up                           | Pull-up                           | Pull-up                                | Pull-up                                                          | Pull-up                              |
|         | 1: No                         | 1: No                         | 1: No                         | 1: No                             | 1: No                             | 1: No                                  | 1: No                                                            | 1: No                                |
|         | 0: Yes                        | 0: Yes                        | 0: Yes                        | 0: Yes                            | 0: Yes                            | 0: Yes                                 | 0: Yes                                                           | 0: Yes                               |
| 0005н   | Vacancy Readable and writable | Vacancy Readable and writable | Vacancy Readable and writable | P64<br>Pull-up<br>1: No<br>0: Yes | P63<br>Pull-up<br>1: No<br>0: Yes | P62<br>Pull-up<br>1: No<br>0: Yes      | P61<br>Pull-up<br>1: No<br>0: Yes                                | P60<br>Pull-up<br>1: No<br>0: Yes    |
| 0006н   | Vacancy Readable and writable     | Vacancy Readable and writable     | Vacancy Readable and writable          | Vacancy Readable and writable                                    | Vacancy Readable and writable        |

Note: Each bit is set to '1' as the initialized value, therefore the pull-up option is not selected.

#### **■ HANDLING THE MB89P625/P627**

#### 1. Recommended Screening Conditions

High-temperature aging is recommended as the pre-assembly screening procedure for a product with a blanked OTPROM microcomputer program.



#### 2. Programming Yield

All bits cannot be programmed at Fujitsu shipping test to a blanked OTPROM microcomputer, due to its nature. For this reason, a programming yield of 100% cannot be assured at all times.

#### 3. Erasure

In order to clear all locations of their programmed contents, it is necessary to expose the internal EPROM to an ultraviolet light source. A dosage of 10 Ws/cm² is required to completely erase an internal EPROM. This dosage can be obtained by exposure to an ultraviolet lamp (wavelength of 2537 Angstroms (Å)) with intensity of 12000  $\mu\text{W}/\text{cm}^2$  for 15 to 21 minutes. The internal EPROM should be about one inch from the source and all filters should be removed from the UV light source prior to erasure.

It is important to note that the internal EPROM and similar devices, will erase with light sources having wavelengths shorter than 4000Å. Although erasure time will be much longer than with UV source at 2537Å, nevertheless the exposure to fluorescent light and sunlight will eventually erase the internal EPROM, and exposure to them should be prevented to realize maximum system reliability. If used in such an environment, the package windows should be covered by an opaque label or substance.

#### 4. EPROM Programmer Socket Adapter and Recommended Programmer Manufacturer

|                     |           | Compatible socket                    | Recomme          | nded pro<br>and prog | gramme<br>rammer r | r manufacturer<br>name |  |
|---------------------|-----------|--------------------------------------|------------------|----------------------|--------------------|------------------------|--|
| Part number Package |           | Package adapter Sun Hayato Co., Ltd. |                  | Data I/O Co., Ltd.   |                    |                        |  |
|                     |           |                                      | UNISITE          | 3900                 | 2900               | R4945A                 |  |
| MB89P625P-SH        | SH-DIP-64 | ROM-64SD-28DP-8L                     | Recomm           | ended                | _                  | Recommended            |  |
| MB89P625PF          | QFP-64    | ROM-64QF-28DP-8L                     | Recommended      |                      | ed                 | Recommended            |  |
| MB89P625PFM         | QFP-64    | ROM-64QF2-28DP-8L                    | Recom-<br>mended |                      | Recommended        |                        |  |

<sup>\*:</sup> It is required to connect a capacitor of approximately 0.1 µF between VPP and GND, and Vcc and GND.

Inquiry:Sun Hayato Co., Ltd.: TEL (81)-3-3986-0403 FAX (81)-3-5396-9106

Data I/O Co., Ltd.: TEL:USA/ASIA(1)-206-881-6444

EUROPE(49)-8-985-8580

Advantest Corp.:TEL:Except JAPAN (81)-3-3930-4111

#### ■ PROGRAMMING TO THE EPROM PIGGYBACK/EVALUATION DEVICE

#### 1. EPROM for Use

MBM27C256A-20TV, MBM27C256A-20CZ

#### 2. Programming Socket Adapter

To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer: Sun Hayato Co., Ltd.) listed below.

| Package            | Adapter socket part number |
|--------------------|----------------------------|
| LCC-32 (Rectangle) | ROM-32LC-28DP-YG           |

Inquiry: Sun Hayato Co., Ltd.:TEL (81)-3-3986-0403 FAX (81)-3-5396-9106

#### 3. Memory Space

Memory space in 32-Kbyte PROM is diagrammed below.



#### 4. Programming to the EPROM

- (1) Set the EPROM programmer to the MBM27C256A.
- (2) Load program data into the EPROM programmer at 0006<sub>H</sub> to 7FFF<sub>H</sub>.
- (3) Program to 0000H to 7FFFH with the EPROM programmer.

#### **■ BLOCK DIAGRAM**



#### **■ CPU CORE**

#### 1. Memory Space

The microcontrollers of the MB89620R series offer a memory space of 64 Kbytes for storing all of I/O, data, and program areas. The I/O area is located at the lowest address. The data area is provided immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is located at exactly the opposite end, that is, near the highest address. Provide the tables of interrupt reset vectors and vector call instructions toward the highest address within the program area. The memory space of the MB89620R series is structured as illustrated below.



<sup>\*1:</sup> The ROM area is an external area depending on the mode.

<sup>\*2:</sup> Since addresses 8000н to 8005н for the MB89P627 and MB89W627 comprise an option area, do not use this area for the MB89PV620 and MB89627R.

<sup>\*3:</sup> Access to this area is prohibited when using external bus mode.

#### 2. Registers

The F<sup>2</sup>MC-8L family has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The following dedicated registers are provided:

Program counter (PC): A 16-bit register for indicating instruction storage positions

Accumulator (A): A 16-bit temporary register for storing arithmetic operations, etc. When the

instruction is an 8-bit data processing instruction, the lower byte is used.

Temporary accumulator (T): A 16-bit register which performs arithmetic operations with the accumulator

When the instruction is an 8-bit data processing instruction, the lower byte is used.

Index register (IX): A 16-bit register for index modification

Extra pointer (EP): A 16-bit pointer for indicating a memory address

Stack pointer (SP): A 16-bit register for indicating a stack area

Program status (PS): A 16-bit register for storing a register pointer, a condition code



The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.)



The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below.

• Rule for Conversion of Actual Addresses of the General-purpose Register Area



The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt.

- H-flag:Set to '1' when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared to '0' otherwise. This flag is for decimal adjustment instructions.
- I-flag: Interrupt is enabled when this flag is set to '1'. Interrupt is disabled when the flag is cleared to '0'. Cleared to '0' at the reset.
- IL1, 0: Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit.

| IL1 | IL0 | Interrupt level | High-low |
|-----|-----|-----------------|----------|
| 0   | 0   | 1               | High     |
| 0   | 1   | ı               | <b>†</b> |
| 1   | 0   | 2               |          |
| 1   | 1   | 3               | Low      |

- N-flag: Set to '1' if the MSB becomes '1' as the result of an arithmetic operation. Cleared to '0' when the bit is cleared to '0'.
- Z-flag: Set to '1' when an arithmetic operation results in 0. Cleared to '0' otherwise.
- V-flag: Set to '1' if the complement on 2 overflows as a result of an arithmetic operation. Cleared to '0' if the overflow does not occur.
- C-flag: Set to '1' when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared to '0' otherwise.
  - Set to the shift-out value in the case of a shift instruction.

The following general-purpose registers are provided:

General-purpose registers: An 8-bit register for storing data

The general-purpose registers are 8 bits and located in the register banks of the memory. One bank contains eight registers and up to a total of 32 banks can be used on the MB89620R. In the MB89623R, there are 16 banks in internal RAM. The remaining 16 banks can be extended externally by allocating an external RAM to addresses 0180H to 01FFH using an external circuit. The bank currently in use is indicated by the register bank pointer (RP).

Note: The number of register banks that can be used varies with the RAM size.



### ■ I/O MAP

| Address | Read/write | Register name | Register description               |  |  |
|---------|------------|---------------|------------------------------------|--|--|
| 00н     | (R/W)      | PDR0          | Port 0 data register               |  |  |
| 01н     | (W)        | DDR0          | Port 0 data direction register     |  |  |
| 02н     | (R/W)      | PDR1          | Port 1 data register               |  |  |
| 03н     | (W)        | DDR1          | Port 1 data direction register     |  |  |
| 04н     | (R/W)      | PDR2          | Port 2 data register               |  |  |
| 05н     | (R/W)      | BCTR          | External bus pin control register  |  |  |
| 06н     |            |               | Vacancy                            |  |  |
| 07н     |            |               | Vacancy                            |  |  |
| 08н     | (R/W)      | STBC          | Standby control register           |  |  |
| 09н     | (R/W)      | WDTC          | Watchdog timer control register    |  |  |
| ОАн     | (R/W)      | TBTC          | Timebase timer control register    |  |  |
| 0Вн     |            | 1             | Vacancy                            |  |  |
| 0Сн     | (R/W)      | PDR3          | Port 3 data register               |  |  |
| 0Dн     | (W)        | DDR3          | Port 3 data direction register     |  |  |
| 0Ен     | (R/W)      | PDR4          | Port 4 data register               |  |  |
| 0Fн     | (R/W)      | BZCR          | Buzzer register                    |  |  |
| 10н     | (R/W)      | PDR5          | Port 5 data register               |  |  |
| 11н     | (R)        | PDR6          | Port 6 data register               |  |  |
| 12н     | (R/W)      | CNTR          | PWM control register               |  |  |
| 13н     | (W)        | COMR          | PWM compare register               |  |  |
| 14н     | (R/W)      | PCR1          | PWC pulse width control register 1 |  |  |
| 15н     | (R/W)      | PCR2          | PWC pulse width control register 2 |  |  |
| 16н     | (R/W)      | RLBR          | PWC reload buffer register         |  |  |
| 17н     |            | 1             | Vacancy                            |  |  |
| 18н     | (R/W)      | TMCR          | 16-bit timer control register      |  |  |
| 19н     | (R/W)      | TCHR          | 16-bit timer count register (H)    |  |  |
| 1Ан     | (R/W)      | TCLR          | 16-bit timer count register (L)    |  |  |
| 1Вн     |            |               | Vacancy                            |  |  |
| 1Сн     | (R/W)      | SMR1          | Serial I/O 1 mode register         |  |  |
| 1Dн     | (R/W)      | SDR1          | Serial I/O 1 data register         |  |  |
| 1Ен     | (R/W)      | SMR2          | Serial I/O 2 mode register         |  |  |
| 1Fн     | (R/W)      | SDR2          | Serial I/O 2 data register         |  |  |

(Continued)

### (Continued)

| Address         | Read/write | Register name | Register description                    |  |  |
|-----------------|------------|---------------|-----------------------------------------|--|--|
| 20н             | (R/W)      | ADC1          | A/D converter control register 1        |  |  |
| 21н             | (R/W)      | ADC2          | A/D converter control register 2        |  |  |
| 22н             | (R/W)      | ADCD          | A/D converter data register             |  |  |
| 23н             |            |               | Vacancy                                 |  |  |
| 24н             | (R/W)      | EIC1          | External interrupt 1 control register 1 |  |  |
| 25н             | (R/W)      | EIC2          | External interrupt 1 control register 2 |  |  |
| 26н to 7Вн      |            |               | Vacancy                                 |  |  |
| 7Сн             | (W)        | ILR1          | Interrupt level setting register 1      |  |  |
| 7Dн             | (W)        | ILR2          | Interrupt level setting register 2      |  |  |
| 7Ен             | (W)        | ILR3          | Interrupt level setting register 3      |  |  |
| 7F <sub>H</sub> |            |               | Vacancy                                 |  |  |

Note: Do not use vacancies.

#### **■ ELECTRICAL CHARACTERISTICS**

#### 1. Absolute Maximum Ratings

(AVss = Vss = 0.0 V)

| Donomotor                              | Symbol          | Ra          | ting      | Unit | Damarka                                            |
|----------------------------------------|-----------------|-------------|-----------|------|----------------------------------------------------|
| Parameter                              | Symbol          | Min.        | Max.      | Unit | Remarks                                            |
| Power supply voltage                   | Vcc<br>AVcc     | Vss - 0.3   | Vss + 7.0 | V    | *1                                                 |
| A/D converter reference input voltage  | AVR             | Vss - 0.3   | Vss + 7.0 | V    | AVR must not exceed AVcc + 0.3 V.                  |
| Input voltage                          | Vı              | Vss-0.3     | Vcc + 0.3 | V    | Except P40 to P47*2                                |
| Input voltage                          | V <sub>I2</sub> | Vss-0.3     | Vss + 7.0 | V    | P40 to P47                                         |
| Output voltage                         | Vo              | Vss-0.3     | Vcc + 0.3 | V    | Except P40 to P47*2                                |
| Output voltage                         | V <sub>O2</sub> | Vss-0.3     | Vss + 7.0 | V    | P40 to P47                                         |
| "L" level maximum output current       | Іоь             |             | 20        | mA   |                                                    |
| "L" level average output current       | lolav           |             | 4         | mA   | Average value (operating current × operating rate) |
| "L" level total maximum output current | ∑lo∟            | _           | 100       | mA   |                                                    |
| "L" level total average output current | $\sum$ lolav    | _           | 40        | mA   | Average value (operating current × operating rate) |
| "H" level maximum output current       | Іон             | _           | -20       | mA   |                                                    |
| "H" level average output current       | Іонач           |             | -4        | mA   | Average value (operating current × operating rate) |
| "H" level total maximum output current | ∑Іон            |             | -50       | mA   |                                                    |
| "H" level total average output current | ∑Iohav          | _           | -20       | mA   | Average value (operating current × operating rate) |
| Power consumption                      | PD              | _           | 300       | mW   |                                                    |
| Operating temperature                  | TA              | -40         | +85       | °C   |                                                    |
| Storage temperature                    | Tstg            | <b>-</b> 55 | +150      | °C   |                                                    |

<sup>\*1:</sup> Use AVcc and Vcc set to the same voltage.

Take care so that AVcc does not exceed Vcc, such as when power is turned on.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

<sup>\*2:</sup> V<sub>I</sub> and V<sub>O</sub> must not exceed V<sub>CC</sub> + 0.3 V.

#### 2. Recommended Operating Conditions

(AVss = Vss = 0.0 V)

| Parameter                             | Symbol      | Symbol Value |      | Unit  | Remarks                                                                 |
|---------------------------------------|-------------|--------------|------|-------|-------------------------------------------------------------------------|
| Farameter                             | Syllibol    | Min.         | Max. | Ollit | Kemarks                                                                 |
|                                       | W           | 2.2*         | 6.0* | V     | Normal operation assurance range* (MB89623R/625R/626R/627R)             |
| Power supply voltage                  | Vcc<br>AVcc | 2.7*         | 6.0* | V     | Normal operation assurance range* (MB89P625/W625/P627/T627R/W627/PV620) |
|                                       |             | 1.5          | 6.0  | V     | Retains the RAM state in stop mode                                      |
| A/D converter reference input voltage | AVR         | 0.0          | AVcc | V     |                                                                         |
| Operating temperature                 | TA          | -40          | +85  | °C    |                                                                         |

<sup>\*:</sup> These values vary with the operating frequency and analog assurance range. See Figure 1 and "5. A/D Converter Electrical Characteristics."



Figure 1 indicates the operating frequency of the external oscillator at an instruction cycle of 4/Fc.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

#### 3. DC Characteristics

 $(AVcc = Vcc = 5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| B                                                            | Sym-              | D'                                                                                                   |                        | 1000 = 000 | Value | 733 - <b>V</b> 33 - C |      | $A = -40^{\circ}C \text{ to } +85^{\circ}C$ |
|--------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------|------------------------|------------|-------|-----------------------|------|---------------------------------------------|
| Parameter                                                    | bol               | Pin name                                                                                             | Condition              | Min.       | Тур.  | Max.                  | Unit | Remarks                                     |
|                                                              | ViH               | P00 to P07,<br>P10 to P17,<br>P22, P23                                                               | _                      | 0.7 Vcc    | _     | Vcc + 0.3             | V    |                                             |
| "H" level input<br>voltage                                   | Vihs              | RST, MOD0,<br>MOD1,<br>P30 to P37,<br>P60 to P64                                                     | _                      | 0.8 Vcc    | _     | Vcc + 0.3             | V    |                                             |
|                                                              | V <sub>IHS2</sub> | P40 to P47                                                                                           | _                      | 0.8 Vcc    | _     | Vcc + 0.3             | V    |                                             |
|                                                              | VIL               | P00 to P07,<br>P10 to P17,<br>P22, P23                                                               | _                      | Vss - 0.3  | _     | 0.3 Vcc               | V    |                                             |
| "L" level input<br>voltage                                   | VILS              | RST, MOD0,<br>MOD1,<br>P30 to P37,<br>P40 to P47,<br>P60 to P64                                      | _                      | Vss - 0.3  | l     | 0.2 Vcc               | ٧    |                                             |
| Open-drain output pin                                        | VD                | P50 to P57                                                                                           | _                      | Vss - 0.3  | _     | Vcc + 0.3             | V    |                                             |
| application voltage                                          | V <sub>D2</sub>   | P40 to P47                                                                                           | _                      | Vss - 0.3  |       | Vss + 6.0             | V    |                                             |
| "H" level output<br>voltage                                  | Vон               | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P37                                              | lон = −2.0 mA          | 4.0        | _     | _                     | ٧    |                                             |
| "L" level output voltage                                     | VoL               | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P37,<br>P40 to P47,<br>P50 to P57                | loL = +4.0 mA          | _          | _     | 0.4                   | V    |                                             |
|                                                              | V <sub>OL2</sub>  | RST                                                                                                  |                        | _          | _     | 0.4                   | V    |                                             |
| Input leakage<br>current<br>(Hi-z output<br>leakage current) | Іш                | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P37,<br>P40 to P47,<br>P60 to P64,<br>MOD0, MOD1 | 0.0 V < Vı <<br>Vcc    | _          | _     | ±5                    | μА   | Without pull-up resistor                    |
| Pull-up<br>resistance                                        | Rpull             | P00 to P07,<br>P10 to P17,<br>P30 to P37,<br>P40 to P47,<br>P50 to P57,<br>P60 to P64,<br>RST        | V <sub>I</sub> = 0.0 V | 25         | 50    | 100                   | kΩ   |                                             |

(Continued)

(Continued)

 $(AVcc = Vcc = 5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter              | Sym- | Pin name                                  | Condition                                                                |      | Value |      | Unit | Remarks                                         |
|------------------------|------|-------------------------------------------|--------------------------------------------------------------------------|------|-------|------|------|-------------------------------------------------|
| Parameter              | bol  | Pin name                                  | Condition                                                                | Min. | Тур.  | Max. | Unit | Remarks                                         |
|                        | Icc  |                                           | Fc = 10 MHz<br>Normal<br>operating                                       | _    | 9     | 15   | mA   | MB89623R/<br>625R/626R/<br>627R/T627R/<br>PV620 |
|                        | ICC  | Vcc                                       | mode $t_{inst}^2 = 0.4 \mu s$                                            | _    | 10    | 18   | mA   | MB89P625/<br>W625<br>MB89P627/<br>W627          |
| Power supply current*1 | Iccs |                                           | Fc = 10 MHz<br>Sleep mode<br>t <sub>inst</sub> *2 = 0.4 µs               | _    | 3     | 4    | mA   |                                                 |
|                        | Іссн |                                           | Stop mode<br>T <sub>A</sub> = +25°C                                      | _    | _     | 1    | μА   |                                                 |
|                        | IA   |                                           | Fc = 10 MHz,<br>when starting<br>A/D conversion                          | _    | 1     | 3    | mA   |                                                 |
|                        | Іан  | AVcc                                      | $F_{C}$ = 10 MHz,<br>$T_{A}$ = +25°C,<br>when stopping<br>A/D conversion | _    | _     | 1    | μА   |                                                 |
| Input capacitance      | Cin  | Other than<br>AVcc, AVss,<br>Vcc, and Vss | f = 1 MHz                                                                | _    | 10    |      | pF   |                                                 |

<sup>\*1:</sup> In the case of the MB89PV620, the current consumed by the connected EPROM and ICE is not included. The power supply current is measured at the external clock.

<sup>\*2:</sup> For information on t<sub>inst</sub>, see "(4) Instruction Cycle" in "4. AC Characteristics."

#### 4. AC Characteristics

#### (1) Reset Timing

 $(Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter           | Symbol        | Condition | Valu     | Value |      | Remarks     |
|---------------------|---------------|-----------|----------|-------|------|-------------|
|                     |               | Condition | Min.     | Max.  | Unit | iveillai ka |
| RST "L" pulse width | <b>t</b> zlzh | _         | 16 txcyL | _     | ns   |             |

Note: txcyL is the oscillation cycle (1/Fc) to input to the X0 pin.



#### (2) Power-on Reset

 $(AVss = Vss = 0.0 V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter                 | Symbol     | Condition Va |      | ue   | Unit  | Remarks                      |  |
|---------------------------|------------|--------------|------|------|-------|------------------------------|--|
| Farameter                 | Syllibol   | Condition    | Min. | Max. | Oiiit | iveillai ks                  |  |
| Power supply rising time  | <b>t</b> R |              | _    | 50   | ms    | Power-on reset function only |  |
| Power supply cut-off time | toff       |              | 1    | _    | ms    | Due to repeated operations   |  |

Note: Make sure that power supply rises within the selected oscillation stabilization time.

If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended.



#### (3) Clock Timing

 $(AVss = Vss = 0.0 V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter                       | Symbol     | Pin name | Condition | Va   | lue  | Unit  | Remarks        |
|---------------------------------|------------|----------|-----------|------|------|-------|----------------|
|                                 |            |          |           | Min. | Max. | Ullit |                |
| Clock frequency                 | Fc         | X0, X1   |           | 1    | 10   | MHz   |                |
| Clock cycle time                | txycL      | X0, X1   |           | 100  | 1000 | ns    |                |
| Input clock pulse width         | Pwh<br>PwL | X0       | <u>—</u>  | 20   | _    | ns    | External clock |
| Input clock rising/falling time | tcr<br>tcr | X0       |           | _    | 10   | ns    | External clock |



#### (4) Instruction Cycle

| Parameter                                  | Symbol | Value (typical) | Unit | Remarks                                              |
|--------------------------------------------|--------|-----------------|------|------------------------------------------------------|
| Instruction cycle (minimum execution time) | tinst  | <b>4/F</b> c    | μs   | $t_{inst} = 0.4 \mu s$ when operating at Fc = 10 MHz |

#### (5) Clock Output Timing

 $(Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                         | Symbol | Pin name | Condition | Value |      | Unit  | Remarks                              |
|-----------------------------------|--------|----------|-----------|-------|------|-------|--------------------------------------|
|                                   |        |          |           | Min.  | Max. | Ollic | Kemarks                              |
| Cycle time                        | tcyc   | CLK      | _         | 200   | _    | ns    | txcyL × 2 at 10 MHz oscillation      |
| $CLK \uparrow \to CLK \downarrow$ | tchcl  |          |           | 30    | 100  | ns    | Approx. tcyc/2 at 10 MHz oscillation |



### (6) Bus Read Timing

 $(Vcc = +5.0 V\pm 10\%, Fc = 10 MHz, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                                             | Symbol        | Pin name                           | Condition | Val                            | ue                                | Unit | Remarks                |
|-------------------------------------------------------|---------------|------------------------------------|-----------|--------------------------------|-----------------------------------|------|------------------------|
| rarameter                                             | Symbol        | Fili liaille                       | Condition | Min.                           | Max.                              | Oill | Remarks                |
| $Valid\;address\to\overline{RD}\;\downarrow\;time$    | tavrl         | RD, A15 to A08,<br>AD7 to AD0      |           | 1/4 t <sub>inst</sub> *– 64 ns | _                                 | μs   |                        |
| RD pulse width                                        | trlrh         | RD                                 |           | 1/4 t <sub>inst</sub> *- 20 ns |                                   | μs   |                        |
| Valid address → data read time                        | tavdv         | AD7 to AD0,<br>A15 to A08          |           | _                              | 1/2 t <sub>inst</sub> *           | μs   | In the case of no wait |
| $\overline{RD} \downarrow \; 	o data \; read \; time$ | trldv         | RD, AD7 to AD0                     |           | _                              | 1/2 t <sub>inst</sub> *– 80<br>ns | μs   | In the case of no wait |
| $\overline{RD} \uparrow \to data \; hold \; time$     | trhdx         | AD7 to AD0, RD                     |           | 0                              |                                   | μs   |                        |
| $\overline{RD} \uparrow \to ALE \uparrow time$        | trhlh         | RD, ALE                            | _         | 1/4 t <sub>inst</sub> *- 40 ns | _                                 | μs   |                        |
| $\overline{RD} \uparrow \to address$ invalid time     | <b>t</b> RHAX | RD, A15 to A08                     |           | 1/4 t <sub>inst</sub> *- 40 ns | _                                 | μs   |                        |
| $\overline{RD} \downarrow \to CLK \uparrow time$      | <b>t</b> RLCH | RD, CLK                            |           | 1/4 t <sub>inst</sub> *- 40 ns | _                                 | μs   |                        |
| $CLK \downarrow \to \overline{RD} \uparrow time$      | tclrh         | RD, CLK                            |           | 0                              | _                                 | ns   |                        |
| $\overline{RD} \downarrow \to BUFC \downarrow time$   | trlbl         | RD, BUFC                           |           | -5                             | _                                 | μs   |                        |
| BUFC ↑ → valid address time                           | <b>t</b> внаv | A15 to A08,<br>AD7 to AD0,<br>BUFC |           | 5                              | _                                 | μs   |                        |

<sup>\*:</sup> For information on t<sub>inst</sub>, see "(4) Instruction Cycle."



### (7) Bus Write Timing

(Vcc = +5.0 V±10%, Fc = 10 MHz, AVss = Vss= 0.0 V,  $T_A$  = -40°C to +85°C)

| Doromotor                                                          | Symbol        | Pin name                       | Condition | Valu                              | ıe   | l lni4 | Remarks |
|--------------------------------------------------------------------|---------------|--------------------------------|-----------|-----------------------------------|------|--------|---------|
| Parameter                                                          | Symbol        | riii name                      | Condition | Min.                              | Max. | Ullit  | Remarks |
| Valid address $ ightarrow$ ALE $\downarrow$ time                   | tavll         | AD7 to AD0,<br>ALE, A15 to A08 |           | 1/4 t <sub>inst</sub> *1– 64 ns   | _    | μs     |         |
| ALE $\downarrow$ time $\rightarrow$ address invalid time           | tLLAX         | AD7 to AD0,<br>ALE, A15 to A08 |           | 5                                 | _    | ns     |         |
| Valid address $ ightarrow \overline{WR} \downarrow time$           | tavwl         | WR, ALE                        |           | 1/4 t <sub>inst</sub> *1– 60 ns   | _    | μs     |         |
| WR pulse width                                                     | twlwh         | WR                             |           | 1/2 t <sub>inst</sub> *1– 20 ns   | _    | μs     |         |
| Write data $\rightarrow \overline{\text{WR}} \uparrow \text{time}$ | <b>t</b> DVWH | AD7 to AD0, WR                 |           | 1/2 t <sub>inst</sub> *1– 60 ns   | _    | μs     |         |
| $\overline{ m WR} \uparrow  ightarrow$ address invalid time        | <b>t</b> whax | WR, A15 to A08                 | _         | 1/4 t <sub>inst</sub> *1– 40 ns   | _    | ns     |         |
| $\overline{ m WR} \uparrow  ightarrow$ data hold time              | <b>t</b> whdx | AD7 to AD0, WR                 |           | 1/4 t <sub>inst</sub> *1– 40 ns   | _    | μs     |         |
| $\overline{WR} \uparrow \to ALE \uparrow time$                     | twhlh         | WR, ALE                        |           | 1/4 t <sub>inst</sub> *1– 40 ns   | _    | μs     |         |
| $\overline{WR} \downarrow \to CLK \uparrow time$                   | <b>t</b> wlch | WR, CLK                        |           | 1/4 t <sub>inst</sub> *1– 40 ns   | _    | μs     |         |
| $CLK \downarrow \to \overline{WR} \uparrow time$                   | <b>t</b> clwH | WK, CLK                        |           | 0                                 | _    | ns     |         |
| ALE pulse width                                                    | <b>t</b> LHLL | ALE                            |           | 1/4 t <sub>inst</sub> *1– 35 ns*2 | _    | μs     |         |
| ALE $\downarrow \rightarrow$ CLK $\uparrow$ time                   | <b>t</b> llch | ALE,CLK                        |           | 1/4 t <sub>inst</sub> *1-30 ns*2  | _    | μs     |         |

<sup>\*1:</sup> For information on tinst, see "(4) Instruction Cycle."

<sup>\*2:</sup> These characteristics are also applicable to the bus read timing.



### (8) Ready Input Timing

 $(Vcc = +5.0 V\pm 10\%, Fc = 10 MHz, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                                   | Symbol        | Pin name      | Condition | Va   | Unit | Remarks |             |  |
|---------------------------------------------|---------------|---------------|-----------|------|------|---------|-------------|--|
| raiametei                                   | Symbol        | 1 III IIaiiie | Condition | Min. | Max. | Oilit   | iveillai ks |  |
| RDY valid $\rightarrow$ CLK $\uparrow$ time | tvvcн         | RDY, CLK      |           | 60   | _    | ns      | *           |  |
| $CLK \uparrow \to RDY$ invalid time         | <b>t</b> chyx | NDI, CLK      | _         | 0    | _    | ns      | *           |  |

\*: These characteristics are also applicable to the read cycle.



### (9) Serial I/O Timing

 $(Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                                                                                                                                                 | Symbol        | Pin name                     | Condition                 | Va                      | lue  | Unit | Remarks |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------|---------------------------|-------------------------|------|------|---------|
| Parameter                                                                                                                                                 | Symbol        | Pili liaille                 | Condition                 | Min.                    | Max. | Unit | Remarks |
| Serial clock cycle time                                                                                                                                   | tscyc         | SCK1,<br>SCK2                |                           | 2 tinst*                | _    | μs   |         |
| $\begin{array}{c} SCK1 \downarrow \to SO1 \ time \\ SCK2 \downarrow \to SO2 \ time \end{array}$                                                           | tsLov         | SCK1,<br>SO1<br>SCK2,<br>SO2 | Internal shift clock mode | -200                    | 200  | ns   |         |
| Valid SI1 → SCK1 $\uparrow$ Valid SI2 → SCK2 $\uparrow$                                                                                                   | tıvsн         | SI1, SCK1<br>SI2, SCK2       |                           | 1/2 tinst*              | _    | μs   |         |
| $\begin{array}{c} \text{SCK1} \uparrow \rightarrow \text{valid SI1 hold time} \\ \text{SCK2} \uparrow \rightarrow \text{valid SI2 hold time} \end{array}$ | tsнıx         | SCK1, SI1<br>SCK2, SI2       |                           | 1/2 t <sub>inst</sub> * | _    | μs   |         |
| Serial clock "H" pulse width                                                                                                                              | tshsl         | SCK1,<br>SCK2                |                           | 1 tinst*                | _    | μs   |         |
| Serial clock "L" pulse width                                                                                                                              | <b>t</b> slsh | SCK1,<br>SCK2                |                           | 1 tinst*                | _    | μs   |         |
| $\begin{array}{c} SCK1 \downarrow \to SO1 \ time \\ SCK2 \downarrow \to SO2 \ time \end{array}$                                                           | tsLov         | SCK1,<br>SO1<br>SCK2,<br>SO2 | External shift clock mode | 0                       | 200  | ns   |         |
| Valid SI1 → SCK1 $\uparrow$ Valid SI2 → SCK2 $\uparrow$                                                                                                   | tıvsн         | SI1, SCK1<br>SI2, SCK2       |                           | 1/2 tinst*              | _    | μs   |         |
| $\begin{array}{c} \text{SCK1} \uparrow \rightarrow \text{valid SI1 hold time} \\ \text{SCK2} \uparrow \rightarrow \text{valid SI2 hold time} \end{array}$ | <b>t</b> shix | SCK1, SI1<br>SCK2, SI2       |                           | 1/2 tinst*              | _    | μs   |         |

<sup>\*:</sup> For information on t<sub>inst</sub>, see "(4) Instruction Cycle."



### (10) Peripheral Input Timing

 $(Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Doromotor                          | Symbol             | Pin name            | Condition  | Va        | lue  | Unit  | Remarks |
|------------------------------------|--------------------|---------------------|------------|-----------|------|-------|---------|
| Parameter                          | Symbol             | Fin name            | Condition  | Min.      | Max. | Ullit | Remarks |
| Peripheral input "H" pulse width 1 | t <sub>ILIH1</sub> | PWC,                |            | 2 tinst*  | _    | μs    |         |
| Peripheral input "L" pulse width 1 | t <sub>IHIL1</sub> | EC, INT0<br>to INT3 | _          | 2 tinst*  | _    | μs    |         |
| Peripheral input "H" pulse width 2 | t <sub>ILIH2</sub> |                     | A/D mode   | 32 tinst* | _    | μs    |         |
| Peripheral input "L" pulse width 2 | t <sub>IHIL2</sub> | ADST                | A/D mode   | 32 tinst* |      | μs    |         |
| Peripheral input "H" pulse width 2 | t <sub>ILIH2</sub> | ADST                | Sense mode | 8 tinst*  | _    | μs    |         |
| Peripheral input "L" pulse width 2 | t <sub>IHIL2</sub> |                     | Sense mode | 8 tinst*  | _    | μs    |         |

<sup>\*:</sup> For information on t<sub>inst</sub>, see "(4) Instruction Cycle."



#### 5. A/D Converter Electrical Characteristics

 $(AVcc = Vcc = +3.5 \text{ V to } +6.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

|                               |                  |            | ,                                                  | Vcc = +3.5 V to | Value       | - v 33 – 0.0 v, 17 |      |         |
|-------------------------------|------------------|------------|----------------------------------------------------|-----------------|-------------|--------------------|------|---------|
| Parameter                     | Symbol           | Pin name   | Condition                                          | Min.            | Тур.        | Max.               | Unit | Remarks |
| Resolution                    |                  |            | _                                                  | _               | _           | 8                  | bit  |         |
| Total error                   |                  |            |                                                    | _               | _           | ±1.5               | LSB  |         |
| Linearity error               | _                |            |                                                    | _               | _           | ±1.0               | LSB  |         |
| Differential linearity error  |                  |            |                                                    | _               | _           | ±0.9               | LSB  |         |
| Zero transition voltage       | Vот              |            | AVR=AVcc                                           | AVss-1.0LSB     | AVss+0.5LSB | AVss+2.0LSB        | mV   |         |
| Full-scale transition voltage | V <sub>FST</sub> | _          |                                                    | AVR-3.0LSB      | AVR-1.5LSB  | AVR                | mV   |         |
| Interchannel disparity        |                  |            |                                                    | _               | _           | 0.5                | LSB  |         |
| A/D mode conversion time      | _                |            |                                                    | _               | 44 tinst*   | _                  | μs   |         |
| Sense mode conversion time    |                  |            |                                                    | _               | 12 tinst*   | _                  | μs   |         |
| Analog port input current     | IAIN             | AN0 to AN7 | _                                                  | _               | _           | 10                 | μΑ   |         |
| Analog input voltage          | _                |            |                                                    | 0.0             | _           | AVR                | V    |         |
| Reference voltage             | _                |            |                                                    | 0.0             | _           | AVcc               | V    |         |
| Reference voltage             | <b>I</b> R       | AVR        | AVR = 5.0 V,<br>when starting<br>A/D<br>conversion | _               | 100         | _                  | μΑ   |         |
| supply current                | Ігн              |            | AVR = 5.0 V,<br>when<br>stopping A/D<br>conversion | _               | _           | 1                  | μΑ   |         |

<sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle" in "4 AC Characteristics."

#### 6. A/D Converter Glossary

- Resolution
  - Analog changes that are identifiable with the A/D converter. When the number of bits is 8, analog voltage can be divided into  $2^8 = 256$ .
- Linearity error (unit: LSB)
  - The deviation of the straight line connecting the zero transition point ("0000 0000"  $\leftrightarrow$  "0000 0001") with the full-scale transition point ("1111 1111"  $\leftrightarrow$  "1111 1110") from actual conversion characteristics
- Differential linearity error (unit: LSB)
  - The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value
- Total error (unit: LSB)
  - The difference between theoretical and actual conversion values



### 7. Notes on Using A/D Converter

#### · Input impedance of the analog input pins

The A/D converter contains a sample hold circuit as illustrated below to fetch analog input voltage into the sample hold capacitor for eight instruction cycles after activating A/D conversion.

For this reason, if the output impedance of the external circuit for the analog input is high, analog input voltage might not stabilize within the analog input sampling period. Therefore, it is recommended to keep the output impedance of the external circuit low (below 10 k $\Omega$ ).

Note that if the impedance cannot be kept low, it is recommended to connect an external capacitor of about 0.1  $\mu$ F for the analog input pin.



#### • Error

The smaller the | AVR - AVss |, the greater the error would become relatively.

#### **■ EXAMPLE CHARACTERISTICS**

#### (1) "L" Level Output Voltage



#### (2) "H" Level Output Voltage



# (3) "H" Level Input Voltage/"L" Level Input Voltage (CMOS Input)



# (4) "H" Level Input Voltage/"L" Level Input Voltage (Hysteresis Input)



#### (5) Power Supply Current (External Clock)



#### (6) Pull-up Resistance



### **■ INSTRUCTIONS (136 INSTRUCTIONS)**

Execution instructions can be divided into the following four groups:

- TransferArithmetic operation
- Branch
- Others

Table 1 lists symbols used for notation of instructions.

**Table 1 Instruction Symbols** 

| Symbol | Meaning                                                                                                                                                     |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dir    | Direct address (8 bits)                                                                                                                                     |
| off    | Offset (8 bits)                                                                                                                                             |
| ext    | Extended address (16 bits)                                                                                                                                  |
| #vct   | Vector table number (3 bits)                                                                                                                                |
| #d8    | Immediate data (8 bits)                                                                                                                                     |
| #d16   | Immediate data (16 bits)                                                                                                                                    |
| dir: b | Bit direct address (8:3 bits)                                                                                                                               |
| rel    | Branch relative address (8 bits)                                                                                                                            |
| @      | Register indirect (Example: @A, @IX, @EP)                                                                                                                   |
| Α      | Accumulator A (Whether its length is 8 or 16 bits is determined by the instruction in use.)                                                                 |
| AH     | Upper 8 bits of accumulator A (8 bits)                                                                                                                      |
| AL     | Lower 8 bits of accumulator A (8 bits)                                                                                                                      |
| Т      | Temporary accumulator T (Whether its length is 8 or 16 bits is determined by the instruction in use.)                                                       |
| TH     | Upper 8 bits of temporary accumulator T (8 bits)                                                                                                            |
| TL     | Lower 8 bits of temporary accumulator T (8 bits)                                                                                                            |
| IX     | Index register IX (16 bits)                                                                                                                                 |
| EP     | Extra pointer EP (16 bits)                                                                                                                                  |
| PC     | Program counter PC (16 bits)                                                                                                                                |
| SP     | Stack pointer SP (16 bits)                                                                                                                                  |
| PS     | Program status PS (16 bits)                                                                                                                                 |
| dr     | Accumulator A or index register IX (16 bits)                                                                                                                |
| CCR    | Condition code register CCR (8 bits)                                                                                                                        |
| RP     | Register bank pointer RP (5 bits)                                                                                                                           |
| Ri     | General-purpose register Ri (8 bits, i = 0 to 7)                                                                                                            |
| ×      | Indicates that the very $\times$ is the immediate data. (Whether its length is 8 or 16 bits is determined by the instruction in use.)                       |
| (×)    | Indicates that the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.)           |
| ((×))  | The address indicated by the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) |
|        | <u> </u>                                                                                                                                                    |

Columns indicate the following:

Mnemonic: Assembler notation of an instruction

The number of instructions The number of bytes Operation of an instruction Operation:

TL, TH, AH: A content change when each of the TL, TH, and AH instructions is executed. Symbols in

the column indicate the following:

• "-" indicates no change.

• dH is the 8 upper bits of operation description data.

AL and AH must become the contents of AL and AH prior to the instruction executed.

• 00 becomes 00.

N, Z, V, C: An instruction of which the corresponding flag will change. If + is written in this column,

the relevant instruction will change its corresponding flag.

OP code: Code of an instruction. If an instruction is more than one code, it is written according to

the following rule:

Example: 48 to 4F ← This indicates 48, 49, ... 4F.

**Table 2** Transfer Instructions (48 instructions)

| Mnemonic         | ~ | # | Operation                                            | TL   | TH     | АН            | NZVC | OP code  |
|------------------|---|---|------------------------------------------------------|------|--------|---------------|------|----------|
| MOV dir,A        | 3 | 2 | $(dir) \leftarrow (A)$                               | -    | -      | -             |      | 45       |
| MOV @IX +off,A   | 4 | 2 | $((IX) + off) \leftarrow (A)$                        | _    | _      | _             |      | 46       |
| MOV ext,A        | 4 | 3 | $(ext) \leftarrow (A)$                               | _    | _      | _             |      | 61       |
| MOV @EP,A        | 3 | 1 | $((EP)) \leftarrow (A)$                              | _    | _      | _             |      | 47       |
| MOV Ri,A         | 3 | 1 | $(Ri) \leftarrow (A)$                                | _    | _      | _             |      | 48 to 4F |
| MOV A,#d8        | 2 | 2 | (A) ← d8                                             | AL   | _      | _             | ++   | 04       |
| MOV A,dir        | 3 | 2 | $(A) \leftarrow (dir)$                               | AL   | _      | _             | ++   | 05       |
| MOV A,@IX +off   | 4 | 2 | $(A) \leftarrow ((IX) + off)$                        | AL   | _      | _             | ++   | 06       |
| MOV A,ext        | 4 | 3 | $(A) \leftarrow (ext)$                               | AL   | _      | _             | ++   | 60       |
| MOV A,@A         | 3 | 1 | $(A) \leftarrow ((A))$                               | AL   | _      | _             | ++   | 92       |
| MOV A,@EP        | 3 | 1 | $(A) \leftarrow ((EP))$                              | AL   | _      | _             | ++   | 07       |
| MOV A,Ri         | 3 | 1 | $(A) \leftarrow (Ri)$                                | AL   | _      | _             | ++   | 08 to 0F |
| MOV dir,#d8      | 4 | 3 | (dír) ← d8                                           | _    | _      | _             |      | 85       |
| MOV @IX +off,#d8 | 5 | 3 | $((IX) + off) \leftarrow d8$                         | _    | _      | _             |      | 86       |
| MOV @EP,#d8      | 4 | 2 | ( (EP) ) ← d8                                        | _    | _      | _             |      | 87       |
| MOV Ri,#d8       | 4 | 2 | (Ri) ← d8                                            | _    | _      | _             |      | 88 to 8F |
| MOVW dir,A       | 4 | 2 | $(dir) \leftarrow (AH), (dir + 1) \leftarrow (AL)$   | _    | _      | _             |      | D5       |
| MOVW @IX +off,A  | 5 | 2 | $((IX) + off) \leftarrow (AH),$                      | _    | _      | _             |      | D6       |
|                  |   | _ | $((IX) + off + 1) \leftarrow (AL)$                   |      |        |               |      |          |
| MOVW ext,A       | 5 | 3 | $(ext) \leftarrow (AH), (ext + 1) \leftarrow (AL)$   | _    | _      | _             |      | D4       |
| MOVW @EP,A       | 4 | 1 | $((EP)) \leftarrow (AH), (EP) + 1) \leftarrow (AL)$  | _    | _      | _             |      | D7       |
| MOVW EP,A        | 2 | 1 | $(EP) \leftarrow (A)$                                | _    | _      | _             |      | E3       |
| MOVW A,#d16      | 3 | 3 | $(A) \leftarrow d16$                                 | AL   | АН     | dH            |      | E4       |
| MOVW A,dir       | 4 | 2 | $(AH) \leftarrow (dir), (AL) \leftarrow (dir + 1)$   | AL   | AH     | dH            | ++   | C5       |
| MOVW A,@IX +off  | 5 | 2 | $(AH) \leftarrow ((IX) + off),$                      | AL   | AH     | dH            | ++   | C6       |
| 1000000          | ~ | _ | $(AL) \leftarrow ((IX) + off + 1)$                   | , ·- | 7 (1 1 | u             |      |          |
| MOVW A,ext       | 5 | 3 | $(AH) \leftarrow (ext), (AL) \leftarrow (ext + 1)$   | AL   | АН     | dΗ            | ++   | C4       |
| MOVW A,@A        | 4 | 1 | $(AH) \leftarrow (A), (AL) \leftarrow (A) + 1$       | AL   | AH     | dH            | ++   | 93       |
| MOVW A,@EP       | 4 | 1 | $(AH) \leftarrow ((EP)), (AL) \leftarrow ((EP) + 1)$ | AL   | AH     | dH            |      | C7       |
| MOVW A, EP       | 2 | 1 | $(AI) \leftarrow (EI)$ , $(AL) \leftarrow (EI)$      | _    | _      | dH            |      | F3       |
| MOVW EP,#d16     | 3 | 3 | $(EP) \leftarrow d16$                                | _    | _      | _             |      | E7       |
| MOVW IX,A        | 2 | 1 | $(IX) \leftarrow (A)$                                |      | _      |               |      | E2       |
| MOVW A,IX        | 2 | 1 | $(A) \leftarrow (A)$<br>$(A) \leftarrow (IX)$        |      | _      | dH            |      | F2       |
| MOVW SP,A        | 2 | 1 | $(SP) \leftarrow (A)$                                |      | _      | - uii         |      | E1       |
| MOVW SP,A        | 2 | 1 |                                                      | _    | _      | dH            |      | F1       |
| MOV @A,T         | 3 | 1 | $(A) \leftarrow (SP)$ $((A)) \leftarrow (T)$         | _    | _      | un<br>–       |      | 82       |
|                  | 4 |   |                                                      | _    | _      | _             |      |          |
| MOVW @A,T        | _ | 1 | $((A)) \leftarrow (TH), ((A) + 1) \leftarrow (TL)$   | _    | _      | _             |      | 83       |
| MOVW IX,#d16     | 3 | 3 | $(IX) \leftarrow d16$                                | _    | _      | _<br>         |      | E6       |
| MOVW A,PS        | 2 | 1 | $(A) \leftarrow (PS)$                                | _    | _      | dH            |      | 70       |
| MOVW PS,A        | 2 | 1 | (PS) ← (A)                                           | _    | _      | _             | ++++ | 71       |
| MOVW SP,#d16     | 3 | 3 | (SP) ← d16                                           | _    | _      | _             |      | E5       |
| SWAP             | 2 | 1 | $(AH) \leftrightarrow (AL)$                          | _    | _      | AL            |      | 10       |
| SETB dir: b      | 4 | 2 | (dir): b ← 1                                         | _    | _      | _             |      | A8 to AF |
| CLRB dir: b      | 4 | 2 | (dir): $b \leftarrow 0$                              | _    | _      | _             |      | A0 to A7 |
| XCH A,T          | 2 | 1 | $(AL) \leftrightarrow (TL)$                          | AL   |        | <del></del> . |      | 42       |
| XCHW A,T         | 3 | 1 | $(A) \leftrightarrow (T)$                            | AL   | AH     | dH            |      | 43       |
| XCHW A,EP        | 3 | 1 | $(A) \leftrightarrow (EP)$                           | _    | _      | dΗ            |      | F7       |
| XCHW A,IX        | 3 | 1 | $(A) \leftrightarrow (IX)$                           | _    | _      | dH            |      | F6       |
| XCHW A,SP        | 3 | 1 | $(A) \leftrightarrow (SP)$                           | _    | _      | dΗ            |      | F5       |
| MOVW A,PC        | 2 | 1 | (A) ← (PC)                                           | _    | _      | dΗ            |      | F0       |

Note: During byte transfer to A,  $T \leftarrow A$  is restricted to low bytes.

Operands in more than one operand instruction must be stored in the order in which their mnemonics are written. (Reverse arrangement of F<sup>2</sup>MC-8 family)

Table 3 Arithmetic Operation Instructions (62 instructions)

| Mnemonic        | ~  | # | Operation                                         | TL | TH | AH | NZVC    | OP code  |
|-----------------|----|---|---------------------------------------------------|----|----|----|---------|----------|
| ADDC A,Ri       | 3  | 1 | $(A) \leftarrow (A) + (Ri) + C$                   | -  | _  | _  | ++++    | 28 to 2F |
| ADDC A,#d8      | 2  | 2 | $(A) \leftarrow (A) + d8 + C$                     | _  | _  | _  | ++++    | 24       |
| ADDC A,dir      | 3  | 2 | $(A) \leftarrow (A) + (dir) + C$                  | _  | _  | _  | ++++    | 25       |
| ADDC A,@IX +off | 4  | 2 | $(A) \leftarrow (A) + ((IX) + off) + C$           | _  | _  | _  | ++++    | 26       |
| ADDC A,@EP      | 3  | 1 | (A) ← (A) + ( (EP) ) + C                          | _  | _  | _  | ++++    | 27       |
| ADDCW A         | 3  | 1 | $(A) \leftarrow (A) + (T) + C$                    | _  | _  | dH | ++++    | 23       |
| ADDC A          | 2  | 1 | $(AL) \leftarrow (AL) + (TL) + C$                 | _  | _  | _  | ++++    | 22       |
| SUBC A,Ri       | 3  | 1 | $(A) \leftarrow (A) - (Ri) - C$                   | _  | _  | _  | ++++    | 38 to 3F |
| SUBC A,#d8      | 2  | 2 | $(A) \leftarrow (A) - d8 - C$                     | _  | _  | _  | ++++    | 34       |
| SUBC A,dir      | 3  | 2 | $(A) \leftarrow (A) - (dir) - C$                  | _  | _  | _  | ++++    | 35       |
| SUBC A,@IX +off | 4  | 2 | $(A) \leftarrow (A) - ((IX) + off) - C$           | _  | _  | _  | ++++    | 36       |
| SUBC A,@EP      | 3  | 1 | $(A) \leftarrow (A) - ((EP)) - C$                 | _  | _  | _  | ++++    | 37       |
| SUBCW A         | 3  | 1 | $(A) \leftarrow (T) - (A) - C$                    | _  | _  | dH | ++++    | 33       |
| SUBC A          | 2  | 1 | $(AL) \leftarrow (TL) - (AL) - C$                 | _  | _  | _  | ++++    | 32       |
| INC Ri          | 4  | 1 | $(Ri) \leftarrow (Ri) + 1$                        | _  | _  | _  | +++-    | C8 to CF |
| INCW EP         | 3  | 1 | (EP) ← (EP) + 1                                   | _  | _  | _  |         | C3       |
| INCW IX         | 3  | 1 | $(IX) \leftarrow (IX) + 1$                        | _  | _  |    |         | C2       |
| INCW A          | 3  | 1 | $(A) \leftarrow (A) + 1$                          | _  | _  | dH | ++      | C0       |
| DEC Ri          | 4  | 1 | $(Ri) \leftarrow (Ri) - 1$                        | _  | _  | _  | +++-    | D8 to DF |
| DECW EP         | 3  | 1 | (EP) ← (EP) – 1                                   | _  | _  | _  |         | D3       |
| DECW IX         | 3  | 1 | $(IX) \leftarrow (IX) - 1$                        | _  | _  |    |         | D2       |
| DECW A          | 3  | 1 | $(A) \leftarrow (A) - 1$                          | _  | _  | dH | ++      | D0       |
| MULU A          | 19 | 1 | $(A) \leftarrow (AL) \times (TL)$                 | -  | _  | dH |         | 01       |
| DIVU A          | 21 | 1 | $(A) \leftarrow (T) / (AL), MOD \rightarrow (T)$  | dL | 00 | 00 |         | 11       |
| ANDW A          | 3  | 1 | $(A) \leftarrow (A) \land (T)$                    | _  | _  | dH | ++R-    | 63       |
| ORW A           | 3  | 1 | $(A) \leftarrow (A) \lor (T)$                     | _  | _  | dH | ++R-    | 73       |
| XORW A          | 3  | 1 | $(A) \leftarrow (A) \forall (T)$                  | _  | _  | dH | + + R – | 53       |
| CMP A           | 2  | 1 | (TL) – (AL)                                       | _  | _  | _  | ++++    | 12       |
| CMPW A          | 3  | 1 | (T) – (A)                                         | _  | _  | _  | ++++    | 13       |
| RORC A          | 2  | 1 | $\rightarrow$ C $\rightarrow$ A $\longrightarrow$ | -  | _  | _  | ++-+    | 03       |
| ROLC A          | 2  | 1 | $C \leftarrow A \leftarrow$                       | -  | _  | _  | ++-+    | 02       |
| CMP A,#d8       | 2  | 2 | (A) – d8                                          | _  | _  | _  | ++++    | 14       |
| CMP A,dir       | 3  | 2 | (A) – (dir)                                       | _  | _  | _  | ++++    | 15       |
| CMP A,@EP       | 3  | 1 | (A) – ( (EP) )                                    | _  | _  | _  | ++++    | 17       |
| CMP A,@IX +off  | 4  | 2 | (A) - ((IX) + off)                                | _  | _  | _  | ++++    | 16       |
| CMP A,Ri        | 3  | 1 | (A) – (Ri)                                        | _  | _  | _  | ++++    | 18 to 1F |
| DAA             | 2  | 1 | Decimal adjust for addition                       | _  | _  | _  | ++++    | 84       |
| DAS             | 2  | 1 | Decimal adjust for subtraction                    | _  | _  | _  | ++++    | 94       |
| XOR A           | 2  | 1 | $(A) \leftarrow (AL) \ \forall \ (TL)$            | _  | _  | _  | ++R-    | 52       |
| XOR A,#d8       | 2  | 2 | $(A) \leftarrow (AL) \forall d8$                  | _  | _  | _  | ++R-    | 54       |
| XOR A,dir       | 3  | 2 | $(A) \leftarrow (AL) \ \forall \ (dir)$           | _  | _  | _  | ++R-    | 55       |
| XOR A,@EP       | 3  | 1 | $(A) \leftarrow (AL) \ \forall \ (EP)$            | _  | _  | -  | + + R – | 57       |
| XOR A,@IX +off  | 4  | 2 | $(A) \leftarrow (AL) \ \forall \ ((IX) + off)$    | _  | _  | -  | + + R – | 56       |
| XOR A,Ri        | 3  | 1 | $(A) \leftarrow (AL) \ \forall \ (Ri)$            | _  | _  | -  | + + R – | 58 to 5F |
| AND A           | 2  | 1 | $(A) \leftarrow (AL) \land (TL)$                  | _  | _  | -  | + + R – | 62       |
| AND A,#d8       | 2  | 2 | $(A) \leftarrow (AL) \land d8$                    | _  | _  | –  | + + R – | 64       |
| AND A,dir       | 3  | 2 | $(A) \leftarrow (AL) \land (dir)$                 | _  | _  | _  | + + R – | 65       |

(Continued)

### (Continued)

| Mnemonic         | ~ | # | Operation                                | TL | TH | AH | NZVC | OP code  |
|------------------|---|---|------------------------------------------|----|----|----|------|----------|
| AND A,@EP        | 3 | 1 | $(A) \leftarrow (AL) \land ((EP))$       | _  | _  | _  | ++R- | 67       |
| AND A,@IX +off   | 4 | 2 | $(A) \leftarrow (AL) \land ((IX) + off)$ | _  | _  | _  | ++R- | 66       |
| AND A,Ri         | 3 | 1 | $(A) \leftarrow (AL) \land (Ri)$         | _  | _  | _  | ++R- | 68 to 6F |
| OR A             | 2 | 1 | $(A) \leftarrow (AL) \lor (TL)$          | _  | _  | _  | ++R- | 72       |
| OR A,#d8         | 2 | 2 | $(A) \leftarrow (AL) \lor d8$            | _  | _  | _  | ++R- | 74       |
| OR A,dir         | 3 | 2 | $(A) \leftarrow (AL) \lor (dir)$         | _  | _  | _  | ++R- | 75       |
| OR A,@EP         | 3 | 1 | $(A) \leftarrow (AL) \lor ((EP))$        | _  | _  | _  | ++R- | 77       |
| OR A,@IX +off    | 4 | 2 | $(A) \leftarrow (AL) \lor ((IX) + off)$  | _  | _  | _  | ++R- | 76       |
| OR A,Ri          | 3 | 1 | $(A) \leftarrow (AL) \lor (Ri)$          | _  | _  | _  | ++R- | 78 to 7F |
| CMP dir,#d8      | 5 | 3 | (dir) – d8                               | _  | _  | _  | ++++ | 95       |
| CMP @EP,#d8      | 4 | 2 | ( (EP) ) – d8                            | _  | _  | _  | ++++ | 97       |
| CMP @IX +off,#d8 | 5 | 3 | ((IX) + off) - d8                        | _  | _  | _  | ++++ | 96       |
| CMP Ri,#d8       | 4 | 2 | (Ri) – d8                                | _  | _  | _  | ++++ | 98 to 9F |
| INCW SP          | 3 | 1 | (SP) ← (SP) + 1                          | _  | _  | _  |      | C1       |
| DECW SP          | 3 | 1 | (SP) ← (SP) – 1                          | _  | -  | _  |      | D1       |

### **Table 4 Branch Instructions (17 instructions)**

| Mnemonic       | ~ | # | Operation                                          | TL | TH | AH | NZVC    | OP code  |
|----------------|---|---|----------------------------------------------------|----|----|----|---------|----------|
| BZ/BEQ rel     | 3 | 2 | If $Z = 1$ then $PC \leftarrow PC + rel$           | -  | _  | _  |         | FD       |
| BNZ/BNE rel    | 3 | 2 | If $Z = 0$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | FC       |
| BC/BLO rel     | 3 | 2 | If C = 1 then PC ← PC + rel                        | _  | _  | _  |         | F9       |
| BNC/BHS rel    | 3 | 2 | If $C = 0$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | F8       |
| BN rel         | 3 | 2 | If N = 1 then PC ← PC + rel                        | _  | _  | _  |         | FB       |
| BP rel         | 3 | 2 | If N = 0 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FA       |
| BLT rel        | 3 | 2 | If $V \forall N = 1$ then $PC \leftarrow PC + rel$ | _  | _  | _  |         | FF       |
| BGE rel        | 3 | 2 | If $V \forall N = 0$ then $PC \leftarrow PC + rel$ | _  | _  | _  |         | FE       |
| BBC dir: b,rel | 5 | 3 | If (dir: b) = 0 then $PC \leftarrow PC + rel$      | _  | _  | _  | -+      | B0 to B7 |
| BBS dir: b,rel | 5 | 3 | If (dir: b) = 1 then PC $\leftarrow$ PC + rel      | _  | _  | _  | -+      | B8 to BF |
| JMP @A         | 2 | 1 | (PC) ← (A)                                         | _  | _  | _  |         | E0       |
| JMP ext        | 3 | 3 | (PC) ← ext                                         | _  | _  | _  |         | 21       |
| CALLV #vct     | 6 | 1 | Vector call                                        | _  | _  | _  |         | E8 to EF |
| CALL ext       | 6 | 3 | Subroutine call                                    | _  | _  | _  |         | 31       |
| XCHW A,PC      | 3 | 1 | $(PC) \leftarrow (A), (A) \leftarrow (PC) + 1$     | _  | _  | dΗ |         | F4       |
| RET            | 4 | 1 | Return from subrountine                            | _  | _  | _  |         | 20       |
| RETI           | 6 | 1 | Return form interrupt                              | _  | _  | _  | Restore | 30       |

### Table 5 Other Instructions (9 instructions)

| Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code |
|----------|---|---|-----------|----|----|----|------|---------|
| PUSHW A  | 4 | 1 |           | _  | _  | _  |      | 40      |
| POPW A   | 4 | 1 |           | _  | _  | dΗ |      | 50      |
| PUSHW IX | 4 | 1 |           | _  | _  | _  |      | 41      |
| POPW IX  | 4 | 1 |           | _  | _  | _  |      | 51      |
| NOP      | 1 | 1 |           | _  | _  | _  |      | 00      |
| CLRC     | 1 | 1 |           | _  | _  | _  | R    | 81      |
| SETC     | 1 | 1 |           | _  | _  | _  | S    | 91      |
| CLRI     | 1 | 1 |           | _  | _  | _  |      | 80      |
| SETI     | 1 | 1 |           | _  | _  | _  |      | 90      |

### **■ INSTRUCTION MAP**

| III    | RUC            | HON              | WAP            |                |                  |                   |                   |                  |                   |                |                |                |                |                |                |                   |
|--------|----------------|------------------|----------------|----------------|------------------|-------------------|-------------------|------------------|-------------------|----------------|----------------|----------------|----------------|----------------|----------------|-------------------|
| L.     | MOVW<br>A,PC   | MOVW<br>A,SP     | MOVW<br>A,IX   | MOVW<br>A,EP   | XCHW<br>A,PC     | XCHW<br>A,SP      | XCHW<br>A,IX      | XCHW<br>A,EP     | BNC<br>rel        | BC rel         | BP rel         | BN<br>rel      | BNZ<br>rel     | BZ<br>rel      | BGE<br>rel     | BLT<br>rel        |
| ш      | @<br>A         | MOWW N           | MOVW N         | MOWW N         | MOVW X<br>A,#d16 | MOVW X<br>SP,#d16 | MOVW X            | MOVW X<br>EP#d16 | CALLV B           | CALLV B        | CALLV B        | CALLV B        | CALLV B        | CALLV B        | CALLV B        | CALLV B           |
|        | A JMP          |                  |                |                | Σ                | 2                 | Σ                 | ٧                |                   |                |                |                |                |                |                |                   |
| ۵      | DECW           | DECW<br>SP       | DECW           | DECW           | MOVW<br>ext,A    | MOVW<br>dir,A     | MOVW<br>@IX+d,A   | MOVW<br>@EP,A    | DEC<br>R0         | DEC<br>R1      | DEC<br>R2      | DEC<br>R3      | DEC<br>R4      | DEC<br>R5      | DEC<br>R6      | DEC<br>R7         |
| U      | INCW A         | INCW<br>SP       | NCW X          | INCW           | MOVW<br>A,ext    | MOVW<br>A,dir     | MOVW<br>A,@IX+d   | MOVW<br>A,@EP    | INC R0            | INC<br>R1      | INC<br>R2      | INC<br>R3      | INC<br>R4      | INC<br>R5      | INC<br>R6      | INC<br>R7         |
| æ      | BBC I          | BBC I dir: 1,rel | BBC I          | BBC I          | BBC I            | BBC I             | BBC I             | BBC I            | BBS<br>dir: 0,rel | BBS linel      | BBS li         | BBS lin: 3,rel | BBS lin: 4,rel | BBS lin: 5,rel | BBS lin: 6,rel | BBS<br>dir: 7,rel |
| ⋖      | CLRB<br>dir: 0 | CLRB<br>dir: 1   | CLRB<br>dir: 2 | CLRB<br>dir: 3 | CLRB<br>dir: 4   | CLRB<br>dir: 5    | CLRB<br>dir: 6    | CLRB<br>dir: 7   | SETB<br>dir: 0    | SETB<br>dir: 1 | SETB<br>dir: 2 | SETB<br>dir: 3 | SETB<br>dir: 4 | SETB<br>dir: 5 | SETB<br>dir: 6 | SETB<br>dir: 7    |
| 6      | SETI           | SETC             | MOV<br>A,@A    | MOVW<br>A,@A   | DAS              | CMP<br>dir,#d8    | CMP<br>@IX +d,#d8 | CMP<br>@EP,#d8   | CMP<br>R0,#d8     | CMP<br>R1,#d8  | CMP<br>R2,#d8  | CMP<br>R3,#d8  | CMP<br>R4,#d8  | CMP<br>R5,#d8  | CMP<br>R6,#d8  | CMP<br>R7,#d8     |
| ω      | CLRI           | CLRC             | MOV<br>@A,T    | MOVW<br>@A,T   | DAA              | MOV<br>dir,#d8    | MOV<br>@IX+d,#d8  | MOV<br>@EP,#d8   | MOV<br>R0,#d8     | MOV<br>R1,#d8  | MOV<br>R2,#d8  | MOV<br>R3,#d8  | MOV<br>R4,#d8  | MOV<br>R5,#d8  | MOV<br>R6,#d8  | MOV<br>R7,#d8     |
| 7      | MOVW<br>A,PS   | MOVW<br>PS,A     | OR<br>A        | ORW A          | OR<br>A,#d8      | OR<br>A,dir       | OR<br>A,@IX +d    | OR<br>A,@EP      | OR<br>A,R0        | OR<br>A,R1     | OR<br>A,R2     | OR<br>A,R3     | OR<br>A,R4     | OR<br>A,R5     | OR<br>A,R6     | OR<br>A,R7        |
| 9      | MOV<br>A,ext   | MOV<br>ext,A     | AND            | ANDW A         | AND<br>A,#d8     | AND<br>A,dir      | AND<br>A,@IX +d   | AND<br>A,@EP     | AND<br>A,R0       | AND<br>A,R1    | AND<br>A,R2    | AND<br>A,R3    | AND<br>A,R4    | AND<br>A,R5    | AND<br>A,R6    | AND<br>A,R7       |
| 22     | POPW<br>A      | POPW<br>IX       | XOR A          | XORW<br>A      | XOR<br>A,#d8     | XOR<br>A,dir      | XOR<br>A,@IX +d   | XOR<br>A,@EP     | XOR<br>A,R0       | XOR<br>A,R1    | XOR<br>A,R2    | XOR<br>A,R3    | XOR<br>A,R4    | XOR<br>A,R5    | XOR<br>A,R6    | XOR<br>A,R7       |
| 4      | PUSHW<br>A     | PUSHW<br>IX      | XCH<br>A, T    | XCHW<br>A, T   |                  | MOV<br>dir,A      | MOV<br>@IX +d,A   | MOV<br>@EP,A     | MOV<br>R0,A       | MOV<br>R1,A    | MOV<br>R2,A    | MOV<br>R3,A    | MOV<br>R4,A    | MOV<br>R5,A    | MOV<br>R6,A    | MOV<br>R7,A       |
| က      | RETI           | CALL<br>addr16   | SUBC A         | SUBCW          | SUBC<br>A,#d8    | SUBC<br>A,dir     | SUBC<br>A,@IX +d  | SUBC<br>A,@EP    | SUBC<br>A,R0      | SUBC<br>A,R1   | SUBC<br>A,R2   | SUBC<br>A,R3   | SUBC<br>A,R4   | SUBC<br>A,R5   | SUBC<br>A,R6   | SUBC<br>A,R7      |
| 2      | RET            | JMP<br>addr16    | ADDC A         | ADDCW<br>A     | ADDC<br>A,#d8    | ADDC<br>A,dir     | ADDC<br>A,@IX +d  | ADDC<br>A,@EP    | ADDC<br>A,R0      | ADDC<br>A,R1   | ADDC<br>A,R2   | ADDC<br>A,R3   | ADDC<br>A,R4   | ADDC<br>A,R5   | ADDC<br>A,R6   | ADDC<br>A,R7      |
| -      | SWAP           | DIVU             | CMP            | CMPW           | CMP<br>A,#d8     | CMP<br>A,dir      | CMP<br>A,@IX +d   | CMP<br>A,@EP     | CMP<br>A,R0       | CMP<br>A,R1    | CMP<br>A,R2    | CMP<br>A,R3    | CMP<br>A,R4    | CMP<br>A,R5    | CMP<br>A,R6    | CMP<br>A,R7       |
| 0      | MOP            | MULU<br>A        | ROLC A         | RORC<br>A      | MOV<br>A,#d8     | MOV<br>A,dir      | MOV<br>A,@IX+d    | MOV<br>A,@EP     | MOV<br>A,R0       | MOV<br>A,R1    | MOV<br>A,R2    | MOV<br>A,R3    | MOV<br>A,R4    | MOV<br>A,R5    | MOV<br>A,R6    | MOV<br>A,R7       |
| H<br>H | 0              | 1                | 2              | 3              | 4                | 5                 | 9                 | 7                | 8                 | 6              | ∢              | Ф              | ပ              | ٥              | ш              | Ь                 |
| _      | -              |                  | -              |                |                  |                   | -                 |                  |                   | -              | -              | -              | -              | -              | -              |                   |

### **■ MASK OPTIONS**

| No. | Part number                                                                                                                    | MB89623R<br>MB89625R<br>MB89626R<br>MB89627R                                                              | MB89P625<br>MB89W625<br>MB89P627<br>MB89W627                                                    | MB89PV620<br>MB89T627R                      |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|
|     | Specifying procedure                                                                                                           | Specify when<br>ordering masking                                                                          | Set with EPROM programmer                                                                       | Setting not possible                        |  |  |
| 1   | Pull-up resistors<br>P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P64                              | Selectable per pin. (P50 to P57 must be set to without a pull-up resistor when an A/D converter is used.) | Can be set per pin.<br>(P40 to P47 are<br>available only for<br>without a pull-up<br>resistor.) | Fixed to without pull-up resistor           |  |  |
| 2   | Power-on reset selection With power-on reset Without power-on reset                                                            | Selectable                                                                                                | Setting possible                                                                                | Fixed to with power-on reset                |  |  |
| 3   | Oscillation stabilization time selection Crystal oscillator: 2 <sup>18</sup> /Fc(s) Ceramic oscillator: 2 <sup>14</sup> /Fc(s) | Selectable                                                                                                | Setting possible                                                                                | Crystal oscillator (2 <sup>18</sup> /Fc(s)) |  |  |
| 4   | Reset pin output With reset output Without reset output                                                                        | Selectable                                                                                                | Setting possible                                                                                | With reset output                           |  |  |

### **■** ORDERING INFORMATION

| Part number                                                                                                                   | Package                                | Remarks             |  |  |
|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------|--|--|
| MB89623RP-SH<br>MB89625RP-SH<br>MB89626RP-SH<br>MB89627RP-SH<br>MB89P625P-SH<br>MB89P627-SH<br>MB89T627RP-SH                  | 64-pin Plastic SH-DIP<br>(DIP-64P-M01) |                     |  |  |
| MB89623RPFV<br>MB89625RPFV                                                                                                    | 64-pin Plastic LQFP<br>(FPT-64P-M03)   | Lead pitch: 0.5 mm  |  |  |
| MB89623RPF<br>MB89625RPF<br>MB89626RPF<br>MB89627RPF<br>MB89P625PF<br>MB89P627PF<br>MB89T623RPF<br>MB89T625RPF<br>MB89T627RPF | 64-pin Plastic QFP<br>(FPT-64P-M06)    | Lead pitch: 1.0 mm  |  |  |
| MB89623RPFM<br>MB89625RPFM<br>MB89626RPFM<br>MB89627RPFM<br>MB89P625PFM<br>MB89P627PFM<br>MB89T627RPFM                        | 64-pin Plastic QFP<br>(FPT-64P-M09)    | Lead pitch: 0.65 mm |  |  |
| MB89W625C-SH<br>MB89W627C-SH                                                                                                  | 64-pin Ceramic SH-DIP<br>(DIP-64C-A06) |                     |  |  |
| MB89PV620CF                                                                                                                   | 64-pin Ceramic MQFP<br>(MQP-64C-P01)   |                     |  |  |
| MB89PV620C-SH                                                                                                                 | 64-pin Ceramic MDIP<br>(MDP-64C-P02)   | _                   |  |  |

### **■ PACKAGE DIMENSIONS**



(Continued)



(Continued)





57







## **FUJITSU LIMITED**

For further information please contact:

#### Japan

**FUJITSU LIMITED** Corporate Global Business Support Division Electronic Devices Shinjuku Dai-Ichi Seimei Bldg. 7-1, Nishishinjuku 2-chome, Shinjuku-ku,

Tokyo 163-0721, Japan Tel: +81-3-5322-3347 Fax: +81-3-5322-3386

http://edevice.fujitsu.com/

#### **North and South America**

FUJITSU MICROELECTRONICS, INC. 3545 North First Street, San Jose, CA 95134-1804, U.S.A.

Tel: +1-408-922-9000 Fax: +1-408-922-9179

**Customer Response Center** Mon. - Fri.: 7 am - 5 pm (PST)

Tel: +1-800-866-8608 Fax: +1-408-922-9179

http://www.fujitsumicro.com/

#### **Europe**

FUJITSU MICROELECTRONICS EUROPE GmbH Am Siebenstein 6-10,

D-63303 Dreieich-Buchschlag,

Germany

Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://www.fujitsu-fme.com/

#### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE. LTD. #05-08, 151 Lorong Chuan, New Tech Park,

Singapore 556741 Tel: +65-281-0770 Fax: +65-281-0220

http://www.fmap.com.sg/

#### Korea

FUJITSU MICROELECTRONICS KOREA LTD. 1702 KOSMO TOWER, 1002 Daechi-Dong, Kangnam-Gu, Seoul 135-280

Korea

Tel: +82-2-3484-7100 Fax: +82-2-3484-7111

F0012

© FUJITSU LIMITED Printed in Japan

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

The contents of this document may not be reproduced or copied without the permission of FUJITSU LIMITED.

FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipments, industrial, communications, and measurement equipments, personal or household devices, etc.).

#### CAUTION:

Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.