| | | | | | | | | Г | REVIS | IONS | | | | | | | | | | | |----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------|---------|-----------------------------|------------------------------|--------------------------------------------|--------------|--------|-------|-------------|-------------------|-----------------------|-------------|-------------|----------------------|----------------|-----------------------|------------------------------|-------------|-----| | LTR | DESCRIPTION | | | | | | | | | | | D/ | ATE (Y | 'R-MO-I | DA) | | APPF | ROVE | ) | | | Α | <br> Updat | ed boi | ilerpla | ate. A | dded | CAGE | 7559 | 6 as a | sourc | e of su | ıpply. | - glg | 99-0 | 5-04 | | | Ray | mond | Monni | n | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | <u> </u> | | | | | | | | | | | | | | | | | | | | SHEET | | <b>—</b> | | | | | | | | | | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | SHEET<br>REV<br>SHEET | S | | | BEV | | | A | A | A | A | A | A | Α | A | A | A | A | A | A | | | SHEET | | | | REV | | | A 1 | A 2 | A 3 | A 4 | A 5 | A 6 | A 7 | A 8 | A 9 | A 10 | A 11 | A 12 | A 13 | | | SHEET REV SHEET REV STATU | | | | SHE | ET<br>PARE | ED BY | 1 | | | | 5 | 6 | 7<br>NSE S | 8<br>UPPL | 9<br>Y CEN | 10 | 11<br>COLU | | 13 | | | SHEET REV SHEET REV STATU: OF SHEETS PMIC N/A STAI | NDAF | CUIT | | SHE<br>PRE<br>( | PARE Charle | s Reu | 1<br>sing | | | | 5 | 6 | 7<br>NSE S | 8<br>UPPL | 9<br>Y CEN | 10 | 11<br>COLU | 12 | 13 | | | SHEET REV SHEET REV STATU: OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U | NDAF<br>OCIRO<br>WING<br>NG IS AV<br>SE BY AI | CUIT<br>G<br>AILABI | ł | SHE<br>PRE<br>C<br>CHE<br>C | PARECharle | s Reu<br>BY | sing | | | 4<br>MIC | 5<br>ROC | 6 DEFEI | 7 NSE S COL | 8 UPPL UMBL | 9<br>Y CEN<br>JS, OH | 10 NTER | 11<br>COLU<br>3216 | 12 | 13 | X 4 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U | NDAF<br>OCIRC<br>WING<br>NG IS AV<br>SE BY AI<br>RTMENT<br>NCIES OF | CUIT<br>G<br>AILABI<br>LL<br>'S<br>F THE | _E | SHE PRE (C) CHE C APP M DRA | PARECharles CKEE harles ROVE | D BY<br>S Reus<br>ED BY<br>I A. Fr<br>91-0 | sing ye ROVA | 2 | 3 | MIC<br>BIT: | 5<br>ROC<br>S SRA | 6 DEFEI IRCUIAM, (S | 7 NSE S COL | 8 UPPL UMBL | 9<br>Y CEN<br>JS, OH | 10 NTER HIO 43 | COLU<br>3216<br>AL, C | 12 | 13<br>16K X | X 4 | | SHEET REV SHEET REV STATU: OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U DEPA AND AGEN | NDAF<br>OCIRC<br>AWING<br>NG IS AV<br>SE BY AI<br>RTMENT<br>NCIES OF<br>DE | CUIT<br>G<br>AILABI<br>LL<br>'S<br>F THE | _E | SHE PRE (C) CHE C APP M DRA | PARECharles CKEE harles ROVE | D BY<br>S Reus<br>ED BY | sing ye ROVA | 2 | 3 | MIC<br>BIT: | 5<br>ROC<br>S SRA | 6 DEFEI IRCUIAM, (S | 7 COL | 8 UPPL UMBL | 9<br>Y CEN<br>JS, OH | 10 NTER HIO 43 | COLU<br>3216<br>AL, C | 12<br>IMBUS<br>MOS,<br>C SIL | 13<br>16K X | X 4 | DSCC FORM 2233 APR 97 <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. 5962-E229-99 | ടററ | | |------|--| | 50.0 | | | | | - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example: <u>5962-89712</u> <u>01</u> <u>X</u> <u>X</u> Drawing number Device type (see 1.2.1) Case outline (see 1.2.2) Lead finish (see 1.2.3) 1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | Acces time | |-------------|-------------------|--------------------------------|------------| | 01 | | 16K X 4 SRAM with separate I/O | 45 ns | | 02 | | 16K X 4 SRAM with separate I/O | 35 ns | | 03 | | 16K X 4 SRAM with separate I/O | 25 ns | | 04 | | 16K X 4 SRAM with separate I/O | 20 ns | 1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|----------------------------------| | X | GDIP4-T28 or CDIP3-T28 | 28 | Dual-in-line package | | Υ | GDFP2-F28 | 28 | Flat package | | Z | CQCC4-N28 | 28 | Rectangular chip carrier package | | U | CQCC3-N28 | 28 | Rectangular chip carrier package | - 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A. - 1.3 Absolute maximum ratings. 1.4 Recommended operating conditions. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET 2 | $<sup>1/</sup>V_{II}$ minimum = -3.0 V for pulse width less than 20 ns. <sup>2/</sup> Maximum junction temperature may be increased to 175 C during burn-in and steady state life. # 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. #### **SPECIFICATION** ### DEPARTMENT OF DEFENSE MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. ### **STANDARDS** #### DEPARTMENT OF DEFENSE MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard For Microcircuit Case Outlines. ### **HANDBOOKS** #### DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.2 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table. The truth table shall be as specified on figure 2. - 3.2.4 <u>Die overcoat</u>. Polyimide and silicon coatings are allowable as an overcoat on the die for alpha particle protection provided that each coated microcircuit inspection lot (see MIL-PRF-38535, appendix A) shall be subjected to and pass the internal moisture content test, (see test method 1018 of MIL-STD-883), the frequency of the internal water vapor testing may not be decreased unless approved by the preparing activity. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET 3 | - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein). For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change</u>. Notification of change to DSCC-VA shall be required in accordance with MIL-PRF-38535, appendix A. - 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition D or E. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - (2) TA = +125 C, minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. Sample size is 15 devices with no failures, and all input and output terminals tested. - d. Subgroups 7 and 8 shall include verification of the truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET 4 | | Toot | Cumbal | Conditions 1/2/ | Group A | Dovice | Limits | | Unit | |------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|--------|-----|-------| | Test | Symbol | Conditions $1/2/$<br>-55 C $\leq$ T <sub>C</sub> $\leq$ +125 C<br>$4.5$ V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V<br>unless otherwise specified | subgroups | Device<br>type | Min | Max | _ Uni | | Output high voltage | v <sub>ОН</sub> | $V_{CC}$ = 4.5 V, $I_{OH}$ = -4.0 mA, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ | 1,2,3 | All | 2.4 | | V | | Output low voltage | $V_{OL}$ | $V_{CC}$ = 4.5 V, $I_{OL}$ = 8.0 mA, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ | 1,2,3 | All | | 0.4 | ٧ | | Input high voltage | ν <sub>IH</sub> <u>3</u> / | | 1,2,3 | All | 2.2 | | ٧ | | Input low voltage | ν <sub>IL</sub> <u>3</u> / | | 1,2,3 | All | | 8.0 | ٧ | | Input leakage current | I <sub>IX</sub> | V <sub>IN</sub> = 5.5 V to GND | 1,2,3 | All | -10 | 10 | μ | | Output leakage<br>current | loz | V <sub>CC</sub> = 5.5 V<br>V <sub>OUT</sub> = 5.5 V to GND | 1,2,3 | All | -10 | 10 | μ | | Operating supply current | I <sub>CC1</sub> | $V_{CC} = 5.5 \text{ V}, I_{OUT} = 0 \text{ mA}$<br>$CE = V_{IL}, f = f_{MAX} \frac{4}{2}$ | 1,2,3 | 01,02 | | 140 | _ m | | | | $CE = V_{IL}, f = f_{MAX} \frac{4}{4}$ | | 03 | | 155 | _ | | | | | | 04 | | 175 | | | Standby power supply current, TTL | I <sub>CC2</sub> | $V_{CC} = 5.5 \text{ V}, I_{OUT} = 0 \text{ mA}$<br>CE $V_{IH}, f = 0 \frac{4}{4}$ | 1,2,3 | 01,02 | | 50 | _ m/ | | current, TTE | | all other inputs $V_{IL}$ or $V_{IH}$ | | 03 | | 60 | _ | | | | CF (V0.2 V) | | 04 | | 70 | | | Standby power supply current, CMOS | I <sub>CC3</sub> | CE $(V_{CC}^{-0.2} V)$ , $V_{CC} = 5.5 V$ , $f = 0 4/$ all other inputs 0.2 V or | 1,2,3 | 01-03 | | 20 | _ m/ | | Current, Owlod | | (V <sub>CC</sub> -0.2 V) | | 04 | | 25 | | | Input capacitance | c <sub>IN</sub> <u>5</u> / | $V_{JN} = 0.0 \text{ V}, V_{CC} = 5.0 \text{ V}$<br>$T_A = +25 \text{ C}, f = 1 \text{ Mhz},$<br>(see 4.3.1c) | 4 | All | | 8 | pF | | Output capacitance | C <sub>OUŢ/</sub> | $V_O = 0 \text{ V}, V_{CC} = 5.0 \text{ V}$<br>$T_A = +25 \text{ C}, f = 1 \text{ Mhz},$<br>(see 4.3.1c) | 4 | All | | 8 | pF | | Functional tests | | See 4.3.1d | 7,8A,8B | All | | | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 42316-5000 | | A | 5 | | | | 0 1111 4 | | | <u> </u> | Lim | its | | |---------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|----------------|-----|---------|--------| | Test | Symbol | Conditions $\underline{1}$<br>-55 C $\leq$ T <sub>C</sub> $\leq$ +125<br>4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5<br>unless otherwise spe | C | Group A<br>subgroups | Device<br>type | Min | Max | _ Unit | | Read cycle time | taxaxa | See figures 3 and 4 | | 9, 10, 11 | 01 | 45 | | ns | | | <sup>t</sup> AVAV | | | -,, | 02 | 35 | | | | | | | | | 03 | 25 | | _ | | | | | | | 04 | 20 | | = | | A delvere a conse time | | | - | 0 10 11 | 01 | | 45 | | | Address access time | <sup>t</sup> AVQV | | | 9, 10, 11 | 02 | | 35 | _ ns | | | | | | | 03 | | 25 | - | | | | | | | 04 | | 20 | - | | Output hold from address | t <sub>AVQX</sub> | | - | 9, 10, 11 | All | 5 | | ns | | change | | | - | | 01 | | 45 | | | Chip enable access time | <sup>t</sup> ELQV | | | 9, 10, 11 | 02 | | 35 | _ ns | | | | | | | 03 | | 25 | _ | | | | | | | 04 | | 20 | - | | Chip enable to output <u>5</u> / <u>6</u> /<br>_active | t <sub>ELQX</sub> | | _ | 9, 10, 11 | All | 5 | | ns | | Chip select to output inactive <u>5</u> / <u>6</u> / | <sup>t</sup> EHQZ | | | 9, 10, 11 | 01,02 | | 15 | _ ns | | mactive <u>o</u> / <u>o</u> / | | | | | 03 | | 10 | _ | | | | | _ | | 04<br>01 | | 8<br>25 | | | Output enable to output valid | <sup>t</sup> OLQV | | | 9, 10, 11 | 02 | | 20 | _ ns | | valid | | | | | | | | _ | | | | | | | 03 | | 12 | _ | | Output anchie to 5/0/ | | | _ | 0 40 44 | 04 | | 10 | | | Output enable to <u>5</u> / <u>6</u> /<br>output active | tolqx | | _ | 9, 10, 11 | All | 3 | | ns | | Output enable to <u>5</u> / <u>6</u> / | <sup>t</sup> OHQZ | | | 9, 10, 11 | 01,02 | | 15 | _ ns | | output inactive | | | | | 03 | | 10 | _ | | | | | | | 04 | | 8 | | | See footnotes at end of tabl | e. | | | | | | | | | ST.<br>MICROCIF | ANDARD | WING | SIZE<br><b>A</b> | | | | 596 | 62-897 | | DEFENSE SUPPL<br>COLUMBUS | Y CENTER | COLUMBUS | | RE | /ISION LE\ | /EL | SHEE | T 6 | | T | 0 | O - malthia man 4 / O / | O A | Davida | Lin | nits | 1.1 | |----------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|--------| | Test | Symbol | Conditions $1/2/$<br>-55 C $\leq$ T <sub>C</sub> $\leq$ +125 C<br>$4.5$ V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Min | Max | _ Unit | | Chip enable to power up <u>5</u> | <sup>/ t</sup> ELPU | See figures 3 and 4 | 9, 10, 11 | All | 0 | | ns | | Chip enable to <u>5</u> / | teuss | Soo ligates o alla 1 | 9, 10, 11 | 01 | | 45 | ns | | power down | <sup>t</sup> EHPD | | 0, 10, 11 | 02 | | 35 | . 110 | | | | | | 03 | | 25 | • | | | | | | 04 | | 20 | • | | Write cycle time | t | | 9, 10, 11 | 01 | 40 | | ns | | Write cycle time | <sup>t</sup> AVAV | | 9, 10, 11 | 02 | 30 | | - 115 | | | | | | 03 | 20 | | • | | | | | | 04 | 20 | | - | | Obin | | | 0.10.11 | 01 | 35 | | ns | | Chip enable to write end | <sup>t</sup> ELWH<br><sup>t</sup> ELEH | | 9, 10, 11 | 02 | 25 | | | | | | | | 03 | 20 | | - | | | | | | 04 | 17 | | • | | | | | 2.12.11 | 01 | 35 | | | | Address setup to end of write | <sup>t</sup> AVWH<br><sup>t</sup> AVEH | | 9, 10, 11 | 02 | 25 | | . ns | | | | | | 03 | 20 | | • | | | | | | 04 | 17 | | - | | Address hold from write end | <sup>t</sup> WHAX<br><sup>t</sup> EHAX | | 9, 10, 11 | All | 0 | | ns | | Address setup to write | <sup>t</sup> AVWL<br><sup>t</sup> AVEL | | 9, 10, 11 | All | 0 | | ns | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 42316-5000 | | A | <b>7</b> | | Test | Symbol | Conditions <u>1</u> / <u>2</u> / | Group A | Device | Lin | nits | Unit | | |--------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------|--------|-----|------|---------|---| | 1631 | Symbol | -55 C $\leq$ T <sub>C</sub> $\leq$ +125 C<br>4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V<br>unless otherwise specified | subgroups | type | Min | Max | . Oniit | | | Write enable pulse width | + | See figures 3 and 4 | 9, 10, 11 | 01 | 35 | | ns | - | | write eriable pulse width | <sup>t</sup> WLWH<br><sup>t</sup> WLEH | See ligures 3 and 4 | 9, 10, 11 | 02 | 25 | | - 115 | | | | | | | 03 | 20 | | - | | | | | | | 04 | 17 | | - | | | Data setup to write end | | | 9, 10, 11 | 01 | 20 | | ns | • | | | <sup>t</sup> DVWH<br><sup>t</sup> DVEH | | 9, 10, 11 | 02 | 15 | | . 113 | | | | | | | 03 | 13 | | - | | | | | | | 04 | 10 | | - | | | Data hold from write end | <sup>t</sup> WHDX<br><sup>t</sup> EHDX | | 9, 10, 11 | All | 0 | | ns | • | | Write enable high to <u>5</u> / <u>6</u> /<br>output active | <sup>t</sup> whqx | | 9, 10, 11 | All | 5 | | | - | | Write enable low <u>5</u> / <u>6</u> /<br>to output inactive | t <sub>WLQZ</sub> | | 9, 10, 11 | 01 | | 15 | ns | | | . 4 | | | | 02 | | 10 | - | | | | | | | 03,04 | | 7 | | | AC tests are performed with input rise and fall times of 5 ns or less, timing references levels of 1.5 V, input pulse levels of 0 to 3.0 v, and the output load in figure 3, circuit A. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET 8 | CE<sub>1</sub> and CE<sub>2</sub> are represented by CE in table I. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. 4/ At f = f<sub>MAX</sub>, address and data inputs are cycling at the maximum frequency of 1/t<sub>AVAV</sub>. 5/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to limits specified in table I. <sup>6/</sup> Transition is measured at steady state high level -500 mV or steady state low level +500 mV on the output from 1.5 V level on the input with the load in figure 3, circuit B. | Device<br>types | All | |----------------------------------------------------------------------------|-----------------------------| | Case outlines | X, Y, Z, U | | Terminal<br>number | Terminal Symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | A A A A A A A A A IOI1 | | 12 | CE <sub>1</sub> | | 13<br>14 | OE<br>GND | | 15 | CE <sub>2</sub> | | 16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | WE<br>OOOOO3<br>1213AAAAACC | FIGURE 1. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 42316-5000 | | A | 9 | | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Mode | D <sub>OUT</sub> | Power | |-----------------|-----------------|----|----|----------------|------------------|---------| | Н | Х | Х | Х | Not selected | High Z | Standby | | × | н | × | × | Not selected | High Z | Standby | | L | L | L | × | Write | High Z | Active | | L | L | Н | L | Read | D <sub>OUT</sub> | Active | | L | L | Н | Н | Output disable | High Z | Active | FIGURE 2. Truth table. Circuit A output load Circuit B output load NOTE: Capacitance values include scope and jig capacitance. ### AC test conditions | Input pulse levels Input rise and fall times | GND to 3.0 V<br>5 ns | |----------------------------------------------|----------------------| | Input timing reference levels | 1.5 V | | Output reference levels | 1.5 V | FIGURE 3. Output load circuit and test conditions. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 42316-5000 | | A | 10 | Write cycle number 2 (CE controlled) Notes on write operation: - 1. CE or WEmust be high during address transitions. - 2. If CE switches low coincident with or after WE switches low, the outputs will stay in a high impedance state. - 3. If CE switches high coincident with or before WE switches high, the outputs will stay in a high impedance state. - 4. A write occurs during the overlap of CE low and WE low. Both signals must be low to initiate a write and either signal can terminate a write by going high. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write. FIGURE 4. Timing waveforms - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL<br>A | SHEET <b>12</b> | #### TABLE II. Electrical test requirements. | MIL-STD-883 test requirements | Subgroups (per method 5005, table I) | |--------------------------------------------------------------|-----------------------------------------------| | Interim electrical parameters (method 5004) | | | Final electrical test parameters (method 5004) | 1*, 2, 3, 7*,8A,<br>8B, 9, 10, 11 | | Group A test requirements (method 5005) | 1, 2, 3, 4**, 7***,<br>(8A, 8B)***, 9, 10, 11 | | Groups C and D end-point electrical parameters (method 5005) | 2, 3, 7,8A, 8B | - \* PDA applies to subgroup 1 and 7. - \*\* For subgroup see 4.3.1c. - \*\*\* For subgroups 7, 8A and 8B, see 4.3.1d. ### 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition D or E. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - (2) TA = +125 C, minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. ### 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in QML-38535 and MIL-HDBK-103. The vendors listed in QML-38535 and MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89712 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 42316-5000 | | A | 13 | ## STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN DATE: 99-05-04 Approved sources of supply for SMD 5962-89712 are listed below for immediate acquisition only and shall be added to QML-38535 and MIL-HDBK-103 during the next revision. QML-38535 and MIL-HDBK-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of QML-38535 and MIL-HDBK-103. | Standard microcircuit drawing part number 1/ | Vendor<br>CAGE | Vendor<br>similar part | |----------------------------------------------|-----------------------------------|--------------------------------------------------| | | number | number <u>3</u> / | | 5962-8971201XA | <u>2</u> /<br><u>2</u> /<br>75596 | CY7C162A-45DMB<br>IDT71982S45DB<br>P4C1982-45CMB | | 5962-8971201YA | <u>2</u> /<br>75596 | CY7C162A-45KMB<br>P4C1982-45FMB | | 5962-8971201UA | <u>2</u> /<br><u>2</u> /<br>75596 | CY7C162A-45LMB<br>IDT71982S45LB<br>P4C1982-45LMB | | 5962-8971201ZA | <u>2</u> /<br>75596 | CY7C162A-45LMB<br>P4C1982-45LMB | | 5962-8971202XA | <u>2</u> /<br><u>2</u> /<br>75596 | CY7C162A-35DMB<br>IDT71982S35DB<br>P4C1982-35CMB | | 5962-8971202YA | <u>2</u> /<br>75596 | CY7C162A-35KMB<br>P4C1982-35FMB | | 5962-8971202UA | <u>2</u> /<br><u>2</u> /<br>75596 | CY7C162A-35LMB<br>IDT71982S35LB<br>P4C1982-35LMB | | 5962-8971202ZA | <u>2</u> /<br>75596 | CY7C162A-35LMB<br>P4C1982-35LMB | | 5962-8971203XA | <u>2</u> /<br><u>2</u> /<br>75596 | CY7C162A-25DMB<br>IDT71982S25DB<br>P4C1982-25CMB | | 5962-8971203YA | <u>2</u> /<br>75596 | CY7C162A-25KMB<br>P4C1982-25FMB | | 5962-8971203UA | <u>2</u> /<br><u>2</u> /<br>75596 | CY7C162A-25LMB<br>IDT71982S25LB<br>P4C1982-25LMB | | 5962-8971203ZA | <u>2</u> /<br>75596 | CY7C162A-25LMB<br>P4C1982-25LMB | | 5962-8971204XA | <u>2</u> /<br><u>2</u> /<br>75596 | CY7C162A-20DMB<br>IDT71982S20DB<br>P4C1982-20CMB | | 5962-8971204YA | <u>2</u> /<br>75596 | CY7C162A-20KMB<br>P4C1982-20FMB | | 5962-8971204UA | <u>2</u> /<br><u>2</u> /<br>75596 | CY7C162A-20LMB<br>IDT71982S20LB<br>P4C1982-20LMB | | 5962-8971204ZA | <u>2</u> /<br>75596 | CY7C162A-20LMB<br>P4C1982-20LMB | ### STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN - continued. - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability. - 2/ Not available from an approved source of supply. - 3/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE <u>number</u> Vendor name and address 75596 Performance Semiconductor Corporation 630 East Weddell Drive Sunnyvale, CA 94089 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin. 2 of 2