## FEATURES

## Low noise

$1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input noise
$45 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ output noise
High accuracy dc performance (AD8429BRZ)
90 dB CMRR minimum ( $\mathbf{G}=1$ )
$50 \mu \mathrm{~V}$ maximum input offset voltage
$0.02 \%$ maximum gain accuracy ( $\mathbf{G}=1$ )
Excellent ac specifications
80 dB CMRR to $5 \mathrm{kHz}(\mathrm{G}=1)$
15 MHz bandwidth ( $\mathrm{G}=1$ )
1.2 MHz bandwidth $(\mathbf{G}=100)$
$22 \mathrm{~V} / \mu \mathrm{s}$ slew rate
THD: $-130 \mathrm{dBc}(1 \mathrm{kHz}, \mathrm{G}=1)$
Versatile
$\pm 4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ dual supply
Gain set with a single resistor ( $\mathbf{G}=1$ to $\mathbf{1 0 , 0 0 0}$ )
Temperature range for specified performance $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## APPLICATIONS

Medical instrumentation

## Precision data acquisition

Microphone preamplification
Vibration analysis

## GENERAL DESCRIPTION

The AD8429 is an ultralow noise, instrumentation amplifier designed for measuring extremely small signals over a wide temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$.

The AD8429 excels at measuring tiny signals. It delivers ultralow input noise performance of $1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. The high CMRR of the AD8429 prevents unwanted signals from corrupting the acquisition. The CMRR increases as the gain increases, offering high rejection when it is most needed. The high performance pin configuration of the AD8429 allows it to reliably maintain high CMRR at frequencies well beyond those of typical instrumentation amplifiers.

The AD8429 reliably amplifies fast changing signals. Its current feedback architecture provides high bandwidth at high gain, for example, 1.2 MHz at $\mathrm{G}=100$. The design includes circuitry to improve settling time after large input voltage transients. The AD8429 was designed for excellent distortion performance, allowing use in demanding applications such as vibration analysis.
Gain is set from 1 to 10,000 with a single resistor. A reference pin allows the user to offset the output voltage. This feature can

[^0]
## PIN CONNECTION DIAGRAM


be useful to shift the output level when interfacing to a single supply signal chain.

The AD8429 performance is specified over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. It is available in an 8 -lead plastic SOIC package.


Figure 2. RTI Voltage Noise Spectral Density vs. Frequency

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
Pin Connection Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings .....  6
Thermal Resistance ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions. .....  7
Typical Performance Characteristics .....  8
Theory of Operation ..... 15

## REVISION HISTORY

## 4/11-Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise noted.
Table 1.

| Parameter | Test Conditions/Comments | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| COMMON-MODE REJECTION RATIO (CMRR) |  |  |  |  |  |  |  |  |
| CMRR DC to 60 Hz with $1 \mathrm{k} \Omega$ Source Imbalance | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 80 |  |  | 90 |  |  | dB |
| $\mathrm{G}=10$ |  | 100 |  |  | 110 |  |  | dB |
| $\mathrm{G}=100$ |  | 120 |  |  | 130 |  |  | dB |
| $\mathrm{G}=1000$ |  | 134 |  |  | 140 |  |  | dB |
| CMRR at 5 kHz | $\mathrm{V}_{C M}= \pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 76 |  |  | 80 |  |  | dB |
| $\mathrm{G}=10$ |  | 90 |  |  | 90 |  |  | dB |
| $\mathrm{G}=100$ |  | 90 |  |  | 90 |  |  | dB |
| $\mathrm{G}=1000$ |  | 90 |  |  | 90 |  |  | dB |
| VOLTAGE NOISE, RTI | $\mathrm{V}_{\mathbb{N}}+\mathrm{V}_{\mathbb{N}^{-}}=0 \mathrm{~V}$ |  |  |  |  |  |  |  |
| Spectral Density ${ }^{1}$ : 1 kHz |  |  |  |  |  |  |  |  |
| Input Voltage Noise, $\mathrm{e}_{\mathrm{ni}}$ |  |  |  | 1.0 |  |  | 1.0 | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Output Voltage Noise, $\mathrm{e}_{\mathrm{n}}$ |  |  |  | 45 |  |  | 45 | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Peak to Peak: 0.1 Hz to 10 Hz |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 2 |  |  | 2 |  | $\mu \vee p$-p |
| $\mathrm{G}=1000$ |  |  | 100 |  |  | 100 |  | $n \vee p-p$ |
| CURRENT NOISE |  |  |  |  |  |  |  |  |
| Spectral Density: 1 kHz |  |  | 1.5 |  |  | 1.5 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| Peak to Peak: 0.1 Hz to 10 Hz |  |  | 100 |  |  | 100 |  | pA p-p |
| VOLTAGE OFFSET ${ }^{2}$ |  |  |  |  |  |  |  |  |
| Input Offset, $\mathrm{V}_{\text {osi }}$ |  |  |  | 150 |  |  | 50 | $\mu \mathrm{V}$ |
| Average TC |  |  | 0.1 | 1 |  | 0.1 | 0.3 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Offset, Voso |  |  |  | 1000 |  |  | 500 | $\mu \mathrm{V}$ |
| Average TC |  |  | 3 | 10 |  | 3 | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Offset RTI vs. Supply (PSR) | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  | 90 |  |  | 100 |  |  | dB |
| $\mathrm{G}=10$ |  | 110 |  |  | 120 |  |  | dB |
| $\mathrm{G}=100$ |  | 130 |  |  | 130 |  |  | dB |
| $\mathrm{G}=1000$ |  | 130 |  |  | 130 |  |  | dB |
| INPUT CURRENT |  |  |  |  |  |  |  |  |
| Input Bias Current |  |  |  | 300 |  |  | 150 | nA |
| Average TC |  |  | 250 |  |  | 250 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  |  | 100 |  |  | 30 | nA |
| Average TC |  |  | 15 |  |  | 15 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| DYNAMIC RESPONSE |  |  |  |  |  |  |  |  |
| Small Signal Bandwidth:-3 dB |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 15 |  |  | 15 |  | MHz |
| $\mathrm{G}=10$ |  |  | 4 |  |  | 4 |  | MHz |
| $\mathrm{G}=100$ |  |  | 1.2 |  |  | 1.2 |  | MHz |
| $\mathrm{G}=1000$ |  |  | 0.15 |  |  | 0.15 |  | MHz |



| Parameter | Test Conditions/Comments | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Operating Range |  | $\pm 4$ |  | $\pm 18$ | $\pm 4$ |  | $\pm 18$ | V |
| Quiescent Current |  |  | 6.7 | 7 |  | 6.7 | 7 | mA |
|  | $\mathrm{T}=125^{\circ} \mathrm{C}$ |  |  | 9 |  |  | 9 |  |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| For Specified Performance |  | -40 |  | +125 | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

${ }^{1}$ Total voltage noise $=\sqrt{ }\left(e_{n i}{ }^{2}+\left(e_{n o} / G\right)^{2}+e_{R G}{ }^{2}\right)$. See the Theory of Operation section for more information.
${ }^{2}$ Total RTI Vos $=($ Vosi $)+($ Voso $/ G)$.
${ }^{3}$ These specifications do not include the tolerance of the external gain setting resistor, $R_{G}$. For $G>1$, add $R_{G}$ errors to the specifications given in this table.
${ }^{4}$ Differential and common-mode input impedance can be calculated from the pin impedance: $Z_{\text {DiFF }}=2\left(Z_{\text {PIN }}\right) ; Z_{\text {CM }}=Z_{\text {pin }} / 2$.
${ }^{5}$ Input voltage range of the AD8429 input stage only. The input range can depend on the common-mode voltage, differential voltage, gain, and reference voltage. See the Input Voltage Range section for more details.

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Output Short-Circuit Current Duration | Indefinite |
| Maximum Voltage at $-I \mathrm{~N},+\mathrm{N}^{1}$ | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage ${ }^{1}$ | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Gain $\leq 4$ | $\pm 50 \mathrm{~V} /$ gain |
| $4>$ Gain $>50$ | $\pm 1 \mathrm{~V}$ |
| Gain $\geq 50$ | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Maximum Voltage at REF | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Specified Temperature Range | $140^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature |  |
| ESD | 3.0 kV |
| Human Body Model | 1.5 kV |
| Charge Device Model | 0.2 kV |
| Machine Model |  |

${ }^{1}$ For voltages beyond these limits, use input protection resistors. See the Theory of Operation section for more information.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\text {JA }}$ is specified for a device in free air using a 4-layer JEDEC printed circuit board (PCB).

Table 3.

| Package | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead SOIC | 121 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration
Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $-I N$ | Negative Input Terminal. |
| 2,3 | $R_{G}$ | Gain Setting Terminals. Place resistor across the $R_{G}$ pins to set the gain. $G=1+\left(6 \mathrm{k} \Omega / R_{G}\right)$. |
| 4 | $+I N$ | Positive Input Terminal. |
| 5 | $-V_{S}$ | Negative Power Supply Terminal. |
| 6 | REF | Reference Voltage Terminal. Drive this terminal with a low impedance voltage source to level shift the output. |
| 7 | $V_{\text {out }}$ | Output Terminal. |
| 8 | $+V_{S}$ | Positive Power Supply Terminal. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15, \mathrm{~V}_{\text {REF }}=0, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise noted.


Figure 4. Input Common-Mode Voltage vs. Output Voltage,
Dual Supply, $V_{s}= \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V}(G=1)$


Figure 5. Input Common-Mode Voltage vs. Output Voltage, Dual Supply, $V_{s}= \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V}(G=100)$


Figure 6. Input Bias Current vs. Common-Mode Voltage


Figure 7. Positive PSRR vs. Frequency


Figure 8. Negative PSRR vs. Frequency


Figure 9. Gain vs. Frequency


Figure 10. CMRR vs. Frequency


Figure 11. CMRR vs. Frequency, $1 \mathrm{k} \Omega$ Source Imbalance


Figure 12. Change in Input Offset Voltage (Vosi) vs. Warm-Up Time


Figure 13. Input Bias Current and Input Offset Current vs. Temperature


Figure 14. CMRR vs. Temperature $(G=1)$, Normalized at $25^{\circ} \mathrm{C}$


Figure 15. Supply Current vs. Temperature $(G=1)$

## AD8429



Figure 16. Short-Circuit Current vs. Temperature ( $G=1$ )


Figure 17. Slew Rate vs. Temperature, $V_{s}= \pm 15 \mathrm{~V}(G=1)$


Figure 18. Slew Rate vs. Temperature, $V_{s}= \pm 5 \mathrm{~V}(G=1)$


Figure 19. Input Voltage Limit vs. Supply Voltage


Figure 20. Output Voltage Swing vs. Supply Voltage, $R_{L}=10 \mathrm{k} \Omega$


Figure 21. Output Voltage Swing vs. Supply Voltage, $R_{L}=2 \mathrm{k} \Omega$


Figure 22. Output Voltage Swing vs. Load Resistance


Figure 23. Output Voltage Swing vs. Output Current


Figure 24. Gain Nonlinearity $(G=1), R_{L}=10 \mathrm{k} \Omega$


Figure 25. Gain Nonlinearity ( $G=1000$ ), $R_{L}=10 \mathrm{k} \Omega$


Figure 26. RTI Voltage Noise Spectral Density vs. Frequency


Figure 27. 0.1 Hz to 10 Hz RTI Voltage Noise ( $G=1, G=1000$ )


Figure 28. Current Noise Spectral Density vs. Frequency


Figure 29. 0.1 Hz to 10 Hz Current Noise


Figure 30. Large Signal Frequency Response


Figure 31. Large Signal Pulse Response and Settling Time $(G=1), 10 \mathrm{~V}$ Step, $V_{s}= \pm 15 \mathrm{~V}$


Figure 32. Large Signal Pulse Response and Settling Time $(G=10), 10$ V Step, $V_{s}= \pm 15 \mathrm{~V}$


Figure 33. Large Signal Pulse Response and Settling Time ( $G=100$ ), 10 V Step, $V_{s}= \pm 15 \mathrm{~V}$


Figure 34. Large Signal Pulse Response and Settling Time $(G=1000)$, 10 V Step, $V_{s}= \pm 15 \mathrm{~V}$


Figure 35. Small Signal Response $(G=1), R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 36. Small Signal Response $(G=10), R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 37. Small Signal Response $(G=100), R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 38. Small Signal Response $(G=1000), R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 39. Small Signal Response with Various Capacitive Loads $(G=1)$, $R_{L}=$ Infinity

## AD8429



Figure 40. Settling Time vs. Step Size $(G=1)$


Figure 41. Second Harmonic Distortion vs. Frequency $(G=1)$


Figure 42. Third Harmonic Distortion vs. Frequency ( $G=1$ )


Figure 43. Second Harmonic Distortion vs. Frequency $(G=1000)$


Figure 44. Third Harmonic Distortion vs. Frequency ( $G=1000$ )


Figure 45. THD vs. Frequency

## THEORY OF OPERATION



## ARCHITECTURE

The AD8429 is based on the classic 3-op-amp topology. This topology has two stages: a preamplifier to provide differential amplification followed by a difference amplifier that removes the common-mode voltage and provides additional amplification. Figure 46 shows a simplified schematic of the AD8429.

The first stage works as follows. To keep its two inputs matched, Amplifier A1 must keep the collector of Q1 at a constant voltage. It does this by forcing RG- to be a precise diode drop from -IN. Similarly, A2 forces RG+ to be a constant diode drop from + IN. Therefore, a replica of the differential input voltage is placed across the gain setting resistor, $\mathrm{R}_{\mathrm{G}}$. The current that flows through this resistance must also flow through the R1 and R2 resistors, creating a gained differential signal between the A2 and A1 outputs.

The second stage is a $\mathrm{G}=1$ difference amplifier, composed of Amplifier A3 and the R3 through R6 resistors. This stage removes the common-mode signal from the amplified differential signal.
The transfer function of the AD8429 is

$$
V_{\text {OUT }}=G \times\left(V_{I N+}-V_{I N-}\right)+V_{\text {REF }}
$$

where:

$$
G=1+\frac{6 \mathrm{k} \Omega}{R_{G}}
$$

## GAIN SELECTION

Placing a resistor across the $\mathrm{R}_{\mathrm{G}}$ terminals sets the gain of the AD8429, which can be calculated by referring to Table 5 or by using the following gain equation:

$$
R_{G}=\frac{6 \mathrm{k} \Omega}{G-1}
$$

Table 5. Gains Achieved Using 1\% Resistors

| $\mathbf{1 \%}$ Standard Table Value of $\mathbf{R}_{\mathbf{G}}$ | Calculated Gain |
| :--- | :--- |
| $6.04 \mathrm{k} \Omega$ | 1.993 |
| $1.5 \mathrm{k} \Omega$ | 5.000 |
| $665 \Omega$ | 10.02 |
| $316 \Omega$ | 19.99 |
| $121 \Omega$ | 50.59 |
| $60.4 \Omega$ | 100.3 |
| $30.1 \Omega$ | 200.3 |
| $12.1 \Omega$ | 496.9 |
| $6.04 \Omega$ | 994.4 |
| $3.01 \Omega$ | 1994 |

The AD8429 defaults to $\mathrm{G}=1$ when no gain resistor is used. Add the tolerance and gain drift of the $\mathrm{R}_{\mathrm{G}}$ resistor to the specifications of the AD8429 to determine the total gain accuracy of the system. When the gain resistor is not used, gain error and gain drift are minimal.

## $\boldsymbol{R}_{G}$ Power Dissipation

The AD8429 duplicates the differential voltage across its inputs onto the $\mathrm{R}_{\mathrm{G}}$ resistor. Choose an $\mathrm{R}_{\mathrm{G}}$ resistor size sufficient to handle the expected power dissipation.

## REFERENCE TERMINAL

The output voltage of the AD8429 is developed with respect to the potential on the reference terminal. This is useful when the output signal must be offset to a precise midsupply level. For example, a voltage source can be tied to the REF pin to level shift the output, allowing the AD8429 to drive a single-supply ADC. The REF pin is protected with ESD diodes and should not exceed either $+\mathrm{V}_{\mathrm{s}}$ or $-\mathrm{V}_{\mathrm{s}}$ by more than 0.3 V .

## AD8429

For best performance, maintain a source impedance to the REF terminal that is well below $1 \Omega$. As shown in Figure 46, the reference terminal, REF, is at one end of a $5 \mathrm{k} \Omega$ resistor. Additional impedance at the REF terminal adds to this $5 \mathrm{k} \Omega$ resistor and results in amplification of the signal connected to the positive input. The amplification from the additional Ref can be calculated as follows:

$$
2\left(5 \mathrm{k} \Omega+R_{R E F}\right) /\left(10 \mathrm{k} \Omega+R_{R E F}\right)
$$

Only the positive signal path is amplified; the negative path is unaffected. This uneven amplification degrades CMRR.


Figure 47. Driving the Reference Pin

## INPUT VOLTAGE RANGE

Figure 4 and Figure 5 show the allowable common-mode input voltage ranges for various output voltages and supply voltages. The 3-op-amp architecture of the AD8429 applies gain in the first stage before removing common-mode voltage with the difference amplifier stage. Internal nodes between the first and second stages (Node 1 and Node 2 in Figure 46) experience a combination of a gained signal, a common-mode signal, and a diode drop. This combined signal can be limited by the voltage supplies even when the individual input and output signals are not limited.

## LAYOUT

To ensure optimum performance of the AD8429 at the PCB level, care must be taken in the design of the board layout. The pins of the AD8429 are arranged in a logical manner to aid in this task.


Figure 48. Pinout Diagram

## Common-Mode Rejection Ratio over Frequency

Poor layout can cause some of the common-mode signals to be converted to differential signals before reaching the in-amp.
Such conversions occur when one input path has a frequency response that is different from the other. To maintain high CMRR over frequency, closely match the input source impedance and capacitance of each path. Place additional
source resistance in the input path (for example, for input protection) close to the in-amp inputs, which minimizes their interaction with parasitic capacitance from the PCB traces.
Parasitic capacitance at the gain setting pins can also affect CMRR over frequency. If the board design has a component at the gain setting pins (for example, a switch or jumper), choose a component such that the parasitic capacitance is as small as possible.

## Power Supplies and Grounding

Use a stable dc voltage to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance. See the PSRR performance curves in Figure 9 and Figure 10 for more information.
Place a $0.1 \mu \mathrm{~F}$ capacitor as close as possible to each supply pin. Because the length of the bypass capacitor leads is critical at high frequency, surface-mount capacitors are recommended. A parasitic inductance in the bypass ground trace works against the low impedance created by the bypass capacitor. As shown in Figure 49 , a $10 \mu \mathrm{~F}$ capacitor can be used farther away from the device. For larger value capacitors, intended to be effective at lower frequencies, the current return path distance is less critical. In most cases, this capacitor can be shared by other precision integrated circuits.


Figure 49. Supply Decoupling, REF, and Output Referred to Local Ground
A ground plane layer is helpful to reduce parasitic inductances. This minimizes voltage drops with changes in current. The area of the current path is directly proportional to the magnitude of parasitic inductances and, therefore, the impedance of the path at high frequency. Large changes in currents in an inductive decoupling path or ground return create unwanted effects, due to the coupling of such changes into the amplifier inputs.
Because load currents flow from the supplies, the load should be connected at the same physical location as the bypass capacitor grounds.

## Reference Pin

The output voltage of the AD8429 is developed with respect to the potential on the reference terminal. Ensure that REF is tied to the appropriate local ground.

## INPUT BIAS CURRENT RETURN PATH

The input bias current of the AD8429 must have a return path to ground. When using a floating source without a current return path, such as a thermocouple, create a current return path, as shown in Figure 50.


## INPUT PROTECTION

Do not allow the inputs of the AD8429 to exceed the ratings stated in the Absolute Maximum Ratings section of this data sheet. If this cannot be done, protection circuitry can be added in front of the AD8429 to limit the current into the inputs to a maximum current, $\mathrm{I}_{\text {max. }}$

## Input Voltages Beyond the Rails

If voltages beyond the rails are expected, use an external resistor in series with each input to limit current during overload conditions. The limiting resistor at the input can be computed from

$$
R_{\text {PROTECT }} \geq \frac{\left|V_{I N}-V_{\text {SUPPLY }}\right|}{I_{\text {MAX }}}
$$

Noise sensitive applications may require a lower protection resistance. Low leakage diode clamps, such as the BAV199, can be used at the inputs to shunt current away from the AD8429 inputs, thereby allowing smaller protection resistor values. To ensure current flows primarily through the external protection diodes, place a small value resistor, such as a $33 \Omega$, between the diodes and the AD8429.


Figure 51. Protection for Voltages Beyond the Rails

## Large Differential Input Voltage at High Gain

If large differential voltages at high gain are expected, use an external resistor in series with each input to limit current during overload conditions. The limiting resistor at each input can be computed by using the following equation:

$$
R_{\text {PROTECT }} \geq \frac{1}{2}\left(\frac{\left|V_{\text {DIFF }}\right|-1 \mathrm{~V}}{I_{M A X}}\right)-R_{G}
$$

Noise sensitive applications may require a lower protection resistance. Low leakage diode clamps, such as the BAV199, can be used across the inputs to shunt current away from the AD8429 inputs and, therefore, allow smaller protection resistor values.


The maximum current into the AD8429 inputs, $\mathrm{I}_{\mathrm{MAX}}$, depends on time and temperature. At room temperature, the device can withstand a current of 10 mA for at least one day. This time is cumulative over the life of the device.

## RADIO FREQUENCY INTERFERENCE (RFI)

RF rectification is often a problem when amplifiers are used in applications that have strong RF signals. The disturbance can appear as a small dc offset voltage. High frequency signals can be filtered with a low-pass RC network placed at the input of the instrumentation amplifier, as shown in Figure 53.

## AD8429



Figure 53. RFI Suppression
The filter limits the input signal bandwidth, according to the following relationship:

$$
\begin{aligned}
& \text { FilterFrequency }_{\text {DIFF }}=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}\right)} \\
& \text { FilterFrequency }_{C M}=\frac{1}{2 \pi R C_{C}}
\end{aligned}
$$

where $C_{D} \geq 10 C_{C}$.
$C_{D}$ affects the difference signal, and $C_{C}$ affects the common-mode signal. Choose values of R and $\mathrm{C}_{\mathrm{C}}$ that minimize RFI. A mismatch between $\mathrm{R} \times \mathrm{C}_{\mathrm{c}}$ at the positive input and $\mathrm{R} \times \mathrm{C}_{\mathrm{c}}$ at the negative input degrades the CMRR of the AD8429. By using a value of $\mathrm{C}_{\mathrm{D}}$ that is one magnitude larger than $\mathrm{C}_{\mathrm{C}}$, the effect of the mismatch is reduced, and performance is improved.
Resistors add noise; therefore, the choice of resistor and capacitor values depends on the desired tradeoff between noise, input impedance at high frequencies, and RFI immunity. The resistors used for the RFI filter can be the same as those used for input protection.

## CALCULATING THE NOISE OF THE INPUT STAGE

SENSOR


Figure 54. Source Resistance from Sensor and Protection Resistors
The total noise of the amplifier front end depends on much more than the $1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ specification of this data sheet. There are three main contributors: the source resistance, the voltage noise of the instrumentation amplifier, and the current noise of the instrumentation amplifier.

In the following calculations, noise is referred to the input (RTI). In other words, everything is calculated as if it appeared
at the amplifier input. To calculate the noise referred to the amplifier output (RTO), simply multiply the RTI noise by the gain of the instrumentation amplifier.

## Source Resistance Noise

Any sensor connected to the AD8429 has some output resistance. There may also be resistance placed in series with inputs for protection from either overvoltage or radio frequency interference. This combined resistance is labeled R1 and R2 in Figure 54. Any resistor, no matter how well made, has an intrinsic level of noise. This noise is proportional to the square root of the resistor value. At room temperature, the value is approximately equal to $4 \mathrm{nV} / \sqrt{ } \mathrm{Hz} \times \sqrt{ }($ resistor value in $\mathrm{k} \Omega)$.

For example, assuming that the combined sensor and protection resistance on the positive input is $4 \mathrm{k} \Omega$, and on the negative input is $1 \mathrm{k} \Omega$, the total noise from the input resistance is
$\sqrt{(4 \times \sqrt{4})^{2}+(4 \times \sqrt{1})^{2}}=\sqrt{64+16}=8.9 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$

## Voltage Noise of the Instrumentation Amplifier

The voltage noise of the instrumentation amplifier is calculated using three parameters: the device input noise, output noise, and the $\mathrm{R}_{\mathrm{G}}$ resistor noise. It is calculated as follows:

Total Voltage Noise $=$

$$
\sqrt{(\text { Output Noise } / G)^{2}+(\text { Input Noise })^{2}+\left(\text { Noise of } R_{G} \text { Resistor }\right)^{2}}
$$

For example, for a gain of 100 , the gain resistor is $60.4 \Omega$. Therefore, the voltage noise of the in-amp is

$$
\sqrt{(45 / 100)^{2}+1^{2}+(4 \times \sqrt{0.0604})^{2}}=1.5 \mathrm{nV} / \sqrt{ } \mathrm{Hz}
$$

## Current Noise of the Instrumentation Amplifier

Current noise is calculated by multiplying the source resistance by the current noise.

For example, if the R1 source resistance in Figure 54 is $4 \mathrm{k} \Omega$, and the R2 source resistance is $1 \mathrm{k} \Omega$, the total effect from the current noise is calculated as follows:

$$
\sqrt{\left((4 \times 1.5)^{2}+(1 \times 1.5)^{2}\right)}=6.2 \mathrm{nV} / \sqrt{ } \mathrm{Hz}
$$

## Total Noise Density Calculation

To determine the total noise of the in-amp, referred to input, combine the source resistance noise, voltage noise, and current noise contribution by the sum of squares method.
For example, if the R1 source resistance in Figure 54 is $4 \mathrm{k} \Omega$, the R 2 source resistance is $1 \mathrm{k} \Omega$, and the gain of the in-amps is 100 , the total noise, referred to input, is

$$
\sqrt{8.9^{2}+1.5^{2}+6.2^{2}}=11.0 \mathrm{nV} / \sqrt{ } \mathrm{Hz}
$$

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 55. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body

Dimensions shown in millimeters and (inches)

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD8429ARZ $_{\text {AD8429ARZ-R7 }}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N |
| AD8429BRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, $7^{\prime \prime}$ Tape and Reel | R-8 |
| AD8429BRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |

[^1]
## AD8429

## NOTES


[^0]:    Rev. 0
    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

[^1]:    ${ }^{1} Z=$ RoHS Compliant Part.

