

# Complete Dual, 16-Bit, High Accuracy, Serial Input, ±5V DACs

**Preliminary Technical Data** 

AD5763

#### **FEATURES**

Complete Dual, 16-bit digital-to-analog converters (DACs)

Programmable output range: ±4.096 V, ±4.201 V, or ±4.311 V

±1 LSB maximum INL error, ±1 LSB maximum DNL error

Low noise: 60 nV/√Hz

Settling time: 10 µs maximum Integrated reference buffers On-chip die temperature sensor

Output control during power-up/brownout

 ${\bf Programmable\ short\text{-}circuit\ protection}$ 

Simultaneous updating via LDAC

Asynchronous CLR to zero code

Digital offset and gain adjust Logic output control pins

DSP-/microcontroller-compatible serial interface

Temperature range: -40°C to +105°C

 $i\mathsf{CMOS}^{@}$  process technology<sup>1</sup>

#### **APPLICATIONS**

Industrial automation
Open-/closed-loop servo control
Process control
Data acquisition systems
Automatic test equipment
Automotive test and measurement
High accuracy instrumentation

#### **GENERAL DESCRIPTION**

The AD5763 is a Dual, 16-bit, serial input, bipolar voltage output digital-to-analog converter that operates from supply voltages of  $\pm 4.75$  V up to  $\pm 5.25$  V. Nominal full-scale output range is  $\pm 4.096$  V. The AD5763 provides integrated output amplifiers, reference buffers and proprietary power-up/power-down control circuitry. The part also features a digital I/O port, which is programmed via the serial interface. The parts incorporate digital offset and gain adjust registers per channel.

The AD5763 is a high performance converter that offers guaranteed monotonicity, integral nonlinearity (INL) of  $\pm 1$  LSB, low noise, and 10  $\mu$ s settling time. During power-up (when the supply voltages are changing), the outputs are clamped to 0 V via a low impedance path.

The AD5763 uses a serial interface that operates at clock rates of up to 30 MHz and is compatible with DSP and microcontroller interface standards. Double buffering allows the simultaneous updating of all DACs. The input coding is programmable to either twos complement or offset binary formats. The asynchronous clear function clears all DAC registers to either bipolar zero or zero scale depending on the coding used. The AD5763 is ideal for both closed-loop servo control and open-loop control applications. The AD5763 is available in a 32-lead TQFP, and offers guaranteed specifications over the  $-40^{\circ}$ C to  $+105^{\circ}$ C industrial temperature range. See Figure 1, the functional block diagram.

**Table 1. Related Devices** 

| Part No. | Description                                                         |
|----------|---------------------------------------------------------------------|
| AD5764   | Complete quad, 16-bit, high accuracy, serial input, ±10V output DAC |
| AD5765   | Complete quad, 16-bit, high accuracy, serial input, ±5V DAC         |

 $<sup>^1</sup>$  For analog systems designers within industrial/instrumentation equipment OEMs who need high performance ICs at higher voltage levels, iCMOS is a technology platform that enables the development of analog ICs capable of 30 V and operating at  $\pm 15$  V supplies, allowing dramatic reductions in power consumption and package size, and increased ac and dc performance.

## **AD5763**

## **Preliminary Technical Data**

## **TABLE OF CONTENTS**

| Data Register21                           |
|-------------------------------------------|
| Coarse Gain Register                      |
| Fine Gain Register                        |
| Offset Register                           |
| Offset and Gain Adjustment Worked Example |
| AD5763 Features                           |
| Analog Output Control                     |
| Digital Offset and Gain Control24         |
| Programmable Short-Circuit Protection     |
| Digital I/O Port24                        |
| die Temperature Sensor                    |
| Local Ground Offset Adjust24              |
| Applications Information25                |
| Typical Operating Circuit                 |
| Layout Guidelines26                       |
| Galvanically Isolated Interface           |
| Microprocessor Interfacing                |
| Evaluation Board                          |
| Outline Dimensions                        |
| Ordering Guide                            |

#### **REVISION HISTORY**

Preliminary Version: PrA December 11, 2007

## **FUNCTIONAL BLOCK DIAGRAM**



## **SPECIFICATIONS**

 $AV_{DD} = 4.75 \text{ V to } 5.25 \text{ V}, AV_{SS} = -4.75 \text{ V to } -5.25 \text{ V}, AGNDX = DGND = REFGND = PGND = 0 \text{ V}; REFA = REFB = 2.048 \text{ V}; \\ DV_{CC} = 2.7 \text{ V to } 5.25 \text{ V}, R_{LOAD} = 5 \text{ k}\Omega, C_{LOAD} = 200 \text{ pF}. \text{ All specifications } T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ 

Table 2.

| Parameter                           | B Grade <sup>1</sup> | C Grade <sup>1</sup> | Unit                   | Test Conditions/Comments                                          |
|-------------------------------------|----------------------|----------------------|------------------------|-------------------------------------------------------------------|
| ACCURACY                            |                      |                      |                        | Outputs unloaded                                                  |
| Resolution                          | 16                   | 16                   | Bits                   |                                                                   |
| Relative Accuracy (INL)             | ±2                   | ±1                   | LSB max                |                                                                   |
| Differential Nonlinearity           | ±1                   | ±1                   | LSB max                | Guaranteed monotonic                                              |
| Bipolar Zero Error                  | ±2                   | ±2                   | mV max                 | At 25°C; error at other                                           |
| aSheet4U.com                        |                      |                      |                        | temperatures obtained using bipolar zero TC                       |
| Bipolar Zero TC <sup>2</sup>        | ±2                   | ±2                   | ppm FSR/°C max         |                                                                   |
| Zero-Scale Error                    | ±2                   | ±2                   | mV max                 | At 25°C; error at other temperatures obtained using zero scale TC |
| Zero-Scale TC <sup>2</sup>          | ±2                   | ±2                   | ppm FSR/°C max         |                                                                   |
| Gain Error                          | ±0.02                | ±0.02                | % FSR max              | At 25°C; error at other temperatures obtained using gain TC       |
| Gain TC <sup>2</sup>                | ±2                   | ±2                   | ppm FSR/°C max         |                                                                   |
| DC Crosstalk <sup>2</sup>           | 0.5                  | 0.5                  | LSB max                |                                                                   |
| REFERENCE INPUT <sup>2</sup>        |                      |                      |                        |                                                                   |
| Reference Input Voltage             | 2.048                | 2.048                | V nominal              | ±1% for specified performance                                     |
| DC Input Impedance                  | 1                    | 1                    | MΩ min                 | Typically 100 MΩ                                                  |
| Input Current                       | ±10                  | ±10                  | μA max                 | Typically ±30 nA                                                  |
| Reference Range                     | 1 to 2.1             | 1 to 2.1             | V min to V max         |                                                                   |
| OUTPUT CHARACTERISTICS <sup>2</sup> |                      |                      |                        |                                                                   |
| Output Voltage Range <sup>3</sup>   | ±4.311               | ±4.311               | V min/V max            | REFA, REFB = 2.048V                                               |
|                                     | ±4.42                | ±4.42                | V min/V max            | REFA, REFB = 2.1V                                                 |
| Output Voltage Drift vs. Time       | ±13                  | ±13                  | ppm FSR/500 hours typ  |                                                                   |
|                                     | ±15                  | ±15                  | ppm FSR/1000 hours typ |                                                                   |
| Short Circuit Current               | 10                   | 10                   | mA typ                 | RI <sub>SCC</sub> = $6 \text{ k}\Omega$ , see Figure 29           |
| Load Current                        | ±1                   | ±1                   | mA max                 | For specified performance                                         |
| Capacitive Load Stability           |                      |                      |                        |                                                                   |
| $R_L = \infty$                      | 200                  | 200                  | pF max                 |                                                                   |
| $R_L = 10 \text{ k}\Omega$          | 1000                 | 1000                 | pF max                 |                                                                   |
| DC Output Impedance                 | 0.3                  | 0.3                  | $\Omega$ max           |                                                                   |
| DIGITAL INPUTS <sup>2</sup>         |                      |                      |                        | $DV_{CC} = 2.7 \text{ V to } 5.25 \text{ V, JEDEC}$ compliant     |
| V <sub>H</sub> , Input High Voltage | 2                    | 2                    | V min                  |                                                                   |
| V <sub>I</sub> L, Input Low Voltage | 0.8                  | 0.8                  | V max                  |                                                                   |
| Input Current                       | ±1                   | ±1                   | μA max                 | Per pin                                                           |
| Pin Capacitance                     | 10                   | 10                   | pF max                 | Per pin                                                           |

| Parameter                                       | B Grade <sup>1</sup>   | C Grade <sup>1</sup>   | Unit           | <b>Test Conditions/Comments</b>                                        |
|-------------------------------------------------|------------------------|------------------------|----------------|------------------------------------------------------------------------|
| DIGITAL OUTPUTS (D0, D1, SDO) <sup>2</sup>      |                        |                        |                |                                                                        |
| Output Low Voltage                              | 0.4                    | 0.4                    | V max          | DV <sub>CC</sub> = 5 V $\pm$ 5%, sinking 200 $\mu$ A                   |
| Output High Voltage                             | DV <sub>cc</sub> – 1   | DV <sub>cc</sub> – 1   | V min          | DV <sub>CC</sub> = 5 V $\pm$ 5%, sourcing 200 $\mu$ A                  |
| Output Low Voltage                              | 0.4                    | 0.4                    | V max          | $DV_{CC} = 2.7 \text{ V to } 3.6 \text{ V,}$ sinking 200 $\mu\text{A}$ |
| Output High Voltage                             | DV <sub>CC</sub> – 0.5 | DV <sub>cc</sub> – 0.5 | V min          | DV <sub>CC</sub> = 2.7 V to 3.6 V, sourcing 200 $\mu$ A                |
| High Impedance Leakage Current                  | ±1                     | ±1                     | μA max         | SDO only                                                               |
| High Impedance Output                           | 5                      | 5                      | pF typ         | SDO only                                                               |
| Capacitance                                     |                        |                        |                |                                                                        |
| POWER REQUIREMENTS                              |                        |                        |                |                                                                        |
| AV <sub>DD</sub> /AV <sub>SS</sub>              | 4.75 to 5.25           | 4.75 to 5.25           | V min/V max    |                                                                        |
| DVcc                                            | 2.7 to 5.25            | 2.7 to 5.25            | V min/V max    |                                                                        |
| Power Supply Sensitivity <sup>2</sup>           |                        |                        |                |                                                                        |
| $\Delta V_{	extsf{OUT}}/\Delta AV_{	extsf{DD}}$ | -85                    | -85                    | dB typ         |                                                                        |
| $AI_DD$                                         | 1.75                   | 1.75                   | mA/channel max | Outputs unloaded                                                       |
| Alss                                            | 1.38                   | 1.38                   | mA/channel max | Outputs unloaded                                                       |
| Dlcc                                            | 1.2                    | 1.2                    | mA max         | $V_{IH} = DV_{CC}$ , $V_{IL} = DGND$ , 750 $\mu$ A typ                 |
| Power Dissipation                               | 138                    | 138                    | mW typ         | ±5 V operation output unloade                                          |

 $<sup>^{1}</sup>$  Temperature range: -40°C to +105°C; typical at +25°C.

<sup>&</sup>lt;sup>2</sup> Guaranteed by design and characterization; not production tested.
<sup>3</sup> Output amplifier headroom requirement is 0.5 V minimum.

## **AC PERFORMANCE CHARACTERISTICS**

 $AV_{DD} = 4.75 \text{ V to } 5.25 \text{ V}, AV_{SS} = -4.75 \text{ V to } -5.25 \text{ V}, AGNDX = DGND = REFGND = PGND = 0 \text{ V}; REFA = REFB = 2.048 \text{ V}; \\ DV_{CC} = 2.7 \text{ V to } 5.25 \text{ V}, R_{LOAD} = 5 \text{ k}\Omega, C_{LOAD} = 200 \text{ pF}. \text{ All specifications } T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ 

Table 3.

| Parameter                                                     | A Grade | B Grade | C Grade | Unit        | Test Conditions/Comments                    |
|---------------------------------------------------------------|---------|---------|---------|-------------|---------------------------------------------|
| DYNAMIC PERFORMANCE <sup>1</sup>                              |         |         |         |             |                                             |
| Output Voltage Settling Time                                  | 8       | 8       | 8       | μs typ      | Full-scale step to ±1 LSB                   |
|                                                               | 10      | 10      | 10      | μs max      |                                             |
|                                                               | 2       | 2       | 2       | μs typ      | 512 LSB step settling                       |
| Slew Rate                                                     | 5       | 5       | 5       | V/µs typ    |                                             |
| Digital-to-Analog Glitch Energy                               | 8       | 8       | 8       | nV-sec typ  |                                             |
| Glitch Impulse Peak Amplitude                                 | 25      | 25      | 25      | mV max      |                                             |
| Channel-to-Channel Isolation                                  | 80      | 80      | 80      | dB typ      |                                             |
| DAC-to-DAC Crosstalk                                          | 8       | 8       | 8       | nV-sec typ  |                                             |
| Digital Crosstalk                                             | 2       | 2       | 2       | nV-sec typ  |                                             |
| Digital Feedthrough                                           | 2       | 2       | 2       | nV-sec typ  | Effect of input bus activity on DAC outputs |
| Output Noise (0.1 Hz to 10 Hz)                                | 0.1     | 0.1     | 0.1     | LSB p-p typ |                                             |
| Output Noise (0.1 Hz to 100 kHz)                              | 45      | 45      | 45      | μV rms max  |                                             |
| 1/f Corner Frequency                                          | 1       | 1       | 1       | kHz typ     |                                             |
| Output Noise Spectral Density                                 | 60      | 60      | 60      | nV/√Hz typ  | Measured at 10 kHz                          |
| Complete System Output Noise Spectral<br>Density <sup>2</sup> | 80      | 80      | 80      | nV/√Hz typ  | Measured at 10 kHz                          |

 $<sup>^{\</sup>rm 1}$  Guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>2</sup> Includes noise contributions from integrated reference buffers, 16-bit DAC and output amplifier.

## TIMING CHARACTERISTICS

 $AV_{DD} = 4.75 \text{ V}$  to 5.25 V,  $AV_{SS} = -4.75 \text{ V}$  to -5.25 V, AGNDX = DGND = REFGND = PGND = 0 V; REFA = REFB = 2.048 V; AGNDX = DGND = REFGND = PGND = 0 V; AGNDX = DGND = REFGND = PGND = 0 V; AGNDX = DGND = REFGND = PGND = 0 V; AGNDX = DGND = REFGND = PGND = 0 V; AGNDX = DGND = REFGND = PGND = 0 V; AGNDX = DGND = REFGND = PGND = 0 V; AGNDX = DGND = REFGND = PGND = 0 V; AGNDX = DGND = REFGND = 0 V; AGNDX = DGND = 0 V; AG $DV_{CC} = 2.7 \text{ V}$  to 5.25 V,  $R_{LOAD} = 5 \text{ k}\Omega$ ,  $C_{LOAD} = 200 \text{ pF}$ . All specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

Table 4.

| Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit   | Description                                                                 |
|------------------------------|----------------------------------------------|--------|-----------------------------------------------------------------------------|
| t <sub>1</sub>               | 33                                           | ns min | SCLK cycle time                                                             |
| $t_2$                        | 13                                           | ns min | SCLK high time                                                              |
| t <sub>3</sub>               | 13                                           | ns min | SCLK low time                                                               |
| t <sub>4</sub>               | 13                                           | ns min | SYNC falling edge to SCLK falling edge setup time                           |
| $t_5^4$                      | 13                                           | ns min | 24 <sup>th</sup> SCLK falling edge to SYNC rising edge                      |
| Sheet 4U.com                 | 40                                           | ns min | Minimum SYNC high time                                                      |
| <b>t</b> <sub>7</sub>        | 2                                            | ns min | Data setup time                                                             |
| t <sub>8</sub>               | 5                                            | ns min | Data hold time                                                              |
| t <sub>9</sub>               | 1.4                                          | μs min | SYNC rising edge to LDAC falling edge (all DACs updated)                    |
|                              | 400                                          | ns min | SYNC rising edge to LDAC falling edge (single DAC updated)                  |
| <b>t</b> <sub>10</sub>       | 10                                           | ns min | LDAC pulse width low                                                        |
| t <sub>11</sub>              | 500                                          | ns max | LDAC falling edge to DAC output response time                               |
| t <sub>12</sub>              | 10                                           | μs max | DAC output settling time                                                    |
| t <sub>13</sub>              | 10                                           | ns min | CLR pulse width low                                                         |
| t <sub>14</sub>              | 2                                            | μs max | CLR pulse activation time                                                   |
| t <sub>15</sub> 5,6          | 25                                           | ns max | SCLK rising edge to SDO valid                                               |
| <b>t</b> <sub>16</sub>       | 13                                           | ns min | SYNC rising edge to SCLK falling edge                                       |
| t <sub>17</sub>              | 2                                            | μs min | $\overline{\text{SYNC}}$ rising edge to DAC output response time (LDAC = 0) |
| t <sub>18</sub>              | 170                                          | ns min | LDAC falling edge to SYNC rising edge                                       |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>2</sup> All input signals are specified with  $t_R = t_F = 5$  ns (10% to 90% of DV<sub>cc</sub>) and timed from a voltage level of 1.2 V. <sup>3</sup> See Figure 2, Figure 3, and Figure 4.

<sup>&</sup>lt;sup>4</sup> Standalone mode only.

<sup>&</sup>lt;sup>5</sup> Measured with the load circuit of Figure 5.

<sup>&</sup>lt;sup>6</sup> Daisy-chain mode only.



Figure 3. Daisy-Chain Timing Diagram



Figure 4. Readback Timing Diagram



Figure 5. Load Circuit for SDO Timing Diagram

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up.

#### Table 5.

| Table 3.                                      |                                                               |
|-----------------------------------------------|---------------------------------------------------------------|
| Parameter                                     | Rating                                                        |
| AV <sub>DD</sub> to AGNDX, DGND               | −0.3 V to +17 V                                               |
| AV <sub>ss</sub> to AGNDX, DGND               | +0.3 V to -17 V                                               |
| DV <sub>cc</sub> to DGND                      | −0.3 V to +7 V                                                |
| Digital Inputs to DGND                        | -0.3 V to DV <sub>CC</sub> + 0.3 V or 7 V (whichever is less) |
| Digital Outputs to DGND                       | −0.3 V to DV <sub>CC</sub> + 0.3 V                            |
| REFA, REFB to AGNDX, PGND                     | $-0.3 \text{ V to AV}_{DD} + 0.3 \text{ V}$                   |
| VOUTA, VOUTB, VOUTC, VOUTD to<br>AGNDX        | AVss to AVDD                                                  |
| AGNDX to DGND                                 | −0.3 V to +0.3 V                                              |
| Operating Temperature Range (T <sub>A</sub> ) |                                                               |
| Industrial                                    | −40°C to +105°C                                               |
| Storage Temperature Range                     | −65°C to +150°C                                               |
| Junction Temperature (T₁ max)                 | 150°C                                                         |
| Power Dissipation                             | (T <sub>J</sub> max – T <sub>A</sub> )/ θ <sub>JA</sub>       |
| 32-Lead TQFP                                  |                                                               |
| $\theta_{JA}$ Thermal Impedance               | 65°C/W                                                        |
| $\theta_{JC}$ Thermal Impedance               | 12°C/W                                                        |
| Lead Temperature                              | JEDEC Industry Standard                                       |
| Soldering                                     | J-STD-020                                                     |
| · · · · · · · · · · · · · · · · · · ·         | · · · · · · · · · · · · · · · · · · ·                         |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No.        | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1              | SYNC             | Active Low Input. This is the frame synchronization signal for the serial interface. While SYNC is low, data is transferred in on the falling edge of SCLK.                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 2              | SCLK             | Serial Clock Input. Data is clocked into the shift register on the falling edge of SCLK. This operates at clock speeds up to 30 MHz.                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 3              | SDIN             | Serial Data Input. Data must be valid on the falling edge of SCLK.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 4              | SDO              | Serial Data Output. Used to clock data from the serial register in daisy-chain or readback mode.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 5 <sup>1</sup> | CLR <sup>1</sup> | Negative Edge Triggered Input. Asserting this pin sets the DAC registers to 0x0000.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 6              | LDAC             | Load DAC. Logic input. This is used to update the DAC registers and consequently the analog output When tied permanently low, the addressed DAC register is updated on the rising edge of SYNC. If LDAC is held high during the write cycle, the DAC input register is updated but the output update is held off until the falling edge of LDAC. In this mode, all analog outputs can be updated simultaneously on the falling edge of LDAC. The LDAC pin must not be left unconnected. |  |  |  |
| 7, 8           | D0, D1           | D0 and D1 form a digital I/O port. The user can set up these pins as inputs or outputs that are configurable and readable over the serial interface. When configured as inputs, these pins have wea internal pull-ups to DV <sub>CC</sub> . When programmed as outputs, D0 and D1 are referenced by DV <sub>CC</sub> and DGND.                                                                                                                                                          |  |  |  |
| 9              | RSTOUT           | Reset Logic Output. This is the output from the on-chip voltage monitor used in the reset circuit. If desired, it can be used to control other system components.                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 10             | RSTIN            | Reset Logic Input. This input allows external access to the internal reset logic. Applying a Logic 0 to this input clamps the DAC outputs to 0 V. In normal operation, RSTIN should be tied to Logic 1.  Register values remain unchanged.                                                                                                                                                                                                                                              |  |  |  |
| 11             | DGND             | Digital Ground Pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 12             | DV <sub>cc</sub> | Digital Supply Pin. Voltage ranges from 2.7 V to 5.25 V.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 13, 31         | $AV_{DD}$        | Positive Analog Supply Pins. Voltage ranges from 4.75 V to 5.25 V.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 14             | PGND             | Ground Reference Point for Analog Circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 15, 30         | AVss             | Negative Analog Supply Pins. Voltage ranges from -4.75 V to -5.25 V.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 16             | ISCC             | This pin is used in association with an optional external resistor to AGND to program the short-circu current of the output amplifiers. Refer to the AD5763 Features section on page 25 for further details.                                                                                                                                                                                                                                                                            |  |  |  |
| 17             | NC               | No Internal Connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 18             | NC               | No Internal Connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 19             | VOUTB            | Analog Output Voltage of DAC B. Buffered output with a nominal full-scale output range of $\pm 4.096$ V. The output amplifier is capable of directly driving a 5 k $\Omega$ , 200 pF load.                                                                                                                                                                                                                                                                                              |  |  |  |
| 20             | AGNDB            | Ground Reference Pin for DAC B Output Amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 21             | AGNDA            | Ground Reference Pin for DAC A Output Amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |

| Pin No.                  | Mnemonic   | Description                                                                                                                                                                                                              |  |  |  |
|--------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 22                       | VOUTA      | Analog Output Voltage of DAC A. Buffered output with a nominal full-scale output range of $\pm 4.096$ V. The output amplifier is capable of directly driving a 5 k $\Omega$ , 200 pF load.                               |  |  |  |
| 23                       | NC         | Analog Output Voltage of DAC A. Buffered output with a nominal full-scale output range of $\pm 4.096$ V. The output amplifier is capable of directly driving a 5 k $\Omega$ , 200 pF load.                               |  |  |  |
| 24                       | NC         | No internal connection                                                                                                                                                                                                   |  |  |  |
| 25                       | REFA       | Reference Voltage input. Reference input range is 1V to 2.1V; programs the full-scale output voltage. REFA = 2.048V for specified performance.                                                                           |  |  |  |
| 26                       | REFB       | Reference Voltage input. Reference input range is 1V to 2.1V; programs the full-scale output voltage. REFB = 2.048V for specified performance.                                                                           |  |  |  |
| 27                       | NC         | No Connect.                                                                                                                                                                                                              |  |  |  |
| 28                       | REFGND     | Reference Ground Return for the Reference Generator and Buffers.                                                                                                                                                         |  |  |  |
| <b>29</b><br>taSheet4U.d | TEMP<br>om | This pin provides an output voltage proportional to temperature. The output voltage is 1.4V typical at 25°C die temperature; variation with temperature is 5mV/°C.                                                       |  |  |  |
| 32                       | BIN/2sCOMP | Determines the DAC Coding. This pin should be hardwired to either $DV_{CC}$ or DGND. When hardwired to $DV_{CC}$ , input coding is offset binary. When hardwired to DGND, input coding is twos complement (see Table 7). |  |  |  |

<sup>&</sup>lt;sup>1</sup> Internal pull-up device on this logic input. Therefore, it can be left floating and defaults to a logic high condition.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Integral Nonlinearity Error vs. Code



Figure 8. Differential Nonlinearity Error vs. Code



Figure 9. Integral Nonlinearity Error vs. Temperature



Figure 10. Differential Nonlinearity Error vs. Temperature



Figure 11. Integral Nonlinearity Error vs. Supply voltage



Figure 12. Differential Nonlinearity Error vs. Supply Voltage

**TBD** 

www.DataSheet4U.com

Figure 13.Integral Nonlinearity Error vs. Reference voltage

**TBD** 

Figure 14. Differential Nonlinearity Error vs Reference Voltage

**TBD** 

Figure 15. Total Unadjusted Error vs. Reference Voltage

**TBD** 

Figure 16. IDD/Iss vs. VDD/Vss

**TBD** 

Figure 17. Zero-Scale Error vs. Temperature

**TBD** 

Figure 18. Bipolar Zero Error vs. Temperature

# **TBD**

www.DataSheet4U.com

Figure 19. Gain Error vs. Temperature

TBD

Figure 20.Dlcc vs. Logic Input Voltage

**TBD** 

Figure 21. Source and Sink Capability of Output Amplifier with Positive Full-Scale Loaded

**TBD** 

Figure 22. Source and Sink Capability of Output Amplifier with Negative Full-Scale Loaded

**TBD** 

Figure 23. Positive Full-Scale Step

**TBD** 

Figure 24. Negative Full-Scale Step

# **TBD**

www.DataSheet4U.com

Figure 25. Settling Time vs. Load Capacitance



Figure 26. Major Code Transition Glitch Energy



Figure 27. Peak-to-Peak Noise (100 kHz Bandwidth)

# **TBD**

Figure 28. VOUT vs. AVDD/AVss on Power-up



Figure 29. Short-Circuit Current vs. RI<sub>SCC</sub>



Figure 30. TEMP Output Voltage vs. Temperature

### **TERMINOLOGY**

#### Relative Accuracy or Integral Nonlinearity (INL)

For the DAC, relative accuracy or integral nonlinearity (INL) is a measure of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot can be seen in Figure 7.

#### Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity. This DAC is guaranteed monotonic. A typical DNL vs. code plot can be seen in Figure 8.

#### Monotonicity

A DAC is monotonic if the output either increases or remains constant for increasing digital input code. The AD5763 is monotonic over its full operating temperature range.

#### **Bipolar Zero Error**

Bipolar zero error is the deviation of the analog output from the ideal half-scale output of 0 V when the DAC register is loaded with 0x8000 (offset binary coding) or 0x0000 (twos complement coding). A plot of bipolar zero error vs. temperature can be seen in Figure 18.

#### **Bipolar Zero Temperature Coefficient**

Bipolar zero TC is the measure of the change in the bipolar zero error with a change in temperature. It is expressed in ppm FSR/°C.

#### **Full-Scale Error**

Full-scale error is a measure of the output error when full-scale code is loaded to the DAC register. Ideally the output voltage should be  $2 \times V_{\text{REF}} - 1$  LSB. Full-scale error is expressed in percentage of full-scale range.

#### Negative Full-Scale Error/Zero Scale Error

Negative full-scale error is the error in the DAC output voltage when 0x0000 (offset binary coding) or 0x8000 (twos complement coding) is loaded to the DAC register. Ideally, the output voltage should be  $-2\times V_{\text{REF}}$ . A plot of zero-scale error vs. temperature can be seen in Figure 17.

#### **Output Voltage Settling Time**

Output voltage settling time is the amount of time it takes for the output to settle to a specified level for a full-scale input change.

#### Slew Rate

The slew rate of a device is a limitation in the rate of change of the output voltage. The output slewing speed of a voltage-output D/A converter is usually limited by the slew rate of the amplifier used at its output. Slew rate is measured from 10% to 90% of the output signal and is given in  $V/\mu s$ .

#### **Gain Error**

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal, expressed as a percentage of the full-scale range. A plot of gain error vs. temperature can be seen in Figure 19.

#### **Total Unadjusted Error**

Total unadjusted error (TUE) is a measure of the output error considering all the various errors. A plot of total unadjusted error vs. reference can be seen in Figure 15.

#### **Zero-Scale Error TC**

Zero-scale error TC is a measure of the change in zero-scale error with a change in temperature. Zero-scale error TC is expressed in ppm FSR/°C.

#### **Gain Error TC**

Gain error TC is a measure of the change in gain error with changes in temperature. Gain Error TC is expressed in (ppm of FSR)/°C.

#### Digital-to-Analog Glitch Energy

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-secs and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000) (see Figure 26).

#### Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC but is measured when the DAC output is not updated. It is specified in nV-secs and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s, and vice versa.

#### **Power Supply Sensitivity**

Power supply sensitivity indicates how the output of the DAC is affected by changes in the power supply voltage.

#### DC Crosstalk

DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC, and is expressed in LSBs.

#### **DAC-to-DAC Crosstalk**

DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent output change of another DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs  $\frac{\text{with a full-scale code change (all 0s to all 1s and vice versa) with }{\text{LDAC}}$  low and monitoring the output of another DAC. The energy of the glitch is expressed in nV-sec.

#### **Channel-to-Channel Isolation**

Channel-to-channel isolation is the ratio of the amplitude of the signal at the output of one DAC to a sine wave on the reference input of another DAC. It is measured in dB.

#### **Digital Crosstalk**

Digital crosstalk is a measure of the impulse injected into the analog output of one DAC from the digital inputs of another DAC but is measured when the DAC output is not updated. It is specified in nV-secs and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s, and vice versa.

### THEORY OF OPERATION

The AD5763 is a Dual, 16-bit, serial input, bipolar voltage output DAC and operates from supply voltages of  $\pm 4.75$  V to  $\pm 5.25$  V and has a buffered output voltage of up to  $\pm 4.311$  V. Data is written to the AD5763 in a 24-bit word format, via a 3-wire serial interface. The device also offers an SDO pin, which is available for daisy-chaining or readback.

The AD5763 incorporates a power-on reset circuit, which ensures that the DAC registers power up loaded with 0x00000. The AD5763 features a digital I/O port that can be programmed via the serial interface, on-chip reference buffers and per channel digital gain, and offset registers.

#### **DAC ARCHITECTURE**

The DAC architecture of the AD5763 consists of a 16-bit current mode segmented R-2R DAC. The simplified circuit diagram for the DAC section is shown in Figure 31.

The four MSBs of the 16-bit data word are decoded to drive 15 switches, E1 to E15. Each of these switches connects one of the 15 matched resistors to either AGNDX or IOUT. The remaining 12 bits of the data-word drive switches S0 to S11 of the 12-bit R-2R ladder network.



Figure 31. DAC Ladder Structure

#### REFERENCE BUFFERS

The AD5763 operates with an external reference. The reference inputs (REFA and REFB) have an input range up to 2.1 V. This input voltage is then used to provide a buffered positive and negative reference for the DAC cores. The positive reference is given by

$$+V_{\text{REF}} = 2V_{\text{REF}}$$

The negative reference to the DAC cores is given by

$$-V_{\text{REF}} = -2V_{\text{REF}}$$

These positive and negative reference voltages (along with the gain register values) define the output ranges of the DACs.

#### **SERIAL INTERFACE**

The AD5763 is controlled over a versatile 3-wire serial interface that operates at clock rates of up to 30 MHz and is compatible with SPI\*, QSPI™, MICROWIRE™, and DSP standards.

#### **Input Shift Register**

The input shift register is 24 bits wide. Data is loaded into the device MSB first as a 24-bit word under the control of a serial clock input, SCLK. The input register consists of a read/write bit, three register select bits, three DAC address bits and 16 data bits as shown in Table 8. The timing diagram for this operation is shown in Figure 2.

Upon power-up, the DAC registers are loaded with zero code (0x0000) and the outputs are clamped to 0 V via a low impedance path. The outputs can be updated with the zero code value at this time by asserting either  $\overline{LDAC}$  or  $\overline{CLR}$ . The corresponding output voltage depends on the state of the BIN/ $\overline{2sCOMP}$  pin. If the BIN/ $\overline{2sCOMP}$  pin is tied to DGND, then the data coding is twos complement and the outputs update to 0 V. If the BIN/ $\overline{2sCOMP}$  pin is tied to DV<sub>CC</sub>, then the data coding is offset binary and the outputs update to negative full-scale. To have the outputs power-up with zero code loaded to the outputs, the  $\overline{CLR}$  pin should be held low during power-up.

#### **Standalone Operation**

The serial interface works with both a continuous and noncontinuous serial clock. A continuous SCLK source can only be used if SYNC is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used and SYNC must be taken high after the final clock to latch the data. The first falling edge of SYNC starts the write cycle. Exactly 24 falling clock edges must be applied to SCLK before SYNC is brought back high again. If SYNC is brought high before the 24th falling SCLK edge, then the data written is invalid. If more than 24 falling SCLK edges are applied before SYNC is brought high, then the input data is also invalid. The input register addressed is updated on the rising edge of SYNC. In order for another serial transfer to take place, SYNC must be brought low again. After the end of the serial data transfer, data is automatically transferred from the input shift register to the addressed register.

When the data has been transferred into the chosen register of the addressed DAC, all DAC registers and outputs can be updated by taking LDAC low.



Figure 32. Daisy-Chaining the AD5763

#### **Daisy-Chain Operation**

For systems that contain several devices, the SDO pin can be used to daisy-chain several devices together. This daisy-chain mode can be useful in system diagnostics and in reducing the number of serial interface lines. The first falling edge of SYNC starts the write cycle. The SCLK is continuously applied to the input shift register when SYNC is low. If more than 24 clock pulses are applied, the data ripples out of the shift register and appears on the SDO line. This data is clocked out on the rising edge of SCLK and is valid on the falling edge. By connecting the SDO of the first device to the SDIN input of the next device in the chain, a multidevice interface is constructed. Each device in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal 24N, where N is the total number of AD5763 devices in the chain. When the serial transfer to all devices is complete, SYNC is taken high. This latches the input data in each device in the daisy chain and prevents any further data from being clocked into the input shift register. The serial clock can be a continuous or a gated clock.

A continuous SCLK source can only be used if SYNC is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used and SYNC must be taken high after the final clock to latch the data.

#### **Readback Operation**

Before a readback operation is initiated, the SDO pin must be enabled by writing to the function register and clearing the SDO DISABLE bit; this bit is cleared by default. Readback mode is invoked by setting the  $R/\overline{W}$  bit = 1 in the serial input register write. With  $R/\overline{W}$  = 1, Bit A2 to Bit A0, in association with Bit REG2, Bit REG1, and Bit REG0, select the register to be read. The remaining data bits in the write sequence are don't care. During the next SPI write, the data appearing on the SDO output contain the data from the previously addressed register. For a read of a single register, the NOP command can be used in clocking out the data from the selected register on SDO. The readback diagram in Figure 4 shows the readback sequence. For example, to read back the fine gain register of Channel A on the AD5763, the following sequence should be implemented:

- Write 0xA0XXXX to the AD5763 input register. This
  configures the AD5763 for read mode with the fine gain
  register of Channel A selected. Note that all the data bits,
  DB15 to DB0, are don't cares.
- 2. Follow this with a second write, an NOP condition, 0x00XXXX. During this write, the data from the fine gain register is clocked out on the SDO line, that is, data clocked out contain the data from the fine gain register in Bit DB5 to Bit DB0.

#### SIMULTANEOUS UPDATING VIA LDAC

Depending on the status of both  $\overline{\text{SYNC}}$  and  $\overline{\text{LDAC}}$ , and after data has been transferred into the input register of the DACs, there are two ways in which the DAC registers and DAC outputs can be updated.

#### **Individual DAC Updating**

In this mode,  $\overline{\text{LDAC}}$  is held low while data is being clocked into the input shift register. The addressed DAC output is updated on the rising edge of  $\overline{\text{SYNC}}$ .

#### Simultaneous Updating of All DACs

In this mode,  $\overline{\text{LDAC}}$  is held high while data is being clocked into the input shift register. All DAC outputs are updated by taking  $\overline{\text{LDAC}}$  low any time after  $\overline{\text{SYNC}}$  has been taken high. The update now occurs on the falling edge of  $\overline{\text{LDAC}}$ .



Figure 33. Simplified Serial Interface of Input Loading Circuitry for One DAC Channel

#### TRANSFER FUNCTION

**Table 7** shows the ideal input code to output voltage relationship for the AD5763 for both offset binary and twos complement data coding.

Table 7. Ideal Output Voltage to Input Code Relationship

| Digita | l Input   |            | Analog Output |                                    |
|--------|-----------|------------|---------------|------------------------------------|
| Offset | Binary Da | ta Coding  |               |                                    |
| MSB    |           |            | LSB           | VOUTX                              |
| 1111   | 1111      | 1111       | 1111          | +2V <sub>REF</sub> × (32767/32768) |
| 1000   | 0000      | 0000       | 0001          | +2V <sub>REF</sub> × (1/32768)     |
| 1000   | 0000      | 0000       | 0000          | 0 V                                |
| 0111   | 1111      | 1111       | 1111          | $-2V_{REF} \times (1/32768)$       |
| 0000   | 0000      | 0000       | 0000          | $-2V_{REF} \times (32767/32768)$   |
| Twos C | ompleme   | nt Data Co |               |                                    |
| MSB    |           |            | LSB           | VOUTX                              |
| 0111   | 1111      | 1111       | 1111          | +2V <sub>REF</sub> × (32767/32768) |
| 0000   | 0000      | 0000       | 0001          | $+2V_{REF} \times (1/32768)$       |
| 0000   | 0000      | 0000       | 0000          | 0 V                                |
| 1111   | 1111      | 1111       | 1111          | $-2V_{REF} \times (1/32768)$       |
| 1000   | 0000      | 0000       | 0000          | $-2V_{REF} \times (32767/32768)$   |

The output voltage expression for the AD5763 is given by

$$V_{OUT} = -2 \times V_{REFIN} + 4 \times V_{REFIN} \left[ \frac{D}{65536} \right]$$

#### where.

D is the decimal equivalent of the code loaded to the DAC.  $V_{REFIN}$  is the reference voltage applied at the REFA, REFB pins.

#### ASYNCHRONOUS CLEAR (CLR)

CLR is a negative edge triggered clear that allows the outputs to be cleared to either 0 V (twos complement coding) or negative full scale (offset binary coding). It is necessary to maintain CLR low for a minimum amount of time (see Figure 2) for the operation to complete. When the CLR signal is returned high, the output remains at the cleared value until a new value is programmed. If at power-on, CLR is at 0 V, then all DAC outputs are updated with the clear value. A clear can also be initiated through software by writing the command 0x04XXXX to the AD5763.

#### Table 8. AD5763 Input Register Format

MSB

| MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB | MSB |

#### **Table 9. Input Register Bit Functions**

| Bit              | Description                                                                                                                                                       |      |      |                      |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------------------|--|
| R/W              | Indicates a read from or a write to the addressed register.                                                                                                       |      |      |                      |  |
| REG2, REG1, REG0 | Used in association with the address bits to determine if a read or write operation is to the data register, offse register, gain register, or function register. |      |      |                      |  |
|                  | REG2                                                                                                                                                              | REG1 | REG0 | Function             |  |
|                  | 0                                                                                                                                                                 | 0    | 0    | Function Register    |  |
|                  | 0                                                                                                                                                                 | 1    | 0    | Data Register        |  |
|                  | 0                                                                                                                                                                 | 1    | 1    | Coarse Gain Register |  |
|                  | 1                                                                                                                                                                 | 0    | 0    | Fine Gain Register   |  |
|                  | 1                                                                                                                                                                 | 0    | 1    | Offset Register      |  |
| A2, A1, A0       | These bits are used to decode the DAC channels.                                                                                                                   |      |      |                      |  |
|                  | A2                                                                                                                                                                | A1   | A0   | Channel Address      |  |
|                  | 0                                                                                                                                                                 | 0    | 0    | DAC A                |  |
|                  | 0                                                                                                                                                                 | 0    | 1    | DAC B                |  |
|                  | 1                                                                                                                                                                 | 0    | 0    | BOTH DACs            |  |
| D15:D0           | Data Bits.                                                                                                                                                        |      |      |                      |  |

#### **FUNCTION REGISTER**

The function register is addressed by setting the three REG bits to 000. The values written to the address bits and the data bits determine the function addressed. The functions available via the function register are outlined in Table 10 and Table 11.

**Table 10. Function Register Options** 

| REG2 | REG1 | REG0 | A2 | <b>A1</b> | A0 | DB15:DB6               | DB5                                | DB4             | DB3         | DB2             | DB1         | DB0            |  |
|------|------|------|----|-----------|----|------------------------|------------------------------------|-----------------|-------------|-----------------|-------------|----------------|--|
| 0    | 0    | 0    | 0  | 0         | 0  |                        | NOP, Data = Don't Care             |                 |             |                 |             |                |  |
| 0    | 0    | 0    | 0  | 0         | 1  | Don't Care             | Local-<br>Ground-<br>Offset Adjust | D1<br>Direction | D1<br>Value | D0<br>Direction | D0<br>Value | SDO<br>Disable |  |
| 0    | 0    | 0    | 1  | 0         | 0  | CLR, Data = Don't Care |                                    |                 |             |                 |             |                |  |
| 0    | 0    | 0    | 1  | 0         | 1  |                        | LOAD, Data = Don't Care            |                 |             |                 |             |                |  |

neet4U.com

Table 11. Explanation of Function Register Options

| Option                         | Description                                                                                                                                                                                                                                                                                                            |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NOP                            | No operation instruction used in readback operations.                                                                                                                                                                                                                                                                  |
| Local-Ground-<br>Offset Adjust | Set by the user to enable local-ground-offset adjust function. Cleared by the user to disable local-ground-offset adjust function (default). Refer to Features section for further details.                                                                                                                            |
| D0/D1 Direction                | Set by the user to enable D0/D1 as outputs. Cleared by the user to enable D0/D1 as inputs (default). Refer to the Features section for further details.                                                                                                                                                                |
| D0/D1 Value                    | I/O Port Status Bits. Logic values written to these locations determine the logic outputs on the D0 and D1 pins when configured as outputs. These bits indicate the status of the D0 and D1 pins when the I/O port is active as an input. When enabled as inputs, these bits are don't cares during a write operation. |
| SDO Disable                    | Set by the user to disable the SDO output. Cleared by the user to enable the SDO output (default).                                                                                                                                                                                                                     |
| CLR                            | Addressing this function resets the DAC outputs to 0 V in twos complement mode and negative full scale in binary mode.                                                                                                                                                                                                 |
| LOAD                           | Addressing this function updates the DAC registers and consequently the analog outputs.                                                                                                                                                                                                                                |

#### **DATA REGISTER**

The data register is addressed by setting the three REG bits to 010. The DAC address bits select with which DAC channel the data transfer is to take place (see Table 9). The data bits are in positions DB15 to DB0 as shown in Table 12.

Table 12. Programming the AD5763 Data Register

| REG2 | REG1 | REG0 | A2 | A1       | A0  | DB15 | DB14            | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|------|------|----|----------|-----|------|-----------------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0    | 1    | 0    | D/ | AC Addre | ess |      | 16-Bit DAC Data |      |      |      |      |     |     |     |     |     |     |     |     |     |     |

#### **COARSE GAIN REGISTER**

The coarse gain register is addressed by setting the three REG bits to 011. The DAC address bits select with which DAC channel the data transfer is to take place (see Table 9). The coarse gain register is a 2-bit register and allows the user to select the output range of each DAC as shown in Table 13 and Table 14.

Table 13. Programming the AD5763 Coarse Gain Register

| REG2 | REG1 | REG0 | A2 | A1         | A0 | DB15 DB2   | DB1 | DB0 |
|------|------|------|----|------------|----|------------|-----|-----|
| 0    | 1    | 1    |    | DAC Addres | S  | Don't Care | CG1 | CG0 |

**Table 14. Output Range Selection** 

| Output Range       | CG1 | CG0 |
|--------------------|-----|-----|
| ±4.096 V (default) | 0   | 0   |
| ±4.201 V           | 0   | 1   |
| ±4.331 V           | 1   | 0   |

#### **FINE GAIN REGISTER**

The fine gain register is addressed by setting the three REG bits to 100. The DAC address bits select with which DAC channel the data transfer is to take place (see Table 9). The fine gain register is a 6-bit register and allows the user to adjust the gain of each DAC channel by -32 LSBs to +31 LSBs in 1 LSB increments as shown in Table 15 and Table 16. The adjustment is made to both the positive full-scale and negative full-scale points simultaneously, each point being adjusted by  $\frac{1}{2}$  of one step. The fine gain register coding is twos complement.

Table 15. Programming AD5763 Fine Gain Register

| REG2 | REG1 | REG0 | A2 | A1          | A0 | DB15:DB6   | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|------|------|----|-------------|----|------------|-----|-----|-----|-----|-----|-----|
| 1    | 0    | 0    | D  | DAC Address |    | Don't Care | FG5 | FG4 | FG3 | FG2 | FG1 | FG0 |

Table 16. AD5763 Fine Gain Register Options

| Gain Adjustment         | FG5 | FG4 | FG3 | FG2 | FG1 | FG0 |
|-------------------------|-----|-----|-----|-----|-----|-----|
| +31 LSBs                | 0   | 1   | 1   | 1   | 1   | 1   |
| +30 LSBs                | 0   | 1   | 1   | 1   | 1   | 0   |
|                         | -   | -   | -   | -   | -   | -   |
| No Adjustment (default) | 0   | 0   | 0   | 0   | 0   | 0   |
|                         | -   | -   | -   | -   | -   | -   |
| –31 LSBs                | 1   | 0   | 0   | 0   | 0   | 1   |
| −32 LSBs                | 1   | 0   | 0   | 0   | 0   | 0   |

#### **OFFSET REGISTER**

The offset register is addressed by setting the three REG bits to 101. The DAC address bits select with which DAC channel the data transfer is to take place (see Table 9). The AD5763 offset register is an 8-bit register and allows the user to adjust the offset of each channel by -16 LSBs to +15.875 LSBs in increments of  $\frac{1}{2}$  LSB as shown in Table 17 and Table 18. The offset register coding is two complement.

Table 17. Programming the AD5763 Offset Register

| REG2 | REG1 | REG0 | A2  | <b>A</b> 1 | A0 | DB15:DB8   | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|------|------|-----|------------|----|------------|-----|-----|-----|-----|-----|-----|-----|-----|
| 1    | 0    | 1    | DAC | Addres     | S  | Don't Care | OF7 | OF6 | OF5 | OF4 | OF3 | OF2 | OF1 | OF0 |

Table 18. AD5763 Offset Register options

| Offset Adjustment       | OF7 | OF6 | OF5 | OF4 | OF3 | OF2 | OF1 | OF0 |
|-------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| +15.875 LSBs            | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| +15.75 LSBs             | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 0   |
|                         | -   | -   | -   | -   | -   | -   | -   | -   |
| No Adjustment (default) | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
|                         | -   | -   | -   | -   | -   | -   | -   | -   |
| –15.875 LSBs            | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |
| -16 LSBs                | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

## OFFSET AND GAIN ADJUSTMENT WORKED EXAMPLE

Using the information provided in the previous section, the following worked example demonstrates how the AD5763 functions can be used to eliminate both offset and gain errors. As the AD5763 is factory calibrated, offset and gain errors should be negligible. However, errors can be introduced by the system that the AD5763 is operating within, for example, a voltage reference value that is not equal to 2.048 V introduces a gain error. An output range of  $\pm 4.096$  V and twos complement data coding is assumed.

#### Removing Offset Error

The AD5763 can eliminate an offset error in the range of -2 mV to +1.98 mV with a step size of  $\frac{1}{8}$  of a 16-bit LSB.

Calculate the step size of the offset adjustment.

Offset Adjust Step Size = 
$$\frac{8.192}{2^{16} \times 8}$$
 = 15.625  $\mu$ V

Measure the offset error by programming 0x0000 to the data register and measuring the resulting output voltage, for this example the measured value is 614  $\mu$ V.

Calculate the number of offset adjustment steps that this value represents.

Number of Steps = 
$$\frac{Measured\ Offset\ Value}{Offset\ Step\ Size} = \frac{614\ \mu V}{15.625\ \mu V} = 40\ Steps$$

The offset error measured is positive, therefore, a negative adjustment of 40 steps is required. The offset register is 8 bits wide and the coding is twos complement. The required offset register value can be calculated as follows:

Convert adjustment value to binary: 00101000.

Convert this to a negative twos complement number by inverting all bits and adding 1: 11011000.

11011000 is the value that should be programmed to the offset register.

Note that this twos complement conversion is not necessary in the case of a positive offset adjustment. The value to be programmed to the offset register is simply the binary representation of the adjustment value.

#### **Removing Gain Error**

The AD5763 can eliminate a gain error at negative full-scale output in the range of -2 mV to +1.94 mV with a step size of  $\frac{1}{2}$  of a 16-bit LSB.

Calculate the step size of the gain adjustment.

Gain Adjust Step Size = 
$$\frac{8.192}{2^{16} \times 2}$$
 = 62.5  $\mu$ V

Measure the gain error by programming 0x8000 to the data register and measuring the resulting output voltage. The gain error is the difference between this value and -4.096 V; for this example, the gain error is -0.8 mV.

Calculate how many gain adjustment steps this value represents.

$$Number\ of\ Steps = \frac{Measured\ Gain\ Value}{Gain\ Step\ Size} = \frac{0.8\ mV}{62.5\ \mu V} = 13\ Steps$$

The gain error measured is negative (in terms of magnitude); therefore, a positive adjustment of 13 steps is required. The gain register is 6 bits wide and the coding is twos complement, the required gain register value can be determined as follows: Convert adjustment value to binary: 001101.

The value to be programmed to the gain register is simply this binary number.

### **AD5763 FEATURES**

#### **ANALOG OUTPUT CONTROL**

In many industrial process control applications, it is vital that the output voltage be controlled during power-up and during brownout conditions. When the supply voltages are changing, the output pins are clamped to 0 V via a low impedance path. To prevent the output amp being shorted to 0 V during this time, transmission gate G1 is also opened (see Figure 34). These conditions are maintained until the power supplies stabilize and a valid word is written to the DAC register. At this time, G2 opens and G1 closes. Both transmission gates are also externally controllable via the reset logic (RSTIN) control input. For instance, if RSTIN is driven from a battery supervisor chip, the RSTIN input is driven low to open G1 and close G2 on powerdown or during a brownout. Conversely, the on-chip voltage detector output (RSTOUT) is also available to the user to control other parts of the system. The basic transmission gate functionality is shown in Figure 34.



Figure 34. Analog Output Control Circuitry

#### **DIGITAL OFFSET AND GAIN CONTROL**

The AD5763 incorporates a digital offset adjust function with a  $\pm 16$  LSB adjust range and 0.125 LSB resolution. The gain register allows the user to adjust the AD5763 full-scale output range. The full-scale output can be programmed to achieve full-scale ranges of  $\pm 4.096$  V,  $\pm 4.201$  V, and  $\pm 4.311$  V. A fine gain trim is also provided.

#### PROGRAMMABLE SHORT-CIRCUIT PROTECTION

The short-circuit current of the output amplifiers can be programmed by inserting an external resistor between the ISCC pin and PGND. The programmable range for the current is 500  $\mu A$  to 10 mA, corresponding to a resistor range of 120 k $\Omega$  to 6 k $\Omega$ . The resistor value is calculated as follows:

$$R \approx \frac{60}{I_{SC}}$$

If the ISCC pin is left unconnected, the short-circuit current limit defaults to 5 mA. It should be noted that limiting the short circuit current to a small value can affect the slew rate of the output when driving into a capacitive load, therefore, the value of short-circuit current programmed should take into account the size of the capacitive load being driven.

#### **DIGITAL I/O PORT**

The AD5763 contains a 2-bit digital I/O port (D1 and D0). These bits can be configured as inputs or outputs independently, and can be driven or have their values read back via the serial interface. The I/O port signals are referenced to DV $_{\rm CC}$  and DGND. When configured as outputs, they can be used as control signals to multiplexers or can be used to control calibration circuitry elsewhere in the system. When configured as inputs, the logic signals from limit switches, for example, can be applied to D0 and D1 and can be read back via the digital interface.

#### **DIE TEMPERATURE SENSOR**

The on-chip die temperature sensor provides a voltage output that is linearly proportional to the centigrade temperature scale. Its nominal output voltage is 1.4 V at +25°C die temperature, varying at 5 mV/°C, giving a typical output range of 1.175 V to 1.9 V over the full temperature range. Its low output impedance, and linear output simplify interfacing to temperature control circuitry and A/D converters. The temperature sensor is provided as more of a convenience rather than a precise feature; it is intended for indicating a die temperature change for recalibration purposes.

#### **LOCAL GROUND OFFSET ADJUST**

The AD5763 incorporates a local-ground-offset adjust feature which, when enabled in the function register, adjusts the DAC outputs for voltage differences between the individual DAC ground pins and the REFGND pin ensuring that the DAC output voltages are always with respect to the local DAC ground pin. For instance, if pin AGNDA is at +5 mV with respect to the REFGND pin and VOUTA is measured with respect to AGNDA, then a -5 mV error results, enabling the local-ground-offset adjust feature adjusts VOUTA by +5 mV, eliminating the error.

## APPLICATIONS INFORMATION TYPICAL OPERATING CIRCUIT

Figure 35 shows the typical operating circuit for the AD5763. The only external components needed for this precision 16-bit DAC are a reference voltage source, decoupling capacitors on the supply pins and reference inputs, and an optional short-circuit current setting resistor. Because the device incorporates reference buffers, it eliminates the need for an external bipolar reference and associated buffers. This leads to an overall savings in both cost and board space.

In Figure 35, AV<sub>DD</sub> is connected to +5 V and AV<sub>SS</sub> is connected to -5 V. In Figure 35, AGNDA is connected to REFGND.



Figure 35. Typical Operating Circuit

#### **Precision Voltage Reference Selection**

To achieve the optimum performance from the AD5763 over its full operating temperature range, a precision voltage reference must be used. Thought should be given to the selection of a precision voltage reference. The AD5763 has two reference inputs, REFA and REFB. The voltages applied to the reference inputs are used to provide a buffered positive and negative reference for the DAC cores. Therefore, any error in the voltage reference is reflected in the outputs of the device.

There are four possible sources of error to consider when choosing a voltage reference for high accuracy applications: initial accuracy, temperature coefficient of the output voltage, long term drift, and output voltage noise.

Initial accuracy error on the output voltage of an external reference could lead to a full-scale error in the DAC. Therefore, to minimize these errors, a reference with low initial accuracy error specification is preferred. Choosing a reference with an output trim adjustment, such as the ADR430, allows a system designer to trim system errors out by setting the reference voltage to a voltage other than the nominal. The trim adjustment can also be used at temperature to trim out any error.

Long-term drift is a measure of how much the reference output voltage drifts over time. A reference with a tight long-term drift specification ensures that the overall solution remains relatively stable over its entire lifetime.

The temperature coefficient of a reference output voltage affects INL, DNL, and TUE. A reference with a tight temperature coefficient specification should be chosen to reduce the dependence of the DAC output voltage on ambient conditions.

In high accuracy applications, which have a relatively low noise budget, reference output voltage noise needs to be considered. Choosing a reference with as low an output noise voltage as practical for the system resolution required is important. Precision voltage references such as the ADR420 (XFET\* design) produce low output noise in the 0.1 Hz to 10 Hz region. However, as the circuit bandwidth increases, filtering the output of the reference may be required to minimize the output noise.

Table 19. Some Precision References Recommended for Use with the AD5763

| Part No. | Initial Accuracy (mV Max) | Long-Term Drift (ppm Typ) | Temp Drift (ppm/°C Max) | 0.1 Hz to 10 Hz Noise (μV p-p Typ) |
|----------|---------------------------|---------------------------|-------------------------|------------------------------------|
| ADR430   | ±1                        | 40                        | 3                       | 3.5                                |
| ADR420   | ±1                        | 50                        | 3                       | 1.75                               |
| ADR390   | ±4                        | 50                        | 9                       | 5                                  |

### LAYOUT GUIDELINES

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5763 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5763 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The AD5763 should have ample supply bypassing of 10  $\mu$ F in parallel with 0.1  $\mu$ F on each supply located as close to the package as possible, ideally right up against the device. The 10 μF capacitors are the tantalum bead type. The 0.1 µF capacitor should have low effective series resistance (ESR) and low effective series inductance (ESI) such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

The power supply lines of the AD5763 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals, such as clocks, should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs. A ground line routed between the SDIN and SCLK lines helps reduce crosstalk between them (not required on a multilayer board, which has a separate ground plane, however, it is helpful to separate the lines). It is essential to minimize noise on the reference inputs, because it couples through to the DAC output. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough on the board. A microstrip technique is recommended, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane, and signal traces are placed on the solder side.

#### **GALVANICALLY ISOLATED INTERFACE**

In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that might occur. Isocouplers provide voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5763 makes it ideal for isolated interfaces because the number of interface lines is kept to a minimum. Figure 36 shows a 4-channel isolated interface to the AD5763 using an ADuM1400. For more information, go to www.analog.com.



Figure 36. Isolated Interface

#### **MICROPROCESSOR INTERFACING**

Microprocessor interfacing to the AD5763 is via a serial bus that uses a standard protocol that is compatible with microcontrollers and DSP processors. The communications channel is a 3-wire (minimum) interface consisting of a clock signal, a data signal, and a synchronization signal. The AD5763 requires a 24-bit data-word with data valid on the falling edge of SCLK.

For all the interfaces, the DAC output update can be done automatically when all the data is clocked in, or it can be done under the control of  $\overline{\text{LDAC}}$ . The contents of the DAC register can be read using the readback function.

#### AD5763 to MC68HC11 Interface

Figure 37 shows an example of a serial interface between the AD5763 and the MC68HC11 microcontroller. The serial peripheral interface (SPI) on the MC68HC11 is configured for master mode (MSTR = 1), clock polarity bit (CPOL = 0), and the clock phase bit (CPHA = 1). The SPI is configured by writing to the SPI control register (SPCR) (see the MC68HC11 User Manual). SCK of the MC68HC11 drives the SCLK of theAD5763, the MOSI output drives the serial data line (DIN) of the AD5744/AD5763, and the MISO input is driven from SDO. The  $\overline{\rm SYNC}$  is driven from one of the port lines, in this case, PC7.

When data is being transmitted to the AD5763, the SYNC line (PC7) is taken low and data is transmitted MSB first. Data appearing on the MOSI output is valid on the falling edge of SCK. Eight falling clock edges occur in the transmit cycle, so, in order to load the required 24-bit word, PC7 is not brought high until the third 8-bit word has been transferred to the DAC input shift register.



<sup>1</sup>ADDITIONAL PINS OMITTED FOR CLARITY

Figure 37. AD5763 to MC68HC11 Interface

 $\overline{\text{LDAC}}$  is controlled by the PC6 port output. The DAC can be updated after each 3-byte transfer by bringing  $\overline{\text{LDAC}}$  low. This example does not show other serial lines for the DAC. For example, if  $\overline{\text{CLR}}$  were used, it could be controlled by port output PC5.

#### AD5763 to 8XC51 Interface

The AD5763 requires a clock synchronized to the serial data. For this reason, the 8XC51 must be operated in Mode 0. In this mode, serial data enters and exits through RxD, and a shift clock is output on TxD.

P3.3 and P3.4 are bit programmable pins on the serial port and are used to drive SYNC and LDAC, respectively. The 8CX51 provides the LSB of its SBUF register as the first bit in the data stream. The user must ensure that the data in the SBUF register is arranged correctly, because the DAC expects the MSB first. When data is to be transmitted to the DAC, P3.3 is taken low. Data on RxD is clocked out of the microcontroller on the rising edge of TxD and is valid on the falling edge. As a result, no glue logic is required between this DAC and the microcontroller interface.



<sup>1</sup>ADDITIONAL PINS OMITTED FOR CLARITY

Figure 38. AD5763 to 8XC51 Interface

The 8XC51 transmits data in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. Because the DAC expects a 24-bit word,  $\overline{\text{SYNC}}$  (P3.3) must be left low after the first eight bits are transferred. After the third byte has been transferred, the P3.3 line is taken high. The DAC can be updated using  $\overline{\text{LDAC}}$  via P3.4 of the 8XC51.

#### AD5763 to Blackfin DSP interface

Figure 39 shows how the AD5763 can be interfaced to Anlaog Devices Blackfin DSP. The Blackfin has an integrated SPI port that can be connected directly to the SPI pins of the AD5763 and programmable I/O pins that can be used to set the state of a digital input such as the  $\overline{\text{LDAC}}$  pin.



Figure 39. AD5763 to Blackfin Interface

#### AD5763 to PIC16C6x/7x Interface

The PIC16C6x/7x synchronous serial port (SSP) is configured as an SPI master with the clock polarity bit set to 0. This is done by writing to the synchronous serial port control register (SSPCON). See the *PIC16/17 Microcontroller User Manual*. In this example, I/O port RA1 is being used to pulse SYNC and enable the serial port of the AD5763. This microcontroller transfers only eight bits of data during each serial transfer operation; therefore, three consecutive write operations are needed. Figure 40 shows the connection diagram.



<sup>1</sup>ADDITIONAL PINS OMITTED FOR CLARITY

Figure 40. AD5763 to PIC16C6x/7x Interface

#### **EVALUATION BOARD**

The AD5763 performance can be evaluated via the AD5765 evaluation board.

The AD5765 comes with a full evaluation board to aid designers in evaluating the high performance of the part with a minimum of effort. All that is required with the evaluation board is a power supply and a PC. The AD5765 evaluation kit includes a populated, tested AD5765 printed circuit board. The evaluation board interfaces to the USB interface of the PC. Software is available with the evaluation board, which allows the user to easily program the AD5765. The software runs on any PC that has Microsoft® Windows® 2000/XP installed.

An application note is available that gives full details on operating the evaluation board.

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-026ABA

Figure 41. 32-Lead Thin Plastic Quad Flat Package [TQFP] (SU-32-2) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model      | INL     | Temperature Range | Package Description | Package Option |
|------------|---------|-------------------|---------------------|----------------|
| AD5763BSUZ | ± 2 LSB | -40°C to +105°C   | 32-lead TQFP        | SU-32-2        |
| AD5763CSUZ | ± 1 LSB | -40°C to +105°C   | 32-lead TQFP        | SU-32-2        |

**Preliminary Technical Data** 

AD5763

## **NOTES**

ww DataSheet4U con

AD5763

**NOTES** 

www.DataSheet/II.com

## **NOTES**

ww.DataSheet4U.con

Rev. PrA | Page 31 of 31