## **Freescale Semiconductor** **Data Sheet: Product Preview** Document Number: MPC5553 Rev. 0, 06/2006 # MPC5553 Microcontroller Data Sheet by: Microcontroller Division This document provides electrical specifications, pin assignments, and package diagrams for the MPC5553 microcontroller device. For functional characteristics, refer to the MPC5553/MPC5554 *Microcontroller Reference Manual*. #### 1 Overview The MPC5553 microcontroller (MCU) is a member of the MPC5500 family of microcontrollers based on the PowerPC<sup>TM</sup> Book E architecture. This family of parts contains many new features coupled with high performance CMOS technology to provide substantial reduction of cost per feature and significant performance improvement over the MPC500 family. The host processor core of this device is compatible with the PowerPC Book E architecture. It is 100% user mode compatible (with floating point library) with the classic PowerPC instruction set. The Book E architecture has enhancements that improve the PowerPC architecture's fit in embedded applications. This core also has additional instructions, including digital signal processing (DSP) instructions, beyond the classic #### **Contents** | Ove | rview | | | | | | | |----------------------------|------------------------------------------------------|--|--|--|--|--|--| | Orde | ering Information | | | | | | | | Electrical Characteristics | | | | | | | | | 3.1 | Maximum Ratings 4 | | | | | | | | 3.2 | Thermal Characteristics5 | | | | | | | | 3.3 | Package 8 | | | | | | | | 3.4 | EMI (Electromagnetic Interference) Characteristics 9 | | | | | | | | 3.5 | ESD Characteristics | | | | | | | | 3.6 | VRC/POR Electrical Specifications 10 | | | | | | | | 3.7 | Power Up/Down Sequencing | | | | | | | | 3.8 | DC Electrical Specifications | | | | | | | | 3.9 | Oscillator & FMPLL Electrical Characteristics 19 | | | | | | | | 3.10 | eQADC Electrical Characteristics 20 | | | | | | | | 3.11 | H7Fa Flash Memory Electrical Characteristics 21 | | | | | | | | 3.12 | AC Specifications | | | | | | | | 3.13 | AC Timing | | | | | | | | 3.14 | Fast Ethernet AC Timing Specifications 45 | | | | | | | | Mec | hanicals49 | | | | | | | | 4.1 | Pinouts | | | | | | | | 4.2 | Package Dimensions55 | | | | | | | | Revi | ision History58 | | | | | | | This document contains information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2006. All rights reserved. #### Overview PowerPC instruction set. This family of parts contains many new features coupled with high performance CMOS technology to provide significant performance improvement over the MPC565. The MPC5553 of the MPC5500 family has two levels of memory hierarchy. The fastest accesses are to the 8-kilobyte unified cache. The next level in the hierarchy contains the 64-kilobyte on-chip internal SRAM and 1.5 Mbyte internal Flash memory. Both the internal SRAM and the Flash memory can hold instructions and data. The external bus interface has been designed to support most of the standard memories used with the MPC5xx family. The complex I/O timer functions of the MPC5500 family are performed by an enhanced time processor unit engine (eTPU). The eTPU engine controls 32 hardware channels. The eTPU has been enhanced over the TPU by providing 24-bit timers, double action hardware channels, variable number of parameters per channel, angle clock hardware, and additional control and arithmetic instructions. The eTPU can be programmed using a high-level programming language. The less complex timer functions of the MPC5500 family are performed by the enhanced modular input/output system (eMIOS). The eMIOS' 24 hardware channels are capable of single action, double action, pulse width modulation (PWM), and modulus counter operation. Motor control capabilities include edge-aligned and center-aligned PWM. Off-chip communication is performed by a suite of serial protocols including controller area networks (FlexCANs), enhanced deserial/serial peripheral interfaces (DSPI), and enhanced serial communications interfaces (eSCIs). The DSPIs support pin reduction through hardware serialization and deserialization of timer channels and general-purpose input/output (GPIO) signals. The MCU of the MPC5553 has an on-chip 40-channel enhanced queued dual analog-to-digital converter (eQADC). The system integration unit (SIU) performs several chip-wide configuration functions. Pad configuration and general-purpose input and output (GPIO) are controlled from the SIU. External interrupts and reset control are also found in the SIU. The internal multiplexer submodule (SIU\_DISR) provides multiplexing of eQADC trigger sources, daisy chaining the DSPIs and external interrupt signal multiplexing. # 2 Ordering Information Temperature Range $M = -40^{\circ} \text{ C to } 125^{\circ} \text{ C}$ $A = -55^{\circ} \text{ C to } 125^{\circ} \text{ C}$ Package Identifier ZP = 416PBGA SnPb VR = 416PBGA Pb-free VF = 208MAPBGA SnPb VM = 208MAPBGA Pb-free ZQ = 324PBGA SnPb VZ = 324PBGA ShPbVZ = 324PBGA Pb-free **Operating Frequency** 80 = 80MHz 112 = 112MHz 132 = 132MHz Tape and Reel Status R2 = Tape and Reel (blank) = Trays **Qualification Status** P = Pre Qualification M = Full Spec Qualified Note: Not all options are available on all devices. Refer to Table 1. Figure 1. MPC5500 Family Part Number Example **Table 1. Orderable Part Numbers** | Freescale Part<br>Number | Description | Speed<br>(MHz) | Max Speed <sup>1</sup><br>(MHz) (f <sub>MAX</sub> ) | Temperature | |--------------------------|-------------------------------|----------------|-----------------------------------------------------|------------------| | MPC5553MVR132 | MPC5553 Lead free 416 package | 132 | 132 | -40° C to 125° C | | MPC5553MZP132 | MPC5553 Lead 416 package | 132 | 132 | -40° C to 125° C | | MPC5553MVZ132 | MPC5553 Lead free 324 package | 132 | 132 | -40° C to 125° C | | MPC5553MZQ132 | MPC5553 Lead 324 package | 132 | 132 | -40° C to 125° C | | MPC5553MVF132 | MPC5553 Lead 208 package | 132 | 132 | -40° C to 125° C | | MPC5553MVM132 | MPC5553 Lead free 208 package | 132 | 132 | -40° C to 125° C | | MPC5553MVR112 | MPC5553 Lead free 416 package | 112 | 114 | -40° C to 125° C | | MPC5553MZP112 | MPC5553 Lead 416 package | 112 | 114 | -40° C to 125° C | | MPC5553MVZ112 | MPC5553 Lead free 324 package | 112 | 114 | -40° C to 125° C | | MPC5553MZQ112 | MPC5553 Lead 324 package | 112 | 114 | -40° C to 125° C | | MPC5553MVF112 | MPC5553 Lead 208 package | 112 | 114 | -40° C to 125° C | | MPC5553MVM112 | MPC5553 Lead free 208 package | 112 | 114 | -40° C to 125° C | | MPC5553MVR80 | MPC5553 Lead free 416 package | 80 | 82 | -40° C to 125° C | | MPC5553MZP80 | MPC5553 Lead 416 package | 80 | 82 | -40° C to 125° C | | MPC5553MVZ80 | MPC5553 Lead free 324 package | 80 | 82 | -40° C to 125° C | | MPC5553MZQ80 | MPC5553 Lead 324 package | 80 | 82 | -40° C to 125° C | **Table 1. Orderable Part Numbers (continued)** | MPC5553MVF80 | MPC5553 Lead 208 package | 80 | 82 | -40° C to 125° C | |--------------------------------------------|--------------------------|----|----|------------------| | MPC5553MVM80 MPC5553 Lead free 208 package | | 80 | 82 | -40° C to 125° C | Speed is the nominal maximum frequency. Max Speed is the maximum speed allowed including any frequency modulation. 80-MHz parts allow for 80 MHz + 2% modulation. However, 132-MHz allows only 128 MHz + 2% FM. This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MCU. ## 3.1 Maximum Ratings Table 2. Absolute Maximum Ratings<sup>1</sup> | Num | Characteristic | Symbol | Min | Max <sup>2</sup> | Unit | |-----|--------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------|--------------------------------------|------| | 1 | 1.5V Core Supply Voltage <sup>3</sup> | V <sub>DD</sub> | - 0.3 | 1.7 | ٧ | | 2 | Flash Program/Erase Voltage | V <sub>PP</sub> | - 0.3 | 6.5 | ٧ | | 3 | Flash Core Voltage | V <sub>DDF</sub> | - 0.3 | 1.7 | V | | 4 | Flash Read Voltage | V <sub>FLASH</sub> | - 0.3 | 4.6 | V | | 5 | SRAM Standby Voltage | V <sub>STBY</sub> | - 0.3 | 1.7 | V | | 6 | Clock Synthesizer Voltage | V <sub>DDSYN</sub> | - 0.3 | 4.6 | V | | 7 | 3.3V I/O Buffer Voltage | V <sub>DD33</sub> | -0.3 | 4.6 | V | | 8 | Voltage Regulator Control Input Voltage | V <sub>RC33</sub> | -0.3 | 4.6 | V | | 9 | Analog Supply Voltage (reference to V <sub>SSA</sub> ) | V <sub>DDA</sub> | - 0.3 | 5.5 | V | | 10 | I/O Supply Voltage (Fast I/O Pads) <sup>4</sup> | V <sub>DDE</sub> | - 0.3 | 4.6 | V | | 11 | I/O Supply Voltage (Slow/Medium I/O Pads) <sup>4</sup> | V <sub>DDEH</sub> | - 0.3 | 6.5 | V | | 12 | DC Input Voltage <sup>5</sup> VDDEH powered I/O Pads, except eTPUB15 and SINB (DSPI_B_SIN) | V <sub>IN</sub> | -1.0 <sup>6</sup> | 6.5 <sup>8</sup> | V | | | VDDEH powered I/O Pads (eTPUB15 and SINB) VDDE powered I/O Pads | | -0.3 <sup>7</sup><br>-1.0 <sup>6</sup> | 6.5 <sup>8</sup><br>4.6 <sup>9</sup> | | | 13 | Analog Reference High Voltage (reference to VRL) | V <sub>RH</sub> | - 0.3 | 5.5 | V | | 14 | VSS Differential Voltage | V <sub>SS</sub> – V <sub>SSA</sub> | - 0.1 | 0.1 | V | | 15 | VDD Differential Voltage | $V_{DD} - V_{DDA}$ | – V <sub>DDA</sub> | V <sub>DD</sub> | V | | 16 | V <sub>REF</sub> Differential Voltage | $V_{RH} - V_{RL}$ | - 0.3 | 5.5 | V | | 17 | V <sub>RH</sub> to VDDA Differential Voltage | V <sub>RH</sub> – V <sub>DDA</sub> | - 5.5 | 5.5 | V | | 18 | V <sub>RL</sub> to VSSA Differential Voltage | V <sub>RL</sub> – V <sub>SSA</sub> | - 0.3 | 0.3 | V | | 19 | V <sub>DDEH</sub> to V <sub>DDA</sub> Differential Voltage | V <sub>DDEH</sub> – V <sub>DDA</sub> | $-V_{DDA}$ | V <sub>DDEH</sub> | V | | 20 | V <sub>DDF</sub> to V <sub>DD</sub> Differential Voltage | $V_{DDF} - V_{DD}$ | -0.3 | 0.3 | ٧ | | 21 | This spec has been moved to Table 9, spec 43a. | | | | | | 22 | VSSSYN to VSS Differential Voltage | V <sub>SSSYN</sub> – V <sub>SS</sub> | -0.1 | 0.1 | V | Table 2. Absolute Maximum Ratings<sup>1</sup> (continued) | Num | Characteristic | Symbol | Min | Max <sup>2</sup> | Unit | |-----|----------------------------------------------------------------------------------------------------|--------------------------------------|--------|------------------|------| | 23 | V <sub>RCVSS</sub> to V <sub>SS</sub> Differential Voltage | V <sub>RCVSS</sub> – V <sub>SS</sub> | -0.1 | 0.1 | V | | 24 | Maximum DC Digital Input Current <sup>10</sup> (per pin, applies to all digital pins) <sup>5</sup> | I <sub>MAXD</sub> | -2 | 2 | mA | | 25 | Maximum DC Analog Input Current <sup>11</sup> (per pin, applies to all analog pins) | I <sub>MAXA</sub> | -3 | 3 | mA | | 26 | Maximum Operating Temperature Range <sup>12</sup> — Die Junction Temperature | TJ | - 40.0 | 150.0 | °C | | 27 | Storage Temperature Range | T <sub>STG</sub> | - 55.0 | 150.0 | °C | | 28 | Maximum Solder Temperature <sup>13</sup> | T <sub>SDR</sub> | _ | 260.0 | °C | | 29 | Moisture Sensitivity Level <sup>14</sup> | MSL | _ | 3 | | Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device. #### 3.2 Thermal Characteristics **Table 3. Thermal Characteristics** | Num | Characteristic | Symbol | Unit | Value | | | |-----|---------------------------------------------------------------------------------|---------------|------|------------|----------|----------| | Num | Onaracteristic | Symbol | | 208 MAPBGA | 324 PBGA | 416 PBGA | | 1 | Junction to Ambient <sup>1, 2</sup> Natural Convection (Single layer board) | $R_{ hetaJA}$ | °C/W | 41 | 30 | 29 | | 2 | Junction to Ambient <sup>1, 3</sup> Natural Convection (Four layer board 2s2p) | $R_{ hetaJA}$ | °C/W | 25 | 21 | 21 | Absolute maximum voltages are currently maximum burn-in voltages. Absolute maximum specifications for device stress have not yet been determined. <sup>&</sup>lt;sup>3</sup> 1.5V +/- 10% for proper operation. This parameter is specified at a maximum junction temperature of 150C. <sup>&</sup>lt;sup>4</sup> All functional non-supply I/O pins are clamped to VSS and VDDE or VDDEH. AC signal over and undershoot of the input voltages of up to +/- 2.0 volts is permitted for a cumulative duration of 60 hours over the complete lifetime of the device (injection current does not need to be limited for this duration). <sup>&</sup>lt;sup>6</sup> Internal structures will hold the voltage above –1.0 volt if the injection current limit of 1 mA is met. Internal structures will not clamp to a safe voltage. External protection must be used to ensure that voltage on the pin stays above –0.3 volts. Internal structures hold the input voltage below this maximum voltage on all pads powered by VDDEH supplies, if the maximum injection current specification is met (1 mA for all pins) and VDDEH is within Operating Voltage specifications. Internal structures hold the input voltage below this maximum voltage on all pads powered by VDDE supplies, if the maximum injection current specification is met (1 mA for all pins) and VDDE is within Operating Voltage specifications. <sup>&</sup>lt;sup>10</sup> Total injection current for all pins (including both digital and analog) must not exceed 25mA. <sup>&</sup>lt;sup>11</sup> Total injection current for all analog input pins must not exceed 15mA. <sup>&</sup>lt;sup>12</sup> Lifetime operation at these specification limits is not guaranteed. <sup>&</sup>lt;sup>13</sup> Solder profile per CDF-AEC-Q100. <sup>&</sup>lt;sup>14</sup> Moisture sensitivity per JEDEC test method A112. | Num | Characteristic | Symbol | Unit | Value | | | |-----|----------------------------------------------------------------------------------|-----------------|-------|------------|----------|----------| | Num | Characteristic Symbol | | Oilit | 208 MAPBGA | 324 PBGA | 416 PBGA | | 3 | Junction to Ambient <sup>1, 3</sup><br>(@200 ft./min.,<br>Single layer board) | $R_{ hetaJMA}$ | °C/W | 33 | 24 | 23 | | 4 | Junction to Ambient <sup>1, 3</sup><br>(@200 ft./min.,<br>Four layer board 2s2p) | $R_{ hetaJMA}$ | °C/W | 22 | 17 | 18 | | 5 | Junction to Board <sup>4</sup><br>(Four layer board 2s2p) | $R_{\theta JB}$ | °C/W | 15 | 12 | 13 | | 6 | Junction to Case <sup>5</sup> | $R_{\theta JC}$ | °C/W | 7 | 8 | 9 | | 7 | 7 Junction to Package Top <sup>6</sup> Natural Convection | | °C/W | 2 | 2 | 2 | Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. ## 3.2.1 General Notes for Specifications at Maximum Junction Temperature An estimation of the chip junction temperature, T<sub>1</sub>, can be obtained from the equation: $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$ where: $T_A$ = ambient temperature for the package ( ${}^{o}C$ ) $R_{\theta JA}$ = junction to ambient thermal resistance ( ${}^{\circ}C/W$ ) $P_D$ = power dissipation in the package (W) The supplied thermal resistances are provided based on JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined on the single-layer (1s) board and on the four-layer board with two signal layers and a power and a ground plane (2s2p) clearly demonstrate that the effective thermal resistance of the component is not a constant. It depends on the construction of the application board (number of planes), the effective size of the board which cools the component, how well the component is thermally and electrically connected to the planes, and the power being dissipated by adjacent components. Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal <sup>&</sup>lt;sup>2</sup> Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. <sup>&</sup>lt;sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. performance. When the clearance between through vias leave the planes virtually disconnected, the thermal performance is also greatly reduced. As a general rule, the value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the application board has one oz (35 micron nominal thickness) internal planes, the components are well separated, and the overall power dissipation on the board is less than 0.02 W/cm<sup>2</sup>. The thermal performance of any component depends strongly on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device. At a known board temperature, the junction temperature is estimated using the following equation: ``` T_{J} = T_{B} + (R_{\theta JB} \times P_{D}) where: T_{J} = \text{junction temperature (}^{o}\text{C}\text{)} T_{B} = \text{board temperature at the package perimeter (}^{o}\text{C/W}\text{)} R_{\theta JB} = \text{junction to board thermal resistance (}^{o}\text{C/W}\text{) per JESD51-8} P_{D} = \text{power dissipation in the package (W)} ``` When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition, with the component soldered to a board with internal planes. Historically, the thermal resistance has frequently been expressed as the sum of a junction to case thermal resistance and a case to ambient thermal resistance: ``` R_{\theta JA} = R_{\theta JC} + R_{\theta CA} where: R_{\theta JA} = \text{junction to ambient thermal resistance (°C/W)} R_{\theta JC} = \text{junction to case thermal resistance (°C/W)} R_{\theta CA} = \text{case to ambient thermal resistance (°C/W)} ``` $R_{\theta JC}$ is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where some 90% of the heat flow is through the case to the heat sink to ambient. For most packages, a better model is required. A more accurate two-resistor thermal model can be constructed from the junction to board thermal resistance and the junction to case thermal resistance. The junction to case covers the situation where a heat sink will be used or where a substantial amount of heat is dissipated from the top of the package. The junction to board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used for either hand estimations or for a computational fluid dynamics (CFD) thermal model. To determine the junction temperature of the device in the application after prototypes are available, the Thermal Characterization Parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_J = T_T + (\Psi_{JT} \times P_D)$$ where: $T_T$ = thermocouple temperature on top of the package ( $^{\circ}$ C) $\Psi_{\rm IT}$ = thermal characterization parameter ( ${}^{\rm o}{\rm C/W}$ ) $P_D$ = power dissipation in the package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. #### References: Semiconductor Equipment and Materials International 805 East Middlefield Rd Mountain View, CA 94043 (415) 964-5111 MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956. JEDEC specifications are available on the WEB at http://www.jedec.org. - 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54. - 2. G. Kromann, S. Shidore, and S. Addison, "Thermal Modeling of a PBGA for Air-Cooled Applications," Electronic Packaging and Production, pp. 53–58, March 1998. - 3. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220. ## 3.3 Package The MPC5553 is available in packaged form. Package options are listed in Section 2, "Ordering Information." Refer to Section 4, "Mechanicals," for pinouts and package drawings. ## 3.4 EMI (Electromagnetic Interference) Characteristics Table 4. EMI Testing Specifications<sup>1</sup> | Num | Characteristic | Min. Value | Typ. Value | Max. Value | Unit | |-----|-----------------------------------------------------------------------------------------------------------|------------|------------|------------------------------------|------| | 1 | Scan Range | 0.15 | _ | 1000 | MHz | | 2 | Operating Frequency | _ | _ | 132 | MHz | | 3 | V <sub>DD</sub> Operating Voltages | _ | 1.5 | _ | V | | 4 | $V_{\text{DDSYN}}, V_{\text{RC33}}, V_{\text{DD33}}, V_{\text{FLASH}}, V_{\text{DDE}}$ Operating Voltages | _ | 3.3 | _ | V | | 5 | VPP, VDDEH, VDDA Operating Voltages | _ | 5.0 | _ | V | | 6 | 6 Maximum Amplitude | | _ | 14 <sup>2</sup><br>32 <sup>3</sup> | dBuV | | 7 | Operating Temperature | _ | _ | 25 | °C | EMI testing and I/O port waveforms per SAE J1752/3 issued 1995-03. Qualification testing is performed on the MPC5554 and applied to MPC5500 family as generic EMI performance data. #### 3.5 ESD Characteristics Table 5. ESD Ratings<sup>1, 2</sup> | Characteristic | Symbol | Value | Unit | |-----------------------------------------------------------------------|--------|-------------------|--------| | ESD for Human Body Model (HBM) | | 2000 | V | | HBM Circuit Description | R1 | 1500 | Ohm | | | С | 100 | pF | | ESD for Field Induced Charge Model (FDCM) | | 500 (all pins) | | | | | 750 (corner pins) | V | | Number of Pulses per pin: Positive Pulses (HBM) Negative Pulses (HBM) | _ | 1 1 | _ | | Interval of Pulses | _ | 1 | second | All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. <sup>&</sup>lt;sup>2</sup> As measured with "single-chip" EMI program. <sup>&</sup>lt;sup>3</sup> As measured with "expanded" EMI program. <sup>&</sup>lt;sup>2</sup> A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification # 3.6 VRC/POR Electrical Specifications Table 6. VRC/POR Electrical Specifications | Num | Characteristic | Symbol | Min | Max | Units | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------|--------------|-------| | 1 | 1.5V (VDD) POR Negated (Ramp Up)<br>1.5V (VDD) POR Asserted (Ramp Down) | V_POR15 | 1.1<br>1.1 | 1.35<br>1.35 | ٧ | | 2 | 3.3V (VDDSYN) POR Negated (Ramp Up) 3.3V (VDDSYN) POR Asserted (Ramp Down) | V_POR33 | 2.0<br>2.0 | 2.85<br>2.85 | V | | 3 | RESET Pin Supply (VDDEH6) POR Negated (Ramp Up) RESET Pin Supply (VDDEH6) POR Asserted (Ramp Down) | V_POR5 | 2.0<br>2.0 | 2.85<br>2.85 | V | | 4 | VRC33 voltage before regulator controller allows the pass transistor to start turning on | V_TRANS_<br>START | 1.0 | 2.0 | V | | 5 | VRC33 voltage when regulator controller allows the pass transistor to completely turn on <sup>1, 2</sup> | V_TRANS_ON | 2.0 | 2.85 | V | | 6 | VRC33 voltage above which the regulator controller will keep the 1.5V supply in regulation <sup>3, 4</sup> | V_VRC33REG | 3.0 | _ | V | | 7 | Current which can be sourced by VRCCTL | I_VRCCTL <sup>5</sup> | | | mA | | | - 40C | | 11.0 | _ | mA | | | 25C | | 9.0 | _ | mA | | | 150C (Tj) | | 7.5 | _ | mA | | 8 | Voltage differential during power up that VDD33 can lag VDDSYN or VDDEH6 before VDDSYN and VDDEH6 reach V_POR33 and V_POR5 minimums respectively | VDD33_LAG | _ | 1.0 | V | | 9 | Absolute value of Slew Rate on power supply pins | | _ | 50 | V/ms | | 10 | Required Gain:<br>Idd / I_VRCCTL (@vdd = 1.35v, f <sub>sys</sub> = 132MHz) <sup>4, 6</sup> | BETA <sup>7</sup> | | | | | | -40C | | 55.0 <sup>8</sup> | _ | _ | | | 25C | | 58.0 <sup>8</sup> | _ | _ | | | 150C (Tj) | | 70.0 <sup>8</sup> | 500 | _ | <sup>1</sup> User must be able to supply full operating current for the 1.5V supply when the 3.3V supply reaches this range. <sup>&</sup>lt;sup>2</sup> Current limit may be reached during ramp up and should not be treated as short circuit current. <sup>&</sup>lt;sup>3</sup> At peak current for device. <sup>&</sup>lt;sup>4</sup> Assumes that the Freescale recommended board requirements and transistor recommendations are met. Board signal traces/routing from the VRCCTL package signal to the base of the external pass transistor and between the emitter of the pass transistor to the VDD package signals should have a maximum of 100 nH inductance and minimal resistance (<1 ohm). VRCCTL should have a nominal 1μF phase compensation capacitor to ground. VDD should have a 20 μF (nominal) bulk capacitor (> 4 μF over all conditions, including lifetime). High frequency bypass capacitors consisting of eight 0.01 μF, two 0.1 μF, and one 1 μF capacitors should be place around the package on the VDD supply signals. <sup>&</sup>lt;sup>5</sup> I\_VRCCTL measured at the following conditions: VDD=1.35V, VRC33=3.1V, V\_VRCCTL=2.2V. <sup>&</sup>lt;sup>6</sup> Values are based on IDD from high use applications as explained in the IDD Electrical Specification. BETA is measured on a per part basis and is calculated as IDD / I\_VRCCTL and represents the worst case external transistor BETA. <sup>8</sup> Preliminary value. Final specification pending characterization. ## 3.7 Power Up/Down Sequencing Power sequencing between the 1.5-V power supply and VDDSYN or the RESET power supplies is required if the user provides an external 1.5-V power supply and ties VRC33 to ground. To avoid this power sequencing requirement, power up VRC33 within the specified operating range, even if not using the on-chip voltage regulator controller. Refer to Section 3.7.1, "Power Up Sequence (If VRC33 Grounded)" and Section 3.7.2, "Power Down Sequence (If VRC33 Grounded)." Another power sequencing requirement is that VDD33 must be of sufficient voltage before POR negates, so that the values on certain pins are treated as 1s when POR does negate. Refer to Section 3.7.3, "Input Value of Pins During POR Dependent on VDD33." Although there is no power sequencing required between VRC33 and VDDSYN during power up, for the VRC stage turn-on to operate within specification, VRC33 must not lead VDDSYN by more than 600 mV or lag by more than 100 mV. Higher spikes in the emitter current of the pass transistor will occur if VRC33 leads or lags VDDSYN by more than these amounts. The value of that higher spike in current depends on the board power supply circuitry and the amount of board level capacitance. Furthermore, when all of the PORs negate, the system clock will start to toggle, adding another large increase of the current consumption from VRC33. If VRC33 lags VDDSYN by more than 100 mV, this increased current consumption can drop VDD low enough to assert the 1.5-V POR again. Oscillations are even possible because when the 1.5-V POR asserts, the system clock stops, causing the voltage on VDD to rise until the 1.5-V POR negates again. Any oscillations stop when VRC33 is powered sufficiently. When powering down, VRC33 and VDDSYN do not have a delta requirement to each other, because the bypass capacitors internal and external to the device are already charged. When not powering up or down, VRC33 and VDDSYN do not have a delta requirement to each other for the VRC to operate within specification. Although there are no power up/down sequencing requirements to prevent issues like latch-up, excessive current spikes, etc., the state of the I/O pins during power up/down varies depending on power. Table 7 gives the pin state for the sequence cases for all pins with pad type pad\_fc (fast type), and Table 8 for all pins with pad type pad\_mh (medium type) and pad\_sh (slow type). | V <sub>DDE</sub> | V <sub>DD33</sub> | V <sub>DD</sub> | pad_fc (Fast)<br>Output Driver<br>State | Comment | |------------------|-------------------|-----------------|-----------------------------------------|-------------------------------------------------| | LOW | Х | Х | Low | Functional I/O pins are clamped to VSS and VDDE | | VDDE | LOW | Х | High | | | VDDE | VDD33 | LOW | High Impedance | POR asserted. | | VDDE | VDD33 | VDD | Functional | No POR asserted | Table 7. Power Sequence Pin States (Fast Pads) LOW **VDD** V<sub>DDEH</sub> LOW **VDDEH** **VDDEH** | V <sub>DD</sub> | pad_mh/pad_sh<br>(Medium and Slow)<br>Output Driver | Comment | |-----------------|-----------------------------------------------------|--------------------------------------------------| | Χ | Low | Functional I/O pins are clamped to VSS and VDDEH | POR asserted No POR asserted Table 8. Power Sequence Pin States (Medium and Slow Pads) #### 3.7.1 Power Up Sequence (If VRC33 Grounded) High Impedance Functional In this case, the 1.5-V VDD supply must rise to 1.35-V before the 3.3-V VDDSYN and the RESET power supplies rises above 2.0 V. This ensures that digital logic in the PLL on the 1.5-V supply will not begin to operate below the specified operation range lower limit of 1.35 V. Since the internal 1.5-V POR is disabled, the internal 3.3-V POR or the RESET power POR must be depended on to hold the device in reset. Since they may negate as low as 2.0 V, it is necessary for VDD to be within spec before the 3.3-V POR and the RESET POR negate. VDD must reach 1.35V before VDDSYN and the RESET power reach 2.0V Figure 2. Power Up Sequence if VRC33 Grounded ## 3.7.2 Power Down Sequence (If VRC33 Grounded) In this case, the only requirement is that if VDD falls below its operating range, VDDSYN or the RESET power must fall below 2.0 V before VDD is allowed to rise back into its operating range. This ensures that digital 1.5-V logic that is only reset by ORed\_POR, which may have been affected by the 1.5V supply falling below spec, is reset properly. ## 3.7.3 Input Value of Pins During POR Dependent on VDD33 In order to avoid accidentally selecting the bypass clock because PLLCFG[0:1] and $\overline{RSTCFG}$ are not treated as 1s when POR negates, VDD33 must not lag VDDSYN and the RESET pin power (VDDEH6) when powering the device by more than the VDD33 lag specification in Table 6. VDD33 individually can lag either VDDSYN or the RESET pin power (VDDEH6) by more than the VDD33 lag specification. VDD33 can lag one of the VDDSYN or VDDEH6 supplies, but cannot lag both by more than the VDD33 lag specification. This VDD33 lag specification only applies during power up. VDD33 has no lead or lag requirements when powering down. # 3.8 DC Electrical Specifications **Table 9. DC Electrical Specifications** | | | | | | Unit | |------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------|-----------------------------|----------------------| | 1 ( | Core Supply Voltage (average DC RMS voltage) | $V_{DD}$ | 1.35 | 1.65 | V | | 2 l | //O Supply Voltage (Fast I/O) | $V_{DDE}$ | 1.62 | 3.6 | V | | 3 I | //O Supply Voltage (Slow/Medium I/O) | $V_{DDEH}$ | 3.0 | 5.25 | V | | 4 3 | 3.3V I/O Buffer Voltage | V <sub>DD33</sub> | 3.0 | 3.6 | V | | 5 \ | Voltage Regulator Control Input Voltage | V <sub>RC33</sub> | 3.0 | 3.6 | V | | 6 A | Analog Supply Voltage <sup>1</sup> | $V_{DDA}$ | 4.5 | 5.25 | V | | 8 F | Flash Programming Voltage <sup>2</sup> | VPP | 4.5 | 5.25 | V | | 9 F | Flash Read Voltage | VFLASH | 3.0 | 3.6 | V | | 10 5 | SRAM Standby Voltage <sup>3</sup> | VSTBY | 0.8 | 1.2 | V | | 11 ( | Clock Synthesizer Operating Voltage | VDDSYN | 3.0 | 3.6 | V | | 12 F | Fast I/O Input High Voltage | V <sub>IH_F</sub> | 0.65 *<br>V <sub>DDE</sub> | V <sub>DDE</sub> + 0.3 | V | | 13 F | Fast I/O Input Low Voltage | $V_{IL_{-}F}$ | V <sub>SS</sub> - 0.3 | 0.35 *<br>V <sub>DDE</sub> | V | | 14 N | Medium/Slow I/O Input High Voltage | V <sub>IH_S</sub> | 0.65 *<br>V <sub>DDEH</sub> | V <sub>DDEH</sub> + 0.3 | V | | 15 N | Medium/Slow I/O Input Low Voltage | V <sub>IL_S</sub> | V <sub>SS</sub> – 0.3 | 0.35 *<br>V <sub>DDEH</sub> | V | | 16 F | Fast I/O Input Hysteresis | V <sub>HYS_F</sub> | 0.1 * | V <sub>DDE</sub> | V | | 17 N | Medium/Slow I/O Input Hysteresis | V <sub>HYS_S</sub> | 0.1 * \ | / <sub>DDEH</sub> | V | | 18 A | Analog Input Voltage | V <sub>INDC</sub> | VSSA -<br>0.3 | VDDA +<br>0.3 | V | | 19 F | Fast I/O Output High Voltage (I <sub>OH_F</sub> = -2.0mA) | V <sub>OH_F</sub> | 0.8 * VDDE | _ | V | | 20 5 | Slow/Medium I/O Output High Voltage (I <sub>OH_S</sub> = -2.0mA) | V <sub>OH_S</sub> | 0.8 *<br>VDDEH | _ | V | | 21 F | Fast I/O Output Low Voltage (I <sub>OL_F</sub> = 2.0mA) | V <sub>OL_F</sub> | _ | 0.2 * VDDE | V | | 22 5 | Slow/Medium I/O Output Low Voltage (I <sub>OL_S</sub> = 2.0mA) | V <sub>OL_S</sub> | _ | 0.2 *<br>VDDEH | V | | 23 L | Load Capacitance (Fast I/O) <sup>4</sup> DSC(SIU_PCR[8:9]) = 0b00 DSC(SIU_PCR[8:9]) = 0b01 DSC(SIU_PCR[8:9]) = 0b10 DSC(SIU_PCR[8:9]) = 0b11 | C <sub>L</sub> | | 10<br>20<br>30<br>50 | pF<br>pF<br>pF<br>pF | | 24 l | Input Capacitance (Digital Pins) | C <sub>IN</sub> | _ | 7 | pF | | 25 l | Input Capacitance (Analog Pins) | C <sub>IN_A</sub> | _ | 10 | pF | **Table 9. DC Electrical Specifications (continued)** | Num | Characteristic | Symbol | Min | Max | Unit | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------|------------------------------------------------------------------------------|----------------------------------------| | 26 | Input Capacitance (Shared digital and analog pins AN12_MA0_SDS, AN12_MA1_SDO, AN14_MA2_SDI, and AN15_FCK) | C <sub>IN_M</sub> | _ | 12 | pF | | 27a | Operating Current <sup>5</sup> 1.5V Supplies @ 132MHz: | | | | | | | VDD (including VDDF max current) <sup>6, 7</sup> @1.65V Typical Use VDD (including VDDF max current) <sup>6, 7</sup> @1.35V Typical Use VDD (including VDDF max current) <sup>7, 8</sup> @1.65V High Use VDD (including VDDF max current) <sup>7, 8</sup> @1.35V High Use | IDD<br>IDD<br>IDD<br>IDD | _<br>_<br>_ | 550 <sup>9</sup> 450 <sup>9</sup> 600 <sup>9</sup> 490 <sup>9</sup> | mA<br>mA<br>mA | | 27b | Operating Current <sup>5</sup> 1.5V Supplies @ 114MHz: | | | | | | | VDD (including VDDF max current) <sup>6, 7</sup> @1.65V Typical Use VDD (including VDDF max current) <sup>6, 7</sup> @1.35V Typical Use VDD (including VDDF max current) <sup>7, 8</sup> @1.65V High Use VDD (including VDDF max current) <sup>7, 8</sup> @1.35V High Use | IDD<br>IDD<br>IDD<br>IDD | _<br>_<br>_ | 460 <sup>9</sup><br>380 <sup>9</sup><br>520 <sup>9</sup><br>420 <sup>9</sup> | mA<br>mA<br>mA | | 27c | Operating Current <sup>5</sup> 1.5V Supplies @ 82MHz: | | | | | | | VDD (including VDDF max current) <sup>6, 7</sup> @1.65V Typical Use VDD (including VDDF max current) <sup>6, 7</sup> @1.35V Typical Use VDD (including VDDF max current) <sup>7, 8</sup> @1.65V High Use VDD (including VDDF max current) <sup>7, 8</sup> @1.35V High Use | IDD<br>IDD<br>IDD<br>IDD | _<br>_<br>_ | 350 <sup>9</sup><br>290 <sup>9</sup><br>400 <sup>9</sup><br>330 <sup>9</sup> | mA<br>mA<br>mA | | 27d | IDD @ 050 | | | | | | | IDD <sub>STBY</sub> @ 25C<br>VSTBY @ 0.8V<br>VSTBY @ 1.0V<br>VSTBY @ 1.2V | IDD <sub>STBY</sub><br>IDD <sub>STBY</sub><br>IDD <sub>STBY</sub> | _<br>_<br>_ | 20<br>30<br>50 | μΑ<br>μΑ<br>μΑ | | | IDD <sub>STBY</sub> @ 60C<br>VSTBY @ 0.8V<br>VSTBY @ 1.0V<br>VSTBY @ 1.2V | IDD <sub>STBY</sub><br>IDD <sub>STBY</sub><br>IDD <sub>STBY</sub> | | 70<br>100<br>200 | μΑ<br>μΑ<br>μΑ | | | IDD <sub>STBY</sub> @ 150C (Tj)<br>VSTBY @ 0.8V<br>VSTBY @ 1.0V<br>VSTBY @ 1.2V | IDD <sub>STBY</sub><br>IDD <sub>STBY</sub><br>IDD <sub>STBY</sub> | _<br>_<br>_ | 1200<br>1500<br>2000 | μ <b>Α</b><br>μ <b>Α</b><br>μ <b>Α</b> | | 28 | Operating Current 3.3V Supplies @ 132MHz: | | | | | | | VDD33 <sup>10</sup> | IDD <sub>33</sub> | _ | 2 + values<br>derived<br>from<br>procedure<br>of Footnote | mA | | | VFLASH | I <sub>VFLASH</sub> | _ | 10 | mA | | | VDDSYN | I <sub>DDSYN</sub> | _ | 15 | mA | **Table 9. DC Electrical Specifications (continued)** | Num | Characteristic | Symbol | Min | Max | Unit | |-----|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------|-----------------------|----------------------------------------| | 29 | Operating Current 5.0V Supplies @ 132MHz (12MHz ADCLK): | | | | | | | VDDA (VDDA0 + VDDA1)<br>Analog Reference Supply Current (VRH, VRL)<br>VPP | IDD <sub>A</sub><br>I <sub>REF</sub><br>I <sub>PP</sub> | _<br>_<br>_ | 20.0<br>1.0<br>25 | mA<br>mA<br>mA | | 30 | Operating Current VDDE <sup>11</sup> Supplies: VDDEH1 VDDE2 VDDE3 VDDEH4 VDDE5 VDDEH6 VDDE7 VDDEH8 VDDEH8 | IDD1<br>IDD2<br>IDD3<br>IDD4<br>IDD5<br>IDD6<br>IDD7<br>IDD8<br>IDD9 | 11111111 | See<br>Footnote<br>11 | mA<br>mA<br>mA<br>mA<br>mA<br>mA<br>mA | | 31 | Fast I/O Weak Pull Up Current <sup>12</sup> 1.62V – 1.98V 2.25V – 2.75V 3.0V – 3.6V | I <sub>ACT_</sub> F | 10<br>20<br>20 | 110<br>130<br>170 | μΑ<br>μΑ<br>μΑ | | | Fast I/O Weak Pull Down Current <sup>12</sup> 1.62V – 1.98V 2.25V – 2.75V 3.0V – 3.6V | | 10<br>20<br>20 | 100<br>130<br>170 | μΑ<br>μΑ<br>μΑ | | 32 | Slow/Medium I/O Weak Pull Up/Down Current <sup>13</sup> 3.0V – 3.6V 4.5V – 5.5V | I <sub>ACT_S</sub> | 10<br>20 | 150<br>170 | μ <b>Α</b><br>μ <b>Α</b> | | 33 | I/O Input Leakage Current <sup>14</sup> | I <sub>INACT_D</sub> | - 2.5 | 2.5 | μА | | 34 | DC Injection Current (per pin) | I <sub>IC</sub> | - 2.0 | 2.0 | mA | | 35 | Analog Input Current, Channel Off <sup>15</sup> | I <sub>INACT_A</sub> | -150 | 150 | nA | | 35a | Analog Input Current, Shared Analog/Digital pins (AN12, AN13, AN14, AN15) | I <sub>INACT_AD</sub> | <b>–</b> 2.5 | 2.5 | μА | | 36 | VSS Differential Voltage <sup>16</sup> | VSS – VSSA | - 100 | 100 | mV | | 37 | Analog Reference Low Voltage | VRL | VSSA –<br>0.1 | VSSA + 0.1 | V | | 38 | VRL Differential Voltage | VRL – VSSA | -100 | 100 | mV | | 39 | Analog Reference High Voltage | VRH | VDDA –<br>0.1 | VDDA +<br>0.1 | V | | 40 | V <sub>REF</sub> Differential Voltage | VRH – VRL | 4.5 | 5.25 | V | | 41 | VSSSYN to VSS Differential Voltage | VSSSYN – VSS | -50 | 50 | mV | | 42 | VRCVSS to VSS Differential Voltage | VRCVSS – VSS | <b>-50</b> | 50 | mV | | 43 | VDDF to VDD Differential Voltage <sup>2</sup> | VDDF – VDD | -100 | 100 | mV | Table 9. DC Electrical Specifications (continued) | Num | Characteristic | Symbol | Min | Max | Unit | |-----|----------------------------------------------------------------|-------------------------------------------------------|--------|-------------------|------| | 43a | VRC33 to VDDSYN Differential Voltage | V <sub>RC33</sub> – V <sub>DDSYN</sub> | -0.1 | 0.1 <sup>17</sup> | V | | 44 | Analog Input Differential Signal Range (with common mode 2.5V) | V <sub>IDIFF</sub> | - 2.5 | 2.5 | V | | 45 | Operating Temperature Range — Ambient (Packaged) | T <sub>A</sub><br>(T <sub>L</sub> to T <sub>H</sub> ) | - 40.0 | 125.0 | °C | | 46 | Slew rate on power supply pins | _ | _ | 50 | V/ms | <sup>1 |</sup> VDDA0-VDDA1 | must be < 0.1V ## 3.8.1 I/O Pad Current Specifications The power consumption of an I/O segment depends on the usage of the pins on a particular segment. The power consumption is the sum of all output pin currents for a particular segment. The output pin current can be calculated from Table 10 based on the voltage, frequency, and load on the pin. Use linear scaling to calculate pin currents for voltage, frequency, and load parameters that fall outside the values given in Table 10. <sup>&</sup>lt;sup>2</sup> VPP can drop to 3.0 volts during read operations. <sup>&</sup>lt;sup>3</sup> During standby operation. If standby operation is not required, VSTBY can be connected to ground. <sup>&</sup>lt;sup>4</sup> Applies to CLKOUT, external bus pins, and Nexus pins. <sup>&</sup>lt;sup>5</sup> Maximum average RMS DC current. <sup>&</sup>lt;sup>6</sup> Average current measured on Automotive benchmark. <sup>&</sup>lt;sup>7</sup> Peak currents may be higher on specialized code. <sup>&</sup>lt;sup>8</sup> High use current measured while running optimized SPE assembly code with all code and data 100% locked in cache (0% miss rate) with all channels of the eMIOS and eTPU running autonomously, plus the eDMA transferring data continuously from SRAM to SRAM. Higher currents could be seen if an "idle" loop that crosses cache lines is run from cache. Code should be written to avoid this condition. <sup>&</sup>lt;sup>9</sup> Preliminary. Final specification pending characterization. <sup>&</sup>lt;sup>10</sup> Power requirements for the VDD33 supply are dependent on the frequency of operation and load of all I/O pins, and the voltages on the I/O segments. See Table 11 for values to calculate power dissipation for specific operation. <sup>11</sup> Power requirements for each I/O segment are dependent on the frequency of operation and load of the I/O pins on a particular I/O segment, and the voltage of the I/O segment. See Table 10 for values to calculate power dissipation for specific operation. The total power consumption of an I/O segment is the sum of the individual power consumptions for each pin on the segment. <sup>&</sup>lt;sup>12</sup> Absolute value of current, measured at V<sub>II</sub> and V<sub>IH</sub>. $<sup>^{13}</sup>$ Absolute value of current, measured at $V_{II}$ and $V_{IH}$ . <sup>&</sup>lt;sup>14</sup> Weak pull up/down inactive. Measured at VDDE = 3.6 V and VDDEH = 5.25 V. Applies to pad types: pad\_fc, pad\_sh, and pad\_mh. <sup>&</sup>lt;sup>15</sup> Maximum leakage occurs at maximum operating temperature. Leakage current decreases by approximately one-half for each 8 to 12 °C, in the ambient temperature range of 50 to 125 °C. Applies to pad types: pad a and pad ae. <sup>&</sup>lt;sup>16</sup> VSSA refers to both VSSA0 and VSSA1. | VSSA0-VSSA1 | must be < 0.1V <sup>&</sup>lt;sup>17</sup> Up to 0.6 volts during power up and power down. Table 10. I/O Pad Average DC Current<sup>1</sup> | Num | Pad Type | Symbol | Frequency<br>(MHz) | Load <sup>2</sup><br>(pF) | Voltage (V) | Drive Select /<br>Slew Rate<br>Control | Current (mA) | |-----|----------|---------------------|--------------------|---------------------------|-------------|----------------------------------------|--------------| | 1 | Slow | I <sub>DRV_SH</sub> | 25 | 50 | 5.25 | 11 | 8.0 | | 2 | | | 10 | 50 | 5.25 | 01 | 3.2 | | 3 | | | 2 | 50 | 5.25 | 00 | 0.7 | | 4 | | | 2 | 200 | 5.25 | 00 | 2.4 | | 5 | Medium | I <sub>DRV_MH</sub> | 50 | 50 | 5.25 | 11 | 17.3 | | 6 | | | 20 | 50 | 5.25 | 01 | 6.5 | | 7 | | | 3.33 | 50 | 5.25 | 00 | 1.1 | | 8 | | | 3.33 | 200 | 5.25 | 00 | 3.9 | | 9 | Fast | I <sub>DRV_FC</sub> | 66 | 10 | 3.6 | 00 | 2.8 | | 10 | | | 66 | 20 | 3.6 | 01 | 5.2 | | 11 | | | 66 | 30 | 3.6 | 10 | 8.5 | | 12 | | | 66 | 50 | 3.6 | 11 | 11.0 | | 13 | | | 66 | 10 | 1.98 | 00 | 1.6 | | 14 | | | 66 | 20 | 1.98 | 01 | 2.9 | | 15 | | | 66 | 30 | 1.98 | 10 | 4.2 | | 16 | | | 66 | 50 | 1.98 | 11 | 6.7 | | 17 | | | 56 | 10 | 3.6 | 00 | 2.4 | | 18 | | | 56 | 20 | 3.6 | 01 | 4.4 | | 19 | | | 56 | 30 | 3.6 | 10 | 7.2 | | 20 | | | 56 | 50 | 3.6 | 11 | 9.3 | | 21 | | | 56 | 10 | 1.98 | 00 | 1.3 | | 22 | | | 56 | 20 | 1.98 | 01 | 2.5 | | 23 | | | 56 | 30 | 1.98 | 10 | 3.5 | | 24 | | | 56 | 50 | 1.98 | 11 | 5.7 | | 25 | | | 40 | 10 | 3.6 | 00 | 1.7 | | 26 | | | 40 | 20 | 3.6 | 01 | 3.1 | | 27 | | | 40 | 30 | 3.6 | 10 | 5.1 | | 28 | | | 40 | 50 | 3.6 | 11 | 6.6 | | 29 | | | 40 | 10 | 1.98 | 00 | 1.0 | | 30 | | | 40 | 20 | 1.98 | 01 | 1.8 | | 31 | | | 40 | 30 | 1.98 | 10 | 2.5 | | 32 | | | 40 | 50 | 1.98 | 11 | 4.0 | <sup>&</sup>lt;sup>1</sup> These values are estimated from simulation and are not tested. Currents apply to output pins only. ## 3.8.2 I/O Pad VDD33 Current Specifications The power consumption of the VDD33 supply dependents on the usage of the pins on all I/O segments. The power consumption is the sum of all input and output pin VDD33 currents for all I/O segments. The output pin VDD33 current can be calculated from Table 11 based on the voltage, frequency, and load on all fast (pad\_fc) pins. The input pin VDD33 current can be calculated from Table 11 based on the voltage, <sup>&</sup>lt;sup>2</sup> All loads are lumped. frequency, and load on all pad\_sh and pad\_sh pins. Use linear scaling to calculate pin currents for voltage, frequency, and load parameters that fall outside the values given in Table 11. Table 11. VDD33 Pad Average DC Current<sup>1</sup> | Num | Pad Type | Symbol | Frequency<br>(MHz) | Load <sup>2</sup><br>(pF) | V <sub>DD33</sub> (V) | V <sub>DDE</sub> (V) | Drive<br>Select | Current (mA) | |--------|----------|--------------------|--------------------|---------------------------|-----------------------|----------------------|-----------------|--------------| | Inputs | | | | | | | | | | 1 | Slow | I <sub>33_SH</sub> | 66 | 0.5 | 3.6 | 5.5 | NA | 0.003 | | 2 | Medium | I <sub>33_MH</sub> | 66 | 0.5 | 3.6 | 5.5 | NA | 0.003 | | | | • | | Outputs | 3 | | | | | 3 | Fast | I <sub>33_FC</sub> | 66 | 10 | 3.6 | 3.6 | 00 | 0.35 | | 4 | | | 66 | 20 | 3.6 | 3.6 | 01 | 0.53 | | 5 | | | 66 | 30 | 3.6 | 3.6 | 10 | 0.62 | | 6 | | | 66 | 50 | 3.6 | 3.6 | 11 | 0.79 | | 7 | | | 66 | 10 | 3.6 | 1.98 | 00 | 0.35 | | 8 | | | 66 | 20 | 3.6 | 1.98 | 01 | 0.44 | | 9 | | | 66 | 30 | 3.6 | 1.98 | 10 | 0.53 | | 10 | | | 66 | 50 | 3.6 | 1.98 | 11 | 0.7 | | 11 | | | 56 | 10 | 3.6 | 3.6 | 00 | 0.30 | | 12 | | | 56 | 20 | 3.6 | 3.6 | 01 | 0.45 | | 13 | | | 56 | 30 | 3.6 | 3.6 | 10 | 0.52 | | 14 | | | 56 | 50 | 3.6 | 3.6 | 11 | 0.67 | | 15 | | | 56 | 10 | 3.6 | 1.98 | 00 | 0.30 | | 16 | | | 56 | 20 | 3.6 | 1.98 | 01 | 0.37 | | 17 | | | 56 | 30 | 3.6 | 1.98 | 10 | 0.45 | | 18 | | | 56 | 50 | 3.6 | 1.98 | 11 | 0.60 | | 19 | | | 40 | 10 | 3.6 | 3.6 | 00 | 0.21 | | 20 | | | 40 | 20 | 3.6 | 3.6 | 01 | 0.31 | | 21 | | | 40 | 30 | 3.6 | 3.6 | 10 | 0.37 | | 22 | | | 40 | 50 | 3.6 | 3.6 | 11 | 0.48 | | 23 | | | 40 | 10 | 3.6 | 1.98 | 00 | 0.21 | | 24 | | | 40 | 20 | 3.6 | 1.98 | 01 | 0.27 | | 25 | | | 40 | 30 | 3.6 | 1.98 | 10 | 0.32 | | 26 | | | 40 | 50 | 3.6 | 1.98 | 11 | 0.42 | These values are estimated from simulation and not tested. Currents apply to output pins only for the fast pads and to input pins only for the slow and medium pads. <sup>&</sup>lt;sup>2</sup> All loads are lumped. ## 3.9 Oscillator & FMPLL Electrical Characteristics #### **Table 12. HiP7 FMPLL Electrical Specifications** (V<sub>DDSYN</sub> = 3.0V to 3.6 V, V<sub>SS</sub> = V<sub>SSSYN</sub> = 0 V, $T_A$ = $T_L$ to $T_H$ ) | Num | Characteristic | Symbol | Min.<br>Value | Max.<br>Value | Unit | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------|-----------------------| | 1 | PLL Reference Frequency Range: Crystal reference External reference Dual Controller (1:1 mode) | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub><br>f <sub>ref_1:1</sub> | 8<br>8<br>24 | 20<br>20<br>f <sub>sys</sub> /2 | MHz | | 2 | System Frequency <sup>1</sup> | f <sub>sys</sub> | $f_{ico(min)} \div 2^{RFD}$ | f <sub>MAX</sub> <sup>2</sup> | MHz | | 3 | System Clock Period | t <sub>CYC</sub> | _ | 1 / f <sub>sys</sub> | ns | | 4 | Loss of Reference Frequency <sup>3</sup> | f <sub>LOR</sub> | 100 | 1000 | kHz | | 5 | Self Clocked Mode (SCM) Frequency <sup>4</sup> | f <sub>SCM</sub> | 7.4 | 17.5 | MHz | | 6 | EXTAL Input High Voltage<br>Crystal Mode <sup>5</sup> | V <sub>IHEXT</sub> | Vxtal + 0.4v | _ | V | | | All other modes (Dual Controller (1:1),<br>Bypass, External Reference) | V <sub>IHEXT</sub> | ((VDDE5/2) + 0.4v) | _ | V | | 7 | EXTAL Input Low Voltage<br>Crystal Mode <sup>6</sup> | V <sub>ILEXT</sub> | _ | Vxtal – 0.4v | V | | | All other modes (Dual Controller (1:1),<br>Bypass, External Reference) | V <sub>ILEXT</sub> | _ | ((VDDE5/2) – 0.4v) | V | | 8 | XTAL Current <sup>7</sup> | I <sub>XTAL</sub> | 0.8 | 3 | mA | | 9 | Total On-chip stray capacitance on XTAL | C <sub>S_XTAL</sub> | _ | 1.5 | pF | | 10 | Total On-chip stray capacitance on EXTAL | C <sub>S_EXTAL</sub> | _ | 1.5 | pF | | 11 | Crystal manufacturer's recommended capacitive load | CL | See crystal specification | See crystal specification | pF | | 12 | Discrete load capacitance to be connected to EXTAL | C <sub>L_EXTAL</sub> | _ | 2*C <sub>L</sub> – C <sub>S_EXTAL</sub> –<br>C <sub>PCB_EXTAL</sub> <sup>8</sup> | pF | | 13 | Discrete load capacitance to be connected to XTAL | C <sub>L_XTAL</sub> | _ | 2*C <sub>L</sub> – C <sub>S_XTAL</sub> –<br>C <sub>PCB_XTAL</sub> <sup>8</sup> | pF | | 14 | PLL Lock Time <sup>9</sup> | t <sub>lpll</sub> | _ | 750 | μS | | 15 | Dual Controller (1:1) Clock Skew (between CLKOUT and EXTAL) 10, 11 | t <sub>skew</sub> | -2 | 2 | ns | | 16 | Duty Cycle of reference | t <sub>dc</sub> | 40 | 60 | % | | 17 | Frequency un-LOCK Range | f <sub>UL</sub> | - 4.0 | 4.0 | % f <sub>sys</sub> | | 18 | Frequency LOCK Range | f <sub>LCK</sub> | - 2.0 | 2.0 | % f <sub>sys</sub> | | 19 | CLKOUT Period Jitter, 12, 13 Measured at f <sub>SYS</sub> Max Peak-to-peak Jitter (Clock edge to clock edge) Long Term Jitter (Averaged over 2 ms interval) | C <sub>jitter</sub> | _<br>_ | 5.0<br>.01 | % f <sub>clkout</sub> | | | | | _ | .01 | | #### Table 12. HiP7 FMPLL Electrical Specifications (continued) $(V_{DDSYN} = 3.0V \text{ to } 3.6 \text{ V}, V_{SS} = V_{SSSYN} = 0 \text{ V}, T_A = T_L \text{ to } T_H)$ | Num | Characteristic | Symbol | Min.<br>Value | Max.<br>Value | Unit | |-----|--------------------------------------------------------------------------------------------|---------------------|---------------|------------------|-------------------| | 20 | Frequency Modulation Range Limit <sup>14</sup> (f <sub>sys</sub> Max must not be exceeded) | C <sub>mod</sub> | 0.8 | 2.4 | %f <sub>sys</sub> | | 21 | ICO Frequency.<br>f <sub>ico</sub> =[f <sub>ref</sub> *(MFD+4)]/(PREDIV+1) <sup>15</sup> | f <sub>ico</sub> | 48 | f <sub>sys</sub> | MHz | | 22 | Predivider Output Frequency (to PLL) | f <sub>PREDIV</sub> | 4 | f <sub>MAX</sub> | MHz | <sup>&</sup>lt;sup>1</sup> All internal registers retain data at 0 Hz. #### 3.10 eQADC Electrical Characteristics Table 13. eQADC Conversion Specifications (Operating) | Num | Characteristic | Symbol | Min | Max | Unit | |-----|---------------------------------------------|--------------------|------------------------------|------------------------------------|---------------------| | 1 | ADC Clock (ADCLK) Frequency <sup>1</sup> | F <sub>ADCLK</sub> | 1 | 12 | MHz | | 2 | Conversion Cycles Differential Single Ended | CC | 13+2 (or 15)<br>14+2 (or 16) | 13+128 (or 141)<br>14+128 (or 142) | ADCLK<br>cycles | | 3 | Stop Mode Recovery Time <sup>2</sup> | T <sub>SR</sub> | 10 | _ | μS | | 4 | Resolution <sup>3</sup> | _ | 1.25 | _ | mV | | 5 | INL: 6 MHz ADC Clock | INL6 | -4 | 4 | Counts <sup>3</sup> | | 6 | INL: 12 MHz ADC Clock | INL12 | -8 | 8 | Counts | <sup>&</sup>lt;sup>2</sup> Up to the maximum frequency rating of the device (see Table 1). <sup>&</sup>lt;sup>3</sup> "Loss of Reference Frequency" is the reference frequency detected internally, which transitions the PLL into self clocked mode. Self clocked mode (SCM) frequency is the frequency that the PLL operates at when the reference frequency falls below f<sub>LOR</sub>. This frequency is measured on the CLKOUT pin with the divider set to divide-by-2 of the system clock. NOTE: In SCM, the MFD and PREDIV have no effect and the RFD is bypassed. This parameter is meant for those who do not use quartz crystals or resonators, but CAN osc, in crystal mode. In that case, V<sub>extal</sub> - V<sub>xtal</sub> >= 400mV criteria has to be met for oscillator's comparator to produce output clock. <sup>&</sup>lt;sup>6</sup> This parameter is meant for those who do not use quartz crystals or resonators, but CAN osc, in crystal mode. In that case, $V_{\text{xtal}} - V_{\text{extal}} >= 400 \text{mV}$ criteria has to be met for oscillator's comparator to produce output clock. <sup>&</sup>lt;sup>7</sup> I<sub>xtal</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. <sup>&</sup>lt;sup>8</sup> C<sub>PCB EXTAL</sub> and C<sub>PCB XTAL</sub> are the measured PCB stray capacitances on EXTAL and XTAL, respectively <sup>&</sup>lt;sup>9</sup> This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR). From power up with crystal oscillator reference, the lock time will also include the crystal startup time. <sup>&</sup>lt;sup>10</sup> PLL is operating in 1:1 PLL mode. $<sup>^{11}</sup>$ VDDE = 3.0 to 3.6V <sup>&</sup>lt;sup>12</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDSYN</sub> and V<sub>SSSYN</sub> and variation in crystal oscillator frequency increase the jitter percentage for a given interval. CLKOUT divider set to divide-by-2. <sup>&</sup>lt;sup>13</sup> Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of jitter + Cmod. $<sup>^{14}</sup>$ Modulation depth selected must not result in $f_{\text{sys}}$ value greater than the $f_{\text{sys}}$ maximum specified value. $<sup>^{15}</sup> f_{sys} = f_{ico} / (2^{RFD})$ | Num | Characteristic | Symbol | Min | Max | Unit | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|----------------|--------| | 7 | DNL: 6 MHz ADC Clock | DNL6 | -3 <sup>4</sup> | 3 <sup>4</sup> | Counts | | 8 | DNL: 12 MHz ADC Clock | DNL12 | -6 <sup>4</sup> | 6 <sup>4</sup> | Counts | | 9 | Offset Error with Calibration | OFFWC | -4 <sup>5</sup> | 4 <sup>5</sup> | Counts | | 10 | Full Scale Gain Error with Calibration | GAINWC | -8 <sup>6</sup> | 8 <sup>6</sup> | Counts | | 11 | Disruptive Input Injection Current <sup>7, 8, 9, 10</sup> | I <sub>INJ</sub> | -1 | 1 | mA | | 12 | Incremental Error due to injection current. All channels have same $10 \text{k}\Omega < \text{Rs} < 100 \text{k}\Omega$ Channel under test has Rs= $10 \text{k}\Omega$ , $I_{\text{INJ}} = I_{\text{INJMAX}}, I_{\text{INJMIN}}$ | E <sub>INJ</sub> | -4 | 4 | Counts | | 13 | Total Unadjusted Error for single ended conversions with calibration 11, 12, 13, 14, 15 | TUE | -4 | 4 | Counts | Conversion characteristics vary with F<sub>ADCLK</sub> rate. Reduced conversion accuracy occurs at maximum F<sub>ADCLK</sub> rate. The maximum value is based on 800KS/s and the minimum value is based on 20MHz oscillator clock frequency divided by a maximum 16 factor. ## 3.11 H7Fa Flash Memory Electrical Characteristics Table 14. Flash Program and Erase Specifications<sup>1</sup> | Num | Characteristic | Symbol | Min | Тур | Initial<br>Max <sup>2</sup> | Max <sup>3</sup> | Unit | |-----|-------------------------------------------------|-------------------------|-----|-----|-----------------------------|------------------|------| | 3 | Double Word (64 bits) Program Time <sup>4</sup> | T <sub>dwprogram</sub> | _ | 10 | | 500 | μS | | 4 | Page Program Time <sup>4</sup> | T <sub>pprogram</sub> | _ | 22 | 44 <sup>5</sup> | 500 | μS | | 7 | 16 Kbyte Block Pre-program and Erase Time | T <sub>16kpperase</sub> | _ | 265 | 400 | 5000 | ms | | 9 | 48 Kbyte Block Pre-program and Erase Time | T <sub>48kpperase</sub> | _ | 340 | 400 | 5000 | ms | Stop mode recovery time is the time from the setting of either of the enable bits in the ADC Control Register to the time that the ADC is ready to perform conversions. $<sup>^3</sup>$ At VRH – VRL = 5.12 V, one lsb = 1.25 mV = one count <sup>&</sup>lt;sup>4</sup> Guaranteed 10-bit monotonicity <sup>&</sup>lt;sup>5</sup> The absolute value of the offset error without calibration ≤ 100 counts. <sup>&</sup>lt;sup>6</sup> The absolute value of the full scale gain error without calibration $\leq$ 120 counts. Below disruptive current conditions, the channel being stressed has conversion values of 0x3FF for analog inputs greater than V<sub>RH</sub> and 0x000 for values less than V<sub>RL</sub>. This assumes that V<sub>RH</sub> ≤ V<sub>DDA</sub> and V<sub>RL</sub> ≥ V<sub>SSA</sub> due to the presence of the sample amplifier. Other channels are not affected by non-disruptive conditions. Exceeding limit may cause conversion error on stressed channels and on unstressed channels. Transitions within the limit do not affect device reliability or cause permanent damage. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values using V<sub>POSCLAMP</sub> = V<sub>DDA</sub> + 0.5V and V<sub>NEGCLAMP</sub> = -0.3 V, then use the larger of the calculated values. <sup>&</sup>lt;sup>10</sup> Condition applies to two adjacent pads on the internal pad. <sup>&</sup>lt;sup>11</sup> The TUE specification will always be better than the sum of the INL, DNL, offset, and gain errors due to canceling errors. <sup>&</sup>lt;sup>12</sup> TUE does not apply to differential conversions. <sup>&</sup>lt;sup>13</sup> Measured at 6 MHz ADC clock. TUE with a 12 MHz ADC clock is: -16 counts < TUE < 16 counts. <sup>&</sup>lt;sup>14</sup> TUE includes all internal device error such as internal reference variation (75% Ref, 25% Ref) <sup>&</sup>lt;sup>15</sup> Depending on the customer input impedance, the Analog Input Leakage current (DC Electrical specification 35a) may affect the actual TUE measured on analog channels AN12, AN13, AN14, AN15. Table 14. Flash Program and Erase Specifications<sup>1</sup> (continued) | Num | Characteristic | Symbol | Min | Тур | Initial<br>Max <sup>2</sup> | Max <sup>3</sup> | Unit | |-----|---------------------------------------------------------------------------|--------------------------|-----|-----|-----------------------------|------------------|------| | 10 | 64 Kbyte Block Pre-program and Erase Time | T <sub>64kpperase</sub> | _ | 400 | 500 | 5000 | ms | | 8 | 128 Kbyte Block Pre-program and Erase Time | T <sub>128kpperase</sub> | _ | 500 | 1250 | 15,000 | ms | | 11 | Minimum operating frequency for program and erase operations <sup>6</sup> | _ | 25 | _ | _ | _ | MHz | Typical program and erase times assume nominal supply values and operation at 25 °C. Table 15. Flash EEPROM Module Life (Full Temperature Range) | Num | Characteristic | Symbol | Min | Typical <sup>1</sup> | Unit | |-----|-----------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|----------------------|--------| | 1a | Number of Program/Erase cycles per block for 16 Kbyte, 48 Kbyte, and 64 Kbyte blocks over the operating temperature range $(T_{\rm J})$ | P/E | 100,000 | _ | cycles | | 1b | Number of Program/Erase cycles per block for 128 Kbyte blocks over the operating temperature range $(T_J)$ | P/E | 10,000 | 100,000 | cycles | | 2 | Data retention Blocks with 0 – 1,000 P/E cycles Blocks with 1,001 – 100,000 P/E cycles | Retention | 20<br>5 | _ | years | Typical endurance is evaluated at 25C. Product qualification is performed to the minimum specification. For additional information on the Freescale definition of Typical Endurance, please refer to Engineering Bulletin EB619 "Typical Endurance for Nonvolatile Memory." Table 16 shows the FLASH\_BIU settings versus frequency of operation. Refer to the device Reference Manual for definitions of these bit-fields. Table 16. FLASH\_BIU Settings vs. Frequency of Operation | Maximum Frequency (MHz) | APC | RWSC | wwsc | DPFEN | IPFEN | PFLIM | BFEN | |------------------------------------------|-------|-------|------|----------------------------------------|----------------------------------------|------------------------------|-----------------------| | up to and including 82 MHz <sup>1</sup> | 0b001 | 0b001 | 0b01 | 0b00,<br>0b01, or<br>0b11 <sup>2</sup> | 0b00,<br>0b01, or<br>0b11 <sup>2</sup> | 0b000-<br>0b110 <sup>3</sup> | 0b0, 0b1 <sup>4</sup> | | up to and including 102 MHz <sup>5</sup> | 0b001 | 0b010 | 0b01 | 0b00,<br>0b01, or<br>0b11 <sup>2</sup> | 0b00,<br>0b01, or<br>0b11 <sup>2</sup> | 0b000-<br>0b110 <sup>3</sup> | 0b0, 0b1 <sup>4</sup> | | up to and including132 MHz <sup>6</sup> | 0b010 | 0b011 | 0b01 | 0b00,<br>0b01, or<br>0b11 <sup>2</sup> | 0b00,<br>0b01, or<br>0b11 <sup>2</sup> | 0b000-<br>0b110 <sup>3</sup> | 0b0, 0b1 <sup>4</sup> | | Default Setting after Reset | 0b111 | 0b111 | 0b11 | 0b00 | 0b00 | 0b000 | 0b0 | This setting allows for 80 MHz system clock with 2% frequency modulation. Initial factory condition: ≤ 100 program/erase cycles, 25 °C, typical supply voltage, 80MHz minimum system frequency. <sup>&</sup>lt;sup>3</sup> The maximum erase time occurs after the specified number of program/erase cycles. This maximum value is characterized but not guaranteed. <sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead. <sup>&</sup>lt;sup>5</sup> Page size is 256 bits (8 words). <sup>&</sup>lt;sup>6</sup> Read frequency of the flash can be up to the maximum operating frequency of the device. There is no minimum read frequency condition. - <sup>2</sup> For maximum flash performance, this should be set to 0b11. - <sup>3</sup> For maximum flash performance, this should be set to 0b110. - <sup>4</sup> For maximum flash performance, this should be set to 0b1. - <sup>5</sup> This setting allows for 100 MHz system clock with 2% frequency modulation. - <sup>6</sup> This setting allows for 128 MHz system clock with 2% frequency modulation. ## 3.12 AC Specifications ## 3.12.1 Pad AC Specifications Table 17. Pad AC Specifications (VDDEH = 5.0V, VDDE = 1.8V)<sup>1</sup> | Num | Pad | SRC/DSC | Out Delay <sup>2, 3, 4</sup> (ns) | Rise/Fall <sup>4, 5</sup><br>(ns) | Load Drive<br>(pF) | | |-----|--------------------------|---------|-----------------------------------|-----------------------------------|--------------------|-----| | 1 | Slow High Voltage (SH) | 11 | 26 | 15 | 50 | | | | | | 82 | 60 | 200 | | | | | 01 | 75 | 40 | 50 | | | | | | 137 | 80 | 200 | | | | | 00 | 377 | 200 | 50 | | | | | | 476 | 260 | 200 | | | 2 | Medium High Voltage (MH) | 11 | 16 | 8 | 50 | | | | | | | 43 | 30 | 200 | | | | 01 | 34 | 15 | 50 | | | | | | 61 | 35 | 200 | | | | | 00 | 192 | 100 | 50 | | | | | | 239 | 125 | 200 | | | 3 | Fast | 00 | 3.1 | 2.7 | 10 | | | | | 01 | | 2.5 | 20 | | | | | 10 | 7 | 2.4 | 30 | | | | | 11 | ] [ | 2.3 | 50 | | | 4 | Pull Up/Down (3.6V max) | _ | _ | 7500 | 50 | | | 5 | Pull Up/Down (5.5V max) | _ | _ | 9000 | 50 | | These are worst case values that are estimated from simulation and not tested. The values in the table are simulated at $F_{SYS} = 132 MHz$ , VDD = 1.35 V to 1.65 V, VDDE = 1.62 V to 1.98 V, VDDEH = 4.5 V to 5.5 V, VDD33 and VDDSYN = 3.0 V to 3.6 V, $V_{A} = TL$ to TH. <sup>&</sup>lt;sup>2</sup> This parameter is supplied for reference and is not guaranteed by design and not tested. <sup>&</sup>lt;sup>3</sup> Out delay is shown in Figure 3. Add a maximum of one system clock to the output delay for delay with respect to system clock. <sup>&</sup>lt;sup>4</sup> Delay and rise/fall are measured to 20% or 80% of the respective signal. <sup>&</sup>lt;sup>5</sup> This parameter is guaranteed by characterization before qualification rather than 100% tested. Table 18. De-rated Pad AC Specifications (VDDEH = 3.3V, VDDE = 3.3V)<sup>1</sup> | Num | Pad | SRC/DSC | Out Delay <sup>2, 3, 4</sup> (ns) | Rise/Fall <sup>3, 5</sup><br>(ns) | Load Drive<br>(pF) | |-----|--------------------------|---------|-----------------------------------|-----------------------------------|--------------------| | 1 | Slow High Voltage (SH) | 11 | 39 | 23 | 50 | | | | | 120 | 87 | 200 | | | | 01 | 101 | 52 | 50 | | | | | 188 | 111 | 200 | | | | 00 | 507 | 248 | 50 | | | | | 597 | 312 | 200 | | 2 | Medium High Voltage (MH) | 11 | 23 | 12 | 50 | | | | | 64 | 44 | 200 | | | | 01 | 50 | 22 | 50 | | | | | 90 | 50 | 200 | | | | 00 | 261 | 123 | 50 | | | | | 305 | 156 | 200 | | 3 | Fast | 00 | 3.2 | 2.4 | 10 | | | | 01 | | 2.2 | 20 | | | | 10 | | 2.1 | 30 | | | | 11 | ] | 2.1 | 50 | | 4 | Pull Up/Down (3.6V max) | _ | _ | 7500 | 50 | | 5 | Pull Up/Down (5.5V max) | _ | _ | 9500 | 50 | These are worst case values that are estimated from simulation and not tested. The values in the table are simulated at $F_{SYS} = 132 MHz$ , VDD = 1.35V to 1.65V, VDDE = 3.0V to 3.6V, VDDEH = 3.0V to 3.6V, VDD33 and VDDSYN = 3.0V to 3.6V, $T_A = TL$ to TH. <sup>&</sup>lt;sup>2</sup> This parameter is supplied for reference and is not guaranteed by design and not tested. <sup>&</sup>lt;sup>3</sup> Delay and rise/fall are measured to 20% or 80% of the respective signal. <sup>&</sup>lt;sup>4</sup> Out delay is shown in Figure 3. Add a maximum of one system clock to the output delay for delay with respect to system clock. <sup>&</sup>lt;sup>5</sup> This parameter is guaranteed by characterization before qualification rather than 100% tested. Figure 3. Pad Output Delay # 3.13 AC Timing ## 3.13.1 Reset and Configuration Pin Timing Table 19. Reset and Configuration Pin Timing<sup>1</sup> | Num | Characteristic | Symbol | Min | Max | Unit | |-----|-------------------------------------------------------------|-------------------|-----|-----|------------------| | 1 | RESET Pulse Width | t <sub>RPW</sub> | 10 | _ | t <sub>CYC</sub> | | 2 | RESET Glitch Detect Pulse Width | t <sub>GPW</sub> | 2 | _ | t <sub>CYC</sub> | | 3 | PLLCFG, BOOTCFG, WKPCFG, RSTCFG Setup Time to RSTOUT Valid | t <sub>RCSU</sub> | 10 | _ | t <sub>CYC</sub> | | 4 | PLLCFG, BOOTCFG, WKPCFG, RSTCFG Hold Time from RSTOUT Valid | t <sub>RCH</sub> | 0 | _ | t <sub>CYC</sub> | Reset timing specified at $F_{SYS}$ = 132MHz, VDDEH = 3.0V to 5.25V, VDD = 1.35V to 1.65V, $T_A$ = TL to TH. Figure 4. Reset and Configuration Pin Timing ## 3.13.2 IEEE 1149.1 Interface Timing Table 20. JTAG Pin AC Electrical Characteristics<sup>1</sup> | Num | Characteristic | Symbol | Min | Max | Unit | |-----|--------------------------------------------------------|---------------------------------------|-----|-----|------| | 1 | TCK Cycle Time | t <sub>JCYC</sub> | 100 | _ | ns | | 2 | TCK Clock Pulse Width (Measured at VDDE/2) | t <sub>JDC</sub> | 40 | 60 | ns | | 3 | TCK Rise and Fall Times (40% – 70%) | t <sub>TCKRISE</sub> | _ | 3 | ns | | 4 | TMS, TDI Data Setup Time | t <sub>TMSS</sub> , t <sub>TDIS</sub> | 5 | _ | ns | | 5 | TMS, TDI Data Hold Time | t <sub>TMSH</sub> , t <sub>TDIH</sub> | 25 | _ | ns | | 6 | TCK Low to TDO Data Valid | t <sub>TDOV</sub> | _ | 20 | ns | | 7 | TCK Low to TDO Data Invalid | t <sub>TDOI</sub> | 0 | _ | ns | | 8 | TCK Low to TDO High Impedance | t <sub>TDOHZ</sub> | _ | 20 | ns | | 9 | JCOMP Assertion Time | t <sub>JCMPPW</sub> | 100 | _ | ns | | 10 | JCOMP Setup Time to TCK Low | t <sub>JCMPS</sub> | 40 | _ | ns | | 11 | TCK Falling Edge to Output Valid | t <sub>BSDV</sub> | _ | 50 | ns | | 12 | TCK Falling Edge to Output Valid out of High Impedance | t <sub>BSDVZ</sub> | _ | 50 | ns | | 13 | TCK Falling Edge to Output High Impedance | t <sub>BSDHZ</sub> | _ | 50 | ns | | 14 | Boundary Scan Input Valid to TCK Rising Edge | t <sub>BSDST</sub> | 50 | _ | ns | | 15 | TCK Rising Edge to Boundary Scan Input Invalid | t <sub>BSDHT</sub> | 50 | _ | ns | These specifications apply to JTAG boundary scan only. JTAG timing specified at VDD = 1.35V to 1.65V, VDDE = 3.0V to 3.6V, VDD33 and VDDSYN = 3.0V to 3.6V, T<sub>A</sub> = TL to TH, and CL = 30pF with DSC = 0b10, SRC = 0b11. See Table 21 for functional specifications. Figure 5. JTAG Test Clock Input Timing Figure 6. JTAG Test Access Port Timing #### 3.13.3 Nexus Timing Table 21. Nexus Debug Port Timing<sup>1</sup> | Num | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------------|-----------------------------------------|----------------|-----|-------------------| | 1 | MCKO Cycle Time | t <sub>MCYC</sub> | 1 <sup>2</sup> | 8 | t <sub>CYC</sub> | | 2 | MCKO Duty Cycle | t <sub>MDC</sub> | 40 | 60 | % | | 3 | MCKO Low to MDO Data Valid <sup>3</sup> | t <sub>MDOV</sub> | -1.5 | 3.0 | ns | | 4 | MCKO Low to MSEO Data Valid <sup>3</sup> | t <sub>MSEOV</sub> | -1.5 | 3.0 | ns | | 5 | MCKO Low to EVTO Data Valid <sup>3</sup> | t <sub>EVTOV</sub> | -1.5 | 3.0 | ns | | 6 | EVTI Pulse Width | t <sub>EVTIPW</sub> | 4.0 | _ | t <sub>TCYC</sub> | | 7 | EVTO Pulse Width | t <sub>EVTOPW</sub> | 1 | | t <sub>MCYC</sub> | | 8 | TCK Cycle Time | t <sub>TCYC</sub> | 4 <sup>4</sup> | _ | t <sub>CYC</sub> | | 9 | TCK Duty Cycle | t <sub>TDC</sub> | 40 | 60 | % | | 10 | TDI, TMS Data Setup Time | t <sub>NTDIS</sub> , t <sub>NTMSS</sub> | 8 | _ | ns | | 11 | TDI, TMS Data Hold Time | t <sub>NTDIH</sub> , t <sub>NTMSH</sub> | 5 | _ | ns | | 12 | TCK Low to TDO Data Valid | t <sub>JOV</sub> | | | | | | VDDE = 2.25 to 3.0 volts | | 0 | 12 | ns | | | VDDE = 3.0 to 3.6 volts | | 0 | 9 | ns | | 13 | RDY Valid to MCKO <sup>5</sup> | _ | _ | _ | _ | JTAG specifications in this table apply when used for debug functionality. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal. Nexus timing specified at VDD = 1.35V to 1.65V, VDDE = 2.25V to 3.6V, VDD33 and VDDSYN = 3.0V to 3.6V, T<sub>A</sub> = TL to TH, and CL = 30pF with DSC = 0b10. <sup>&</sup>lt;sup>5</sup> The RDY pin timing is asynchronous to MCKO. The timing is guaranteed by design to function correctly. MPC5553 Microcontroller Data Sheet, Rev. 0 <sup>&</sup>lt;sup>2</sup> The Nexus AUX port can only run up to 82MHz. The NPC\_PCR[MCKO\_DIV] must be set to divide by 2 if the system frequency is above 82MHz $<sup>^3\,</sup>$ MDO, $\overline{\text{MSEO}},$ and $\overline{\text{EVTO}}$ data is held valid until next MCKO low cycle. <sup>&</sup>lt;sup>4</sup> The maximum frequency must be limited to approximately 16 MHz (VDDE= 2.25 to 3.0 volts) or 22 MHz (VDDE= 3.0 to 3.6 volts) to meet the timing specification for t<sub>JOV</sub> of 0.2 x t<sub>JCYC</sub> as outlined in the IEEE-ISTO 5001-2003 specification. Figure 10. Nexus TDI, TMS, TDO Timing # 3.13.4 External Bus Interface (EBI) Timing Table 22. Bus Operation Timing<sup>1</sup> | # | Characteristic/Description | Symbol | | ฟHz<br>bus) <sup>2</sup> | | MHz<br>bus) <sup>2</sup> | | MHz<br>bus) <sup>2</sup> | Unit | Notes | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------|-----------------------------|---------------------------|---------------------------|---------------------------|---------------------------|----------------|------------------------------------------------------------------------| | | | | Min | Max | Min | Max | Min | Max | | | | 1 | CLKOUT Period | T <sub>C</sub> | 25.0 | _ | 17.9 | _ | 15.2 | _ | ns | Signals are measured at 50% VDDE. | | 2 | CLKOUT duty cycle | t <sub>CDC</sub> | 45% | 55% | 45% | 55% | 45% | 55% | T <sub>C</sub> | | | 3 | CLKOUT rise time | t <sub>CRT</sub> | _ | _3 | _ | _3 | _ | _3 | ns | | | 4 | CLKOUT fall time | t <sub>CFT</sub> | _ | 3 | _ | 3 | _ | 3 | ns | | | 5 | CLKOUT Positive Edge to Output Signal Invalid or High Z (Hold Time) ADDR[8:31] BDIP BG <sup>4</sup> BR <sup>5</sup> CS[0:3] DATA[0:31] OE RD_WR TA TEA TS TSIZ[0:1] WE[0:3]/BE[0:3] | tсон | 1.0 <sup>6</sup> /<br>1.5 | | 1.0 <sup>6</sup> /<br>1.5 | _ | 1.0 <sup>6</sup> /<br>1.5 | _ | ns | Hold time<br>selectable via<br>SIU_ECCR[EBTS]<br>bit:<br>EBTS=0/EBTS=1 | | 6 | CLKOUT Posedge to Output Signal Valid (Output Delay) ADDR[8:31] BDIP BG <sup>4</sup> BR <sup>5</sup> CS[0:3] DATA[0:31] OE RD_WR TA TEA TS TSIZ[0:1] WE[0:3]/BE[0:3] | t <sub>cov</sub> | _ | 10.0 <sup>6</sup> /<br>11.0 | _ | 7.5 <sup>6</sup> /<br>8.5 | _ | 6.0 <sup>6</sup> /<br>7.0 | ns | Output valid time selectable via SIU_ECCR[EBTS] bit: EBTS=0/EBTS=1 | Table 22. Bus Operation Timing<sup>1</sup> (continued) | # | Characteristic/Description | Symbol | 40 MHz<br>(ext. bus) <sup>2</sup> | | 56 MHz<br>(ext. bus) <sup>2</sup> | | | MHz<br>bus) <sup>2</sup> | Unit | Notes | | |---|-----------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------|--|-----------------------------------|-----|-----|--------------------------|------|-------|--| | | | | | | Min | Max | Min | Max | Min | Max | | | 7 | Input Signal Valid to CLKOUT Posedge (Setup Time) ADDR[8:31] BB BG <sup>5</sup> BR <sup>5</sup> DATA[0:31] RD_WR TA TEA TSA TSIZ[0:1] | t <sub>CIS</sub> | 10.0 | | 7.0 | _ | 5.0 | | ns | | | | 8 | CLKOUT Posedge to Input Signal Invalid (Hold Time) ADDR[8:31] BB BG <sup>5</sup> BR <sup>5</sup> DATA[0:31] RD_WR TA TEA TSA TSIZ[0:1] | <sup>†</sup> CIH | 1.0 | | 1.0 | _ | 1.0 | | ns | | | <sup>&</sup>lt;sup>1</sup> EBI timing specified at VDD = 1.35V to 1.65V, VDDE = 1.6V to 3.6V (unless stated otherwise), VDD33 and VDDSYN = 3.0V to 3.6V, T<sub>A</sub> = TL to TH, and CL = 30pF with DSC = 0b10. <sup>&</sup>lt;sup>6</sup> The EBTS=0 timings are only valid/ tested at VDDE=2.25-3.6V, whereas EBTS=1 timings are valid/tested at 1.6–3.6V. Figure 11. CLKOUT Timing MPC5553 Microcontroller Data Sheet, Rev. 0 <sup>&</sup>lt;sup>2</sup> The external bus is limited to half the speed of the internal bus. <sup>&</sup>lt;sup>3</sup> Refer to Fast Pad timing in Table 17 and Table 18 (different values for 1.8V vs 3.3V). <sup>&</sup>lt;sup>4</sup> Internal Arbitration <sup>&</sup>lt;sup>5</sup> External Arbitration Figure 12. Synchronous Output Timing Figure 13. Synchronous Input Timing ## 3.13.5 External Interrupt Timing (IRQ Pin) Table 23. External Interrupt Timing<sup>1</sup> | Num | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|-------------------|-----|-----|------------------| | 1 | IRQ Pulse Width Low | t <sub>IPWL</sub> | 3 | _ | t <sub>CYC</sub> | | 2 | IRQ Pulse Width High | T <sub>IPWH</sub> | 3 | _ | t <sub>CYC</sub> | | 3 | IRQ Edge to Edge Time <sup>2</sup> | t <sub>ICYC</sub> | 6 | _ | t <sub>CYC</sub> | $<sup>^{1}</sup>$ IRQ timing specified at $F_{SYS}$ = 132MHz, VDD = 1.35V to 1.65V, VDDEH = 3.0V to 5.5V, VDD33 and VDDSYN = 3.0V to 3.6V, $T_{A}$ = TL to TH, and CL = 200pF with SRC = 0b11. <sup>&</sup>lt;sup>2</sup> Applies when IRQ pins are configured for rising edge or falling edge events, but not both. Figure 14. External Interrupt Timing Figure 15. External Interrupt Setup Timing # 3.13.6 eTPU Timing Table 24. eTPU Timing<sup>1</sup> | Num | Characteristic | Symbol | Min | Max | Unit | |-----|---------------------------------|-------------------|-----|-----|------------------| | 1 | eTPU Input Channel Pulse Width | t <sub>ICPW</sub> | 4 | _ | t <sub>CYC</sub> | | 2 | eTPU Output Channel Pulse Width | t <sub>OCPW</sub> | 2 | _ | t <sub>CYC</sub> | eTPU timing specified at $F_{SYS}$ = 132MHz, VDD = 1.35V to 1.65V, VDDEH = 3.0V to 5.5V, VDD33 and VDDSYN = 3.0V to 3.6V, $T_A$ = TL to TH, and CL = 200pF with SRC = 0b11. Figure 17. eTPU Input/Output Timing MPC5553 Microcontroller Data Sheet, Rev. 0 # 3.13.7 eMIOS (MTS) Timing ## Table 25. MTS Timing<sup>1</sup> | Num | Characteristic | | Min | Max | Unit | |-----|--------------------------------|-------------------|-----|-----|------------------| | 1 | eMIOS (MTS) Input Pulse Width | t <sub>MIPW</sub> | 4 | _ | t <sub>CYC</sub> | | 2 | eMIOS (MTS) Output Pulse Width | t <sub>MOPW</sub> | 1 | _ | t <sub>CYC</sub> | $<sup>^{1}</sup>$ MTS timing specified at F<sub>SYS</sub> = 132MHz, VDD = 1.35V to 1.65V, VDDEH = 3.0V to 5.5V, VDD33 and VDDSYN = 3.0V to 3.6V, T<sub>A</sub> = TL to TH, and CL = 50pF with SRC = 0b11. # 3.13.8 DSPI Timing Table 26. DSPI Timing<sup>1</sup> | Num | Characteristic | Symbol | 80 1 | ИНz | 112 | MHz | 132 | MHz | Unit | |-------|---------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|------------------------------|---------------------|------------------|---------------------|------------------|----------------------| | Nulli | Characteristic | Symbol | Min | Max | Min | Max | Min | Max | Offic | | 1 | SCK Cycle TIme <sup>2,3</sup> | t <sub>SCK</sub> | 25ns | 2.9ms | 17.9ns | 2.0ms | 15.2ns | 1.7ms | _ | | 2 | PCS to SCK Delay <sup>4</sup> | t <sub>CSC</sub> | 23 | _ | 15 | _ | 13 | _ | ns | | 3 | After SCK Delay <sup>5</sup> | t <sub>ASC</sub> | 22 | _ | 14 | _ | 12 | _ | ns | | 4 | SCK Duty Cycle | t <sub>SDC</sub> | t <sub>SCK</sub> /2<br>–2ns | t <sub>SCK</sub> /2<br>+ 2ns | _ | _ | _ | _ | ns | | 5 | Slave Access Time (SS active to SOUT driven) | t <sub>A</sub> | _ | 25 | _ | 25 | _ | 25 | ns | | 6 | Slave SOUT Disable Time (SS inactive to SOUT High-Z or invalid) | t <sub>DIS</sub> | _ | 25 | _ | 25 | _ | 25 | ns | | 7 | PCSx to PCSS time | t <sub>PCSC</sub> | 4 | _ | 4 | _ | 4 | _ | ns | | 8 | PCSS to PCSx time | t <sub>PASC</sub> | 5 | _ | 5 | _ | 5 | _ | ns | | 9 | ' | | 20<br>2<br>-4<br>20 | _<br>_<br>_ | 20<br>2<br>3<br>20 | | 20<br>2<br>6<br>20 | | ns<br>ns<br>ns | | 10 | Data Hold Time for Inputs Master (MTFE = 0) Slave Master (MTFE = 1, CPHA = 0) <sup>6</sup> Master (MTFE = 1, CPHA = 1) | t <sub>HI</sub> | -4<br>7<br>21<br>-4 | _<br>_<br>_<br>_ | -4<br>7<br>14<br>-4 | _<br>_<br>_<br>_ | -4<br>7<br>12<br>-4 | _<br>_<br>_<br>_ | ns<br>ns<br>ns<br>ns | | Table 2 | 26. | DSPI | Timing <sup>1</sup> | (continued) | |---------|-----|------|---------------------|-------------| |---------|-----|------|---------------------|-------------| | Num | Num Characteristic S | | 1 08 | ИНz | 112 | MHz | 132 | MHz | Unit | |-----|----------------------------------------------------------------------------------------------------------------|-----------------|----------------------|--------------------|----------------------|--------------------|----------------------|--------------------|----------------| | Num | Characteristic | Symbol — | Min | Max | Min | Max | Min | Max | Oiiit | | 11 | Data Valid (after SCK edge) Master (MTFE = 0) Slave Master (MTFE = 1, CPHA=0) Master (MTFE = 1, CPHA=1) | tsuo | _<br>_<br>_<br>_ | 5<br>25<br>18<br>5 | _<br>_<br>_<br>_ | 5<br>25<br>14<br>5 | _<br>_<br>_ | 5<br>25<br>13<br>5 | ns<br>ns<br>ns | | 12 | Data Hold Time for Outputs Master (MTFE = 0) Slave Master (MTFE = 1, CPHA = 0) Master (MTFE = 1, CPHA = 1) | t <sub>HO</sub> | -5<br>5.5<br>8<br>-5 | _<br>_<br>_<br>_ | -5<br>5.5<br>4<br>-5 | _<br>_<br>_<br>_ | -5<br>5.5<br>3<br>-5 | _<br>_<br>_ | ns<br>ns<br>ns | DSPI timing specified at VDD = 1.35V to 1.65V, VDDEH = 3.0V to 5.5V, VDD33 and VDDSYN = 3.0V to 3.6V, T<sub>A</sub> = TL to TH, and CL = 50pF with SRC = 0b11. <sup>&</sup>lt;sup>6</sup> This number is calculated assuming the SMPL\_PT bit field in DSPI\_MCR is set to 0b10. Figure 18. DSPI Classic SPI Timing — Master, CPHA = 0 <sup>&</sup>lt;sup>2</sup> The minimum SCK Cycle Time restricts the baud rate selection for given system clock rate. These numbers are calculated based on two MPC55xx devices communicating over a DSPI link. <sup>&</sup>lt;sup>3</sup> The actual minimum SCK Cycle Time is limited by pad performance. <sup>&</sup>lt;sup>4</sup> The maximum value is programmable in DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK] <sup>&</sup>lt;sup>5</sup> The maximum value is programmable in DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC] ## **Electrical Characteristics** Figure 19. DSPI Classic SPI Timing — Master, CPHA = 1 Figure 20. DSPI Classic SPI Timing — Slave, CPHA = 0 Figure 21. DSPI Classic SPI Timing — Slave, CPHA = 1 Figure 22. DSPI Modified Transfer Format Timing — Master, CPHA = 0 ## **Electrical Characteristics** Figure 23. DSPI Modified Transfer Format Timing — Master, CPHA = 1 Figure 24. DSPI Modified Transfer Format Timing — Slave, CPHA =0 Figure 25. DSPI Modified Transfer Format Timing — Slave, CPHA =1 Figure 26. DSPI PCS Strobe (PCSS) Timing # 3.13.9 eQADC SSI Timing Table 27. EQADC SSI Timing Characteristics (pads at 3.3V or at 5.0V) 1 | CLOA | CLOAD = 25pF on all outputs. Pad drive strength set to maximum. | | | | | | | | |------|-----------------------------------------------------------------|---------------------|----------------------------|-----|-------------------------------|----------------------|--|--| | Num | Rating | Symbol | Min | Тур | Max | Unit | | | | 1 | FCK Frequency <sup>2, 3</sup> | f <sub>FCK</sub> | 1/17 | _ | 1/2 | f <sub>SYS_CLK</sub> | | | | 2 | FCK Period (t <sub>FCK</sub> = 1/f <sub>FCK</sub> ) | t <sub>FCK</sub> | 2 | _ | 17 | t <sub>SYS_CLK</sub> | | | | 3 | Clock (FCK) High Time | t <sub>FCKHT</sub> | t <sub>SYS_CLK</sub> - 6.5 | _ | 9* t <sub>SYS_CLK</sub> + 6.5 | ns | | | | 4 | Clock (FCK) Low Time | t <sub>FCKLT</sub> | t <sub>SYS_CLK</sub> - 6.5 | _ | 8* t <sub>SYS_CLK</sub> + 6.5 | ns | | | | 5 | SDS Lead/Lag Time | t <sub>SDS_LL</sub> | -7.5 | _ | +7.5 | ns | | | | 6 | SDO Lead/Lag Time | t <sub>SDO_LL</sub> | -7.5 | _ | +7.5 | ns | | | | 7 | EQADC Data Setup Time (Inputs) | t <sub>EQ_SU</sub> | 22 | _ | _ | ns | | | | 8 | EQADC Data Hold Time (Inputs) | t <sub>EQ_HO</sub> | 1 | _ | _ | ns | | | SS timing specified at $F_{SYS}$ = 132MHz, VDD = 1.35V to 1.65V, VDDEH = 3.0V to 5.5V, VDD33 and VDDSYN = 3.0V to 3.6V, $T_A$ = TL to TH, and CL = 50pF with SRC = 0b11. <sup>&</sup>lt;sup>3</sup> FCK duty is not 50% when it is generated through the division of the system clock by an odd number. Figure 27. EQADC SSI Timing <sup>&</sup>lt;sup>2</sup> Maximum operating frequency is highly dependent on track delays, master pad delays, and slave pad delays. # 3.14 Fast Ethernet AC Timing Specifications MII signals use TTL signal levels compatible with devices operating at 3.3 V. Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). # 3.14.1 MII Receive Signal Timing (RXD[3:0], RX\_DV, RX\_ER, and RX\_CLK) The receiver functions correctly up to a RX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed 4× the RX\_CLK frequency. Table 28 lists MII receive channel timings. **Table 28. MII Receive Signal Timing** | Num | Characteristic | | Max | Unit | |-----|----------------------------------------|-----|-----|---------------| | 1 | RXD[3:0], RX_DV, RX_ER to RX_CLK setup | 5 | | ns | | 2 | RX_CLK to RXD[3:0], RX_DV, RX_ER hold | 5 | _ | ns | | 3 | RX_CLK pulse width high | 35% | 65% | RX_CLK period | | 4 | RX_CLK pulse width low | 35% | 65% | RX_CLK period | Figure 28 shows MII receive signal timings listed in Table 28. Figure 28. MII Receive Signal Timing Diagram # 3.14.2 MII Transmit Signal Timing (TXD[3:0], TX\_EN, TX\_ER, TX\_CLK) The transmitter functions correctly up to a TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed twice the TX\_CLK frequency. The transmit outputs (TXD[3:0], TX\_EN, TX\_ER) can be programmed to transition from either the rising or falling edge of TX\_CLK, and the timing is the same in either case. This options allows the use of non-compliant MII PHYs. Refer to the ethernet chapter of the device Reference Manual for details of this option and how to enable it. Table 29 lists MII transmit channel timings. **Table 29. MII Transmit Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|----------------------------------------------------|-----|-----|---------------| | 5 | TX_CLK to TXD[3:0], TX_EN, TX_ER invalid | 5 | _ | ns | | 6 | TX_CLK to TXD[3:0], TX_EN, TX_ER valid | _ | 25 | ns | | 7 | 7 TX_CLK pulse width high 8 TX_CLK pulse width low | | 65% | TX_CLK period | | 8 | | | 65% | TX_CLK period | Figure 29 shows MII transmit signal timings listed in Table 29. Figure 29. MII Transmit Signal Timing Diagram # 3.14.3 MII Async Inputs Signal Timing (CRS and COL) Table 30 lists MII asynchronous inputs signal timing. Table 30. MII Async Inputs Signal Timing | Num | Characteristic | Min | Max | Unit | |-----|------------------------------|-----|-----|---------------| | 9 | CRS, COL minimum pulse width | 1.5 | | TX_CLK period | Figure 30 shows MII asynchronous input timings listed in Table 30. Figure 30. MII Async Inputs Timing Diagram # 3.14.4 MII Serial Management Channel Timing (MDIO and MDC) Table 31 lists MII serial management channel timings. The FEC functions correctly with a maximum MDC frequency of 2.5 MHz. **Table 31. MII Serial Management Channel Timing** | Num | Characteristic | | Max | Unit | |-----|---------------------------------------------------------------------|-----|-----|------------| | 10 | MDC falling edge to MDIO output invalid (minimum propagation delay) | 0 | _ | ns | | 11 | MDC falling edge to MDIO output valid (max prop delay) | | 25 | ns | | 12 | MDIO (input) to MDC rising edge setup | | _ | ns | | 13 | MDIO (input) to MDC rising edge hold | | _ | ns | | 14 | MDC pulse width high | 40% | 60% | MDC period | | 15 | MDC pulse width low | 40% | 60% | MDC period | Figure 31 shows MII serial management channel timings listed in Table 31. ## **Electrical Characteristics** Figure 31. MII Serial Management Channel Timing Diagram Figure 32. Reset and Configuration Pin Timing # 4 Mechanicals # 4.1 Pinouts ## 4.1.1 MPC5553 416 PBGA Pinout Figure 33, Figure 34, and Figure 35 show the pinout for the MPC5553 416 PBGA package. While the MPC5553 and the MPC5554/MPC5565/MPC5566 are pin-compatible, the MPC5553 ball map is shown here to highlight the balls that are not connected to any signal on the MCP5553 (the eTPUB[0:31] and TSIZ[0:1]). The alternate Ethernet signals that are multiplexed with the data bus are not shown for the MPC5553. ## NOTE Some pins have names that include functions that are not available on all family members. For example, ball R25 of the 416 BGA package is named 'SINA,' but the MPC5553 does not have a DSPI\_A module. In this case, the SINA pin can only be used for its alternate functions of GPIO94 or PCSC2. See the specific device reference manual for functions available on each device in the family. ## **Mechanicals** Figure 33. MPC5553 416 Package Figure 34. MPC5553 416 Package, Left Side #### Mechanicals Figure 35. MPC5553 416 Package, Right Side ## 4.1.2 MPC5553 324 PBGA Pinout Figure 36 is a pinout for the MPC5553 324 PBGA package. Figure 36. MPC5553 324 Package ## 4.1.3 MPC5553 208 MAP BGA Pinout Figure 37 is a pinout for the MPC5553 208 MAP BGA package. ## NOTE VDDEH10 and VDDEH6 are connected internally on the 208-ball package and are listed as VDDEH6. Figure 37. MPC5553 208 Package # 4.2 Package Dimensions # 4.2.1 MPC5553 416-Pin Package Figure 38 is a package drawing of the MPC5553 416 pin TEPBGA package. Figure 38. MPC5553 416 TEPBGA Package ## 4.2.2 MPC5553 324-Pin Package Figure 39 is a package drawing of the MPC5553 324-pin TEPBGA package. Figure 39. MPC5553 324 TEPBGA Package ## 4.2.3 MPC5553 208-Pin Package Figure 40 is a package drawing of the MPC5553 208-pin MAP BGA package. Figure 40. MPC5553 208 MAP BGA Package # **5** Revision History Table 32 provides a revision history of this document. ## **Table 32. Revision History** | Revision | Location(s) | Substantive Change(s) | |----------|-------------|------------------------------------------------------| | Rev. 0 | | This is the first released version of this document. | ## THIS PAGE IS INTENTIONALLY BLANK #### How to Reach Us: #### **Home Page:** www.freescale.com #### E-mail: support@freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com ## Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com ## Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com ## For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MPC5553 Rev. 0 06/2006 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The PowerPC name is a trademark of IBM Corp. and is used under license. © Freescale Semiconductor, Inc. 2006. All rights reserved. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.