# **TPS2830, TPS2831** SYNCHRONOUS BUCK MOSFET DRIVER WITH DEADTIME CONTROL D OR PWP PACKAGE SLVS196 - JANUARY1999 - Floating Bootstrap or Ground-Reference **High-Side Driver** - **Active Deadtime Control** - 50-ns Max Rise/Fall Times and 85-ns Max Propagation Delay — 3-nF Load - 2-A Min Peak Output Current - 4.5-V to 13-V Supply Voltage Range - Internal Schottky Bootstrap Diode - SYNC Control for Synchronous or **Nonsynchronous Operation** - **CROWBAR for OVP, Protects Against Faulted High-side Power FETs** - Low Supply Current . . . 3-mA Typ - 0°C to 125°C Junction-Temperature **Operating Range** #### (TOP VIEW) ENABLE 10 14 **Ш** воот 2 13 IN $\square$ ☐ NC 12 CROWBAR \_\_\_ 3 ☐ HIGHDR 11 NC $\square$ ☐ BOOTLO SYNC I 10 LOWDR 9 ☐ NC DT $\square$ PGND [ $ldsymbol{\square}$ $v_{cc}$ NC - No internal connection # description The TPS2830 and TPS2831 are MOSFET drivers for synchronous-buck power stages. The drivers are designed to deliver 2-A peak currents into large capacitive loads. The high-side driver can be configured as a ground-reference driver or as a floating bootstrap driver. An adaptive dead-time control circuit eliminates shoot-through currents through the main power FETs during switching transitions, and provides high efficiency for the buck regulator. The TPS2830/31 drivers have additional control functions: ENABLE, SYNC, and CROWBAR. Both drivers are off when ENABLE is low. The driver is configured as a nonsynchronous-buck driver when SYNC is low. The CROWBAR function turns on the low-side power FET, overriding the IN signal, for over-voltage protection against faulted high-side power FETs. The TPS2830 has a noninverting input. The TPS2831 has an inverting input. The TPS2830/31 drivers are available in 14-terminal SOIC and TSSOP packages and operate over a junction temperature range of 0°C to 125°C. # **AVAILABLE OPTIONS** | | PACKAGED DEVICES | | | | | |--------------|----------------------|--------------------------|--|--|--| | TJ | SOIC<br>(D) | TSSOP<br>(PWP) | | | | | 0°C to 125°C | TPS2830D<br>TPS2831D | TPS2830PWP<br>TPS2831PWP | | | | The D and PWP packages are available taped and reeled. Add R suffix to device type (e.g., TPS2830DR) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include the production of the programment. Copyright © 1999, Texas Instruments Incorporated # functional block diagram # **Terminal Functions** | TERMI | NAL | | DECORPORTION | |---------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | воот | 14 | I | Bootstrap terminal. A ceramic capacitor is connected between BOOT and BOOTLO terminals to develop the floating bootstrap voltage for the high-side MOSFET. The capacitor value is typically between 0.1 $\mu F$ and 1 $\mu F$ . A 1-M $\Omega$ resistor should be connected across the bootstrap capacitor to provide a discharge path when the driver has been powered down. | | BOOTLO | 11 | 0 | This terminal connects to the junction of the high-side and low-side MOSFETs. | | CROWBAR | 3 | I | CROWBAR can to be driven by an external OVP circuit to protect against a short across the high-side MOSFET. If CROWBAR is driven low, the low-side driver will be turned on and the high-side driver will be turned off, independent of the status of all other control terminals. | | DT | 6 | I | Deadtime control terminal. Connect DT to the junction of the high-side and low-side MOSFETs | | ENABLE | 1 | ı | If ENABLE is low, both drivers are off. | | HIGHDR | 12 | 0 | Output drive for the high-side power MOSFET. | | IN | 2 | I | Input signal to the MOSFET drivers (noninverting input for the TPS2830; inverting input for the TPS2831). | | LOWDR | 10 | 0 | Output drive for the low-side power MOSFET. | | NC | 4, 9, 13 | | | | PGND | 7 | | Power ground. Connect to the FET power ground | | SYNC | 5 | ı | Synchronous Rectifier Enable terminal. If SYNC is low, the low-side driver is always off; If SYNC is high, the low-side driver provides gate drive to the low-side MOSFET. | | Vcc | 8 | Ι | Input supply. Recommended that a 1-μF capacitor be connected from V <sub>CC</sub> to PGND. | # detailed description ## low-side driver The low-side driver is designed to drive low Rds(on) N-channel MOSFETs. The current rating of the driver is 2 A, source and sink. # high-side driver The high-side driver is designed to drive low Rds(on) N-channel MOSFETs. The current rating of the driver is 2 A, source and sink. The high-side driver can be configured as a GND-reference driver or as a floating bootstrap driver. The internal bootstrap diode is a Schottky, for improved drive efficiency. The maximum voltage that can be applied from BOOT to ground is 30 V. # deadtime (DT) control<sup>†</sup> Deadtime control prevents shoot through current from flowing through the main power FETs during switching transitions by controlling the turn-on times of the MOSFET drivers. The high-side driver is not allowed to turn on until the gate drive voltage to the low-side FET is low, and the low-side driver is not allowed to turn on until the voltage at the junction of the power FETs (Vdrn) is low; the DT terminal connects to the junction of the power FETs. #### **ENABLE†** The ENABLE terminal enables the drivers. When enable is low, the output drivers are low. #### IN† The IN terminal is the input control signal for the drivers. The TPS2830 has a noninverting input; the TPS2831 has an inverting input. #### SYNC<sup>†</sup> The SYNC terminal controls whether the drivers operate in synchronous or nonsynchronous mode. In synchronous mode, the low-side FET is operated as a synchronous rectifier. In nonsynchronous mode, the low-side FET is always off. #### **CROWBAR†** The CROWBAR terminal overrides the normal operation of the driver. When the CROWBAR terminal is low, the low-side FET turns on to act as a clamp, protecting the output voltage of the dc/dc converter against over voltages due to a short across the high-side FET. V<sub>IN</sub> should be fused to protect the low-side FET. <sup>†</sup>High-level input voltages on ENABLE, SYNC, CROWBAR, IN, and DT must be greater than or equal to V<sub>CC</sub>. # TPS2830, TPS2831 SYNCHRONOUS BUCK MOSFET DRIVER WITH DEADTIME CONTROL SLVS196 - JANUARY1999 # absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.3 V to 14 V | |------------------------------------------------------------------------|------------------------------| | Input voltage range: BOOT to PGND (high-side driver ON) | | | BOOTLO to PGND | –0.3 V to 15 V | | BOOT to BOOTLO | –0.3 V to 15 V | | ENABLE, SYNC, and CROWBAR (see Note 2) | –0.3 V to 15 V | | IN (see Note 2) | –0.3 V to 15 V | | DT (see Note 2) | 0.3 V to 30 V | | Continuous total power dissipation | See Dissipation Rating Table | | Operating virtual junction temperature range, TJ | 0°C to 125°C | | Storage temperature range, T <sub>sta</sub> | –65°C to 150°C | | Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------| | D | 760 mW | 7.6 mW/°C | 420 mW | 305 mW | | PWP | 2400 mW | 25 mW/°C | 1275 mW | 900 mW | # recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------|--------------|-----|-----|-----|------| | Supply voltage, | Vcc | 4.5 | | 13 | ٧ | | Input voltage | BOOT to PGND | 4.5 | | 28 | ٧ | # electrical characteristics over recommended operating virtual junction temperature range, $V_{CC}$ = 6.5 V, ENABLE = High, $C_L$ = 3.3 nF (unless otherwise noted) # supply current | PARAMETER | | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |-----------|----------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage range | | | 4.5 | | 13 | ٧ | | | | VENABLE = LOW, | V <sub>CC</sub> =13 V | | | 10 | μΑ | | | | V <sub>ENABLE</sub> = HIGH, | V <sub>CC</sub> =13 V | | 0.1 | | | | VCC | Quiescent current | VENABLE = HIGH,<br>fSWX = 200 kHz,<br>CHIGHDR = 50 pF,<br>See Note 3 | V <sub>CC</sub> =12 V,<br>BOOTLO grounded,<br>C <sub>LOWDR</sub> = 50 pF, | | 3 | | mA | NOTE 3: Ensured by design, not production tested. NOTES: 1. Unless otherwise specified, all voltages are with respect to PGND. <sup>2.</sup> High-level input voltages on the ENABLE, SYNC, CROWBAR, IN, and DT terminals must be greater than or equal to VCC. electrical characteristics over recommended operating virtual junction temperature range, $V_{CC}$ = 6.5 V, ENABLE = High, $C_L$ = 3.3 nF (unless otherwise noted) (continued) # output drivers | | PARAMETER | ₹ | TEST CONDIT | TONS | MIN | TYP | MAX | UNIT | | |--------------|------------------------------------|--------------------------------------------------------------|-------------------------------------------------|---------------------------------------------|-----|-----|-----|------|--| | | | Duty cycle < 2%, | VBOOT - VBOOTLO = 4.5 V | VHIGHDR = 4 V | 0.7 | | | | | | Peak output- | High-side sink<br>(see Note 4) | t <sub>pw</sub> < 100 μs | VBOOT - VBOOTLO = 6.5 V | VHIGHDR = 5 V | 1.1 | | | A | | | | (555 146.5 4) | (see Note 3) | VBOOT - VBOOTLO = 12 V, | V <sub>HIGHDR</sub> = 10.5 V | 2 | | | | | | | High-side | Duty cycle < 2%, | V <sub>BOOT</sub> - V <sub>BOOTLO</sub> = 4.5 V | V <sub>HIGHDR</sub> = 0.5V | 1.2 | | | | | | | source | t <sub>pw</sub> < 100 μs | $V_{BOOT} - V_{BOOTLO} = 6.5 V_{BOOTLO}$ | V <sub>HIGHDR</sub> = 1.5 V | 1.8 | | | Α | | | | (see Note 4) | (see Note 3) | $V_{BOOT} - V_{BOOTLO} = 12 V$ | V <sub>HIGHDR</sub> = 1.5 V | 2.3 | | | | | | current | | Duty cycle < 2%, | $V_{CC} = 4.5 \text{ V},$ | V <sub>LOWDR</sub> = 4 V | 1.3 | | | | | | Lo<br>so | Low-side sink<br>(see Note 4) | t <sub>pw</sub> < 100 μs | V <sub>CC</sub> = 6.5 V, | V <sub>LOWDR</sub> = 5 V | 2 | | | Α | | | | (See Note 4) | (see Note 3) | V <sub>CC</sub> = 12 V, | V <sub>LOWDR</sub> = 10.5 V | 3 | | | ı | | | | Low-side<br>source<br>(see Note 4) | Duty cycle < 2%,<br>t <sub>pw</sub> < 100 μs<br>(see Note 3) | V <sub>CC</sub> = 4.5 V, | V <sub>LOWDR</sub> = 0.5V | 1.4 | | | | | | | | | V <sub>CC</sub> = 6.5 V, | V <sub>LOWDR</sub> = 1.5 V | 2 | | | Α | | | | | | V <sub>CC</sub> = 12 V, | V <sub>LOWDR</sub> = 1.5 V | 2.5 | | | ] | | | | High-side sink (see Note 4) | | $V_{BOOT} - V_{BOOTLO} = 4.5 V_{BOOTLO}$ | V <sub>HIGHDR</sub> = 0.5 V | | | 5 | | | | | | | VBOOT - VBOOTLO = 6.5 V | 300TLO = 6.5 V, V <sub>HIGHDR</sub> = 0.5 V | | | 5 | Ω | | | | | | $V_{BOOT} - V_{BOOTLO} = 12 V$ | V <sub>HIGHDR</sub> = 0.5 V | 5 | | | | | | | High-side source (see Note 4) | | VBOOT - VBOOTLO = 4.5 V | VHIGHDR = 4 V | | | 45 | | | | | | | $V_{BOOT} - V_{BOOTLO} = 6.5 V_{BOOTLO}$ | VHIGHDR = 6 V | 45 | | 45 | Ω | | | Output | | | VBOOT - VBOOTLO = 12 V, VHIGHDR =11.5 V | | | | 45 | | | | resistance | | | V <sub>DRV</sub> = 4.5 V, | $V_{LOWDR} = 0.5 V$ | | | 9 | | | | | Low-side sink (se | e Note 4) | V <sub>DRV</sub> = 6.5 V | $V_{LOWDR} = 0.5 V$ | | | 7.5 | Ω | | | | | | V <sub>DRV</sub> = 12 V, | V <sub>LOWDR</sub> = 0.5 V | | | 6 | | | | | | | V <sub>DRV</sub> = 4.5 V, | V <sub>LOWDR</sub> = 4 V | | | 45 | | | | | Low-side source | (see Note 4) | V <sub>DRV</sub> = 6.5 V, | V <sub>LOWDR</sub> = 6 V | | | 45 | Ω | | | | | | V <sub>DRV</sub> = 12 V, | V <sub>LOWDR</sub> = 11.5 V | | | 45 | | | NOTES: 3. Ensured by design, not production tested. # deatime control | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|--------------------------|---------------------------------------------|------------|-----|-----|------| | LOWDR | High-level input voltage | Over the V <sub>CC</sub> range (see Note 3) | 0.7<br>VCC | | | ٧ | | | Low-level input voltage | | 1 | V | | | | DT | High-level input voltage | Over the V <sub>CC</sub> range | 0.7<br>VCC | | | ٧ | | | Low-level input voltage | ] | | 1 | ٧ | | NOTE 3: Ensured by design, not production tested. # digital control terminals | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------|------------|-----|-----|------| | High-level input voltage | Over the V <sub>CC</sub> range | 0.7<br>VCC | | | V | | Low-level input voltage | | | | 1 | V | <sup>4.</sup> The pullup/pulldown circuits of the drivers are bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the Rds(on) of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor. # TPS2830, TPS2831 SYNCHRONOUS BUCK MOSFET DRIVER WITH DEADTIME CONTROL SLVS196 – JANUARY1999 # switching characteristics over recommended operating virtual junction temperature range, ${\sf ENABLE}={\sf High},\,{\sf C_L}=3.3$ nF (unless otherwise noted) | PARAM | IETER | TEST C | ONDITIONS | MIN 7 | YP MAX | UNIT | | | |------------------------|-------------------------------|----------------------------|---------------------------|---------------------------------|--------|-------|--|--| | | | V <sub>BOOT</sub> = 4.5 V, | V <sub>BOOTLO</sub> = 0 V | | 60 | | | | | | HIGHDR output<br>(see Note 3) | V <sub>BOOT</sub> = 6.5 V, | V <sub>BOOTLO</sub> = 0 V | | 50 | ns | | | | Rise time | (300 14010 0) | V <sub>BOOT</sub> = 12 V, | V <sub>BOOTLO</sub> = 0 V | | 50 | | | | | nise time | | V <sub>CC</sub> = 4.5 V | | | 40 | | | | | | LOWDR output<br>(see Note 3) | V <sub>CC</sub> = 6.5 V | | | 30 | ns | | | | | (555 115.5 5) | V <sub>CC</sub> = 12 V | | D = 0 V D = 0 V D = 0 V D = 0 V | 30 | | | | | | | V <sub>BOOT</sub> = 4.5 V, | V <sub>BOOTLO</sub> = 0 V | | 60 | | | | | | HIGHDR output<br>(see Note 3) | V <sub>BOOT</sub> = 6.5 V, | V <sub>BOOTLO</sub> = 0 V | | 50 | ns | | | | Fall time | (000 11010 0) | V <sub>BOOT</sub> = 12 V, | V <sub>BOOTLO</sub> = 0 V | | 50 | | | | | rali time | LOWDR output<br>(see Note 3) | V <sub>CC</sub> = 4.5 V | | | | | | | | | | V <sub>CC</sub> = 6.5 V | | | 30 | 30 ns | | | | | | V <sub>CC</sub> = 12 V | | | 30 | | | | | | HIGHDR going low | $V_{BOOT} = 4.5 V$ | V <sub>BOOTLO</sub> = 0 V | | 125 | | | | | | (excluding deadtime) | $V_{BOOT} = 6.5 V$ | V <sub>BOOTLO</sub> = 0 V | | 85 | ns | | | | Propagation delay time | (see Note 3) | V <sub>BOOT</sub> = 12 V, | V <sub>BOOTLO</sub> = 0 V | | 75 | | | | | Fropagation delay time | LOWDR going high | V <sub>BOOT</sub> = 4.5 V, | V <sub>BOOTLO</sub> = 0 V | | 70 | | | | | | (excluding deadtime) | $V_{BOOT} = 6.5 V$ | V <sub>BOOTLO</sub> = 0 V | | 60 | ns | | | | | (see Note 3) | $V_{BOOT} = 12 V$ | V <sub>BOOTLO</sub> = 0 V | | 50 | | | | | | LOWDR going low | V <sub>CC</sub> = 4.5 V | | | 70 | | | | | Propagation delay time | (excluding deadtime) | V <sub>CC</sub> = 6.5 V | | | 60 | ns | | | | | (see Note 3) | V <sub>CC</sub> = 12 V | | | 50 | | | | | | DT to LOWDR and | V <sub>CC</sub> = 4.5 V | | 40 | 170 | | | | | Driver nonoverlap time | LOWDR to HIGHDR | V <sub>CC</sub> = 6.5 V | | 25 | 135 | ns | | | | | (see Note 3) | V <sub>CC</sub> = 12 V | | 15 | 85 | | | | NOTE 3: Ensured by design, not production tested. # **TYPICAL CHARACTERISTICS** Figure 1 tf - Fall Time - ns # TYPICAL CHARACTERISTICS ### **LOW-TO-HIGH PROPAGATION DELAY TIME** SUPPLY VOLTAGE, LOW TO HIGH LEVEL 150 t PLH - Low-to-High Propagation Delay Time - ns 140 $C_L = 3.3 \text{ nF}$ T<sub>J</sub> = 25 °C 130 120 110 100 90 **High Side** 80 70 60 Low Side 50 40 30 20 4 5 10 12 V<sub>CC</sub> - Supply Voltage - V Figure 5 # HIGH-TO-LOW PROPAGATION DELAY TIME vs SUPPLY VOLTAGE, HIGH TO LOW LEVEL # LOW-TO-HIGH PROPAGATION DELAY TIME # **HIGH-TO-LOW PROPAGATION DELAY TIME** Figure 6 Figure 8 # **TYPICAL CHARACTERISTICS** # **TYPICAL CHARACTERISTICS** # **APPLICATION INFORMATION** Figure 15 shows the circuit schematic of a 100-kHz synchronous-buck converter implemented with a TL5001A pulse-width-modulation (PWM) controller and a TPS2831 driver. The converter operates over an input range from 4.5 V to 12 V and has a 3.3-V output. The circuit can supply 3 A continuous load. The converter achieves an efficiency of 94% for $V_{\text{IN}} = 5 \text{ V}$ , $I_{\text{load}} = 1 \text{ A}$ , and 93% for $V_{\text{in}} = 5 \text{ V}$ , $I_{\text{load}} = 3 \text{ A}$ . Figure 15. 3.3-V 3-A Synchronous-Buck Converter Circuit # **APPLICATION INFORMATION** Great care should be taken when laying out the pc board. The power-processing section is the most critical and will generate large amounts of EMI if not properly configured. The junction of Q1, Q2, and L1 should be very tight. The connection from Q1 drain to the positive sides of C5, C10, and C11 and the connection from Q2 source to the negative sides of C5, C10, and C11 should be as short as possible. The negative terminals of C7 and C12 should also be connected to Q2 source. Next, the traces from the MOSFET driver to the power switches should be considered. The BOOTLO signal from the junction of Q1 and Q2 carries the large gate drive current pulses and should be as heavy as the gate drive traces. The bypass capacitor (C14) should be tied directly across $V_{CC}$ and PGND. The next most sensitive node is the FB node on the controller (terminal 4 on the TL5001A) This node is very sensitive to noise pick up and should be isolated from the high-current power stage and be as short as possible. The ground around the controller and low-level circuitry should be tied to the power ground as the output. If these three areas are properly laid out, the rest of the circuit should not have any other EMI problems and the power supply will be relatively free of noise. # **MECHANICAL DATA** # D (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE PACKAGE #### 14 PIN SHOWN NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). D. Falls within JEDEC MS-012 # **MECHANICAL DATA** # PWP (R-PDSO-G\*\*) # PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE 20-PIN SHOWN NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusions. - D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments Incorporated.