More than 16,057-sector (67,824,768-bit) CMOS AND Flash Memory (Mostly Good Memory) # **HITACHI** ADE-203-637C (Z) Rev. 3.0 Jul. 3, 1997 ### **Description** The Hitachi HN29W6411 Series is a CMOS Flash Memory with AND type memory cells. It has fully automatic programming and erase capabilities with a single 3.3 V and 5 V power supply. The functions are controlled by simple external commands. To fit the I/O card applications, the unit of programming and erase is as small as (512 + 16) bytes. Available sectors of HN29W6411 are more than 16,057 (98% of all sector address) and less than 16,384 sectors. #### **Features** - On-board single power supply (V<sub>CC</sub>) - $--V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ - $--V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ - Organization - AND Flash Memory: (512 + 16) bytes $\times$ (More than 16,057 sectors) - Data register: (512 + 16) bytes - Automatic programming - Sector program time: 1 ms (typ) - Address, data latch function - Internal automatic program verify function - Status data polling function - Automatic erase - Single sector erase time: 1 ms (typ) - Block erase time: 1 ms (typ) - System bus free - Internal automatic erase verify function - Status data polling function - Erase mode - Single sector erase ((512 + 16) byte unit) - Block erase ((4096 + 128) byte unit) - Fast serial read access time: - First access time: 5 μs (max) - Serial access time: 50 ns (max) - Low power dissipation: - $I_{CC} = 50 \text{ mA (max) (Read) (}V_{CC} = 3.3 \text{ V)}$ - $I_{CC} = 70 \text{ mA (max) (Read) (}V_{CC} = 5 \text{ V)}$ - $I_{CC} = 50 \,\mu\text{A} \,(\text{max}) \,(\text{Standby}) \,(\text{V}_{CC} = 3.3 \,\text{V})$ - I<sub>CC</sub> = 100 $\mu$ A (max) (Standby) (V<sub>CC</sub> = 5 V) - I<sub>CC</sub> = 40 mA (max) (Erase/Program) (V<sub>CC</sub> = 3.3 V) - $I_{CC} = 60 \text{ mA (max) (Erase/Program) (}V_{CC} = 5 \text{ V)}$ - -- I<sub>CC</sub> = 5 $\mu$ A (max) (Deep standby) (V<sub>CC</sub> = 3.3 V) - I<sub>CC</sub> = 10 $\mu$ A (max) (Deep standby) (V<sub>CC</sub> = 5 V) - Error correction (more than 1 bit error correction per each sector read) is required for data reliability. ### **Ordering Information** | Type No. | Available sector | Package | |----------------|--------------------------|----------------------------------------------------------------------| | HN29W6411TT-50 | More than 16,057 sectors | 12.7 × 19.68 mm² 0.8 mm pitch<br>48-pin plastic TSOP II (TTP-48/40D) | ### Pin Arrangement #### **HN29W6411TT Series** ### **Pin Description** | Pin name | Function | |--------------------|---------------------| | I/O0 to I/O7 | Input/output | | CE | Chip enable | | ŌĒ | Output enable | | WE | Write enable | | CDE | Command data enable | | V <sub>cc</sub> *1 | Power supply | | V <sub>SS</sub> *1 | Ground | | RDY/Busy | Ready/Busy | | RES | Reset | | SC | Serial clock | | NC | No connection | Note: 1. All $V_{cc}$ and $V_{ss}$ pins should be connected to a common power supply and a ground, respectively. ### **Block Diagram** ### **Memory Map and Address** Notes: 1. Some failed sectors may exist in the device. The failed sectors can be recognized by reading the sector valid data written in a part of the column address 200 to 20F (The specific address is TBD). The sector valid data must be read and kept outside of the sector before the sector erase. When the sector is programmed, the sector valid data should be written back to the sector. 2. An $\times$ means "Don't care". The pin level can be set to either $V_{IL}$ or $V_{IH}$ , referred to DC characteristics. ### **Mode Selection** | Mode | CE | OE | WE | SC | RES | CDE | RB∗³ | I/O0 to I/O7 | |------------------------|-----------------|-----------------|-----------------|-----------------|------------------|-----------------|-----------------|-------------------------| | Deep standby | ×*4 | × | × | × | $V_{ILR}$ | × | $V_{\text{OH}}$ | High-Z | | Standby | V <sub>IH</sub> | × | × | × | VIHR | × | V <sub>oh</sub> | High-Z | | Output disable | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | × | V <sub>IHR</sub> | × | V <sub>oн</sub> | High-Z | | Status register read*1 | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | × | VIHR | × | $V_{\text{OH}}$ | Status register outputs | | Command write*2 | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | VIHR | V <sub>IL</sub> | V <sub>oh</sub> | Din | - Notes: 1. Default mode after the power on is the status register read mode (refer to status transition). From I/O0 to I/O7 pins output the status, when $\overline{CE} = V_{IL}$ and $\overline{OE} = V_{IL}$ (conventional read operation condition). - 2. Refer to the command definition. Data can be read, programmed and erased after commands are written in this mode. - 3. The RDY/ $\overline{\text{Busy}}$ bus should be pulled up to $V_{\text{cc}}$ to maintain the $V_{\text{oH}}$ level while the RDY/ $\overline{\text{Busy}}$ pin outputs a high impedance. - 4. An $\times$ means "Don't care". The pin level can be set to either $V_{\text{IL}}$ or $V_{\text{IH}}$ referred to DC characteristics. ### Command Definition\*1,2 | | | | First bus | cycle | Second b | us cyc | ele | Third bus | cycle | Fourth bus cycle | | | |-----------------------------|-------------------------------------|---------------|------------------|------------|----------------|------------|--------------------|------------------|------------|--------------------|------------------------|--| | Command | | Bus<br>cycles | Operation mode*3 | Data<br>in | Operation mode | Data<br>in | Data<br>out | Operation mode*3 | Data<br>in | Operation<br>mode | Data<br>in | | | Serial read (1) | ) | 3 | Write | 00H | Write | SA (1)* | 4 | Write | SA (2)* | 1 | | | | Serial read (2) | ) | 3 | Write | F0H | Write | SA (1)* | 4 | Write | SA (2)* | 1 | | | | Read<br>identifier<br>codes | | 1 | Write | 90H | Read | | ID* <sup>7,8</sup> | | | | | | | Auto erase | Single sector | 4 | Write | 20H | Write | SA (1)* | 4 | Write | SA (2)* | <b>W</b> rite | B0H*10 | | | | Block | 4 | Write | 7FH | Write | BA (1)* | 5 | Write | BA (2)* | Write | B0H*10 | | | Auto<br>program | Program (1)*6 | 4 | Write | 10H | Write | SA (1)* | 4 | Write | SA (2)* | Write | 40H <sup>110,11</sup> | | | | Program (2)*9 | 4 | Write | 1FH | Write | SA (1)* | 4 | Write | SA (2)* | Write | 40H <sup>10,11</sup> | | | | Program (3)<br>(Control<br>bytes)*6 | 4 | Write | 0FH | Write | SA (1)* | 4 | Write | SA (2)* | Write | 40 H <sup>1 0,11</sup> | | | Erase verify | | 4 | Write | A0H | Write | SA (1)* | 4 | Write | SA (2)* | <sup>1</sup> Write | A0H | | | Reset | | 1 | Write | FFH | | | | | | | | | | Read status register | | 1 | Write | 70H | Read | | SRD* | 7 | | | | | | Clear status register | | 1 | Write | 50H | | | | | | | | | Notes: 1. Commands and sector address are latched at rising edge of WE pulses. Program data is latched at rising edge of SC pulses. - 2. The chip is in the read status register mode when $\overline{RES}$ is set to $V_{IHB}$ first time after the power up. - 3. Refer to the command read and write mode in mode selection. - 4. SA (1) = Sector address (A0 to A7), SA (2) = Sector address (A8 to A13). - 5. BA (1) = Block address (A3 to A7), BA (2) = Block address (A8 to A13). Address inputs of A0 to A2 are not necessary. - 6. By using program (1) and (3), data can additionally be programmed maximum 15 times for each sector before erase. - 7. ID = Identifier code; Manufacturer code (07H), Device code (91H). SRD = Status register data. - 8. The manufacturer identifier code is output when $\overline{\text{CDE}}$ is low and the device identifier code is output when $\overline{\text{CDE}}$ is high. - 9. Before program (2) operations, data in the programmed sector must be erased. - 10. No commands can be written during auto program and erase (when the RDY/ $\overline{\text{Busy}}$ pin outputs a $V_{\text{ol}}$ ). - 11. The fourth cycle of the auto program comes after the program data input is complete. #### **Mode Description** #### Read **Serial Read** (1): Memory data D0 to D527 in the sector of address SA is sequentially read. The mode turns back to the status register read mode at any time when $\overline{CE}$ is reset. Output data is not valid after the number of the SC pulse exceeds 528. **Serial Read (2):** Memory data D512 to D527 in the sector of address SA is sequentially read. The mode turns back to the status register read mode at any time when $\overline{CE}$ is reset. Output data is not valid after the number of the SC pulse exceeds 16. #### **Automatic Erase** **Single Sector Erase:** Memory data D0 to D527 in the sector of address SA is erased automatically by internal control circuits. After the sector erase starts, the erasure completion can be checked through the RDY/Busy signal and status data polling. All the bits in the sector are "1" after the erase. The sector valid data stored in a part of memory data D512 to D527 must be read and kept outside of the sector before the sector erase. **Block Erase:** Memory data D0 to D527 in the 8 sectors of block address BA is erased automatically by internal control circuits. After the block erase starts, the erasure completion can be checked through the RDY/Busy signal and status data polling. All the bits in the sectors are "1" after the erase. The sector valid data stored in a part of memory data D512 to D527 must be read and kept outside of the sectors before the sector erase. #### **Automatic Program** **Program (1):** Program data PD0 to PD527 is programmed into the sector of address SA automatically by internal control circuits. By using program (1), data can additionally be programmed 15 times for each sector before the following erase. After the programming starts, the program completion can be checked through the RDY/Busy signal and status data polling. Programmed bits in the sector turn from "1" to "0" when they are programmed. The sector valid data should be included in the program data PD512 to PD527. **Program (2):** Program data PD0 to PD527 is programmed into the sector of address SA automatically by internal control circuits. After the programming starts, the program completion can be checked through the RDY/Busy signal and status data polling. Programmed bits in the sector turn from "1" to "0" when they are programmed. The sector must be erased before programming. The sector valid data should be included in the program data PD512 to PD527. **Program (3):** Program data PD512 to PD527 is programmed into the sector of address SA automatically by internal control circuits. By using program (3), data can additionally be programmed 15 times for each sector before the following erase. After the programming starts, the program completion can be checked through the RDY/Busy signal and status data polling. Programmed bits in the sector turn from "1" to "0" when they are programmed. 8 ### **Erase Verify** In the erase verify mode, I/O3 pin outputs a $V_{\text{OL}}$ level if data in the selected sector are all "1". Otherwise, the I/O3 pin outputs a $V_{\text{OH}}$ level . #### **Status Register Read** In the status register read mode, I/O pins output the same operation status as in the status data polling defined in the function description. #### **Identifier Read** The manufacturer and device identifier code can be read in the identifier read mode. The manufacturer and device identifier code is selected with $\overline{\text{CDE}}$ low and high, respectively. #### **Function Description** **Status Register:** The HN29W6411 outputs the operation status data as follows: I/O7 pin outputs a $V_{OL}$ to indicate that the memory is in either erase or program operation. The level of I/O7 pin turns to a $V_{OH}$ when the operation finishes. I/O5 and I/O4 pins output $V_{OL}$ s to indicate that the erase and program operations complete in a finite time, respectively. If these pins output $V_{OH}$ s, it indicates that these operations have timed out. To execute other erase and program operation, the status data must be cleared after a time out occurs. I/O3 pin outputs a $V_{OL}$ to indicate that the result of the erase verify is a "pass". I/O6 pin outputs a $V_{OH}$ if $V_{CC}$ level is lower than a limit during the previous program and erase operation. If the erase verify fails, I/O3 pin outputs a $V_{OH}$ . From I/O0 to I/O2 pins are reserved for future use. The pins output $V_{OL}$ s and should be masked out during the status data read mode. The function of the status register is summarized in the following table. | I/O | Flag definition | Definition | |------|-----------------------|----------------------------------------------------------------------------------------| | I/O7 | Ready/Busy | $V_{OH}$ = Ready, $V_{OL}$ = Busy | | I/O6 | $V_{\text{cc}}$ check | $V_{OH} = Fail, V_{OL} = Pass$ | | I/O5 | Erase check | V <sub>OH</sub> = Fail, V <sub>OL</sub> = Pass | | I/O4 | Program check | $V_{OH} = Fail, V_{OL} = Pass$ | | I/O3 | Erase verify | V <sub>OH</sub> = Fail (not erased), V <sub>OL</sub> = Pass (erased) | | I/O2 | Reserved | Outputs a $V_{\text{OL}}$ and should be masked out during the status data poling mode. | | I/O1 | Reserved | _ | | I/O0 | Reserved | | **RDY/Busy:** The RDY/Busy signal also indicates the program/erase status of the flash memory. The RDY/Busy signal is initially at a high impedance state. It turns to a $V_{\text{OL}}$ level after the fourth command for either an erase or programming operation is input. After the erase or programming operation finishes, the RDY/Busy signal turns back to the high impedance state. $\overline{WE}$ : Commands and address are latched at the rising edge of $\overline{WE}$ . SC: Programming data is latched at the rising edge of SC. $\overline{\text{CDE}}$ : Commands and data are latched when $\overline{\text{CDE}}$ is $V_{\text{IL}}$ and Address is latched when $\overline{\text{CDE}}$ is $V_{\text{IH}}$ . $\overline{\text{RES}}$ : $\overline{\text{RES}}$ pin must be kept at the $V_{\text{ILR}}$ ( $V_{\text{SS}} \pm 0.2 \text{ V}$ ) level when $V_{\text{CC}}$ is turned on and off. In this way, data in the memory is protected against unintentional erase and programming. $\overline{\text{RES}}$ must be kept at the $V_{\text{IHR}}$ ( $V_{\text{CC}} \pm 0.2 \text{ V}$ ) level during any operations such as programming, erase and read. ### Command/Address/Data Input Sequence ### Serial Read (1) (2) #### **Single Sector Erase** #### **Block Erase** 11 ### Program (1) ### Program (2) #### Program (3) ### **Erase Verify Mode** #### ID Read Mode #### **Status Register Read Mode** #### **Status Transition** ### **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | Notes | |--------------------------------|-----------------|-------------|------|-------| | V <sub>cc</sub> voltage | V <sub>cc</sub> | -0.6 to +7 | ٧ | 1 | | All input and output voltages | Vin, Vout | -0.6 to +7 | ٧ | 1, 2 | | Operating temperature range | Topr | 0 to +70 | °C | | | Storage temperature range | Tstg | -65 to +125 | °C | 3 | | Storage temperature under bias | Tbias | -10 to +80 | °C | | Notes: 1. Relative to V<sub>ss</sub>. 2. Vin, Vout = -2.0 V for pulse width $\leq 20$ ns. 3. Device storage temperature range before programming. ### **Capacitance** (Ta = 25°C, f = 1 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |--------------------|--------|-----|-----|-----|------|-----------------| | Input capacitance | Cin | _ | _ | 6 | рF | Vin = 0 V | | Output capacitance | Cout | _ | | 12 | pF | Vout = 0 V | DC Characteristics-1 (V $_{\rm CC}$ = 3.3 V $\pm$ 0.3 V, Ta = 0 to +70°C) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |---------------------------------------------|------------------|-----------------------|-----|-------------------------|------|-----------------------------------------------------------------------------------------| | Input leakage current | I <sub>LI</sub> | _ | _ | 2 | μΑ | Vin = V <sub>SS</sub> to V <sub>CC</sub> | | Output leakage current | I <sub>LO</sub> | _ | _ | 2 | μΑ | Vout = V <sub>SS</sub> to V <sub>CC</sub> | | Standby V <sub>cc</sub> current | I <sub>SB1</sub> | _ | 0.3 | 1 | mA | CE = V <sub>IH</sub> | | | I <sub>SB2</sub> | _ | 30 | 50 | μΑ | $\overline{CE} = V_{CC} \pm 0.2 \text{ V},$ $\overline{RES} = V_{CC} \pm 0.2 \text{ V}$ | | Deep standby V <sub>cc</sub> current | I <sub>SB3</sub> | _ | 1 | 5 | μА | $\overline{\text{RES}} = V_{\text{SS}} \pm 0.2V$ | | Operating V <sub>cc</sub> current | I <sub>CC1</sub> | _ | _ | 25 | mA | lout = 0 mA, f = 0.2 MHz | | | I <sub>CC2</sub> | _ | 30 | 50 | mA | lout = 0 mA, f = 20 MHz | | Operating V <sub>cc</sub> current (Program) | I <sub>CC3</sub> | _ | _ | 40 | mA | In programming | | Operating V <sub>cc</sub> current (Erase) | I <sub>CC4</sub> | _ | _ | 40 | mA | In erase | | Input voltage | V <sub>IL</sub> | -0.3* <sup>1, 2</sup> | _ | 0.8 | ٧ | | | | V <sub>IH</sub> | 2.0 | _ | V <sub>CC</sub> + 0.3*3 | ٧ | | | Input voltage (RES pin) | V <sub>ILR</sub> | -0.2 | _ | 0.2 | ٧ | | | | V <sub>IHR</sub> | V <sub>cc</sub> - 0.2 | | V <sub>cc</sub> + 0.2 | V | | | Output voltage | V <sub>oL</sub> | _ | _ | 0.4 | ٧ | I <sub>OL</sub> = 2 mA | | | V <sub>OH</sub> | 2.4 | _ | _ | V | I <sub>OH</sub> = -2 mA | Notes: 1. $V_{IL}$ min = -1.0 V for pulse width $\leq$ 50 ns in the read operation. $V_{IL}$ min = -2.0 V for pulse width $\leq$ 20 ns in the read operation. 16 <sup>2.</sup> $V_{\text{IL}}$ min = -0.6 V for pulse width $\leq$ 20 ns in the erase/data programming operation. <sup>3.</sup> $V_{IH}$ max = $V_{CC}$ + 1.5 V for pulse width $\leq$ 20 ns. If $V_{IH}$ is over the specified maximum value, the operations are not guaranteed. ### **DC Characteristics-2** ( $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ , $Ta = 0 \text{ to } +70^{\circ}\text{C}$ ) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |---------------------------------------------|------------------|-----------------------|-----|-------------------------|------|-----------------------------------------------------------------------------------------| | Input leakage current | I <sub>LI</sub> | _ | _ | 2 | μΑ | Vin = V <sub>SS</sub> to V <sub>CC</sub> | | Output leakage current | I <sub>LO</sub> | _ | _ | 2 | μΑ | Vout = V <sub>SS</sub> to V <sub>CC</sub> | | Standby V <sub>cc</sub> current | I <sub>SB2</sub> | _ | _ | 100 | μΑ | $\overline{CE} = V_{CC} \pm 0.2 \text{ V},$ $\overline{RES} = V_{CC} \pm 0.2 \text{ V}$ | | Deep standby V <sub>cc</sub> current | I <sub>SB3</sub> | _ | _ | 10 | μА | $\overline{\text{RES}} = V_{SS} \pm 0.2V$ | | Operating V <sub>cc</sub> current | I <sub>CC1</sub> | _ | _ | 50 | mA | lout = 0 mA, f = 0.2 MHz | | | I <sub>CC2</sub> | _ | _ | 70 | mA | lout = 0 mA, f = 20 MHz | | Operating V <sub>cc</sub> current (Program) | I <sub>CC3</sub> | _ | _ | 60 | mA | In programming | | Operating V <sub>cc</sub> current (Erase) | I <sub>CC4</sub> | _ | _ | 60 | mA | In erase | | Input voltage | V <sub>IL</sub> | -0.3* <sup>1, 2</sup> | _ | 0.2 | ٧ | | | | V <sub>IH</sub> | V <sub>cc</sub> - 0.2 | _ | V <sub>CC</sub> + 0.3*3 | ٧ | | | Input voltage (RES pin) | V <sub>ILR</sub> | -0.2 | _ | 0.2 | ٧ | | | | V <sub>IHR</sub> | V <sub>cc</sub> - 0.2 | _ | V <sub>cc</sub> + 0.2 | ٧ | | | Output voltage | V <sub>oL</sub> | _ | _ | 0.4 | V | I <sub>oL</sub> = 2 mA | | | V <sub>OH</sub> | 2.4 | _ | _ | ٧ | I <sub>OH</sub> = -2 mA | Notes: 1. $V_{IL}$ min = -1.0 V for pulse width $\leq$ 50 ns in the read operation. $V_{IL}$ min = -2.0 V for pulse width $\leq$ 20 ns in the read operation. - 2. $V_{IL}$ min = -0.6 V for pulse width $\leq$ 20 ns in the erase/data programming operation. - 3. $V_{IH}$ max = $V_{CC}$ + 1.5 V for pulse width $\leq$ 20 ns. If $V_{IH}$ is over the specified maximum value, the operations are not guaranteed. ### AC Characteristics ( $V_{CC}$ = 3.3 V $\pm$ 0.3 V/ $V_{CC}$ = 5 V $\pm$ 0.5 V, Ta = 0 to +70°C) Test Conditions-1 ( $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ) - Input pulse levels: 0.4 V/2.4 V - Input rise and fall time: $\leq 10 \text{ ns}$ - Output load: 1 TTL gate +50 pF (Including scope and jig.) - Reference levels for measuring timing: 0.8 V, 1.8 V #### **Test Conditions-2** ( $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ ) - Input pulse levels: $0.2 \text{ V/V}_{CC} 0.2 \text{ V}$ - Input rise and fall time: $\leq 10 \text{ ns}$ - Output load: 1 TTL gate +50 pF (Including scope and jig.) - Reference levels for measuring timing: 0.8 V, 1.8 V 17 ### Power on and off, Serial Read Mode (1) and (2) | Parameter | Symbol | Min | Max | Unit | Test conditions | Note | |--------------------------------------------|-------------------|-----|-----|------|------------------------------------------------------------------|------| | Write cycle time | t <sub>cwc</sub> | 120 | _ | ns | | | | Serial clock cycle time | t <sub>scc</sub> | 50 | _ | ns | | | | CE setup time | t <sub>ces</sub> | 0 | _ | ns | | | | CE hold time | t <sub>ceh</sub> | 0 | _ | ns | | | | Write pulse time | t <sub>wP</sub> | 60 | _ | ns | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH}$ | | | Write pulse high time | t <sub>wph</sub> | 40 | _ | ns | | | | Address setup time | t <sub>AS</sub> | 50 | _ | ns | | | | Address hold time | t <sub>AH</sub> | 10 | _ | ns | | | | Data setup time | t <sub>DS</sub> | 50 | _ | ns | | | | Data hold time | t <sub>DH</sub> | 10 | _ | ns | | | | SC to output delay | t <sub>sac</sub> | _ | 50 | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | | OE setup time for SC | t <sub>oes</sub> | 0 | _ | ns | | | | OE low to output low-Z | t <sub>oel</sub> | 0 | | ns | | | | OE setup time before read | t <sub>oeps</sub> | 40 | _ | ns | | | | SC to output hold | t <sub>sh</sub> | 15 | _ | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | | OE high to output float | t <sub>DF</sub> | _ | 40 | ns | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$ | 1 | | WE to SC delay time | t <sub>wsD</sub> | 5 | _ | μs | | | | RES to CE setup time | t <sub>RP</sub> | 4 | _ | ms | | | | SC to CE, OE hold time | t <sub>sch</sub> | 50 | _ | ns | | | | SC pulse width | t <sub>sP</sub> | 20 | _ | ns | | | | SC pulse low time | t <sub>SPL</sub> | 20 | _ | ns | | | | SC setup time for CE | t <sub>scs</sub> | 0 | _ | ns | | | | CDE setup time for WE | t <sub>cos</sub> | 0 | _ | ns | | | | CDE hold time for WE | t <sub>CDH</sub> | 20 | _ | ns | | | | V <sub>cc</sub> to RES setup time | t <sub>RES</sub> | 1 | _ | μs | CE = V <sub>IH</sub> | | | CE setup time for RES | t <sub>cesr</sub> | 1 | _ | μs | | | | RDY/Busy undefined for V <sub>cc</sub> off | t <sub>DFP</sub> | 0 | _ | ns | | | | RES high to device ready | t <sub>BSY</sub> | _ | 4 | ms | | | | CE pulse high time | t <sub>CPH</sub> | 200 | _ | ns | | | | CE, WE setup time for RES | t <sub>cwrs</sub> | 0 | _ | ns | | | | RES to CE, WE hold time | t <sub>cwr</sub> | 0 | | ns | | | Note: 1. t<sub>DF</sub> is a time after which the I/O pins become open. 18 ### Program, Erase and Erase Verify | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | Note | |-------------------------------------------|-------------------|-----|-----|-----|------|----------------------------------------------------|------| | Write cycle time | t <sub>cwc</sub> | 120 | _ | _ | ns | | | | Serial clock cycle time | t <sub>scc</sub> | 50 | _ | _ | ns | | | | CE setup time | t <sub>ces</sub> | 0 | _ | _ | ns | | | | CE hold time | t <sub>ceh</sub> | 0 | _ | _ | ns | | | | Write pulse time | t <sub>wP</sub> | 60 | _ | _ | ns | $\overline{CE} = V_{IL}, \ \overline{OE} = V_{IH}$ | | | Write pulse high time | t <sub>wPH</sub> | 40 | _ | _ | ns | | | | Address setup time | t <sub>AS</sub> | 50 | _ | _ | ns | | | | Address hold time | t <sub>AH</sub> | 10 | _ | _ | ns | | | | Data setup time | t <sub>DS</sub> | 50 | _ | _ | ns | | | | Data hold time | t <sub>DH</sub> | 10 | _ | _ | ns | | | | OE setup time before command write | t <sub>oews</sub> | 0 | _ | _ | ns | | | | OE setup time before read | t <sub>oeps</sub> | 40 | _ | _ | ns | | | | Time to device busy | t <sub>DB</sub> | _ | _ | 150 | ns | | | | Auto erase time (Sector) | t <sub>ASE</sub> | _ | 1 | 20 | ms | | | | Auto erase time (Block) | t <sub>ABE</sub> | _ | 1 | 20 | ms | | | | Auto program time | t <sub>ASP</sub> | _ | 1 | 20 | ms | | | | CE pulse high time | t <sub>cph</sub> | 200 | _ | _ | ns | | | | Write cycle time for control byte program | t <sub>cwcc</sub> | 2.5 | _ | _ | μs | | | | SC pulse width | t <sub>sp</sub> | 20 | _ | _ | ns | | | | SC pulse low time | t <sub>SPL</sub> | 20 | _ | _ | ns | | | | Data setup time for SC | t <sub>sps</sub> | 0 | _ | _ | ns | | | | Data hold time for SC | t <sub>sdh</sub> | 30 | _ | _ | ns | CDE = V <sub>IL</sub> | | | SC setup for WE | t <sub>sw</sub> | 20 | _ | _ | ns | CDE = V <sub>IL</sub> | | | SC setup for CE | t <sub>scs</sub> | 0 | _ | _ | ns | | | | SC hold time for WE | t <sub>schw</sub> | 20 | _ | _ | ns | | | | CE to output delay | t <sub>CE</sub> | _ | _ | 120 | ns | | | | OE to output delay | t <sub>oe</sub> | _ | _ | 60 | ns | | | | OE high to output float | t <sub>DF</sub> | _ | _ | 40 | ns | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$ | 1 | | RES to write setup time | t <sub>BP</sub> | 4 | | | ms | | | | | | | | | | | | 19 | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | Note | |------------------------------------------------|-------------------|-----|-----|-----|------|-----------------|------| | CDE setup time for WE | t <sub>cos</sub> | 0 | _ | _ | ns | | | | $\overline{CDE}$ hold time for $\overline{WE}$ | t <sub>cdh</sub> | 20 | _ | _ | ns | | | | WE to erase verify | t <sub>oev</sub> | 20 | | _ | μs | | | | CDE setup time for SC | t <sub>coss</sub> | 100 | | _ | ns | | | | Next cycle ready time | t <sub>RDY</sub> | 0 | | _ | ns | | | | CDE to CE, OE hold time | t <sub>coch</sub> | 50 | | _ | ns | | | | CDE to output delay | t <sub>CDAC</sub> | _ | _ | 50 | ns | | | | CDE to output invalid | t <sub>CDF</sub> | 0 | _ | _ | ns | | | 1. $t_{\text{DF}}$ is a time after which the I/O pins become open. ### **Timing Waveforms** #### Power on and off Sequence - Notes: 1. RES must be kept at the V<sub>ILR</sub> (V<sub>SS</sub> ± 0.2 V) level referred to DC characteristics at the rising and falling edges of V<sub>CC</sub> to guarantee data stored in the chip. RES must be kept at the V<sub>ILR</sub> (V<sub>CC</sub> ± 0.2 V) level referred to DC characteristics while I/O7 outputs the V<sub>OL</sub> level in the status data polling and RDY/Busy outputs the V<sub>OL</sub> level. - 3. Undefined 20 ### Serial Read (1) (2) Timing Waveform ### Erase and Status Data Polling Timing Waveform (Sector Erase/Block Erase) Notes: 1. Any commands, including reset command FFH, cannot be input while RDY/ $\overline{\text{Busy}}$ outputs a $V_{OL}$ - - 2. The status returns to the standby status after RDY/Busy returns to High-Z. 3. When V<sub>CC</sub> is lower than 3.0 V and the erase operation is not complete, V<sub>CC</sub> fail flag turns to "1" and can be read out through I/O3 pin. ### **Program (1) and Status Data Polling Timing Waveform** Notes: 1. The programming operation is not guranteed when the number of the SC pulse exceeds 528. - Any commands, including reset command FFH, cannot be input while RDY/Busy is V<sub>OL</sub>. The status returns to the standby status after RDY/Busy returns to High-Z. - 4. By using program (1), data can be programmed additionally maximum 15 times for each sector before erase. - 5. When $V_{CC}$ is lower than 3.0 V and the erase operation is not complete, $V_{CC}$ fail flag turns to "1" and can be read out through I/O6 pin. ### **Program (2) and Status Data Polling Timing Waveform** Notes: 1. The programming operation is not guranteed when the number of the SC pulse exceeds 528. - Any commands, including reset command FFH, cannot be input while RDY/Busy is V<sub>OL</sub>. The status returns to the standby status after RDY/Busy returns to High-Z. - By using program (2), the programmed data of each sector must be erased before programming next data. When V<sub>CC</sub> is lower than 3.0 V and the erase operation is not complete, V<sub>CC</sub> fail flag turns to "1" and can be read out through I/O6 pin. 24 ### **Program (3) and Status Data Polling Timing Waveform** ### **Erase Verify Timing Waveform** ### **ID** and Status Register Read Timing Waveform ### **Package Dimensions** ### **HN29W6411TT Series (TTP-48/40D)** When using this document, keep the following in mind: - 1. This document may, wholly or partially, be subject to change without notice. - 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. - 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. - 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described - 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. - 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. # HITACHI #### Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 #### For further information write to: Hitachi America Itd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 USA Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Hitachi Europe I td. Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 0628-585000 Fax: 0628-778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071 Copyright © Hitachi, Ltd., 1997. All rights reserved. Printed in Japan. 29 ### **Revision Record** | Rev. | Date | Contents of Modification | Drawn by | Approved by | |------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------| | 1.0 | Sep. 20, 1996 | Initial issue | H. Uchida | Y. Nakamura | | 2.0 | Jan. 20, 1997 | Addition of specifications for V <sub>cc</sub> = 5 V Features: Addition of Automatic erase Absolute Maximum Ratings V <sub>cc</sub> , Vin, Vout: -0.6 to +4.6 V to -0.6 to +7 V | H. Uchida | Y. Nakamura | | 3.0 | Jul. 3, 1997 | Change of figure for Status Transition AC Characteristics t <sub>OEL</sub> max: 40 ns to — t <sub>DF</sub> min: 0 ns to — t <sub>CDF</sub> max: 100 ns to — Deletion of note2 for Power on and off, Serial Read Mode (1) and (2) Timing Waveforms Addition of note3 for Erase and Status Data Polling Timing Waveform (Sector Erase/Block Erase) Change of Package Dimension (TTP-48/40D) | | |