# 128Kx32 SSRAM/1Mx32 SDRAM

## EXTERNAL MEMORY SOLUTION FOR TEXAS INSTRUMENTS TMS320C6000 DSP



## **FEATURES**

- Clock speeds:
  - SSRAM: 200, 166,150, and 133 MHz
  - SDRAMs: 125 and 100 MHz
- DSP Memory Solution
  - Texas Instruments TMS320C6201
  - Texas Instruments TMS320C6701
- Packaging:
  - 153 pin BGA, JEDEC MO-163
- 3.3V Operating supply voltage
- Direct control interface to both the SSRAM and SDRAM ports on the "C6x"
- Common address and databus
- 65% space savings vs. monolithic solution
- Reduced system inductance and capacitance

## **DESCRIPTION**

The EDI9LC644VxxBC is a 3.3V, 128K x 32 Synchronous Pipeline SRAM and a 1Mx32 Synchronous DRAM array constructed with one 128K x 32 SBSRAM and two 1Mx16 SDRAM die mounted on a multilayer laminate substrate. The device is packaged in a 153 lead, 14mm by 22mm, BGA.

The EDI9LC644VxxBC provides a total memory solution for the Texas Instruments TMS320C6201 and the TMS320C6701 DSPs

The Synchronous Pipeline SRAM is available with clock speeds of 200, 166,150, and 133 MHz, allowing the user to develop a fast external memory for the SSRAM interface port .

The SDRAM is available in clock speeds of 125 and 100 MHz, allowing the user to develop a fast external memory for the SDRAM interface port.

# FIG. 1 PIN CONFIGURATION

|   |                    |                    |                    | ROI              | IOM I             | /IEW |                |                  |                       |   |
|---|--------------------|--------------------|--------------------|------------------|-------------------|------|----------------|------------------|-----------------------|---|
|   | 1                  | 2                  | 3                  | 4                | 5                 | 6    | 7              | 8                | 9                     | _ |
| Α | DQ <sub>19</sub>   | DQ <sub>23</sub>   | Vcc                | Vss              | Vss               | Vss  | Vcc            | DQ <sub>24</sub> | DQ <sub>28</sub>      | Α |
| В | DQ <sub>18</sub>   | DQ22               | Vcc                | Vss              | SDCE              | Vss  | Vcc            | DQ <sub>25</sub> | DQ29                  | В |
| C | Vccq               | Vccq               | Vcc                | SDWE             | SDA <sub>10</sub> | NC   | Vcc            | Vccq             | Vccq                  | С |
| D | DQ <sub>17</sub>   | DQ <sub>21</sub>   | Vcc                | Vss              | Vss               | Vss  | Vcc            | DQ <sub>26</sub> | DQ30                  | D |
| Ε | DQ <sub>16</sub>   | DQ <sub>20</sub>   | Vcc                | Vss              | SDCLK             | Vss  | Vcc            | DQ <sub>27</sub> | DQ <sub>31</sub>      | E |
| F | Vccq               | Vccq               | Vcc                | Vss              | Vss               | Vss  | Vcc            | Vccq             | Vccq                  | F |
| G | NC                 | NC                 | NC                 | SDRAS            | SDCAS             | Vss  | A₂             | A4               | <b>A</b> <sub>5</sub> | G |
| Н | NC                 | NC                 | A <sub>8</sub>     | Vss              | Vss               | NC   | A <sub>1</sub> | A <sub>3</sub>   | A <sub>10</sub>       | Н |
| J | A6                 | A7                 | A9                 | VSS              | VSS               | NC   | A0             | A11              | A12                   | J |
| Κ | NC/A <sub>17</sub> | NC/A <sub>18</sub> | NC/A <sub>19</sub> | Vss              | Vss               | NC   | NC             | A <sub>13</sub>  | A <sub>14</sub>       | ĸ |
| L | NC                 | NC                 | NC                 | BWE₂             | BWE <sub>3</sub>  | NC   | NC             | A <sub>15</sub>  | A <sub>16</sub>       | L |
| М | Vcca               | Vccq               | Vcc                | BWE <sub>0</sub> | BWE₁              | NC   | Vcc            | Vccq             | Vccq                  | м |
| Ν | DQ <sub>12</sub>   | DQ <sub>11</sub>   | Vcc                | Vss              | Vss               | Vss  | Vcc            | DQ <sub>4</sub>  | DQ <sub>0</sub>       | N |
| Р | DQ <sub>13</sub>   | DQ <sub>10</sub>   | Vcc                | Vss              | SSCLK             | Vss  | Vcc            | DQ <sub>5</sub>  | DQ <sub>1</sub>       | P |
| R | Vccq               | Vccq               | Vcc                | Vss              | Vss               | Vss  | Vcc            | Vccq             | Vccq                  | R |
| T | DQ <sub>14</sub>   | DQ <sub>9</sub>    | Vcc                | SSADC            | SSWE              | NC   | Vcc            | DQ <sub>6</sub>  | DQ₂                   | Т |
| U | DQ <sub>15</sub>   | DQ8                | Vcc                | SSOE             | SSCE              | NC   | Vcc            | DQ <sub>7</sub>  | DQ₃                   | U |
|   | 1                  | 0                  | 3                  | 1                | 5                 | 6    | 7              | Ω                | 0                     |   |

POTTOM VIEW

#### PIN DESCRIPTION

| A0-16              | Address Bus                                       |
|--------------------|---------------------------------------------------|
| DQ0-31             | Data Bus                                          |
| SSCLK              | SSRAM Clock                                       |
| SSADC              | SSRAM Address Status Control                      |
| SSWE               | SSRAM Write Enable                                |
| SSOE               | SSRAM Output Enable                               |
| SDCLK              | SDRAM Clock                                       |
| SDRAS              | SDRAM Row Address Strobe                          |
| SDCAS              | SDRAM Column Address Strobe                       |
| SDWE               | SDRAM Write Enable                                |
| SDA <sub>10</sub>  | SDRAM Address 10/auto precharge                   |
| BWE <sub>0-3</sub> | SSRAM Byte Write Enables<br>SDRAM SDQM 0 - 3      |
| SSCE               | Chip Enable SSRAM Device                          |
| SDCE               | Chip Enable SDRAM Device                          |
| Vcc                | Power Supply pins, 3.3V                           |
| Vccq               | Data Bus Power Supply pins,<br>3.3V (2.5V future) |
| Vss                | Ground                                            |
| NC                 | No Connect                                        |





## **OUTPUT FUNCTIONAL DESCRIPTIONS**

| Symbol                                   | Type            | Signal | Polarity      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------------|-----------------|--------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSCLK                                    | Input           | Pulse  | Positive Edge | The system clock input. All of the SSRAM inputs are sampled on the rising edge of the clock.                                                                                                                                                                                                                                                                                                                                                       |
| SSADS<br>SSOE<br>SSWE                    | Input           | Pulse  | Active Low    | When sampled at the positive rising edge of the clock, \$\overline{SSADS}\$, \$\overline{SSOE}\$, and \$\overline{SSWE}\$ define the operation to be executed by the SSRAM.                                                                                                                                                                                                                                                                        |
| SSCE                                     | Input           | Pulse  | Active Low    | SSCE disable or enable SSRAM device operation.                                                                                                                                                                                                                                                                                                                                                                                                     |
| SDCLK                                    | Input           | Pulse  | Positive Edge | The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock.                                                                                                                                                                                                                                                                                                                                                       |
| SDCE                                     | Input           | Pulse  | Active Low    | SDCE disable or enable device operation by masking or enabling all inputs except SDCLK and BWEO-3.                                                                                                                                                                                                                                                                                                                                                 |
| SDRAS<br>SDCAS<br>SDWE                   | Input           | Pulse  | Active Low    | When sampled at the positive rising edge of the clock, SDCAS, SDRAS, and SDWE define the operation to be executed by the SDRAM.                                                                                                                                                                                                                                                                                                                    |
|                                          |                 |        |               | Address bus for SSRAM and SDRAM                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                          |                 |        |               | $A_0$ and $A_1$ are the burst address inputs for the SSRAM                                                                                                                                                                                                                                                                                                                                                                                         |
|                                          |                 |        |               | During a Bank Active command cycle, $A_{0.9}$ , SDA <sub>10</sub> defines the row address (RA <sub>0.10</sub> ) when sampled at the rising clock edge.                                                                                                                                                                                                                                                                                             |
| A <sub>0-16</sub> ,<br>SDA <sub>10</sub> | Input           | Level  | _             | During a Read or Write command cycle, $A_{0.7}$ defines the column address ( $CA_{0.7}$ ) when sampled at the rising clock edge. In addition to the row address, $SDA_{10}$ is used to invoke Autoprecharge operation at the end of the Burst Read or Write Cycle. If $SDA_{10}$ is high, autoprecharge is selected and $A_{11}$ defines the bank to be precharged (low = bank A, high = bank B). If $SDA_{10}$ is low, autoprecharge is disabled. |
|                                          |                 |        |               | During a Precharge command cycle, $SDA_{10}$ is used in conjunction with $A_{11}$ to control which bank(s) to precharge. If $SDA_{10}$ is high, both bank A and Bank B will be precharged regardless of the state of $A_{11}$ . If $SDA_{10}$ is low, then $A_{11}$ is used to define which bank to precharge.                                                                                                                                     |
| DQ <sub>0-31</sub>                       | Input<br>Output | Level  | _             | Data Input/Output are multiplexed on the same pins.                                                                                                                                                                                                                                                                                                                                                                                                |
| BWE <sub>0-3</sub>                       | Input           | Pulse  |               | BWE $_{0-3}$ perform the byte write enable function for the SSRAM and DQM function for the SDRAM. BWE $_{0}$ is associated with DQ $_{0-7}$ , BWE $_{1}$ with DQ $_{8-15}$ , BWE $_{2}$ with DQ $_{16-23}$ and BWE $_{3}$ with DQ $_{24-31}$ .                                                                                                                                                                                                     |
| Vcc, Vss                                 | Supply          |        |               | Power and ground for the input buffers and the core logic.                                                                                                                                                                                                                                                                                                                                                                                         |
| Vccq                                     | Supply          |        |               | Data base power supply pins, 3.3V (2.5V future).                                                                                                                                                                                                                                                                                                                                                                                                   |

## **ABSOLUTE MAXIMUM RATINGS**

| Voltage on Vcc Relative to Vss | -0.5V to +4.6V     |
|--------------------------------|--------------------|
| Vin (DQx)                      | -0.5V to Vcc +0.5V |
| Storage Temperature (BGA)      | -55°C to +125°C    |
| Junction Temperature           | +175°C             |
| Short Circuit Output Current   | 100 mA             |

<sup>\*</sup>Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions greater than those indicated in operational sections of this specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# RECOMMENDED DC OPERATING CONDITIONS

(0°C - TA - 70°C;

 $V_{CC} = 3.3V - 5\% / + 10\%$  unless otherwise noted)

| Parameter                                      | Symbol | Min   | Max      | Units |
|------------------------------------------------|--------|-------|----------|-------|
| Supply Voltage <sup>1</sup>                    | Vcc    | 3.135 | 3.6      | V     |
| Input High Voltage <sup>1,2</sup>              | VIH    | 2.0   | Vcc +0.3 | V     |
| Input Low Voltage <sup>1,2</sup>               | VIL    | -0.3  | 0.8      | V     |
| Input Leakage Current<br>0 - VIN - Vcc         | ILı    | -10   | 10       | μΑ    |
| Output Leakage (Output Disabled) 0 - VIN - VCC | lLo    | -10   | 10       | μΑ    |
| Output High (Iон = -4mA) <sup>1</sup>          | Vон    | 2.4   | _        | V     |
| Output Low (IoL = 8mA) <sup>1</sup>            | Vol    | _     | 0.4      | V     |

#### NOTES:

- 1. All voltages referenced to Vss (GND).
- 2. Overshoot:  $V_{IH} \le +6.0V$  for  $t t_{KC}/2$  $U_{II} \ge -2.0V$  for  $t - t_{KC}/2$

## DC ELECTRICAL CHARACTERISTICS

| Description                | Conditions                                                                                                                                        | Symbol           | Frequency | Тур  | Max  | Units |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|------|------|-------|
| Power Supply Current:      |                                                                                                                                                   |                  | 133MHz    | 400  | 550  |       |
| Operating (1,2,3)          | SSRAM Active / DRAM Auto Refresh                                                                                                                  | Icc <sub>1</sub> | 150MHz    | 450  | 580  | mA    |
|                            |                                                                                                                                                   |                  | 166MHz    | 500  | 625  |       |
|                            |                                                                                                                                                   |                  | 200MHz    | TBD  | TBD  |       |
| Power Supply Current       |                                                                                                                                                   |                  | 133MHz    | 300  | 450  |       |
| Operating <sup>1,2,3</sup> | SSRAM Active / DRAM Idle                                                                                                                          | lcc₂             | 150MHz    | 350  | 480  | mA    |
|                            |                                                                                                                                                   |                  | 166MHz    | 400  | 525  |       |
|                            |                                                                                                                                                   |                  | 200MHz    | TBD  | TBD  |       |
| Power Supply Current       |                                                                                                                                                   |                  | 83MHz     | 220  | 240  |       |
| Operating <sup>1,2,3</sup> | SDRAM Active / SSRAM Idle                                                                                                                         | Icc₃             | 100MHz    | 235  | 250  | mA    |
|                            |                                                                                                                                                   |                  | 125MHz    | 255  | 280  |       |
| CMOS Standby               | $\overline{\text{SSCE}}$ and $\overline{\text{SDCE}}$ ≤ Vcc -0.2V,<br>All other inputs at Vss +0.2 ≤ Vin or<br>Vin ≤ Vcc -0.2V, Clk frequency = 0 | ISB1             |           | 20.0 | 40.0 | mA    |
| TTL Standby                | SSCE and SDCE ≤ VIH min All other inputs at VIL max ≤ VIN or VIN ≤ Vcc -0.2V, Clk frequency = 0                                                   | ISB₂             |           | 30.0 | 55.0 | mA    |
| Auto Refresh               |                                                                                                                                                   | Iccs             |           | 190  | 250  | mA    |

#### NOTES:

- 1. Icc (operating) is specified with no output current. Icc (operating) increases with faster cycle times and greater output loading.
- 2. "Device idle" means device is deselected ( $\overline{CE} \geq V_{H}$ ) Clock is running at max frequency and Addresses are switching each cycle.
- 3. Typical values are measured at 3.3V, 25°C. Icc (operating) is specified at specified frequency.

#### **BGA CAPACITANCE**

| Description                                | Conditions                       | Symbol | Тур | Max | Units |
|--------------------------------------------|----------------------------------|--------|-----|-----|-------|
| Address Input Capacitance <sup>1</sup>     | $T_A = 25^{\circ}C; f = 1MHz$    | Cı     | 5   | 8   | рF    |
| Input/Output Capacitance (DQ) <sup>1</sup> | $T_A = 25^{\circ}C$ ; $f = 1MHz$ | Co     | 8   | 10  | рF    |
| Control Input Capacitance <sup>1</sup>     | $T_A = 25^{\circ}C$ ; $f = 1MHz$ | CA     | 5   | 8   | рF    |
| Clock Input Capacitance <sup>1</sup>       | $T_A = 25^{\circ}C; f = 1MHz$    | Сск    | 4   | 6   | рF    |

#### NOTE:

1. This parameter is sampled.

## **SSRAM AC CHARACTERISTICS (EDI9LC644V)**

|                                               | Symbol | 200 | MHz | <u>166MHz</u> |     | <u>150MHz</u> |     | <u>133MHz</u> |     |       |
|-----------------------------------------------|--------|-----|-----|---------------|-----|---------------|-----|---------------|-----|-------|
| Parameter                                     | '      | Min | Max | Min           | Max | Min           | Max | Min           | Max | Units |
| Clock Cycle Time                              | tkhkh  | 5   |     | 6             |     | 7             |     | 8             |     | ns    |
| Clock HIGH Time                               | tklkh  | 1.6 |     | 2.4           |     | 2.6           |     | 2.8           |     | ns    |
| Clock LOW Time                                | tkhkl  | 1.6 |     | 2.4           |     | 2.6           |     | 2.8           |     | ns    |
| Clock to output valid                         | tkhqv  |     | 2.5 |               | 3.5 |               | 3.8 |               | 4.0 | ns    |
| Clock to output invalid                       | tкнах  | 1.5 |     | 1.5           |     | 1.5           |     | 1.5           |     | ns    |
| Clock to output on Low-Z                      | tkqlz  | 0   |     | 0             |     | 0             |     | 0             |     | ns    |
| Clock to output in High-Z                     | tkqhz  | 1.5 | 3   | 1.5           | 3.5 | 1.5           | 3.8 | 1.5           | 4.0 | ns    |
| Output Enable to output valid                 | toelav |     | 2.5 |               | 3.5 |               | 3.8 |               | 4.0 | ns    |
| Output Enable to output in Low-Z              | toelz  | 0   |     | 0             |     | 0             |     | 0             |     | ns    |
| Output Enable to output in High-Z             | toehz  |     | 3.0 |               | 3.5 |               | 3.5 |               | 3.8 | ns    |
| Address, Control, Data-in Setup Time to Clock | ts     | 1.5 |     | 1.5           |     | 1.5           |     | 1.5           |     | ns    |
| Address, Control, Data-in Hold Time to Clock  | tн     | 0.5 |     | 0.5           |     | 0.5           |     | 0.5           |     | ns    |

## **SSRAM OPERATION TRUTH TABLE**

| Operation                    | Address Used | SSCE | SSADS | SSWE | SSOE | DQ     |
|------------------------------|--------------|------|-------|------|------|--------|
| Deselected Cycle, Power Down | None         | Н    | L     | X    | X    | High-Z |
| WRITE Cycle, Begin Burst     | External     | L    | L     | L    | X    | D      |
| READ Cycle, Begin Burst      | External     | L    | L     | Н    | L    | Q      |
| READ Cycle, Begin Burst      | External     | L    | L     | Н    | Н    | High-Z |
| READ Cycle, Suspend Burst    | Current      | X    | Н     | Н    | L    | Q      |
| READ Cycle, Suspend Burst    | Current      | X    | Н     | Н    | Н    | High-Z |
| READ Cycle, Suspend Burst    | Current      | Н    | Н     | Н    | L    | Q      |
| READ Cycle, Suspend Burst    | Current      | Н    | Н     | Н    | Н    | High-Z |
| WRITE Cycle, Suspend Burst   | Current      | X    | Н     | L    | X    | D      |
| WRITE Cycle, Suspend Burst   | Current      | Н    | Н     | L    | X    | D      |

#### Note:

- 1. X means "don't care", H means logic HIGH. L means logic LOW.
- 2. All inputs except \$\overline{SSOE}\$ must meet setup and hold times around the rising edge (LOW to HIGH) of SSCLK.
- 3. Suspending burst generates wait cycle
- 4. For a write operation following a read operation, SSOE must be HIGH before the input data required setup time plus High-Z time for SSOE and staying HIGH though out the input data hold time.
- 5. This device contains circuitry that will ensure the outputs will be in High-Z during power-up.

## **SSRAM PARTIAL TRUTH TABLE**

| Function               | SSWE | BWEO | BWE1 | BWE2 | BWE3 |
|------------------------|------|------|------|------|------|
| READ                   | Н    | X    | Χ    | X    | Х    |
| WRITE one Byte (DQ0-7) | L    | L    | Н    | Н    | Н    |
| WRITE all Bytes        | L    | L    | L    | L    | L    |







## **SDRAM AC CHARACTERISTICS**

|                                              |                 |      | <u>125</u> | MHz    | 100 | <u>100MHz</u> |     | <u>MHz</u> |       |
|----------------------------------------------|-----------------|------|------------|--------|-----|---------------|-----|------------|-------|
| Parameter                                    |                 |      | Min        | Max    | Min | Max           | Min | Max        | Units |
| Clock Cycle Time <sup>1</sup>                | CL = 3          | tcc  | 8          | 1000   | 10  | 1000          | 12  | 1000       | ns    |
|                                              | CL = 2          | tcc  | 10         | 1000   | 12  | 1000          | 15  | 1000       |       |
| Clock to valid Output delay <sup>1,2</sup>   |                 | tsac |            | 6      |     | 7             |     | 8          | ns    |
| Output Data Hold Time <sup>2</sup>           |                 | tон  | 3          |        | 3   |               | 3   |            | ns    |
| Clock HIGH Pulse Width <sup>3</sup>          |                 | tсн  | 3          |        | 3   |               | 3   |            | ns    |
| Clock LOW Pulse Width <sup>3</sup>           |                 | tcı  | 3          |        | 3   |               | 3   |            | ns    |
| Input Setup Time <sup>3</sup>                |                 | tss  | 2          |        | 2   |               | 2   |            | ns    |
| Input Hold Time <sup>3</sup>                 |                 | tsн  | 1          |        | 1   |               | 1   |            | ns    |
| CLK to Output Low-Z <sup>2</sup>             |                 | tsız | 2          |        | 2   |               | 2   |            | ns    |
| CLK to Output High-Z                         |                 | tsHZ |            | 7      |     | 7             |     | 8          | ns    |
| Row Active to Row Active Delay <sup>4</sup>  |                 | trrd | 20         |        | 20  |               | 24  |            | ns    |
| RAS to CAS Delay4                            |                 | trcd | 20         |        | 20  |               | 24  |            | ns    |
| Row Precharge Time <sup>4</sup>              |                 | trp  | 20         |        | 20  |               | 24  |            | ns    |
| Row Active Time <sup>4</sup>                 |                 | tras | 50         | 10,000 | 50  | 10,000        | 60  | 10,000     | ns    |
| Row Cycle Time - Operation <sup>4</sup>      |                 | trc  | 70         |        | 80  |               | 90  |            | ns    |
| Row Cycle Time - Auto Refresh <sup>4,8</sup> |                 | trfc | 70         |        | 80  |               | 90  |            | ns    |
| Last Data in to New Column Address Del-      | ay <sup>5</sup> | tcdl | 1          |        | 1   |               | 1   |            | CLK   |
| Last Data in to Row Precharge <sup>5</sup>   |                 | trdl | 1          |        | 1   |               | 1   |            | CLK   |
| Last Data in to Burst Stop <sup>5</sup>      |                 | tbdl | 1          |        | 1   |               | 1   |            | CLK   |
| Column Address to Column Address Del         | ay <sup>6</sup> | tccp | 1.5        |        | 1.5 |               | 1.5 |            | CLK   |
| Number of Valid Output Data <sup>7</sup>     |                 |      | 2          |        | 2   |               | 2   |            | 02    |
|                                              |                 |      | 1          |        | 2   |               | 1   |            | ea    |

- 1. Parameters depend on programmed CAS latency.
- 2. If clock rise time is longer than 1ns (trise/2 -0.5)ns should be added to the parameter.
- 3. Assumed input rise and fall time = 1ns. If trise of trail are longer than 1ns. [(trise = trail)/2] 1ns should be added to the parameter.
- 4. The minimum number of clock cycles required is determined by dividing the minimum time required by the clock cycle time and then rounding up to the next higher integer.
- 5. Minimum delay is required to complete write.
- 6. All devices allow every cycle column address changes.
- 7. In case of row precharge interrupt, auto precharge and read burst stop.
- 8. A new command may be given trac after self-refresh exit.

## **CLOCK FREQUENCY AND LATENCY PARAMETERS - 125MHZ SDRAM**

 $(U_{NIT} = NUMBER OF CLOCK)$ 

| Frequency       | CAS     | trc  | tras | trp  | trrd | trcd | tccp | tcdl | trdl |
|-----------------|---------|------|------|------|------|------|------|------|------|
|                 | Latency | 70ns | 50ns | 20ns | 20ns | 20ns | 10ns | 10ns | 10ns |
| 125MHz (8.0ns)  | 3       | 9    | 6    | 3    | 2    | 3    | 1    | 1    | 1    |
| 100MHz (10.0ns) | 3       | 7    | 5    | 2    | 2    | 2    | 1    | 1    | 1    |
| 83MHz (12.0ns)  | 2       | 6    | 4    | 2    | 2    | 2    | 1    | 1    | 1    |

## **CLOCK FREQUENCY AND LATENCY PARAMETERS - 100MHZ SDRAM**

 $(U_{NIT} = NUMBER OF CLOCK)$ 

| Frequency       | CAS     | trc  | tras | trp  | trrd | trod | tcco | tcdl | trdl |
|-----------------|---------|------|------|------|------|------|------|------|------|
|                 | Latency | 70ns | 50ns | 20ns | 20ns | 20ns | 10ns | 10ns | 10ns |
| 100MHz (12.0ns) | 3       | 7    | 5    | 2    | 2    | 2    | 1    | 1    | 1    |
| 83MHz (12.0ns)  | 2       | 6    | 5    | 2    | 2    | 2    | 1    | 1    | 1    |

## REFRESH CYCLE PARAMETERS

|                               |        | <u>-10</u> |     | <u>=</u> |     |       |
|-------------------------------|--------|------------|-----|----------|-----|-------|
| Parameter                     | Symbol | Min        | Max | Min      | Max | Units |
| Refresh Period <sup>1,2</sup> | tref   | _          | 64  | _        | 64  | ms    |

#### NOTES:

1. 4096 cycles

#### SDRAM COMMAND TRUTH TABLE

| Function                  |                     |   | SDRAS | SDCAS | SDWE | BWE | A <sub>11</sub> | SDA <sub>10</sub><br>A <sub>9-0</sub> | Notes |
|---------------------------|---------------------|---|-------|-------|------|-----|-----------------|---------------------------------------|-------|
| Mode Register             | Set                 | L | L     | L     | L    | Х   | OP C            | OP CODE                               |       |
| Auto Refresh (            | CBR)                | L | L     | L     | Н    | Х   | Х               | Х                                     |       |
| Precharge                 | Single Bank         | L | L     | Н     | L    | Х   | BA              | L                                     | 2     |
|                           | Precharge all Banks | L | L     | Н     | L    | Х   | Х               | Н                                     |       |
| Bank Activate             |                     | L | L     | Н     | Н    | Х   | BA              | Row Address                           | 2     |
| Write                     |                     | L | Н     | L     | L    | Х   | BA              | L                                     | 2     |
| Write with Auto Precharge |                     | L | Н     | L     | L    | Х   | BA              | Н                                     | 2     |
| Read                      |                     | L | Н     | L     | L    | Х   | BA              | L                                     | 2     |
| Read with Auto            | o Precharge         | L | Н     | L     | Н    | Х   | BA              | Н                                     | 2     |
| Burst Termination         |                     | L | Н     | Н     | L    | Х   | Х               | Х                                     | 3     |
| No Operation              |                     | L | Н     | Н     | Н    | Х   | Х               | Х                                     |       |
| Device Deselect           |                     | Н | Х     | Х     | Х    | Х   | Х               | Х                                     |       |
| Data Write/Out            | Х                   | Х | Х     | Х     | L    | Х   | Х               | 4                                     |       |
| Data Mask/Out             | put Disable         | Х | Х     | Х     | Х    | Н   | Х               | Х                                     | 4     |

- 1. All of the SDRAM operations are defined by states of  $\overline{SDCE}$ ,  $\overline{SDWE}$ ,  $\overline{SDRAS}$ ,  $\overline{SDCAS}$ , and  $BWE_{\Lambda,3}$  at the positive rising edge of the clock.
- 2. Bank Select (BA), if  $A_{11}=0$  then bank A is selected, if BA=1 then bank B is selected.
- 3. During a Burst Write cycle there is a zero clock delay, for a Burst Read cycle the delay is equal to the CAS latency.
- 4. The BWE has two functions for the data DQ Read and Write operations. During a Read cycle, when BWE goes high at a clock timing the data outputs are disabled and become high impedance after a two clock delay. BWE also provides a data mask function for Write cycles. When it activates, the Write operation at the clock is prohibited (zero clock latency).

<sup>2.</sup> Any time that the Refresh Period has been exceeded, a minimum of two Auto (CBR) Refresh commands must be given to "wake-up" the device.



## **SDRAM CURRENT STATE TRUTH TABLE**

| Current State  |      |       |       | Comma | ınd         |             | Action               |                                          | Notes |
|----------------|------|-------|-------|-------|-------------|-------------|----------------------|------------------------------------------|-------|
|                | SDCE | SDRAS | SDCAS | SDWE  | A11<br>(BA) | SD A10-A0   | Description          |                                          |       |
|                | L    | L     | L     | L     | Ol          | Code        | Mode Register Set    | Set the Mode Register                    | 1     |
|                | L    | L     | L     | Н     | Х           | Х           | Auto or Self Refresh | Start Auto                               | 1     |
|                | L    | L     | Н     | L     | Χ           | Х           | Precharge            | No Operation                             |       |
|                | L    | L     | Н     | Н     | BA          | Row Address | Bank Activate        | Activate the specified bank and row      |       |
| Idle           | L    | Н     | L     | L     | BA          | Column      | Write w/o Precharge  | ILLEGAL                                  | 2     |
|                | L    | Н     | L     | Н     | BA          | Column      | Read w/o Precharge   | ILLEGAL                                  | 1     |
|                | L    | Н     | Н     | L     | X           | Х           | Burst Termination    | No Operation                             | 1     |
|                | L    | Н     | Н     | Н     | Х           | Х           | No Operation         | No Operation                             |       |
|                | Н    | Х     | Х     | Х     | Х           | Х           | Device Deselect      | No Operation                             |       |
|                | L    | L     | L     | L     | OF          | Code        | Mode Register Set    | ILLEGAL                                  |       |
|                | L    | L     | L     | Н     | X           | Х           | Auto or Self Refresh | ILLEGAL                                  |       |
|                | L    | L     | Н     | L     | X           | Х           | Precharge            | Precharge                                | 3     |
|                | ī    | L     | Н     | Н     | BA          | Row Address | Bank Activate        | ILLEGAL                                  | 1     |
| Row Active     | L    | Н     | L     | L     | BA          | Column      | Write                | Start Write; Determine if Auto Precharge | 4,5   |
| NOTE / TOUTE   | L    | Н     | L     | Н     | BA          | Column      | Read                 | Start Read; Determine if Auto Precharge  | 4,5   |
|                | L    | H     | Н     | L     | X           | X           | Burst Termination    | ,                                        | 4,3   |
|                |      |       |       |       |             |             |                      | No Operation                             |       |
|                | L    | Н     | Н     | Н     | X           | X           | No Operation         | No Operation                             |       |
|                | H    | X     | X     | X     | X           | X           | Device Deselect      | No Operation                             |       |
|                | L    | L     | L     | L     |             | Code        | Mode Register Set    | ILLEGAL                                  |       |
|                | L    | L     | L     | Н     | Х           | Х           | Auto or Self Refresh | ILLEGAL                                  |       |
|                | L    | L     | Н     | L     | X           | Х           | Precharge            | Terminate Burst; Start the Precharge     |       |
|                | L    | L     | Н     | Н     | BA          | Row Address | Bank Activate        | ILLEGAL                                  | 2     |
| Read           | L    | Н     | L     | L     | BA          | Column      | Write                | Terminate Burst; Start the Write cycle   | 5,6   |
|                | L    | Н     | L     | Н     | BA          | Column      | Read                 | Terminate Burst; Start a new Read cycle  | 5,6   |
|                | L    | Н     | Н     | L     | Х           | Х           | Burst Termination    | Terminate the Burst                      |       |
|                | L    | Н     | Н     | Н     | Х           | Х           | No Operation         | Continue the Burst                       |       |
|                | Н    | X     | Х     | Х     | Х           | Х           | Device Deselect      | Continue the Burst                       |       |
|                | L    | L     | L     | L     | OF          | Code        | Mode Register Set    | ILLEGAL                                  |       |
|                | L    | L     | L     | Н     | Χ           | Х           | Auto or Self Refresh | ILLEGAL                                  |       |
|                | L    | L     | Н     | L     | X           | Х           | Precharge            | Terminate Burst; Start the Precharge     |       |
|                | L    | L     | Н     | I     | BA          | Row Address | Bank Activate        | ILLEGAL                                  | 2     |
| Write          | L    | Н     | L     | L     | BA          | Column      | Write                | Terminate Burst; Start a new Write cycle | 5,6   |
|                | L    | Н     | L     | Н     | BA          | Column      | Read                 | Terminate Burst; Start the Read cycle    | 5,6   |
|                | L    | Н     | Н     | L     | Х           | Х           | Burst Termination    | Terminate the Burst                      |       |
|                | L    | Н     | Н     | Н     | Х           | Х           | No Operation         | Continue the Burst                       |       |
|                | Н    | X     | X     | Х     | X           | Х           | Device Deselect      | Continue the Burst                       |       |
|                | L    | L     | L     | L     |             | Code        | Mode Register Set    | ILLEGAL                                  |       |
|                | L    | L     | L     | Н     | X           | Х           | Auto or Self Refresh |                                          |       |
|                | L    | L     | Н     | L     | X           | X           | Precharge            | ILLEGAL                                  | 2     |
| Read with      | L    | L     | H     | Н     | BA          | Row Address | Bank Activate        | ILLEGAL                                  | 2     |
| Auto Precharge | L    | Н     | L     | L     | BA          | Column      | Write                | ILLEGAL                                  |       |
| Auto Frecharge |      |       |       |       |             |             |                      |                                          |       |
|                | L    | H     | L     | H     | BA          | Column      | Read                 | ILLEGAL                                  |       |
|                | L    | H     | Н     | L     | X           | X           | Burst Termination    | ILLEGAL                                  |       |
|                | L    | Н     | Н     | Н     | X           | X           | No Operation         | Continue the Burst                       |       |
|                | Н    | X     | X     | Х     | Х           | Х           | Device Deselect      | Continue the Burst                       |       |



# **SDRAM CURRENT STATE TRUTH TABLE (CONT.)**

|                  |      |       |       | Comma | and                     |                                    | OIII IABLE           | A =#:==                                  |       |
|------------------|------|-------|-------|-------|-------------------------|------------------------------------|----------------------|------------------------------------------|-------|
| Current State    | SDCE | SDRAS | SDCAS | SDWE  | A <sub>11</sub><br>(BA) | SD A <sub>10</sub> -A <sub>0</sub> | Description          | Action                                   | Notes |
|                  | L    | L     | L     | L     |                         | Code                               | Mode Register Set    | ILLEGAL                                  |       |
|                  | L    | L     | L     | Н     | Х                       | Х                                  | Auto or Self Refresh | ILLEGAL                                  |       |
|                  | L    | L     | Н     | L     | Х                       | Х                                  | Precharge            | ILLEGAL                                  | 2     |
| Write with       | L    | L     | Н     | Н     | BA                      | Row Address                        | Bank Activate        | ILLEGAL                                  | 2     |
| Auto Precharge   | L    | Н     | L     | L     | BA                      | Column                             | Write                | ILLEGAL                                  |       |
|                  | L    | Н     | L     | Н     | BA                      | Column                             | Read                 | ILLEGAL                                  |       |
|                  | L    | Н     | Н     | L     | Х                       | Х                                  | Burst Termination    | ILLEGAL                                  |       |
|                  | L    | Н     | Н     | Н     | Х                       | Х                                  | No Operation         | Continue the Burst                       |       |
|                  | Н    | Х     | Х     | Х     | Х                       | Х                                  | Device Deselect      | Continue the Burst                       |       |
|                  | L    | L     | L     | L     | 0                       | P Code                             | Mode Register Set    | ILLEGAL                                  |       |
|                  | L    | L     | L     | I     | Х                       | X                                  | Auto or Self Refresh | ILLEGAL                                  |       |
|                  | L    | L     | Н     | L     | Х                       | Х                                  | Precharge            | No Operation; Bank(s) idle after tRP     |       |
|                  | L    | L     | Н     | H     | BA                      | Row Address                        | Bank Activate        | ILLEGAL                                  | 2     |
| Precharging      | L    | Н     | L     | L     | BA                      | Column                             | Write w/o Precharge  | ILLEGAL                                  | 2     |
|                  | L    | Н     | L     | Н     | BA                      | Column                             | Read w/o Precharge   | ILLEGAL                                  | 2     |
|                  | L    | Н     | Н     | L     | Х                       | Х                                  | Burst Termination    | No Operation; Bank(s) idle after tRP     |       |
|                  | L    | Н     | Н     | Н     | Х                       | Х                                  | No Operation         | No Operation; Bank(s) idle after tRP     |       |
|                  | Н    | Х     | Х     | Х     | Х                       | Х                                  | Device Deselect      | No Operation; Bank(s) idle after tRP     |       |
|                  | L    | L     | L     | L     | OI                      | Code                               | Mode Register Set    | ILLEGAL                                  |       |
|                  | L    | L     | L     | Н     | Х                       | Х                                  | Auto or Self Refresh | ILLEGAL                                  |       |
|                  | L    | L     | Н     | L     | Х                       | Х                                  | Precharge            | ILLEGAL                                  | 2     |
|                  | L    | L     | Н     | Н     | BA                      | Row Address                        | Bank Activate        | ILLEGAL                                  | 2     |
| Row Activating   | L    | Н     | L     | L     | BA                      | Column                             | Write                | ILLEGAL                                  | 2     |
|                  | L    | Н     | L     | Н     | BA                      | Column                             | Read                 | ILLEGAL                                  | 2     |
|                  | L    | Н     | Н     | L     | Х                       | Х                                  | Burst Termination    | No Operation; Row active after tRCD      |       |
|                  | L    | Н     | Н     | Н     | Х                       | Х                                  | No Operation         | No Operation; Row active after tRCD      |       |
|                  | Н    | X     | Х     | Х     | Х                       | Х                                  | Device Deselect      | No Operation; Row active after tRCD      |       |
|                  | L    | L     | L     | L     | OI                      | Code                               | Mode Register Set    | ILLEGAL                                  |       |
|                  | L    | L     | L     | Н     | Х                       | Х                                  | Auto orSelf Refresh  | ILLEGAL                                  |       |
|                  | L    | L     | Н     | L     | Х                       | Х                                  | Precharge            | ILLEGAL                                  | 2     |
|                  | L    | L     | Н     | Н     | BA                      | Row Address                        | Bank Activate        | ILLEGAL                                  | 2     |
| Write Recovering | L    | Н     | L     | L     | BA                      | Column                             | Write                | Start Write; Determine if Auto Precharge | 6     |
|                  | L    | Н     | L     | Н     | BA                      | Column                             | Read                 | Start Read; Determine if Auto Precharge  | 6     |
|                  | L    | Н     | Н     | L     | Х                       | Х                                  | Burst Termination    | No Operation; Row active after tDPL      |       |
|                  | L    | Н     | Н     | Н     | Х                       | Х                                  | No Operation         | No Operation; Row active after tDPL      |       |
|                  | Н    | X     | Х     | Х     | Х                       | Х                                  | Device Deselect      | No Operation; Row active after tDPL      |       |
|                  | L    | L     | L     | L     | OI                      | Code                               | Mode Register Set    | ILLEGAL                                  |       |
|                  | L    | L     | L     | Н     | Х                       | Х                                  | Auto orSelf Refresh  | ILLEGAL                                  |       |
|                  | L    | L     | Н     | L     | Х                       | Х                                  | Precharge            | ILLEGAL                                  | 2     |
| Write Recovering | L    | L     | Н     | Н     | BA                      | Row Address                        | Bank Activate        | ILLEGAL                                  | 2     |
| with Auto        | L    | Н     | L     | L     | BA                      | Column                             | Write                | ILLEGAL                                  | 2,6   |
| Precharge        | L    | Н     | L     | Н     | BA                      | Column                             | Read                 | ILLEGAL                                  | 2,6   |
|                  | L    | Н     | Н     | L     | X                       | Х                                  | Burst Termination    | No Operation; Precharge after tDPL       |       |
|                  | L    | Н     | Н     | Н     | Х                       | Х                                  | No Operation         | No Operation; Precharge after tDPL       |       |
|                  | Н    | Х     | Х     | Х     | Х                       | Х                                  | Device Deselect      | No Operation; Precharge after tDPL       |       |



# **SDRAM CURRENT STATE TRUTH TABLE (CONT.)**

| Current State |      |       |       | Comma | ind                     |                                    |                      | Action                                    | Notes |
|---------------|------|-------|-------|-------|-------------------------|------------------------------------|----------------------|-------------------------------------------|-------|
|               | SDCE | SDRAS | SDCAS | SDWE  | A <sub>11</sub><br>(BA) | SD A <sub>10</sub> -A <sub>0</sub> | Description          |                                           |       |
|               | L    | L     | L     | L     | OF                      | Code                               | Mode Register Set    | ILLEGAL                                   |       |
|               | L    | L     | L     | Н     | X                       | X                                  | Auto or Self Refresh | ILLEGAL                                   |       |
|               | L    | L     | Н     | L     | X                       | Х                                  | Precharge            | ILLEGAL                                   |       |
|               | L    | L     | Н     | Н     | BA                      | Row Address                        | Bank Activate        | ILLEGAL                                   |       |
| Refreshing    | L    | Н     | L     | L     | BA                      | Column                             | Write                | ILLEGAL                                   |       |
|               | L    | Н     | L     | Н     | BA                      | Column                             | Read                 | ILLEGAL                                   |       |
|               | L    | Н     | Н     | L     | X                       | Х                                  | Burst Termination    | No Operation; Idle after tRC              |       |
|               | L    | Н     | Н     | Н     | X                       | Х                                  | No Operation         | No Operation; Idle after tRC              |       |
|               | Н    | X     | Х     | Χ     | X                       | Х                                  | Device Deselect      | No Operation; Idle after tRC              |       |
|               | L    | L     | L     | L     | OF                      | Code                               | Mode Register Set    | ILLEGAL                                   |       |
|               | L    | L     | L     | Н     | Х                       | Х                                  | Auto or Self Refresh | ILLEGAL                                   |       |
|               | L    | L     | Н     | L     | Х                       | Х                                  | Precharge            | ILLEGAL                                   |       |
| Mode Register | L    | L     | Н     | Н     | BA                      | Row Address                        | Bank Activate        | ILLEGAL                                   |       |
| Accessing     | L    | Н     | L     | L     | BA                      | Column                             | Write                | ILLEGAL                                   |       |
|               | L    | Н     | L     | Н     | BA                      | Column                             | Read                 | ILLEGAL                                   |       |
|               | L    | Н     | Н     | L     | Х                       | Х                                  | Burst Termination    | ILLEGAL                                   |       |
|               | L    | Н     | Н     | Н     | Х                       | Х                                  | No Operation         | No Operation; Idle after two clock cycles |       |
|               | Н    | X     | Х     | Х     | X                       | Х                                  | Device Deselect      | No Operation; Idle after two clock cycles |       |

- 1. Both Banks must be idle otherwise it is an illegal action.
- 2. The Current State refers only refers to one of the banks, if BA selects this bank then the action is illegal. If BA selects the bank not being referenced by the Current State then the action may be legal depending on the state of that bank.
- 3. The minimum and maximum Active time (tras) must be satisfied.
- 4. The  $\overline{RAS}$  to  $\overline{CAS}$  Delay (trcp) must occur before the command is given.
- 5. Address SDA10 is used to determine if the Auto Precharge function is activated.
- 6. The command must satisfy any bus contention, bus turn around, and/or write recovery requirements. The command is illegal if the minimum bank to bank delay time (trip) is not satisfied.







<sup>1.</sup> Minimum row cycle times are required to complete internal DRAM operation.

<sup>2</sup> Row precharge can interrupt burst on any cycle. (CAS Latency - 1) number of valid output data is available after Row precharge. Last valid output will be Hi-Z (tsHz) after the clock.

<sup>3.</sup> Access time from Row active command. tcc \*(trcD + CAS Latency - 1) + tsac.

<sup>4.</sup> Output will be Hi-Z after the end of burst. (1, 2, 4, 8 & Full page bit burst)



- 1. To write data before burst read ends. BWE should be asserted three cycle prior to write command to avoid bus contention.
- 2. Row precharge will interrupt writing. Last data input, trol before Row precharge will be written.
- 3. BWE should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally.



- 1. SDCE can be "don't care" when SDRAS, SDCAS and SDWE are high at the clock going high edge.
- 2. To interrupt a burst read by Row precharge, both the read and the precharge banks must be the same.



#### Notes:

- 1. To interrupt burst write by Row precharge,  $\overline{BWE}$  should be asserted to mask invalid input data.
- 2. To interrupt a burst read by Row precharge, both the read and the precharge banks must be the same.







- 1. At full page mode, burst is end at the end of burst. So auto precharge is possible.
- About the valid DQs after burst stop, it is the same as the case of SDRAS interrupt. Both cases are illustrated in the above timing diagram. See the label
  1, 2 on each of them. But at burst write, burst stop and SDRAS interrupt should be compared carefully. Refer to the timing diagram of "Full page write
  burst stop cycle".
- 3. Burst stop is valid at every burst length.



- 1. At full page mode, burst is end at the end of burst. So auto precharge is possible.
- 2. Data-in at the cycle of interrupted by precharge can not be written into the corresponding memory cell. It is defined by AC parameter of trou.

  BWE at write interrupt by precharge command is needed to prevent invalid write.

BWE should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally.

3. Burst stop is valid at every burst length.



- 1. BRSW modes enabled by setting  $A_{\rm g}$  "High" at MRS (Mode Register Set).
  - At the BRSW Mode, the burst length at Write is fixed to "1" regardless of programmed burst length.
- 2. When BRSW write command with auto precharge is executed, keep it in mind that teas should not be violated. Auto precharge is executed at the burst-end cycle, so in the case of BRSW write command, the next cycle starts the precharge.



### MODE REGISTER SET CYCLE

- 1. SDCE, SDRAS, SDCAS & SDWE activation at the same clock cycle with address key will set internal mode register.
- 2. Minimum 2 clock cycles should be met before new SDRAS activation.
- 7. Please refer to Mode Register Set table.



## ORDERING INFORMATION

| Part Number      | SSRAM Access | SDRAM Access |
|------------------|--------------|--------------|
| EDI9LC644V2012BC | 200MHz       | 125MHz       |
| EDI9LC644V2010BC | 200MHz       | 100MHz       |
| EDI9LC644V1612BC | 166MHz       | 125MHz       |
| EDI9LC644V1610BC | 166MHz       | 100MHz       |
| EDI9LC644V1512BC | 150MHz       | 125MHz       |
| EDI9LC644V1510BC | 150MHz       | 100MHz       |
| EDI9LC644V1312BC | 133MHz       | 125MHz       |
| EDI9LC644V1310BC | 133MHz       | 100MHz       |

