## Quad, High-Voltage EL Lamp Driver with I²C Interface


#### Abstract

General Description The MAX14521E is a quad-output high-voltage DC-AC converter that drives four electroluminescent (EL) lamps. The device features a 2.7 V to 5.5 V input range that allows the device to accept a variety of voltage sources such as single-cell lithium-ion (Li+) batteries. The lamp outputs of the device generate up to $300 \mathrm{VP-p}$ for maximum lamp brightness. The high-voltage outputs are ESD protected up to $\pm 15 \mathrm{kV}$ Human Body Model (HBM), $\pm 6 \mathrm{kV}$ Contact Discharge, and $\pm 8 \mathrm{kV}$ Air Gap Discharge, as specified in IEC 61000-4-2. The MAX14521E uses a high-voltage full-bridge output stage to convert the high voltage generated by the boost converter to a sinusoidal output waveform. The MAX14521E utilizes a high-frequency spread-spectrum oscillator to reduce the amount of EMI/EFI generated by the boost-converter circuit. The MAX14521E provides an I2C interface to set the boost converter and EL output switching frequencies through an 8-bit register and the peak output voltages with 5 bits of resolution. The MAX14521E also provides an adjustable automatic ramping feature that slowly increases or decreases the peak output voltage when a change is made to the output amplitude. The slew rate of the automatic ramp is set with 3 bits of resolution through the $\mathrm{I}^{2} \mathrm{C}$ interface and it is independent for each channel. The MAX14521E features an audio auxiliary input AUX that modulates the EL output voltage and frequency for dynamic lighting effects. The MAX14521E is available in a small, $4 \mathrm{~mm} \times 4 \mathrm{~mm}$, 24-pin TQFN package, and specified over the extended $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ operating temperature range.


Applications
Keypad Backlighting
LCD Backlighting
PDAs
Smartphones
Automotive Instruments Clusters

## Pin Configuration appears on last page

Features
-300VP-p Maximum Output for Highest Brightness

- ESD-Protected EL Lamp Outputs $\pm 15 k V$ Human Body Model $\pm 6 \mathrm{kV}$ IEC 61000-4-2 Contact ESD Protection $\pm 8 k V$ IEC 61000-4-2 Air Gap Discharge
- 2.7V to 5.5V Input Voltage Range
- $I^{2}$ C Interface for Control of Brightness, EL Frequency, Boost Frequency, Shape
- Sinusoidal Output for Low Audible Noise
- Individual Dimming Control
- Individually Adjustable Output Brightness Ramping Rate
- $\pm 3 \%$ EL Output Frequency Accuracy for Truest EL Panel Color
- Audio Input for Dynamic Lighting Effects
- Spread-Spectrum Boost Converter
- 100nA Shutdown Current
- Space-Saving, 4mm x 4mm, 24-Pin TQFN Package

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :---: | :---: | :---: |
| MAX14521EETG + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 TQFN-EP* |

+ Denotes a lead(Pb)-free/RoHS-compliant package. ${ }^{*} E P=$ Exposed pad.

Typical Operating Circuit


## Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2} C$ Interface

## ABSOLUTE MAXIMUM RATINGS



Package Junction-to-Ambient Thermal Resistance ( $\theta_{J A}$ )
Package Junction-to-Case Thermal Resistance ( $\theta_{\mathrm{JC}}$ )
(Note 1) ........................................................................ $3^{\circ} \mathrm{C} / \mathrm{W}$
Operating Temperature Range ............................ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range ............................. $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{O}$
Junction Temperature ..................................................... $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10s) ................................. $+300^{\circ} \mathrm{C}$

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a fourlayer board. For detailed information on package thermal considerations, refer to www.maxim-ic.com/thermal-tutorial.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

## ELECTRICAL CHARACTERISTICS

$\left(V_{D D}=+2.7 \mathrm{~V}\right.$ to +5.5 V , total $C_{L A M P}=10 \mathrm{nF}, \mathrm{CCS}=3.3 \mathrm{nF}$, tapped inductor $=2.3 \mu \mathrm{H} / 115 \mu \mathrm{H}, 1: 7$ ratio $(\mathrm{ISAT}=0.7 \mathrm{~A}, \mathrm{RS}=1 \Omega)$, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=3.7 \mathrm{~V}$.) (Note 2)


## Quad, High-Voltage EL Lamp Driver with I²C Interface

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{D D}=+2.7 \mathrm{~V}\right.$ to +5.5 V , total $\mathrm{C}_{\mathrm{LAMP}}=10 \mathrm{nF}, \mathrm{CCS}=3.3 \mathrm{nF}$, tapped inductor $=2.3 \mu \mathrm{H} / 115 \mu \mathrm{H}, 1: 7$ ratio $($ ISAT $=0.7 \mathrm{~A}, \mathrm{RS}=1 \Omega)$, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=3.7 \mathrm{~V}$.) (Note 2)


## Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2}$ C Interface

ELECTRICAL CHARACTERISTICS (continued)
$\left(V_{D D}=+2.7 \mathrm{~V}\right.$ to +5.5 V , total $C_{L A M P}=10 \mathrm{nF}, \mathrm{C} C S=3.3 \mathrm{nF}$, tapped inductor $=2.3 \mu \mathrm{H} / 115 \mu \mathrm{H}, 1: 7$ ratio $(\mathrm{ISAT}=0.7 \mathrm{~A}, \mathrm{RS}=1 \Omega)$,
$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=3.7 \mathrm{~V}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Leakage Current | ILKG |  | -1 |  | +1 | $\mu \mathrm{A}$ |
| Output Low Voltage | VOL | $\mathrm{ISINK}=3 \mathrm{~mA}$ |  |  | 0.4 | V |
| Input/Output Capacitance | $\mathrm{Cl}_{1 / \mathrm{O}}$ |  |  | 10 |  | pF |
| Serial-Clock Frequency | fscl |  |  |  | 400 | kHz |
| Clock Low Period | tlow |  | 1.3 |  |  | $\mu \mathrm{s}$ |
| Clock High Period | thigh |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| Bus Free Time | tBUF |  | 1.3 |  |  | $\mu \mathrm{s}$ |
| START Setup Time | tSU, STA |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| START Hold Time | thD, STA |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| STOP Setup Time | tSu,STO |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| Data In Setup Time | tSu, DAT |  | 100 |  |  | ns |
| Data In Hold Time | thD, DAT |  | 0 |  | 900 | ns |
| Receive SCL/SDA Minimum Rise Time | $t_{R}$ |  |  | $\begin{gathered} 20+ \\ 0.1 C_{B} \end{gathered}$ |  | ns |
| Receive SCL/SDA Maximum Rise Time | tR |  |  | 300 |  | ns |
| Receive SCL/SDA Minimum Fall Time | $\mathrm{tF}_{\text {F }}$ |  |  | $\begin{gathered} 20+ \\ 0.1 C_{B} \end{gathered}$ |  | ns |
| Receive SCL/SDA Maximum Fall Time | $\mathrm{tF}_{\text {F }}$ |  |  | 300 |  | ns |
| Transmit SDA Fall Time | $\mathrm{tF}_{\text {F }}$ | $C_{B}=400 p F$ | $\begin{gathered} 20+ \\ 0.1 C_{B} \end{gathered}$ |  | 300 | ns |
| SCL/SDA Noise Suppression Time | $t$ |  |  | 50 |  | ns |
| ESD PROTECTION |  |  |  |  |  |  |
| EL_, COM |  | Human Body Model |  | $\pm 15$ |  | kV |
|  |  | IEC 61000-4-2 Contact Discharge |  | $\pm 6$ |  |  |
|  |  | IEC 61000-4-2 Air Gap Discharge |  | $\pm 8$ |  |  |
| THERMAL PROTECTION |  |  |  |  |  |  |
| Thermal Shutdown | TSHDN |  |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis | THYST |  |  | 12 |  | ${ }^{\circ} \mathrm{C}$ |

Note 2: All parameters are $100 \%$ production tested at $T_{A}=+25^{\circ} \mathrm{C}$ and $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$, unless otherwise noted. Parameters at $-40^{\circ} \mathrm{C}$ are guaranteed by design.
Note 3: See the $f_{S W}$ Selection section when $V_{B A T}$ is above 5.5 V .

## Quad，High－Voltage EL Lamp Driver with $\mathbf{I}^{2}$ C Interface



Figure 1． $1^{2} C$ Timing Specifications
$\left(V_{D D}=3.7 \mathrm{~V}\right.$ ，total $\mathrm{CLAMP}=10 \mathrm{nF}, \mathrm{C} C S=3.3 \mathrm{nF}, \mathrm{Lx}=2.3 \mu \mathrm{H} / 115 \mu \mathrm{H}, 1: 7$ ratio，$(\mathrm{ISAT}=0.7 \mathrm{~A}, \mathrm{RS}=1 \Omega), \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ，sine－wave output， $\mathrm{fSw}=800 \mathrm{kHz}, \mathrm{fEL}=200 \mathrm{~Hz}$ ，unless otherwise noted．）


## Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2} C$ Interface

Typical Operating Characteristics (continued)
$\left(V_{D D}=3.7 \mathrm{~V}\right.$, total $\mathrm{C}_{\mathrm{LAMP}}=10 \mathrm{nF}, \mathrm{CCS}=3.3 \mathrm{nF}, \mathrm{LX}=2.3 \mu \mathrm{H} / 115 \mu \mathrm{H}, 1.7$ ratio, ( $\mathrm{ISAT}_{\mathrm{SA}}=0.7 \mathrm{~A}, \mathrm{RS}_{\mathrm{S}}=1 \Omega$ ), $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, sine-wave output,


## Quad，High－Voltage EL Lamp Driver with I²C Interface

Typical Operating Characteristics（continued）
$\left(V_{D D}=3.7 \mathrm{~V}\right.$ ，total CLAMP $=10 \mathrm{nF}, \mathrm{C} C S=3.3 \mathrm{nF}, \mathrm{LX}=2.3 \mu \mathrm{H} / 115 \mu \mathrm{H}, 1: 7$ ratio，$(\operatorname{ISAT}=0.7 \mathrm{~A}, \mathrm{RS}=1 \Omega), \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ，sine－wave output， $\mathrm{fsw}=800 \mathrm{kHz}, \mathrm{f}_{\mathrm{EL}}=200 \mathrm{~Hz}$ ，unless otherwise noted．）


BOOST CONVERTER MAGNITUDE vs．
FREQUENCY（SPREAD SPECTRUM ENABLED）




$$
\text { SCOPE SHOT WITH SL[1:0] = } 00
$$



BOOST CONVERTER MAGNITUDE vs． FREQUENCY（SPREAD SPECTRUM DISABLED）


SCOPE SHOT WITH SL［1：0］＝ 01


SCOPE SHOT WITH SL［1：0］＝ 11


# Quad, High-Voltage EL Lamp Driver with I²C Interface 

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 1 | EL1 | High-Voltage EL Panel Output 1. Connect EL1 to segment 1 of the EL lamp. |
| $2,4,16,18$, <br> $20,22,24$ | N.C. | No Connection. Not internally connected. |
| 3 | CS | Feedback Connection. Connect CS to the output of the boost converter (cathode of the rectifying diode). |
| 5 | LX | Internal Switching DMOS Drain Connection. Connect LX to the middle terminal of the tapped inductor. |
| 6 | PGND | Power Ground. Connect to GND. |
| 7 | A0 | Address Input 0. Address inputs allow up to four connections on one common bus. Connect A0 to <br> GND or VDD. |
| 8 | A1 | Address Input 1. Address inputs allow up to four connections on one common bus. Connect A1 to <br> GND or VDD. |
| 9 | VDD | Input Supply Voltage |
| 10 | SDA | Open-Drain, Serial Data Input/Output. SDA requires an external pullup resistor. |
| 11 | SCL | Serial-Clock Input. SCL requires an external pullup resistor. |
| 12 | RB | Reset Input. Drive RB low to clear all registers to zero and put the device into a low-power shutdown <br> mode. The device does not respond to I'C communications when RB is held low. |
| 13 | AUX | Audio Effects Input. Modulates amplitude/frequency of the EL output with the AUX input voltage amplitude. |
| 14 | I.C. | Internally Connected. Connect I.C. to GND. |
| 15 | GND | Ground |
| 17 | EL4 | High-Voltage EL Panel Output 4. Connect EL4 to segment 4 of the EL lamp. |
| 19 | EL3 | High-Voltage EL Panel Output 3. Connect EL3 to segment 3 of the EL lamp. |
| 21 | COM | High-Voltage COM Output. Connect COM to common terminal of the EL lamp. |
| 23 | EL2 | High-Voltage EL Panel Output 2. Connect EL2 to segment 2 of the EL lamp. |
| - | EP | Exposed Pad. Connect EP to GND. |

## Detailed Description

The MAX14521E is a quad-output high-voltage DC-AC converter that drives four EL lamps. The device features a 2.7 V to 5.5 V input range that allows the device to accept a variety of sources such as single-cell Li+ batteries. The lamp outputs of the device generate up to 300 V p-p for maximum lamp brightness.
The MAX14521E utilizes a high-frequency spreadspectrum boost converter that reduces the amount of EMI/EFI generated by the circuit. The boost-converter switching frequency is set with an 8-bit register through the $I^{2} \mathrm{C}$ interface. The MAX14521E uses a high-voltage full-bridge output stage to convert the high voltage generated by the boost converter to an AC waveform suitable for driving an EL lamp. An internal register controlled through the ${ }^{2}{ }^{2} \mathrm{C}$ interface sets the shape of the EL output waveshape.

The EL output switching frequency for all outputs is set with an 8-bit register through the ${ }^{2}{ }^{2} \mathrm{C}$ interface. The MAX14521E provides a serial digital interface that allows the user to set the peak voltage of each output independently with 5 bits of resolution. The MAX14521E also provides an adjustable automatic ramping feature that slowly increases or decreases the peak output voltage when the set value is changed. The slew rate of the ramp is set with 3 bits of resolution through the $1^{2} \mathrm{C}$ interface and it is independent for each channel. The MAX14521E features an audio auxiliary input AUX that modulates the EL output voltage and frequency for dynamic lighting effects.
The high-voltage outputs are ESD protected up to $\pm 15 \mathrm{kV}$ Human Body Model, $\pm 8 \mathrm{kV}$ Air Gap Discharge, and $\pm 6 \mathrm{kV}$ Contact Discharge, as specified in IEC 61000-4-2.

## Quad, High-Voltage EL Lamp Driver with I²C Interface



EL Output Voltage
The shape, slope, frequency, ramp-on/-off times, and peak-to-peak voltage of the MAX14521E lamp outputs are programmed using internal registers.
The MAX14521E is capable of producing output waveforms with varying shapes and slew rates. The user sets the shape and slew rate of the output using bits in the EL shape registers.
The MAX14521E EL lamp output frequency uses an internal EL oscillator to set the desired frequency. The output frequency is adjusted by the $\operatorname{FEL}[7: 0]$ bits of the EL output frequency register. The EL frequency increases and decreases linearly with FEL[7:0].

The peak-to-peak voltage of the EL lamp output is varied from 0 to 300VP-p by programming the EL_ _[4:0] bits of the EL ramping time and EL peak voltage registers. The peak-to-peak voltage increases and decreases linearly with $E L_{-}$_ [4:0].
The MAX14521E also features a slow fade-on and slow fade-off time feature programmed by the RT_ _ [2:0] bits of the EL ramping time and EL peak voltage registers. This slow fade-on/-off feature causes the peak-topeak voltage of the EL outputs to slowly rise from the previously set value to the maximum set value. This feature also causes the peak-to-peak voltage of the EL outputs to fall from the maximum set value to zero when the device is placed into shutdown. The slow rise and fall of the peak-to-peak EL output voltage creates a soft fade-on and fade-off of the EL lamp.

# Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2}$ C Interface 

The MAX14521E boost converter consists of an exter-nal-tapped inductor from VDD to the LX input, an internal DMOS switch, an external diode from the secondary of the tapped inductor to the CS output, an external capacitor from the CS output to GND, and an EL lamp connected to the EL lamp outputs. When the DMOS switch is turned on, LX is connected to GND, and the inductor is charged. When the DMOS switch is turned off, the energy stored in the inductor is transferred to the capacitor Ccs and the EL lamp.
Note: The MAX14521E exhibits high-voltage spikes on the LX node. The addition of a snubber circuit to the LX node protects the device by suppressing the highvoltage spikes. The values of RSN and CSN should be optimized for the specific tapped inductor used. Typical values are RSN $=20 \Omega$ and CSN $=330 \mathrm{pF}$.
The MAX14521E boost-converter frequency uses an internal oscillator to set the frequency of the boost converter. The oscillator frequency is adjusted by the FSW[4:0] bits of the boost-converter frequency register. The boost converter increases and decreases linearly with FSW[3:0].
To further reduce the amount of EMI/EFI generated by the circuit, the boost-converter frequency can be modulated (see the SS[1:0] bits of the boost-converter frequency register). Enabling modulation spreads the switching energy of the oscillator in the frequency domain, thus decreasing EMI.

## Independent Dimming Control

The brightness of an EL lamp is proportional to the peak-to-peak voltage applied across the lamp. The MAX14521E provides four registers to control the EL peak-to-peak voltage of each EL output using the EL_ _[4:0] bits of the EL ramping time and EL peak voltage registers.

EL Output Waveshape
The MAX14521E can produce sine-wave to squarewave waveshapes on the EL output by varying the slope of the EL output. This is achieved by using bits SL[1:0] of the EL shape register. If the EL shape configuration is set to sine and if all EL outputs have the same amplitude settings, then each EL output has a sinusoidal waveshape. If the EL outputs have different amplitude settings, then the EL output with the highest setting has a sine waveshape while the remaining EL outputs have a clamped sine waveshape.

Auxiliary Audio Input (AUX)
The MAX14521E uses an auxiliary input AUX that accepts an audio signal to produce visual effects on the EL outputs. The frequency and amplitude modulation (FR_AM) bit is set to modulate the EL output voltage or frequency. The AUX audio signal modulates the EL output voltage when FR_AM is set to 0 and modulates the EL output frequency when FR_AM is set to 1 .
When the NO_SAMPLE bit is enabled, the voltage of the EL outputs is proportional to the voltage at AUX. For example, when FR_AM = 0, NO_SAMPLE = 1, and any of the $\mathrm{A} \cup 1, \mathrm{~A} \cup 2, \bar{A} \cup 3, \mathrm{AU} 4$ bits are set to 1 , the peak value of those particular channels follow AUX directly.
If $A U X$ is a DC value, the EL output voltage is $V_{E L}=250$ $x$ AUX (VP-p) with a maximum of $300 \mathrm{VP}_{\mathrm{P}-\mathrm{P} \text {. }}$
AUX can also accept a PWM signal with a frequency ranging from 100 kHz to 10 MHz , where the EL output voltage is $V_{E L}=300 \times$ DutyCycle\% (VP-P). The NO_SAMPLE bit has no effect when FR_AM $=1$.
When FR_AM = 1, frequency modulation is enabled and the AUXDIV1 and AUXDIV0 bits are used to divide the audio frequency and apply this to the EL outputs. AU1, AU2, AU3, and AU4 must be set to 1 to enable this feature.

## Shutdown

The MAX14521E features two methods to place the device in shutdown: 1) a reset input, RB, to clear all registers to zero and put the device into low-power shutdown mode, and 2) the EN bit of the system register. Using method 1, the device does not respond to $I^{2} \mathrm{C}$ communications when RB is held low. Using method 2, the EL outputs are shut down; however, the register contents remain unchanged.

## Undervoltage Lockout (UVLO)

The MAX14521E has a UVLO threshold of +2.0V (typ). When VDD falls below +2.0V (typ), the device enters a nonoperative mode. The contents of the $\mathrm{I}^{2} \mathrm{C}$ registers are not guaranteed below UVLO.

## Thermal Protection

The MAX14521E enters a nonoperative mode if the internal die temperature of the device reaches or exceeds $+160^{\circ} \mathrm{C}$ (typ). The MAX14521E is latched, and only placing RB to 0 resets the thermal protection bit as well as all registers.

## Quad, High-Voltage EL Lamp Driver with $\mathbf{I}^{\mathbf{2}} \mathbf{C}$ Interface

## $I^{2}$ C Registers and Bit Descriptions

Ten internal registers program the MAX14521E. Table 1 lists all the registers, their addresses, and power-on
reset states. All registers are read/write. Register 0x0A is reserved as a command to update all EL peak voltage output registers. Register 0x0B is reserved and should not be written to.

Table 1. Register Map

| REGISTER | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | REGISTER ADDRESS | POWER-ON RESET STATE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYSTEM |  |  |  |  |  |  |  |  |  |  |
| Device ID | DEVID3 | DEVID2 | DEVID1 | DEVIDO | REV3 | REV2 | REV1 | REVO | 0x00 | 0xB2 |
| Power Mode | OVR TEMP* | X | X | X | X | X | X | EN | $0 \times 01$ | $0 \times 00$ |
| EL FREQUENCY |  |  |  |  |  |  |  |  |  |  |
| EL Output Frequency | FEL7 | FEL6 | FEL5 | FEL4 | FEL3 | FEL2 | FEL1 | FELO | $0 \times 02$ | $0 \times 00$ |
| EL SHAPE |  |  |  |  |  |  |  |  |  |  |
| Slope/Shape | X | ENDAMP | X | X | SHAPE1 | SHAPEO | SL1 | SLO | $0 \times 03$ | $0 \times 00$ |
| BOOST-CONVERTER FREQUENCY |  |  |  |  |  |  |  |  |  |  |
| Boost-Converter Frequency | SS1 | SSO | X | FSW4 | FSW3 | FSW2 | FSW1 | FSW0 | 0x04 | $0 \times 00$ |
| AUDIO |  |  |  |  |  |  |  |  |  |  |
| Audio Effects | FR_AM | $\begin{gathered} \mathrm{NO}_{-} \\ \text {SAMPLE } \end{gathered}$ | AUXDIV1 | AUXDIVO | AU4 | AU3 | AU2 | AU1 | $0 \times 05$ | $0 \times 00$ |
| EL RAMPING TIME AND EL PEAK VOLTAGE |  |  |  |  |  |  |  |  |  |  |
| EL1 Ramping Time and EL Peak Voltage** | RT1_2 | RT1_1 | RT1_0 | EL1_4 | EL1_3 | EL1_2 | EL1_1 | EL1_0 | 0x06 | 0x00 |
| EL2 Ramping Time and EL Peak Voltage** | RT2_2 | RT2_1 | RT2_0 | EL2_4 | EL2_3 | EL2_2 | EL2_1 | EL2_0 | $0 \times 07$ | $0 \times 00$ |
| EL3 Ramping Time and EL Peak Voltage** | RT3_2 | RT3_1 | RT3_0 | EL3_4 | EL3_3 | EL3_2 | EL3_1 | EL3_0 | $0 \times 08$ | $0 \times 00$ |
| EL4 Ramping Time and EL Peak Voltage** | RT4_2 | RT4_1 | RT4_0 | EL4_4 | EL4_3 | EL4_2 | EL4_1 | EL4_0 | 0x09 | 0x00 |

$X=$ Don't Care
*Read back only.
**Send command OAh (update all EL ramping time and EL peak voltage registers) to have the programmed voltage effectively applied to the EL lamp.

# Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2}$ C Interface 

## Slave Address

The MAX14521E device address is set through external inputs. The slave address consists of five fixed bits (B7-B3, set to 11110) followed by two input programmable bits (A1 and A0).
For example: If A1 and A0 are hardwired to ground, then the complete address is 1111000 . The full address is defined as the seven most significant bits followed by the read/write bit. Set the read/write bit to 1 to configure the MAX14521E to read mode. Set the read/write bit to 0 to configure the MAX14521E to write mode. The address is the first byte of information sent to the MAX14521E after the START condition.

## System Registers (0x00, 0x01) Device ID (DEVID3/DEVID2/DEVID1/DEVIDO)

DEVID[3:0] is preprogrammed to 1011 to identify the MAX14521E; see Table 2.

## Revision (REV3/REV2/REV1/REV0)

REV[3:0] is preprogrammed to the current revision of the MAX14521E and is REV[3:0] $=0010$.

## System Overtemperature (OVRTEMP)

1 = Thermal shutdown temperature exceeded.
$0=$ Analog circuitry operating properly.
OVRTEMP = 1 turns the EL outputs off. To set OVRTEMP to 0 and restart in default condition (all register reset), the user must place $\mathrm{RB}=0$.

System Enable (EN)
$1=$ EL outputs enabled.
$0=$ EL outputs disabled.
$\mathrm{EN}=1$ places the MAX14521E in a normal operating mode. Register contents are restored to values prior to shutdown. EN = 0 disables the EL outputs and places the device in a low-power shutdown state.

## EL Frequency Register (0x02)

EL Frequency (FEL[7:0])
FEL[7:6] sets the EL frequency range of all EL outputs and $\operatorname{FEL}[5: 0]$ sets the EL frequency within the frequency range; see Table 4. FEL[5:0] = 000000 sets the frequency to the minimum value of the frequency range. FEL[5:0] = 111111 sets the frequency to the maximum value of the frequency range. EL frequency increases linearly with FEL[5:0]; see Table 3.

## Table 2. Device Identification, Status, and Enable

| REGISTER | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 00$ | DEVID3 | DEVID2 | DEVID1 | DEVID0 | REV3 | REV2 | REV1 | REV0 |
| $0 \times 01$ | OVRTEMP | $\times$ | $\times$ | $\times$ | $\times$ | $X$ | $X$ | EN |

$x=$ Don't Care
Table 3. EL Output Frequency

| REGISTER | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 02$ | FEL7 | FEL6 | FEL5 | FEL4 | FEL3 | FEL2 | FEL1 | FEL0 |

Table 4. EL Frequency Range

| FEL[7:6] | EL FREQUENCY RANGE (Hz) |
| :---: | :---: |
| 00 | $50-100$ |
| 01 | $100-200$ |
| 10 | $200-400$ |
| 11 | $400-800$ |

# Quad，High－Voltage EL Lamp Driver with I²C Interface 

## EL Shape Register（0x03） <br> Damping Enable（ENDAMP）

$1=$ Active damping on LX node enabled．
$0=$ Active damping on LX node disabled．
ENDAMP＝ 1 actively damps the oscillation on the LX pin and could reduce EMI．

EL Shape（SHAPE1／SHAPEO）
SHAPE［1：0］sets the desired EL output waveform；see Tables 5 and 6.

EL Slew Rate（SL1／SLO）
SL［1：0］sets the slope of the EL output；see Table 7 ．

Boost－Converter Frequency Register （0x04）
Spread Spectrum（SS1／SS0）
SS［1：0］sets the spread－spectrum modulation frequen－ cy to a fraction of the boost－converter frequency；see Tables 8 and 9 ．

Boost－Converter Switching Frequency（FSW［4：0］） FSW4 sets the switching frequency range of the boost converter and FSW［3：0］sets the switching frequency within the frequency range；see Table 10．The frequency range for FSW4 $=0$ is $800 \mathrm{kHz}-1600 \mathrm{kHz}$ ．The frequency range for FSW4 $=1$ is $400 \mathrm{kHz}-800 \mathrm{kHz}$ ．FSW［3：0］＝ 0000 sets the frequency to the minimum value of the fre－ quency range． $\operatorname{FSW}[3: 0]=1111$ sets the frequency to the maximum value of the frequency range．Boost－con－ verter switching frequency increases linearly with FSW［3：0］．

Table 5．EL Shape Configuration

| REGISTER | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 03$ | $\times$ | ENDAMP | $x$ | $x$ | SHAPE1 | SHAPE0 | SL1 | SL0 |

X＝Don＇t Care

Table 6．EL Output Shape Configuration

| SHAPE［1：0］ | EL OUTPUT SHAPE |
| :---: | :---: |
| $0 X$ | Sine |
| 10 | Do Not Use |
| 11 | Do Not Use |

$X=$ Don＇t Care

Table 7．EL Slope Configuration

| SL［1：0］ | EL OUTPUT SLOPE |
| :---: | :---: |
| 00 | Sine |
| 01 | Fast Slope |
| 10 | Faster Slope |
| 11 | Fastest Slope <br> （Square Wave） |

Table 8．Boost－Converter Configurations

| REGISTER | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 04$ | SS1 | SS0 | $X$ | FSW4 | FSW3 | FSW2 | FSW1 | FSW0 |

X $=$ Don＇t Care
Table 9．Spread－Spectrum Configuration

| SS［1：0］ | SPREAD SPECTRUM |
| :---: | :---: |
| 00 | Disabled |
| 01 | $1 / 8$ |
| 10 | $1 / 32$ |
| 11 | $1 / 128$ |

# Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2}$ C Interface 

## Audio Input Register (0x05)

Frequency and Amplitude Modulation (FR_AM)
$0=A U X$ input signal modulates EL output voltage.
$1=$ AUX input frequency modulates EL output frequency.
AUX Envelope on EL Output (NO_SAMPLE)
1 = The EL output envelope follows that of the AUX envelope.
0 = AUX is sampled every fEL cycle and the corresponding EL output cycle has zero DC average.

Set FR_AM $=0$ when NO_SAMPLE $=1$ and enable the corresponding EL outputs by bits AU[4:1]. If FR_AM = 1, the NO_SAMPLE bit has no effect. If AUX is a DC value, the EL output peak-to-peak voltage is EL_ (VP-P) $=250 \times$ AUX $(\mathrm{V})$ with a maximum of 300 Vp -P. If AUX is a PWM signal with a frequency from 100 kHz to 10 MHz , the EL output voltage is VEL $=300 \times$ DutyCycle\% (VP-P).

Table 10. Boost-Converter Frequency Range

| FSW3 | FSW2 | FSW1 | FSW0 | BOOST-CONVERTER SWITCHING FREQUENCY (kHz) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 0 | FSW4 = 0 |
| 0 | 0 | 0 | 800 | FSW4 = 1 |  |
| 0 | 0 | 0 | 1 | 853 | 400 |
| 0 | 0 | 1 | 0 | 907 | 427 |
| 0 | 0 | 1 | 1 | 960 | 453 |
| 0 | 1 | 0 | 0 | 1013 | 480 |
| 0 | 1 | 0 | 1 | 1067 | 507 |
| 0 | 1 | 1 | 0 | 1120 | 533 |
| 0 | 1 | 1 | 1 | 1173 | 560 |
| 1 | 0 | 0 | 0 | 1227 | 587 |
| 1 | 0 | 0 | 1 | 1280 | 613 |
| 1 | 0 | 1 | 0 | 1333 | 640 |
| 1 | 0 | 1 | 0 | 0 | 1387 |
| 1 | 1 | 0 | 1 | 1440 | 667 |
| 1 | 1 | 1 | 0 | 1493 | 693 |
| 1 | 1 | 1 | 1 | 1547 | 720 |
| 1 | 1 | 1 | 1600 | 747 |  |

Table 11. Audio Input Configurations

| REGISTER | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 05$ | FR_AM | NO_ <br> SAMPLE | AUXDIV1 | AUXDIV0 | AU4 | AU3 | AU2 | AU1 |

# Quad, High-Voltage EL Lamp Driver with $\mathbf{I}^{\mathbf{2}} \mathbf{C}$ Interface 

Frequency Divider (AUXDIV1/AUXDIV0)
AUXDIV[1:0] sets the divisor to divide down the AUX input frequency; see Table 12.

Audio Enable (AU4/AU3/AU2/AU1)
1 = Enable audio effect to EL output.
$0=$ Disable audio effect to EL output.
When FR_AM = 0 the EL outputs can be enabled and disabled independently according to $A U[4: 1]$. When FR_AM $=1$ then all $\operatorname{AU}[4: 1$ ] bits must be set to 1 (i.e. $A \cup[4: 1]=1111$ ) to enable the audio effect on the EL outputs.

EL Peak Ramping Time and EL Peak Voltage Register (0x06, 0x07, 0x08, 0x09)
EL Ramping Time (RT4_ _/RT3_ _/RT2_ _/RT1_ _) RT_ _[2:0] sets the ramp time of each EL output; see Table 14.

EL Peak-to-Peak Voltage (EL1_ _/EL2_ _/ EL3_ _/EL4_ _)

EL _ _[4:0] controls the peak-to-peak voltage of each EL output. When EL _ $[4: 0]=00000$, the EL output fol-

## Table 12. AUX Frequency Divider Configuration

| AUXDIV[1:0] | AUX FREQUENCY DIVIDER |
| :---: | :---: |
| 00 | 16 |
| 01 | 8 |
| 10 | 4 |
| 11 | 2 |

lows COM. When EL_ _[4:0] = 11111, the EL output has a 150V peak with respect to COM. The EL output voltage rises linearly with EL_ _[4:0].
$\boldsymbol{I}^{2}$ C Interface
The MAX14521E features an $I^{2} \mathrm{C}$-compatible as a slave device, 2 -wire serial interface consisting of a serial data line (SDA) and a serial-clock line (SCL). SDA and SCL facilitate communication to the device at clock rates up to 400 kHz . Figure 1 shows the 2 -wire interface timing diagram. The master generates SCL and initiates data transfer on the bus. A master device writes data to the MAX14521E by transmitting the proper slave address followed by the register address and then the data word. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted to the MAX14521E is 8 bits long and is followed by an acknowledge clock pulse. A master reading data from the MAX14521E transmits data on SDA in sync with the master-generated SCL pulses. The master acknowledges receipt of each byte of data. Each read sequence is framed by a START or REPEATED START condition, a not acknowledge, and a STOP condition. SDA operates as both an input and an open-drain output. A pullup resistor, typically greater than $500 \Omega$, is required on SCL if there are multiple masters on the bus, or if the master in a singlemaster system has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the MAX14521E from high-voltage spikes on the bus lines, and minimize crosstalk and undershoot of the bus signals.

Table 13. EL Output Configuration

| REGISTER | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 06$ | RT1_2 | RT1_1 | RT1_0 | EL1_4 | EL1_3 | EL1_2 | EL1_1 | EL1_0 |
| $0 \times 07$ | RT2_2 | RT2_1 | RT2_0 | EL2_4 | EL2_3 | EL2_2 | EL2_1 | EL2_0 |
| $0 \times 08$ | RT3_2 | RT3_1 | RT3_0 | EL3_4 | EL3_3 | EL3_2 | EL3_1 | EL3_0 |
| $0 \times 09$ | RT4_2 | RT4_1 | RT4_0 | EL4_4 | EL4_3 | EL4_2 | EL4_1 | EL4_0 |

Table 14. Ramping Time Configuration

| RT_ [2:0] $^{2}$ | RAMPING TIME (ms) |
| :---: | :---: |
| 000 | $<0.1$ |
| 001 | 62.5 |
| 010 | 125 |
| 011 | 250 |
| 100 | 500 |
| 101 | 750 |
| 110 | 1000 |
| 111 | 2000 |

# Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2} C$ Interface 

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the START and STOP Conditions section). SDA and SCL idle high when the ${ }^{2} \mathrm{C}$ bus is not busy.

## START and STOP Conditions

SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 2). A START condition from the master signals the beginning of a transmission to the MAX14521E. The master terminates transmission and frees the bus by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.


Figure 2. START, STOP, and REPEATED START Conditions
Early STOP Conditions
The MAX14521E recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

## Slave Address

The MAX14521E has selectable device addresses through external inputs. The slave address consists of five fixed bits (B7-B3, set to 11110) followed by two pin programmable bits (A1 and A0).
For example: If A1 and A0 are hardwired to ground, the complete address is 1111000. The full address is defined as the seven most significant bits followed by the read/write bit. Set the read/write bit to 1 to configure the MAX14521E to read mode. Set the read/write bit to

0 to configure the MAX14521E to write mode. The address is the first byte of information sent to the MAX14521E after the START condition.

Acknowledge
The acknowledge bit (ACK) is a clocked 9th bit that the MAX14521E uses to handshake receipt each byte of data when in write mode (see Figure 3). The MAX14521E pull down SDA during the entire mastergenerated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault had occurred. In the event of an unsuccessful data transfer, the bus master may retry communication.
The master pulls down SDA during the 9th clock cycle to acknowledge receipt of data when the MAX14521E are in read mode. An acknowledge is sent by the master after each read byte to allow data transfer to continue. A not acknowledge is sent when the master reads the final byte of data from the MAX14521E followed by a STOP condition.


Figure 3. Acknowledge

## Write Data Format

A write to the MAX14521E includes transmission of a START condition, the slave address with the R/W bit set to 0 , one byte of data to configure the internal register address pointer, one or more bytes of data, and a STOP condition. Figure 4 illustrates the proper frame format for writing one byte of data to the MAX14521E. Figure 5 illustrates the frame format for writing $n$-bytes of data to the MAX14521E.
The slave address with the $R / \bar{W}$ bit set to 0 indicates that the master intends to write data to the MAX14521E. The MAX14521E acknowledge receipt of the address byte during the master-generated 9th SCL pulse.

## Quad, High-Voltage EL Lamp Driver with I²C Interface

The second byte transmitted from the master configures the MAX14521E internal register address pointer. The pointer tells the MAX14521E where to write the next byte of data. An acknowledge pulse is sent by the MAX14521E upon receipt of the address pointer data.
The third byte sent to the MAX14521E contains the data that will be written to the chosen register. An acknowledge pulse from the MAX14521E signals receipt of the data byte. The address pointer autoincrements to the next register address after each received
data byte. This autoincrement feature allows a master to write to sequential registers within one continuous frame. Attempting to write to register addresses higher than 0x0B results in repeated writes of 0x0B. Figure 5 illustrates how to write to multiple registers with one frame. The master signals the end of transmission by issuing a STOP condition.


Figure 4. Writing One Byte of Data to the MAX14521E


Figure 5. Writing n-Bytes of Data to the MAX14521E

## Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2} C$ Interface

Read Data Format
Send the slave address with the R/W set to 1 to initiate a read operation. The MAX14521E acknowledges receipt of its slave address by pulling SDA low during the 9th SCL clock pulse. A START command followed by a read command resets the address pointer to register $0 \times 00$. The first byte transmitted from the MAX14521E will be the contents of register 0x00. Transmitted data is valid on the rising edge of the mas-ter-generated serial clock (SCL). The address pointer autoincrements after each read data byte. This autoincrement feature allows all registers to be read sequentially within one continuous frame. A STOP condition can be issued after any number of read data bytes. If a STOP condition is issued followed by another read operation, the first data byte to be read will be from register 0x00 and subsequent reads will autoincrement the address pointer until the next STOP condition. The address pointer can be preset to a specific
register before a read command is issued. The master presets the address pointer by first sending the MAX14521E's slave address with the R/W bit set to 0 followed by the register address. A REPEATED START condition is then sent, followed by the slave address with the $R / \bar{W}$ set to 1 . The MAX14521E transmits the contents of the specified register. The address pointer autoincrements after transmitting the first byte. Attempting to read from register addresses higher than $0 \times 0 B$ results in repeated reads of $0 \times 0 B$. The master acknowledges receipt of each read byte during the acknowledge clock pulse. The master must acknowledge all correctly received bytes except the last byte. The final byte must be followed by a not acknowledge from the master and then a STOP condition. Figure 6 illustrates the frame format for reading one byte from the MAX14521E. Figure 7 illustrates the frame format for reading multiple bytes from the MAX14521E.


Figure 6. Reading One Indexed Byte of Data from the MAX14521E


Figure 7. Reading n-Bytes of Indexed Data from the MAX14521E

## Quad, High-Voltage EL Lamp Driver with I²C Interface

ESD Test Conditions
ESD performance depends on a number of conditions. The MAX14521E are specified for $\pm 15 \mathrm{kV}$ (HBM) typical ESD resistance on the EL lamp outputs.

## HBM ESD Protection

Figure 8a shows the Human Body Model, and Figure 8b shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a $1.5 \mathrm{k} \Omega$ resistor.


Figure 8a. Human Body ESD Test Model

Design Procedure

## LX Inductor Selection

The recommended tapped-inductor ratio is 1:7 with a $2.3 \mu \mathrm{H}$ primary inductance and $115 \mu \mathrm{H}$ secondary inductance. For most applications, the primary series resistance (DCR) should be below $1 \Omega$ for reasonable efficiency. Do not exceed the inductor's saturation current. See Table 15 for a list of recommended tappedinductors.


Figure 8b. Human Body Current Waveform

Table 15. Inductor Vendors

| INDUCTOR VALUE $(\boldsymbol{\mu H})$ | VENDOR | URL | PART NUMBER |
| :---: | :---: | :---: | :---: |
| $2.3 / 115$ | Coilcraft | www.coilcraft.com | GA3250-BL |
| $2.3 / 115$ | Cooper | www.cooper.com | CTX03-18210-R |

# Quad, High-Voltage EL Lamp Driver with $\boldsymbol{I}^{2} C$ Interface 

Ccs Capacitor Selection
Ccs is the output of the boost converter and provides the high-voltage source for the EL lamp. Connect a 3.3nF capacitor from CS to GND and place as close to the CS input as possible.

Diode Selection
Connect a diode, D1, from the LX node to CS to rectify the boost voltage on CS. The diode should be a fast recovery diode that is tolerant to +200 V .

## EL Lamp Selection

EL lamps have a capacitance of approximately 2.5 nF to 3.5 nF per square inch. See the Total Input Current vs. Load graph in the Typical Operating Characteristics section for compatible lamp sizes.

## Snubber Selection

An RSN value of $20 \Omega$ and CSN value of 330 pF is sufficient for VDD $<5 \mathrm{~V}$ and CLAMP_TOTAL < 40nF. For higher capacitive loads on the EL output or for VDD $>5 \mathrm{~V}$, CSN must be increased to keep LX spikes less than 30V.

## fsw Selection

Choose a boost-converter frequency such that the saturation current of the tapped-inductor primary coil is
not exceeded. Special attention must be given to program the FSW bits properly when VBAT $>5.5 \mathrm{~V}$ to avoid destruction of the device. In general, it is good practice to start from the highest fsw setting ( 1.6 MHz ) and decrease accordingly to obtain the acquired waveshape on the EL outputs and to prevent exceeding the saturation current of the tapped-inductor.

## Applications Information

PCB Layout
Keep PCB traces as short as possible. Ensure that bypass capacitors are as close to the device as possible. Use large ground planes where possible.

Chip Information
PROCESS: BiCMOS-DMOS
Package Information
For the latest package outline information and land patterns, go to www.maxim-ic.com/packages.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. |
| :---: | :---: | :---: |
| 24 TQFN-EP | T2444M-1 | $\underline{\mathbf{2 1 - 0 1 3 9}}$ |



[^0] implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
$\qquad$ Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600


[^0]:    Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are

