# MK48Z08/18/09/19(B) -55/70/10/15/20 # 8 K X 8 ZEROPOWER™ SRAM #### **FEATURES** - INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT AND BAT-TERY. - UNLIMITED WRITE-CYCLES. - READ-CYCLE TIME EQUALS WRITE-CYCLE TIME. - PREDICTED WORST CASE BATTERY LIFE OF 11 YEARS @ 70°C. - PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 8K X 8 SRAMS. - AUTOMATIC POWER-FAIL CHIP DES-ELECT/WRITE PROTECTION. - CHOICE OF TWO WRITE PROTECT VOL-TAGES MK48Z08/09 - $4.50V \le V_{PFD} \le 4.75$ MK48Z18/19 - $4.20V \le V_{PFD} \le 4.50$ . #### DESCRIPTION | Part Number | Access Time | R/W Cycle Time | |-------------|-------------|----------------| | MK48ZXX-55 | 55 ns | 55 ns | | MK48ZXX-70 | 70 ns | 70 ns | | MK48ZXX-10 | 100 ns | 100 ns | | MK48ZXX-15 | 150 ns | 150 ns | | MK48ZXX-20 | 200 ns | 200 ns | #### **PIN NAMES** | A0-A12 | Address Input | Vœ | +5Vofts | |--------|---------------|---------|----------------------| | Ē1 | Chip Enable | w | Write Enable | | E2 | Chip Enable | Ğ | Output Enable | | GND | Ground | DQ0-DQ7 | Data In/Data Out | | NC | No Connection | INT | Power Fail Interrupt | #### PIN CONNECTIONS October 1989 #### DESCRIPTION The MK48Z08/18/09/19 combines an 8K x 8 full CMOS SRAM and a long life lithium carbon monofluoride battery in a single plastic DIP package. The MK48Z08/18/09/19 is a nonvolatile pin and function equivalent to any JEDEC standard 8K x 8 SRAM. It also easily fits into many EPROM and EEPROM sockets, providing the non-volatility of the PROMs without any requirement for special write timing, or limitations on the number of writes that can be performed. In addition, the MK48Z08/18/09/19 has its own Power-fail Detect circuit. The circuit deselects the device whenever $V_{CC}$ is below tolerance, providing a high degree of data security in the midst of unpredictable system operations brought on by low $V_{CC}$ . FIGURE 1: MK48Z08 BLOCK DIAGRAM **TRUTH TABLE (MK48Z08/18)** | Vcc | Ē | G | w | MODE | DQ | POWER | |--------------------------|-----------------|-----------------|-----------------|----------|--------|---------| | < Vcc | ViH | X | X | Deselect | High Z | Standby | | (Max) | V <sub>IL</sub> | x | V <sub>IL</sub> | Write | DiN | Active | | > Vcc | VIL | V <sub>IL</sub> | V <sub>IH</sub> | Read | Dout | Active | | (MIn) | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Read | High Z | Active | | < V <sub>PFD</sub> (MIn) | X | X | X | Deselect | High Z | CMOS | | > V <sub>SO</sub> | | | | | | Standby | | ≤ V <sub>SO</sub> | X | X | х | Deselect | High Z | Battery | | | | | | | | Back-up | ## **TRUTH TABLE (MK48Z09/19)** | Vcc | Ē <sub>1</sub> | E <sub>2</sub> | G | w | MODE | DQ | POWER | |--------------------------|----------------|-----------------|-----|----------|----------|--------|---------| | < Vcc | VIH | Х | X | Х | Deselect | High Z | Standby | | (Max) | X | V <sub>IL</sub> | X | Х | Deselect | High Z | Standby | | | VIL | VrH | X | VıL | Write | DIN | Active | | > Vcc | VIL | V <sub>IH</sub> | VIL | VIH | Read | Dout | Active | | (MIn) | VIL | V <sub>IH</sub> | ViH | $V_{IH}$ | Read | High Z | Active | | < V <sub>PFD</sub> (MIn) | Х | x | × | Х | Deselect | High Z | CMOS | | > V <sub>SO</sub> | | | | | | | Standby | | ≤V <sub>SO</sub> | X | Х | Х | X | Deselect | High Z | Battery | | | | | | | i l | | Back-up | NOTE 1: Refer to Figure 2 #### FIGURE 2: POWER DOWN/POWER UP TIMING. #### REFERENCE : Inputs may not be recognized at this time. Caution should be taken to keep $\vec{E}_1$ high or $\vec{E}_2$ low as VCC rises past VSO. Some system may performs inadvernant write cycles after $V_{CC}$ rises above normal system operations begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running. ## AC ELECTRICAL CHARACTERISTICS ( POWER-UP/DOWN TIMING ) ( $0^{\circ}C \le T_A \le +70^{\circ}C$ ) | SYMBOL | PARAMETER | MIN | MAX | UNITS | NOTES | |-----------------|------------------------------------------------------------------------|-----|-----|-------|-------| | t <sub>PD</sub> | E or W at V <sub>IH</sub> before Power Down | 0 | | μs | | | tr | V <sub>PFD</sub> (Max) to V <sub>PFD</sub> (Min) Vcc Fall Time | 300 | | μs | 2 | | t <sub>FB</sub> | V <sub>PFD</sub> (Min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | 10 | | μs | 3 | | t <sub>R</sub> | V <sub>SO</sub> to V <sub>PFD</sub> (Max) V <sub>CC</sub> Rise Time | 1 | | μs | | | trec | E 1 or W at V <sub>IH</sub> or E 2 at V <sub>IL</sub> after Power Up | 1 | | ms | | | tpfx | INT Low to Auto Deselect | 10 | 40 | μs | | | tpfH | V <sub>PFD</sub> (Max) to INT High | | 120 | μs | 4 | #### DC ELECTRICAL CHARACTERISTICS ( POWER-UP/DOWN TRIP POINTS ) ( $0^{\circ}C \le T_A \le +70^{\circ}C$ ) | | | | VALUE | | | | |------------------|------------------------------------------|-----|-------|------|-------|-------| | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | | V <sub>PFD</sub> | Power-fail Deselect Voltage (MK48Z08/09) | 4.5 | 4.6 | 4.75 | V | 1 | | V <sub>PFD</sub> | Power-fail Deselect Voltage (MK48Z18/19) | 4.2 | 4.3 | 4.5 | V | 1 | | V <sub>SO</sub> | Battery Back-up Switchover Voltage | | 3.0 | | ٧ | 1 | | ton | Expected Data Retention Time | 11 | | | YEARS | _ | #### NOTES : <sup>4.</sup> INT may go high anytime after Vcc exceeds V<sub>SO</sub> and is guaranteed to go high t<sub>PFH</sub> after Vcc exceeds V<sub>PFD</sub> (MAX). <sup>1.</sup> All voltages referenced to GND. <sup>2.</sup> $V_{PFD}$ (MAX) to $V_{PFD}$ (MIN) fall time of less than $t_{IF}$ may result in deselection/write protection not occurring until 200 $\mu$ s after Vcc passes $V_{PFD}$ (MIN). $V_{PFD}$ (MAX) to (MIN) fall times of less than 10 $\mu$ s may cause corruption of RAM data. <sup>3.</sup>VPFD (MIN) to VSO fall time of less than tFB may cause corruption of RAM data. #### **READ MODE** The MK48Z08/18/09/19 is in the Read Mode whenever W (Write Enable) is high, $\bar{E}_1$ is low, and $\bar{E}_2$ is high (MK48Z09/19). The device architecture allows ripple-through access of data from eight of 65,536 locations in the static storage array. Thus, the unique address specified by the 13 Address inputs defines which one of the 8,192 bytes of data is to be accessed. Valid data will be available at the Data VO pins within tavov after the last address input signal is stable, providing that the Chip Enable and G access times are satisfied. If Chip Enable or $\overline{G}$ access times are not yet met, valid data will be available at the latter of Chip Enable Access Time ( $t_{ELOV}$ ) or at Output Enable Access Time ( $t_{GLOV}$ ). The state of the eight three-state Data I/O signals is controlled by Chip Enable and $\overline{G}$ . If the Outputs are activated before $t_{AVOV}$ , the data lines will be driven to an indeterminate state until $t_{AVOV}$ . If the Address inputs are changed while Chip Enable and $\overline{G}$ remain low, output data will remain valid for Output Hold from Address ( $t_{AXOX}$ ) but will go indeterminate until the next Address Access. # AC ELECTRICAL CHARACTERISTICS (READ CYCLE) (0°C ≤ T<sub>A</sub> ≤ +70°C ( Vcc (min) ≤ Vcc ≤ Vcc( max)) | | | | XX-<br>0/15/20 | 482 | XX-55 | 482) | CX-70 | | | |---------------------|----------------------------|------|----------------|-----|-------|------|-------|-------|------| | SYMBOL | PARAMETER | MIN | мах | MIN | MAX | MIN | МАХ | UNITS | NOTE | | teilax | Chip Enable 1 to Q Low-Z | 10 | | | | | | | | | t <sub>E2HQX</sub> | Chip Enable 2 to Q Low-Z | 10 | | | | | | | | | taxox | Output Hold from Address | 5 | | | | | | | | | tGLQX | Ouput Enable 1 to Q Low-Z | 5 | | | | | | | | | tavav | Read Cycle Time | | | 55 | | 70 | | | | | tavav | Address Access Time | | | | 55 | | 70 | ns | | | t <sub>E1LQV</sub> | Chip Enable 1 Access Time | | | | 55 | | 70 | | | | t <sub>E2HQV</sub> | Chip Enable 2 Access Time | | | | 55 | | 70 | 1 | | | tGLQV | Ouput Enable Access Time | | | | 55 | | 70 | | | | t <sub>E1HQZ</sub> | Chip Enable 1 to Q High-Z | | | | 20 | | 20 | | | | t <sub>E2LQZ</sub> | Chip Enable 2 to Q High-Z | | | | 20 | | 20 | | | | tанаz | Output Disable to QHigh-Z | | | | 15 | | 15 | | | | | | 48Z) | CX-10 | 48Z | XX-15 | 482) | (X-20 | | | | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | NOTE | | tavav | Read Cycle Time | 100 | | 150 | | 200 | | | | | tavov | Address Access Time | | 100 | | 150 | | 200 | | | | t <sub>E1LQV</sub> | Chip Enable 1 Access Time | | 100 | | 150 | | 200 | | | | t <sub>E2HQV</sub> | Chip Enable 2 Access Time | | 100 | | 150 | | 200 | ns | | | tGLQV | Output Enable Access Time | | 50 | | 75 | | 100 | | | | t <sub>E1HQZ</sub> | Chip Enable 1 to Q High-Z | | 50 | | 75 | | 100 | | | | t <sub>E2LQ</sub> z | Chip Enable 2 to Q High-Z | | 50 | | 75 | | 80 | | | | tgHQZ | Output Disable to Q High-Z | | 40 | | 60 | | 80 | | | FIGURE 3: READ TIMING Nº.1 (ADDRESS ACCESS) FIGURE 4 : READ TIMING No.2 #### WRITE MODE The MK48Z08/18/09/19 is in the Write Mode whenever Write Enable and Chip Enable are active. The start of a write is <u>referenced</u> to the latter occurring falling edge of $\overline{W}$ or $\overline{E}_1$ or rising edge of $E_2$ (MK48Z09/19). A write is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E}_1$ or the falling edge of $E_2$ (MK48Z09/19). The addresses must be held valid throughout the cycle. $\overline{E}_1$ or $\overline{W}$ must return high or E2 low for minimum of tE1HAX or tE2LAX prior to the initiation of another read or write cycle. Data-in must be valid tDVEH prior to the end of write and remain\_valid for tWHDX afterward. Because G is a Don't Care in the Write Mode and a low on W will return the outputs to High-Z, G can be tied low and two-wire RAM control can be implemented. A low on W will disable the outputs tWLQZ after W falls. Take care to avoid bus contention when operating with two-wire control. ## AC ELECTRICAL CHARACTERISTICS( WRITE CYCLE)( 0°C ≤ TA ≤ +70°C ( Vcc (min) ≤ Vcc≤ Vcc(max)) | | | | XX-<br>10/15/20 | 48ZXX-55 | | 48ZXX-70 | | | | |--------------------|---------------------------------|-----|-----------------|----------|-----|----------|-----|-------|------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTE | | tavwl | Address Set-Up Time to W Low | 0 | | | | | | | | | t <sub>AVE1L</sub> | Address Set-Up Time | 0 | | | j | | | | | | t <sub>AVE2H</sub> | to ChipEnable Active | 0 | | | | | | | | | t <sub>E1HAX</sub> | Write Recovery from Chip Enable | 10 | | | | | | | 2 | | t <sub>E2LAX</sub> | ( Address Hold Time ) | 10 | | | | | | | 2 | | twHDX | Data Hold Time | 5 | | | | | | | 1,2 | | tavav | Write Cycle Time | | | 55 | | 70 | | ns | | | tavwh | Address Valid to W High | | | 35 | | 50 | | | | | tww | Write Pulse Width | | | 35 | | 50 | | | | | twhax | Address Hold after End of Write | | | 10 | | 10 | | | 1 | | te:LE:H | Chip Enable Active to | | | 35 | | 50 | | | 2 | | †E2HE2L | End of Write (W High) | | | 35 | | 50 | | | 2 | | tovwh | Data Valid to End of Write | | | 25 | | 40 | | ] | 1,2 | | twLaz | W Low to Q High-Z | | | | 30 | | 40 | | | | | | 48ZXX-10 | | 48ZXX-15 | | 48ZXX-20 | | | | |---------------------|---------------------------------|----------|-----|----------|-----|----------|-----|-------|------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTE | | tavav | WriteCycle Time | 100 | | 150 | | 200 | | | | | tavwh | Address Valid to W High | 80 | | 130 | | 180 | | | <br> | | twwn | Write Pulse Width | 80 | | 100 | | 150 | | | | | twhax | Address Hold after End of Write | 10 | | 10 | | 10 | | ns | 1 | | t <sub>E1LE1H</sub> | Chip Enable Active to | 80 | | 130 | | 180 | | | 2 | | t <sub>E2HE2L</sub> | End of Write (W High) | 80 | | 130 | | 180 | | | 2 | | tоvwн | Data Valid to End of Write | 50 | | 70 | | 80 | | | 1,2 | | twLaz | W Low to Q High-Z | | 50 | | 75 | | 100 | | | NOTES: 1. In a W Controlled Cycle / 2. In a E1, E2 Controlled Cycle 449 FIGURE 5: WRITE CONTROL WRITE CYCLE TIMING FIGURE 6: CHIP ENABLE CONTROL WRITE CYCLE TIMING #### DATA RETENTION MODE With V<sub>CC</sub> applied, the MK48Z08/18/09/19 operates as a conventional BYTEWIDE static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when V<sub>CC</sub> falls within the V<sub>PFD</sub>(max), V<sub>PFD</sub>(min) window. Note: A mid-write cycle power failure may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below V<sub>PFD</sub>(min), the user can be assured the memory will be in a write protected state, provided the V<sub>CC</sub> fall time is not less than tr. The MK48Z08/18/09/19 may respond to transient noise spikes that reach into the deselect window if this should occur during the time the device is sampling V<sub>CC</sub>. Therefore decoupling of the power supply lines is recommended. The power switching circuit connects external Vcc to the RAM and disconnects the battery when Vcc rises above Vso. Normal RAM operation can resume trec after Vcc exceeds Vpp(max). Caution should be taken to keep E<sub>1</sub> high (MK48Z08/18) or E<sub>2</sub> low (MK48Z09/19) as Vcc rises past Vso as some systems may perform inadvertant write cycles after Vcc rises but before normal system operation begins. #### POWER FAIL INTERRUPT The MK48Z09/19 continuously monitors Vcc. When Vcc fall to the power fail detect trip point of the MK48Z09/19 an interrupt is immediatly generated. An internal clock provides a delay no less than 10µS but no greater than 40µS before automatically deselecting the MK48Z09/19. #### PREDICTING BACK-UP SYSTEM LIFE The useful life of the battery in the MK48Z08/18/09/19 is expected to ultimately come to an end for one of two reasons: either because it has been discharged while providing current to an external load; or because the effects of aging render the cell useless before it can actually be discharged. Fortunately, these two effects are virtually unrelated, allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous mechanisms, the earlier of which defines Back-up System life. With V<sub>CC</sub> on, the battery is disconnected from the RAM and aging effects become the determining factor in battery life. With V<sub>CC</sub> off, leakage currents in the RAM provide the only load on the Battery during battery back-up. For the MK48Z08/18/09/19, the leakage currents are so low that the Back-up System life of the device is simply the Storage Life of the cell. The Storage Life of the cell is a function of temperature. #### PREDICTING STORAGE LIFE Figure 7 illustrates how temperature affects Storage Life of the MK48Z08/18/09/19 battery. The life of the battery is controlled by temperature and is virtually unaffected by leakage currents drawn by the MK48Z08/18/09/19. Storage Life predictions presented in Figure 7 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's on going battery testing since it began in 1982, we believe the chance of such failure mechanisms surfacing is extremely small. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at 25°C to produce a 2.4 volt closed-circuit voltage across a 250K load resistance. A Special Note: The summary presented in Figure 8 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final; they can be expected to change as yet more data becomes available. We believe that future read points of life test presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures. Two end of life curves are presented in Figure 7. The are labeled "Average" (t50%) and (t1%). These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at 70°C is at issue, Figure 7 indicates that a particular MK48Z08/18/09/19 has a 1% chance of having a battery failure 11 years into its life and a 50% chance of failure at the 20 year mark. Conversely, given a sample of devices, 1% of them can be expected to experience a battery failure within 11 years; 50% of them can be expected to experience a failure within 20 years. The t<sub>1%</sub> figure represents the practical onset of wear out, and is therefore suitable for use in what would normally be thought of as a worst-case analysis. The t<sub>50%</sub> figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last "t<sub>50%</sub>". Battery life is defined as beginning at the date of manufacture. Each MK48Z08/18/09/19 is marked with a five digit manufacturing date code in the form XYYWW. The first digit is the assembly location code (example: 98625= assembled in Muar Malasia, 1986, week 25). ## Calculating Predicted Storage Life of the Battery As Figure 7 indicates, the predicted Storage Life of the battery in the MK48Z08/18/09/19 is a function of temperature. Because the ambient temperature profile is dependent upon application controlled variables, only the user can estimate predicted Storage Life in a given design. As long as ambient temperature is held reasonably constant, expected Storage Life can be read directly from Figure 7. If the MK48Z08/18/09/19 spends an appreciable amount of time at a variety of temperatures, the following equation should be used to estimate Storage Life. ### **Example Predicted Storage Life Calculation** Predicted Storage Life = $$1 \div \{ [(TA_1 \div TT) \div SL_1] + [(TA_2 \div TT) \div SL_2] + ... + [(TA_N \div TT) \div SL_N] \}$$ Where $TA_1$ , $TA_2$ , $TA_N$ , = Time at Ambient Temperature 1, 2, etc. $TT = Total\ Time = TA_1 + TA_2 + ... + TA_N$ $SL_1$ , $SL_2$ , $SL_N = Predicted\ Storage\ Life\ at\ Temp. 1, Temp. 2, etc. (See Figure 7)$ ## **Example Predicted Storage Life Calculation** A cash register/terminal operates in an environment where the MK48Z08 is exposed to temperatures of 55°C or less for 8322 hrs./yr.; and temperatures greater than 60°C, but less than 70°C, for the remaining 438 hrs./yr. Reading Predicted $t_{1\%}$ values from Figure 7; $SL_1 = 41$ yrs., $SL_2 = 11.4$ yrs., Total Time (TT) = 8760 hrs./yr. $TA_1 = 8322$ hrs./yr. $TA_2 = 438$ hrs./yr. . Predicted Typical Storage Life $\geq 1 \div \{ [(8322 \div 8760) \div 41] + [(438 \div 8760) \div 11.4] \}$ Predicted Typical Storage Life $\geq 36$ years #### FIGURE 7: PREDICTED BATTERY STORAGE LIFE VS. TEMP. #### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | VALUE | UNIT | |------------------------------------------------------------|---------------|------| | Total Power Dissipation | 1.0 | W | | Output Current per Pin | 20 | mA | | Voltage on any Pin Relative to GND | -0.3 to + 7.0 | ٧ | | Ambient Operating ( Vcc on ) Temperature (T <sub>A</sub> ) | 0 to 70 | °C | Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of 1 time may affect reliability. #### CALITION Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode ## RECOMMENDED DC OPERATING CONDITIONS | SYMBOL | PARAMETER | MIN | MAX | UNITS | NOTES | |-----------------|------------------------------|------|------------|-------|-------| | Vcc | Supply Voltage ( MK48Z08/09) | 4.75 | 5.5 | V | 1 | | Vcc | Supply Voltage ( MK48Z18/19) | 4.5 | 5.5 | ٧ | 1 | | GND | Supply Voltage | 0 | 0 | V | 1 | | V <sub>IH</sub> | Logic "1" Voltage All Inputs | 2.2 | Vcc + 0.3v | ٧ | 1 | | V <sub>IL</sub> | Logic "0" Voltage All Inputs | -0.3 | 0.8 | ٧ | 1,2 | ## DC ELECTRICAL CHARACTERISTICS(0°C≤ T<sub>A</sub> ≤+70°C) (Vcc (min) ≤ Vcc ≤ Vcc (max)) | SYMBOL | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------|---------------------------------------------------------------------------------------------|-----|--------|-------|-------| | lcc1 | Average Vcc Power Supply Current | | 80,125 | mA | 3,6 | | lcc2 | TTL Standby Current ( E <sub>1</sub> = V <sub>IH</sub> or E <sub>2</sub> =V <sub>IL</sub> ) | | 3 | mA | | | lcc3 | CMOS Standby Current (E <sub>1</sub> = Vcc -0.2v) | | 3 | mA | 4 | | lı <u>r</u> | Input Leakage Current (Any Input) | -1 | +1 | μА | 5 | | loL | Ouput Leakage Current | -5 | +5 | μА | 5 | | VoH | Output Logic "1" Voltage ( I <sub>OUT</sub> =-1.0 mA) | 2.4 | | V | | | V <sub>OL</sub> | Output Logic "0" Voltage (I <sub>OUT</sub> = +2.1 mA) | | 0.4 | V | | | V <sub>INT</sub> | INT Logic "0" Voltage (I <sub>OUT</sub> = +0.5 mA) | | 0.4 | V | | ## NOTES: - 1. All voltages referenced to GND. - 2. Negative spikes of -1.0 volts allowed for up to 10 ns once per Cycle. - 3. Icc1 measured with outputs open. - 4. 1mA typical. - Measured with Vcc ≥ V<sub>1</sub> ≥ GND and outputs deselected. - 6. 80mA@ 100,150,200ns, & 125mA@ 55.70ns 10/13 ## **AC TEST CONDITIONS** #### FIGURE 8: OUPUT LOAD DIAGRAM ## MK48Z08/18/09/19-55/70 ## MK48Z08/18/09/19-10/15/20 # CAPACITANCE (TA = 25°C) | SYMBOL | PARAMETER | MAX | UNITS | NOTES | |--------|-------------------------------------|------|-------|-------| | CI | Capacitance Оп All Pins (except DQ) | 10.0 | pF | 1 | | CQ | Capacitance On DQ Pins | 10.0 | pF | 1,2 | ## NOTE: 1. Effective capacitance calculated from the equation C = $I \Delta t / \Delta V$ with $\Delta V$ = 3 volts and power supply at 5.0V Measured with outputs deselected. \_ # ORDERING INFORMATION | PART NUMBER | ACCESS TIME (ns) | SUPPLY VOLTAGE | |-------------------|------------------|----------------| | MK48Z08-B55 | 55 | 5V ±10% | | MK48Z08-B70 | 70 | 5V ±10% | | MK48Z08-B10 | 100 | 5V ±10% | | MK48Z08-B15 | 150 | 5V ±10% | | MK48Z08-B20 | 200 | 5V ±10% | | MK48Z18-B55 | 55 | 5V +10 -5% | | MK48Z18-B70 | 70 | 5V +10 -5% | | MK48Z18-B12 | 100 | 5V +10 -5% | | MK48Z18-B15 | 150 | 5V +10 -5% | | MK48Z18-B20 | 200 | 5V +10 -5% | | MK48Z09-B55 (PFI) | 55 | 5V ±10% | | MK48Z09-B70 (PFI) | 70 | 5V ±10% | | MK48Z09-B10 (PFI) | 100 | 5V ±10% | | MK48Z09-B12 (PFI) | 150 | 5V ±10% | | MK48Z09-B20 (PFI) | 200 | 5V ±10% | | MK48Z19-B55 (PFI) | 55 | 5V +10 -5% | | MK48Z19-B70 (PFI) | 70 | 5V +10 -5% | | MK48Z19-B10 (PFI) | 100 | 5V +10 -5% | | MK48Z19-B15 (PFI) | 150 | 5V +10 -5% | | MK48Z19-B20 (PFI) | 200 | 5V +10 -5% | **FIGURE 9: PACKAGE MECHANICAL DATA**