

# **LatticeECP/EC Family Data Sheet**



# LatticeECP/EC Family Data Sheet Introduction

June 2004 Advance Data Sheet

#### **Features**

### Extensive Density and Package Options

- 1.5K to 41K LUT4s
- 65 to 576 I/Os
- Density migration supported

#### ■ sysDSP<sup>TM</sup> Block (LatticeECP<sup>TM</sup> Versions)

- High performance multiply and accumulate
- 4 to 10 blocks
  - 4 to 10 36x36 multipliers or
  - 16 to 40 18x18 multipliers or
  - 32 to 80 9x9 multipliers

#### ■ Embedded and Distributed Memory

- 18 Kbits to 645 Kbits sysMEM<sup>™</sup> Embedded Block RAM (EBR)
- Up to 163 Kbits distributed RAM
- Flexible memory resources:
  - Distributed and block memory

#### **■** Flexible I/O Buffer

 Programmable sysIO<sup>™</sup> buffer supports wide range of interfaces:

#### LVCMOS 3.3/2.5/1.8/1.5/1.2

- LVTTL
- SSTL 3/2 Class I, II, SSTL18 Class I
- HSTL 18 Class I, II, III, HSTL15 Class I, III
- PCI
- LVDS, Bus-LVDS, LVPECL

#### ■ Dedicated DDR Memory Support

Implements interface up to DDR333 (166MHz)

#### ■ sysCLOCK<sup>™</sup> PLLs

- Up to 4 analog PLLs per device
- · Clock multiply, divide and phase shifting

#### **■** System Level Support

- IEEE Standard 1149.1 Boundary Scan, plus ispTRACY™ internal logic analyzer capability
- SPI boot flash interface
- 1.2V power supply

#### **■** Low Cost FPGA

- Features optimized for mainstream applications
- Low cost TQFP and PQFP packaging

Table 1-1. LatticeECP/EC Family Selection Guide

| Device                         | LFEC1 | LFEC3 | LFEC6/<br>LFECP6 | LFEC10/<br>LFECP10 | LFEC15/<br>LFECP15 | LFEC20/<br>LFECP20 | LFEC40/<br>LFECP40 |
|--------------------------------|-------|-------|------------------|--------------------|--------------------|--------------------|--------------------|
| PFU/PFF Rows                   | 12    | 16    | 24               | 32                 | 40                 | 44                 | 64                 |
| PFU/PFF Columns                | 16    | 24    | 32               | 40                 | 48                 | 56                 | 80                 |
| PFUs/PFFs                      | 192   | 384   | 768              | 1280               | 1920               | 2464               | 5120               |
| LUTs (K)                       | 1.5   | 3.1   | 6.1              | 10.2               | 15.4               | 19.7               | 41.0               |
| Distributed RAM (Kbits)        | 6     | 12    | 25               | 41                 | 61                 | 79                 | 164                |
| EBR SRAM (Kbits)               | 18    | 55    | 92               | 277                | 350                | 424                | 645                |
| EBR SRAM Blocks                | 2     | 6     | 10               | 30                 | 38                 | 46                 | 70                 |
| sysDSP Blocks <sup>1</sup>     | _     | _     | 4                | 5                  | 6                  | 7                  | 10                 |
| 18x18 Multipliers <sup>1</sup> | _     | _     | 16               | 20                 | 24                 | 28                 | 40                 |
| V <sub>CC</sub> Voltage (V)    | 1.2   | 1.2   | 1.2              | 1.2                | 1.2                | 1.2                | 1.2                |
| Number of PLLs                 | 2     | 2     | 2                | 4                  | 4                  | 4                  | 4                  |
| Packages and I/O Combinations  | s:    |       | •                | •                  | 11                 |                    |                    |
| 100-pin TQFP (14 x 14 mm)      | 67    | 67    |                  |                    |                    |                    |                    |
| 144-pin TQFP (20 x 20 mm)      | 97    | 97    | 97               |                    |                    |                    |                    |
| 208-pin PQFP (28 x 28 mm)      | 112   | 145   | 147              | 147                |                    |                    |                    |
| 256-ball fpBGA (17 x 17 mm)    |       | 160   | 195              | 195                | 195                |                    |                    |
| 484-ball fpBGA (23 x 23 mm)    |       |       | 224              | 288                | 352                | 360                |                    |
| 672-ball fpBGA (27 x 27 mm)    |       |       |                  |                    |                    | 400                | 496                |
| 900-ball fpBGA (31 x 31 mm)    |       |       |                  |                    |                    |                    | 576                |

<sup>1.</sup> LatticeECP devices only.

### Introduction

The LatticeECP/EC family of FPGA devices has been optimized to deliver mainstream FPGA features at low cost. For maximum performance and value, the LatticeECP (<u>EC</u>onomy <u>P</u>lus) FPGA concept combines an efficient FPGA fabric with high-speed dedicated functions. Lattice's first family to implement this approach is the LatticeECP-DSP (<u>EC</u>onomy <u>P</u>lus <u>DSP</u>) family, providing dedicated high-performance DSP blocks on-chip. The LatticeEC<sup>™</sup> (<u>EC</u>onomy) family supports all the general purpose features of LatticeECP devices without dedicated function blocks to achieve lower cost solutions.

The Lattice-ECP/EC FPGA fabric, which was designed from the outset with low cost in mind, contains all the critical FPGA elements: LUT-based logic, distributed and embedded memory, PLLs and support for mainstream I/Os. Dedicated DDR memory interface logic is also included to support this memory that is becoming increasingly prevalent in cost-sensitive applications.

The ispLEVER® design tool from Lattice allows large complex designs to be efficiently implemented using the LatticeECP/EC family of FPGA devices. Synthesis library support for LatticeECP/EC is available for popular logic synthesis tools. The ispLEVER tool uses the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeECP/EC device. The ispLEVER tool extracts the timing from the routing and back-annotates it into the design for timing verification.

Lattice provides many pre-designed IP (Intellectual Property) ispLeverCORE™ modules for the LatticeECP/EC family. By using these IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.



# LatticeECP/EC Family Data Sheet Architecture

June 2004 Advance Data Sheet

#### **Architecture Overview**

The LatticeECP™-DSP and LatticeEC™ architectures contain an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM Embedded Block RAM (EBR) as shown in Figures 2-1 and 2-2. In addition, LatticeECP-DSP supports an additional row of DSP blocks as shown in Figure 2-2.

There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and Programmable Functional unit without RAM/ROM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM, ROM and register functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used per row. The PFU blocks are used on the outside rows. The rest of the core consists of rows of PFF blocks interspersed with rows of PFU blocks. For every three rows of PFF blocks there is a row of PFU blocks.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysIO interfaces. PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. sysMEM EBRs are large dedicated fast memory blocks. They can be configured as RAM or ROM.

The PFU, PFF, PIC and EBR Blocks are arranged in a two-dimensional grid with rows and columns as shown in Figure 2-1. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

At the end of the rows containing the sysMEM Blocks are the sysCLOCK Phase Locked Loop (PLL) Blocks. These PLLs have multiply, divide and phase shifting capability; they are used to manage the phase relationship of the clocks. The LatticeECP/EC architecture provides up to four PLLs per device.

Every device in the family has a JTAG Port with internal Logic Analyzer (ispTRACY) capability. The sysCONFIG™ port which allows for serial or parallel device configuration. The LatticeECP/EC devices use 1.2V as their core voltage.

Figure 2-1. Simplified Block Diagram, LatticeECP/EC Device (Top Level)



Figure 2-2. Simplified Block Diagram, LatticeECP-DSP Device (Top Level)



#### **PFU and PFF Blocks**

The core of the LatticeECP/EC devices consists of PFU and PFF blocks. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remainder of the data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices, numbered 0-3 as shown in Figure 2-3. All the interconnections to and from PFU blocks are from routing. There are 53 inputs and 25 outputs associated with each PFU block.

Figure 2-3. PFU Diagram



#### **Slice**

Each slice contains two LUT4 lookup tables feeding two registers (programmed to be in FF or Latch mode), and some associated logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/asynchronous), clock select, chip-select and wider RAM/ROM functions. Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge/level clocks.

There are 14 input signals: 13 signals from routing and one from the carry-chain (from adjacent slice or PFU). There are 7 outputs: 6 to routing and one to carry-chain (to adjacent PFU). Table 2-1 lists the signals associated with each slice.

Figure 2-4. Slice Diagram



Table 2-1. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | MO             | Multipurpose Input                                                   |
| Input    | Multi-purpose    | M1             | Multipurpose Input                                                   |
| Input    | Control signal   | CE             | Clock Enable                                                         |
| Input    | Control signal   | LSR            | Local Set/Reset                                                      |
| Input    | Control signal   | CLK            | System Clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast Carry In <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register Outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | For the right most PFU the fast carry chain output <sup>1</sup>      |

<sup>1.</sup> See Figure 2-3 for connection details.

<sup>2.</sup> Requires two PFUs.

#### **Modes of Operation**

Each Slice is capable of four modes of operation: Logic, Ripple, RAM and ROM. The Slice in the PFF is capable of all modes except RAM. Table 2-2 lists the modes and the capability of the Slice blocks.

Table 2-2. Slice Modes

|           | Logic              | Ripple                | RAM     | ROM         |
|-----------|--------------------|-----------------------|---------|-------------|
| PFU Slice | LUT 4x2 or LUT 5x1 | 2-bit Arithmetic Unit | SPR16x2 | ROM16x1 x 2 |
| PFF Slice | LUT 4x2 or LUT 5x1 | 2-bit Arithmetic Unit | N/A     | ROM16x1 x 2 |

**Logic Mode:** In this mode, the LUTs in each Slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any logic function with four inputs can be generated by programming this lookup table. Since there are two LUT4s per Slice, a LUT5 can be constructed within one Slice. Larger lookup tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other Slices.

**Ripple Mode:** Ripple mode allows the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each Slice:

- · Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Ripple mode multiplier building block
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Two additional signals: Carry Generate and Carry Propagate are generated per Slice in this mode, allowing fast arithmetic functions to be constructed by concatenating Slices.

**RAM Mode:** In this mode, distributed RAM can be constructed using each LUT block as a 16x1-bit memory. Through the combination of LUTs and Slices, a variety of different memories can be constructed.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of Slices required to implement different distributed RAM primitives. Figure 2-5 shows the distributed memory primitive block diagrams. Dual port memories involve the pairing of two Slices, one Slice functions as the read-write port. The other companion Slice supports the read-only port. For more information on using RAM in LatticeECP/EC devices, please see details of additional technical documentation at the end of this data sheet.

Table 2-3. Number of Slices Required For Implementing Distributed RAM

|                  | SPR16x2 | DPR16x2 |
|------------------|---------|---------|
| Number of slices | 1       | 2       |
|                  |         |         |

Note: SPR = Single Port RAM, DPR = Dual Port RAM

Figure 2-5. Distributed Memory Primatives



**ROM Mode:** The ROM mode uses the same principal as the RAM modes, but without the Write port. Pre-loading is accomplished through the programming interface during configuration.

#### **PFU Modes of Operation**

Slices can be combined within a PFU to form larger functions. Table 2-4 tabulates these modes and documents the functionality possible at the PFU level.

Table 2-4. PFU Modes of Operation

| Logic                      | Ripple            | RAM <sup>1</sup>           | ROM         |
|----------------------------|-------------------|----------------------------|-------------|
| LUT 4x8 or<br>MUX 2x1 x 8  | 2-bit Add x 4     | SPR16x2 x 4<br>DPR16x2 x 2 | ROM16x1 x 8 |
| LUT 5x4 or<br>MUX 4x1 x 4  | 2-bit Sub x 4     | SPR16x4 x 2<br>DPR16x4 x 1 | ROM16x2 x 4 |
| LUT 6x 2 or<br>MUX 8x1 x 2 | 2-bit Counter x 4 | SPR16x8 x 1                | ROM16x4 x 2 |
| LUT 7x1 or<br>MUX 16x1 x 1 | 2-bit Comp x 4    |                            | ROM16x8 x 1 |

<sup>1.</sup> These modes are not available in PFF blocks

# Routing

There are many resources provided in the LatticeECP/EC devices to route signals individually or as busses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with x1 (spans two PFU), x2 (spans three PFU) and x6 (spans seven PFU). The x1 and x2 connections provide fast and efficient connections in horizontal and vertical directions. The x2 and x6 resources are buffered allowing both short and long connections routing between PFUs.

The ispLEVER design tool takes the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

## **Clock Distribution Network**

The clock inputs are selected from external I/O, the sysCLOCK<sup>™</sup> PLLs or routing. These clock inputs are fed through the chip via a clock distribution system.

#### **Primary Clock Sources**

LatticeECP/EC devices derive clocks from three primary sources: PLL outputs, dedicated clock inputs and routing. LatticeECP/EC devices have two to four sysCLOCK PLLs, located on the left and right sides of the device. There are four dedicated clock inputs, one on each side of the device. Figure 2-6 shows the 20 primary clock sources.

Figure 2-6. Clock Sources



Note: Smaller devices have two PLLs.

#### **Clock Routing**

The clock routing structure in LatticeECP/EC devices consists of four Primary Clock lines and a Secondary Clock network per quadrant. The primary clocks are generated from MUXs located in each quadrant. Figure 2-7 shows this clock routing. The primary clock lines also feed into a secondary clock network (not shown). The secondary clock branches are tapped at every PFU. These secondary clock networks can also be used for controls and high fan out data. Each slice derives its clock from the primary clock lines, secondary clock lines and routing as shown in Figure 2-8.

Figure 2-7. Per Quadrant Clock Selection



1. Smaller devices have fewer PLL related lines.

Figure 2-8. Slice Clock Selection



## sysCLOCK Phase Locked Loops (PLLs)

The PLL clock input, from pin or routing, feeds into an input clock divider. There are four sources of feedback signal to the feedback divider: from the clock net, from output of the post scalar divider, from the routing or from an external pin. There is a PLL\_LOCK signal to indicate that VCO has locked on to the input clock signal. Figure 2-9 shows the sysCLOCK PLL diagram.

The setup and hold times of the device can be improved by programming a delay in the feedback or input path of the PLL which will advance or delay the output clock with reference to the input clock. This delay can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after adjustment and not relock until the t<sub>LOCK</sub> parameter has been satisfied. Additionally, the phase and duty cycle block allows the user to adjust the phase and duty cycle of the CLKOS output.

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. Each PLL has four dividers associated with it: input clock divider, feedback divider, port scalar divider and secondary clock divider. The input clock divider is used to divide the input clock signal, while the feedback divider is used to multiply the input clock signal. The post scalar divider allows the VCO to operate at higher frequencies than the clock output, thereby increasing the frequency range. The secondary divider is used to derive lower frequency outputs.

Figure 2-9. PLL Diagram



Figure 2-10 shows the available macros for the PLL. Table 2-5 provides signal description of the PLL Block.

Figure 2-10. PLL Primitive



Table 2-5. PLL Signal Descriptions

| Signal       | I/O | Description                                                                 |
|--------------|-----|-----------------------------------------------------------------------------|
| CLKI         | I   | Clock input from external pin or routing                                    |
| CLKFB        | I   | PLL feedback input from PLL output, clocknet, routing or external pin       |
| RST          | I   | "1" to reset input clock divider                                            |
| CLKOS        | 0   | PLL output clock to clock tree (phase shifted/duty cycle changed)           |
| CLKOP        | 0   | PLL output clock to clock tree (No phase shift)                             |
| CLKOK        | 0   | PLL output to clock tree through secondary clock divider                    |
| LOCK         | 0   | "1" indicates PLL LOCK to CLKI                                              |
| DDAMODE      | I   | Dynamic Delay Enable. "1" Pin control (dynamic), "0": Fuse Control (static) |
| DDAIZR       | I   | Dynamic Delay Zero. "1": delay = 0, "0": delay = on                         |
| DDAILAG      | I   | Dynamic Delay Lag/Lead. "1": Lag, "0": Lead                                 |
| DDAIDEL[2:0] | I   | Dynamic Delay Input                                                         |
| DDAOZR       | 0   | Dynamic Delay Zero Output                                                   |
| DDAOLAG      | 0   | Dynamic Delay Lag/Lead Output                                               |
| DDAODEL[2:0] | 0   | Dynamic Delay Output                                                        |

For more information on the PLL, please see details of additional technical documentation at the end of this data sheet.

## sysMEM Memory

The LatticeECP/EC family of devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of a 9-Kbit RAM, with dedicated input and output registers.

#### sysMEM Memory Block

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as shown in Table 2-6.

Table 2-6. sysMEM Block Configurations

| Memory Mode      | Configurations                                                           |
|------------------|--------------------------------------------------------------------------|
| Single Port      | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18<br>256 x 36 |
| True Dual Port   | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18             |
| Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18<br>256 x 36 |

#### **Bus Size Matching**

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1 and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

## **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

## **Memory Cascading**

Larger and deeper blocks of RAMs can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

## Single, Dual and Pseudo-Dual Port Modes

Figure 2-11 shows the four basic memory configurations and their input/output names. In all the sysMEM RAM modes the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output.

Figure 2-11. sysMEM EBR Primitives



The EBR memory supports three forms of write behavior for single port or dual port operation:

- 1. **Normal** data on the output appears only during read cycle. During a write cycle, the data (at the current address) does not appear on the output.
- 2. Write Through a copy of the input data appears at the output of the same port, during a write cycle.
- 3. Read-Before-Write when new data is being written, the old content of the address appears at the output.

#### **Memory Core Reset**

The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-12.

Figure 2-12. Memory Core Reset



For further information on sysMEM EBR block, please see the details of additional technical documentation at the end of this data sheet.

## sysDSP Block

The LatticeECP-DSP family provides a sysDSP block making it ideally suited for low cost, high performance Digital Signal Processing (DSP) applications. Typical functions used in these applications are Finite Impulse Response (FIR) filters; Fast Fourier Transforms (FFT) functions, correlators, Reed-Solomon/Turbo/Convolution encoders and decoders. These complex signal processing functions use similar building blocks such as multiply-adders and multiply-accumulators.

#### sysDSP Block Approach Compare to General DSP

Conventional general-purpose DSP chips typically contain one to four (Multiply and Accumulate) MAC units with fixed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. The LatticeECP, on the other hand, has many DSP blocks that support different data-widths. This allows the designer to use highly parallel implementations of DSP functions. The designer can optimize the DSP performance vs. area by choosing appropriate level of parallelism. Figure 2-13 compares the serial and the parallel implementations.

Operand Operand Operand Operand Operand Operand Operand Operand X Multiplier 0 Multiplier (k-1) Single M loops loops Accumulato Function implemented in General purpose DSP Output Function implemented in LatticeECP

Figure 2-13. Comparison of General DSP and LatticeECP-DSP Approaches

#### sysDSP Block Capabilities

The sysDSP block in the LatticeECP-DSP family supports four functional elements in three 9, 18 and 36 data path widths. The user selects a function element for a DSP block and then selects the width and type (signed/unsigned) of its operands. The operands in the LatticeECP-DSP family sysDSP Blocks can be either signed or unsigned but not mixed within a function element. Similarly, the operand widths cannot be mixed within a block.

The resources in each sysDSP block can be configured to support the following four elements:

• MULT (Multiply)

MAC (Multiply, Accumulate)

MULTADD (Multiply, Addition/Subtraction)

MULTADDSUM (Multiply, Addition/Subtraction, Accumulate)

The number of elements available in each block depends in the width selected from the three available options x9, x18, and x36. A number of these elements are concatenated for highly parallel implementations of DSP functions. Table 2-1 shows the capabilities of the block.

Table 2-7. Maximum Number of Elements in a Block

| Width of Multiply | х9 | x18 | x36 |
|-------------------|----|-----|-----|
| MULT              | 8  | 4   | 1   |
| MAC               | 2  | 1   | _   |
| MULTADD           | 4  | 2   | _   |
| MULTADDSUM        | 4  | 2   | _   |

Some options are available in four elements. The input register in all the elements can be directly loaded or can be loaded as shift register from previous operand registers. In addition by selecting 'dynamic operation' in the 'Signed/ Unsigned' options the operands can be switched between signed and unsigned on every cycle. Similarly by selecting 'Dynamic operation' in the 'Add/Sub' option the Accumulator can be switched between addition and subtraction on every cycle.

#### **MULT sysDSP Element**

This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, A and B, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-14 shows the MULT sysDSP element.

Figure 2-14. MULT sysDSP Element



## **MAC sysDSP Element**

In this case the two operands, A and B, are multiplied and the result is added with the previous accumulated value. This accumulated value is available at the output. The user can enable the input and pipeline registers but the output register is always enabled. The output register is used to store the accumulated value. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-15 shows the MAC sysDSP element.

Figure 2-15. MAC sysDSP Element



## **MULTADD sysDSP Element**

In this case, the operands A0 and B0 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A1 and A2. The user can enable the input, output and pipeline registers. Figure 2-16 shows the MULTADD sysDSP element.

Figure 2-16. MULTADD



#### **MULTADDSUM sysDSP Element**

In this case, the operands A0 and B0 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A1 and B1. Additionally the operands A2 and B2 are multiplied and the result is added/subtracted with the result of the multiplier operation of operands A3 and B3. The result of both addition/subtraction are added in a summation block. The user can enable the input, output and pipeline registers. Figure 2-17 shows the MULTADDSUM sysDSP element.

Figure 2-17. MULTADDSUM



#### Clock, Clock Enable and Reset Resources

Global Clock, Clock Enable and Reset signals from routing are available to every DSP block. Four Clock, Reset and Clock Enable signals are selected for the sysDSP block. From four clock sources (CLK0, CLK1, CLK2, CLK3) one clock is selected for each input register, pipeline register and output register. Similarly Clock enable (CE) and

Reset (RST) are selected from their four respective sources (CE0, CE1, CE2, CE3 and RST0, RST1, RST2, RST3) at each input register, pipeline register and output register.

## Signed and Unsigned with Different Widths

The DSP block supports different widths of signed and unsigned multipliers besides x9, x18 and x36 widths. For unsigned operands, unused upper data bits should be filled to create a valid x9, x18 or x36 operand. For signed two's complement operands, sign extension of the most significant bit should be performed until x9, x18 or x36 width is reached. Table 2-8 provides an example of this.

Table 2-8. An Example of Sign Extension

| Number | Unsigned | Unsigned<br>9-bit | Unsigned<br>18-bit | Signed | Two's Complement<br>Signed 9-Bits | Two's Complement<br>Signed 18-bits |
|--------|----------|-------------------|--------------------|--------|-----------------------------------|------------------------------------|
| +5     | 0101     | 00000101          | 00000000 00000101  | 0101   | 00000101                          | 00000000 00000101                  |
| -6     | 0110     | 00000110          | 00000000 00000110  | 1010   | 11111010                          | 11111111 11111010                  |

#### **OVERFLOW Flag from MAC**

The sysDSP block provides an overflow output to indicate that the accumulator has overflowed. When two unsigned numbers are added and the result is a smaller number then accumulator roll over is said to occur and overflow signal is indicated. When two positive numbers are added with a negative sum and when two negative numbers are added with a positive sum, then the accumulator "roll-over" is said to have occurred and an overflow signal is indicated. Note when overflow occurs the overflow flag is present for only one cycle. By counting these overflow pulses in FPGA logic, larger accumulators can be constructed. The conditions overflow signal for signed and unsigned operands are listed in Figure 2-18.

Figure 2-18. Accumulator Overflow/Underflow Conditions





## ispLEVER Module Manager

The user can access the sysDSP block via the ispLEVER Module Manager, which has options to configure each DSP module (or group of modules) or through direct HDL instantiation. Additionally Lattice has partnered Mathworks to support instantiation in the Simulink tool, which is a Graphical Simulation Environment. Simulink works with ispLEVER and dramatically shortens the DSP design cycle in Lattice FPGAs.

#### **Optimized DSP Functions**

Lattice provides a library of optimized DSP IP functions. Some of the IPs planned for LatticeECP DSP are: Bit Correlators, Fast Fourier Transform, Finite Impulse Response (FIR) Filter, Reed-Solomon Encoder/ Decoder, Turbo Encoder/Decoders and Convolutional Encoder/Decoder. Please contact Lattice to obtain the latest list of available DSP IPs.

## Resources Available in the LatticeECP Family

Table 2-9 shows the maximum number of multipliers for each member of the LatticeECP family. Table 2-10 shows the maximum available EBR RAM Blocks in each of the LatticeECP family. EBR blocks, together with Distributed RAM can be used to store variables locally for the fast DSP operations.

Table 2-9. Number of DSP Blocks in LatticeECP Family

| Device  | DSP Block | 9x9 Multiplier | 18x18 Multiplier | 36x36 Multiplier |
|---------|-----------|----------------|------------------|------------------|
| LFECP6  | 4         | 32             | 16               | 4                |
| LFECP10 | 5         | 40             | 20               | 5                |
| LFECP15 | 6         | 48             | 24               | 6                |
| LFECP20 | 7         | 56             | 28               | 7                |
| LFECP40 | 10        | 80             | 40               | 10               |

Table 2-10. Embedded SRAM in LatticeECP family

| Device  | EBR SRAM Block | Total EBR SRAM<br>(Kbits) |
|---------|----------------|---------------------------|
| LFECP6  | 10             | 92                        |
| LFECP10 | 30             | 276                       |
| LFECP15 | 38             | 350                       |
| LFECP20 | 46             | 424                       |
| LFECP40 | 70             | 645                       |

#### **DSP Performance of the LatticeECP Family**

Table 2-11 lists the maximum performance in millions of MAC operations per second (MMAC) for each member of the LatticeECP family.

Table 2-11. DSP Block performance of LatticeECP Family

| Device  | DSP Block | DSP Performance<br>MMAC |
|---------|-----------|-------------------------|
| LFECP6  | 4         |                         |
| LFECP10 | 5         |                         |
| LFECP15 | 6         |                         |
| LFECP20 | 7         |                         |
| LFECP40 | 10        |                         |

For further information on the sysDSP block, please see details of additional technical information at the end of this data sheet.

## Programmable I/O Cells (PIC)

Each PIC contains two PIOs connected to their respective sysIO Buffers which are then connected to the PADs as shown in Figure 2-19. The PIO Block supplies the output data (DO) and the Tri-state control signal (TO) to sysIO buffer, and receives input from the buffer.

Figure 2-19. PIC Diagram



Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-20. The PAD Labels "T" and "C" distinguish the two PIOs. Only the PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs.

One of every 16 PIOs contains a delay element to facilitate the generation of DQS signals. The DQS signal feeds the DQS bus which spans the set of 16 PIOs. The DQS signal from the bus is used to strobe the DDR data from the memory into input register blocks. This interface is designed for memories that support one DQS strobe per eight bits of data.

Table 2-12. PIO Signal List

| Name         | Туре                            | Description                                                              |
|--------------|---------------------------------|--------------------------------------------------------------------------|
| CE0, CE1     | Control from the core           | Clock enables for input and output block FFs.                            |
| CLK0, CLK1   | Control from the core           | System clocks for input and output blocks.                               |
| LSR          | Control from the core           | Local Set/Reset.                                                         |
| GSRN         | Control from routing            | Global Set/Reset (active low).                                           |
| INCK         | Input to the core               | Input to Primary Clock Network or PLL reference inputs.                  |
| DQS          | Input to PIO                    | DQS signal from logic (routing) to PIO.                                  |
| INDD         | Input to the core               | Unregistered data input to core.                                         |
| INFF         | Input to the core               | Registered input on positive edge of the clock (CLK0).                   |
| IPOS0, IPOS1 | Input to the core               | DDRX registered inputs to the core.                                      |
| ONEG0        | Control from the core           | Output signals from the core for SDR and DDR operation.                  |
| OPOS0,       | Control from the core           | Output signals from the core for DDR operation                           |
| OPOS1 ONEG1  | Tristate control from the core  | Signals to Tristate Register block for DDR operation.                    |
| TD           | Tristate control from the core  | Tristate signal from the core used in SDR operation.                     |
| DDRCLKPOL    | Control from clock polarity bus | Controls the polarity of the clock (CLK0) that feed the DDR input block. |

Figure 2-20. DQS Routing



#### PIO

The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic block. These blocks contain registers for both single data rate (SDR) and double data rate (DDR) operation along with the necessary clock and selection logic. Programmable delay lines used to shift incoming clock and data signals are also included in these blocks.

#### Input Register Block

The input register block contains delay elements and registers that can be used to condition signals before they are passed to the device core. Figure 2-21 shows the diagram of the input register block.

Input signals are fed from the sysIO buffer to the input register block (as signal DI). If desired the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), a clock (INCK) and in selected blocks the input to the DQS delay block. If one of the bypass options is not chosen, the signal first passes through an optional delay block. This delay, if selected, reduces input-register hold-time requirement when using a global clock.

The input block allows two modes of operation. In the single data rate (SDR) the data is registered, by one of the registers in the single data rate sync register block, with the system clock. In the DDR Mode two registers are used to sample the data on the positive and negative edges of the DQS signal creating two data streams, D0 and D2. These two data streams are synchronized with the system clock before entering the core. Further discussion on this topic is in the DDR Memory section of this data sheet.

Figure 2-22 shows the input register waveforms for DDR operation and Figure 2-23 shows the design tool primitives. The SDR/SYNC registers have reset and clock enable available.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred from the DQS to system clock domain. For further discussion on this topic, see the DDR Memory section of this data sheet.

DI (From sysIO INCK Buffer) INDD Delay Block Fixed Delay SDR & Sync **DDR** Registers Registers D0 To Routing D Q D Q IPOS0 D-Type D-Type /LAŤĊH D2 IPOS<sub>1</sub> D1 Q Q Q **▶**D D D D-Type D-Type D-Type /LATCH DOS Delayed (From DQS Bus) CLK0 (From Routing) **DDRCLKPOL** (From DDR Polarity Control Bus)

Figure 2-21. Input Register Diagram

Figure 2-22. Input Register DDR Waveforms



Figure 2-23. INDDRXB Primative



#### **Output Register Block**

The output register block provides the ability to register signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation that is combined with an additional latch for DDR operation. Figure 2-24 shows the diagram of the Output Register Block.

In SDR mode, ONEG0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured a D-type or latch. In DDR mode, ONEG0 is fed into one register on the positive edge of the clock and OPOS0 is latched. A multiplexer running off the same clock selects the correct register for feeding to the output (D0).

Figure 2-25 shows the design tool DDR primitives. The SDR output register has reset and clock enable available. The additional register for DDR operation does not have reset or clock enable available.

Figure 2-24. Output Register Block



\*Latch is transparent when input is low.

Figure 2-25. ODDRXB Primative



#### **Tristate Register Block**

The tristate register block provides the ability to register tri-state control signals from the core of the device before they are passed to the syslO buffers. The block contains a register for SDR operation and an additional latch for DDR operation. Figure 2-26 shows the diagram of the Tristate Register Block.

In SDR mode, ONEG1 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured a D-type or latch. In DDR mode, ONEG1 is fed into one register on the positive edge of the clock and OPOS1 is latched. A multiplexer running off the same clock selects the correct register for feeding to the output (D0).

Figure 2-26. Tristate Register Block



#### **Control Logic Block**

The control logic block allows the selection and modification of control signals for use in the PIO block. A clock is selected from one of the clock signals provided from the general purpose routing and a DQS signal provided from the programmable DQS pin. The clock can optionally be inverted.

The clock enable and local reset signals are selected from the routing and optionally inverted. The global tristate signal is passed through this block.

# **DDR Memory Support**

Implementing high performance DDR memory interfaces requires dedicated DDR register structures in the input (for read operations) and in the output (for write operations). As indicated in the PIO Logic section, the EC devices provide this capability. In addition to these registers, the EC devices contain two elements to simplify the design of input structures for read operations: the DQS delay block and polarity control logic.

## **DLL Calibrated DQS Delay Block**

Source Synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment, however in DDR memories the clock (referred to as DQS) is not free running so this approach cannot be used. The DQS Delay block provides the required clock alignment for DDR memory interfaces.

The DQS signal (selected PIOs only) feeds from the PAD through a DQS delay element to a dedicated DQS routing resource. The DQS signal also feeds polarity control logic which controls the polarity of the clock to the sync registers in the input register blocks. Figures 2-27 and 2-28 show how the DQS transition signals are routed to the PIOs.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration (6-bit bus) signals from two DLLs on opposite sides of the device. Each DLL compensates DQS Delays in its half of the device as shown in Figure 2-28. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.

Figure 2-27. DQS Local Bus.





Figure 2-28. DLL Calibration Bus and DQS/DQS Transition Distribution

#### **Polarity Control Logic**

In a typical DDR Memory interface design, the phase relation between the incoming delayed DQS strobe and the internal system Clock (during the READ cycle) is unknown.

The LatticeECP/EC family contains dedicated circuits to transfer data between these domains. To prevent setup and hold violations at the domain transfer between DQS (delayed) and the system Clock a clock polarity selector is used. This changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each READ cycle for the correct clock polarity.

Prior to the READ operation in DDR memories DQS is in tristate (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit detects this transition. This signal is used to control the polarity of the clock to the synchronizing registers.

# sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in eight groups referred to as Banks. The sysIO buffers allow users to implement the wide variety of standards that are found in today's systems including LVCMOS, SSTL, HSTL, LVDS and LVPECL.

### sysIO Buffer Banks

LatticeECP/EC devices have eight sysIO buffer banks; each is capable of supporting multiple I/O standards. Each sysIO bank has its own I/O supply voltage ( $V_{CCIO}$ ), and two voltage references  $V_{REF1}$  and  $V_{REF2}$  resources allowing each bank to be completely independent from each other. Figure 2-29 shows the eight banks and their associated supplies.

In the LatticeECP/EC devices, single-ended output buffers and ratioed input buffers (LVTTL, LVCMOS, PCI and PCI-X) are powered using  $V_{CCIO}$ , LVTTL, LVCMOS33, LVCMOS25 and LVCMOS12 can also be set as fixed threshold

input independent of  $V_{CCIO}$ . In addition to the bank  $V_{CCIO}$  supplies, the LatticeECP/EC devices have a  $V_{CC}$  core logic power supply, and a  $V_{CCAUX}$  supply that power all differential and referenced buffers.

Each bank can support up to two separate VREF voltages, VREF1 and VREF2 that set the threshold for the referenced input buffers. In the LatticeECP/EC devices, some dedicated I/O pins in a bank can be configured to be a reference voltage supply pin. Each I/O is individually configurable based on the bank's supply and reference voltages.

Figure 2-29. LatticeECP/EC Banks



Note: N and M are the maximum number of I/Os per bank.

LatticeECP/EC devices contain two types of sysIO buffer pairs.

#### 1. Top and Bottom syslO Buffer Pair (Single-Ended Outputs Only)

The sysIO buffer pairs in the top and bottom banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (both ratioed and referenced). The referenced input buffer can also be configured as a differential input.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

Only the I/Os on the top and bottom banks have PCI clamp.

#### 2. Left and Right sysIO Buffer Pair (Differential and Single-Ended Outputs)

The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two sets of single-ended input buffers (both ratioed and referenced) and one differential output driver. The referenced input buffer can also be configured as a differential input. In these banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O.

Only the left and right banks have LVDS differential output drivers.

#### **Supported Standards**

The LatticeECP/EC sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2, 1.5, 1.8, 2.5 and 3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSTL. Differential standards supported include LVDS, BLVDS, LVPECL, differential SSTL and differential HSTL. Tables 2-13 and 2-14 show the I/O standards (together with their supply and reference voltages) supported by the LatticeECP/EC devices. For further information on utilizing the sysIO buffer to support a variety of standards please see the details of additional technical information at the end of this data sheet.

Table 2-13. Supported Input Standards

| Input Standard                       | V <sub>REF</sub> (Nom.) | V <sub>CCIO</sub> ¹ (Nom.) |  |  |  |
|--------------------------------------|-------------------------|----------------------------|--|--|--|
| Single Ended Interfaces              |                         |                            |  |  |  |
| LVTTL                                | _                       | _                          |  |  |  |
| LVCMOS33 <sup>2</sup>                | _                       | _                          |  |  |  |
| LVCMOS25 <sup>2</sup>                | _                       | _                          |  |  |  |
| LVCMOS18                             | _                       | 1.8                        |  |  |  |
| LVCMOS15                             | _                       | 1.5                        |  |  |  |
| LVCMOS12 <sup>2</sup>                | _                       | _                          |  |  |  |
| PCI                                  | _                       | 3.3                        |  |  |  |
| HSTL18 Class I, II                   | 0.9                     | _                          |  |  |  |
| HSTL18 Class III                     | 1.08                    | _                          |  |  |  |
| HSTL15 Class I                       | 0.75                    | _                          |  |  |  |
| HSTL15 Class III                     | 0.9                     | _                          |  |  |  |
| SSTL3 Class I, II                    | 1.5                     | _                          |  |  |  |
| SSTL2 Class I, II                    | 1.25                    | _                          |  |  |  |
| SSTL18 Class I                       | 0.9                     | _                          |  |  |  |
| Differential Interfaces              |                         | 1                          |  |  |  |
| Differential SSTL18 Class I          | _                       | _                          |  |  |  |
| Differential SSTL2 Class I, II       | _                       | _                          |  |  |  |
| Differential SSTL3 Class I, II       | _                       | _                          |  |  |  |
| Differential HSTL15 Class I, III     | _                       | _                          |  |  |  |
| Differential HSTL18 Class I, II, III | _                       | _                          |  |  |  |
| LVDS, LVPECL                         | _                       | _                          |  |  |  |
| BLVDS                                | _                       | _                          |  |  |  |

When not specified V<sub>CCIO</sub> can be set anywhere in the valid operating range.
 JTAG inputs do not have a fixed threshold option and always follow V<sub>CCJ</sub>.

Table 2-14. Supported Output Standards

| Output Standard                       | Drive                      | V <sub>CCIO</sub> (Nom.) |  |  |  |
|---------------------------------------|----------------------------|--------------------------|--|--|--|
| Single-ended Interfaces               |                            |                          |  |  |  |
| LVTTL                                 | 4mA, 8mA, 12mA, 16mA, 20mA | 3.3                      |  |  |  |
| LVCMOS33                              | 4mA, 8mA, 12mA 16mA, 20mA  | 3.3                      |  |  |  |
| LVCMOS25                              | 4mA, 8mA, 12mA, 16mA, 20mA | 2.5                      |  |  |  |
| LVCMOS18                              | 4mA, 8mA, 12mA, 16mA       | 1.8                      |  |  |  |
| LVCMOS15                              | 4mA, 8mA                   | 1.5                      |  |  |  |
| LVCMOS12                              | 2mA, 6mA                   | 1.2                      |  |  |  |
| LVCMOS33, Open Drain                  | 4mA, 8mA, 12mA 16mA, 20mA  | _                        |  |  |  |
| LVCMOS25, Open Drain                  | 4mA, 8mA, 12mA 16mA, 20mA  | _                        |  |  |  |
| LVCMOS18, Open Drain                  | 4mA, 8mA, 12mA 16mA        | _                        |  |  |  |
| LVCMOS15, Open Drain                  | 4mA, 8mA                   | _                        |  |  |  |
| LVCMOS12, Open Drain                  | 2mA, 6mA                   | _                        |  |  |  |
| PCI33                                 | N/A                        | 3.3                      |  |  |  |
| HSTL18 Class I, II, III               | N/A                        | 1.8                      |  |  |  |
| HSTL15 Class I, III                   | N/A                        | 1.5                      |  |  |  |
| SSTL3 Class I, II                     | N/A                        | 3.3                      |  |  |  |
| SSTL2 Class I, II                     | N/A                        | 2.5                      |  |  |  |
| SSTL18 Class I                        | N/A                        | 1.8                      |  |  |  |
| Differential Interfaces               |                            |                          |  |  |  |
| Differential SSTL3, Class I, II       | N/A                        | 3.3                      |  |  |  |
| Differential SSTL2, Class I, II       | N/A                        | 2.5                      |  |  |  |
| Differential SSTL18, Class I          | N/A                        | 1.8                      |  |  |  |
| Differential HSTL18, Class I, II, III | N/A                        | 1.8                      |  |  |  |
| Differential HSTL15, Class I, III     | N/A                        | 1.5                      |  |  |  |
| LVDS                                  | N/A                        | 2.5                      |  |  |  |
| BLVDS <sup>1</sup>                    | N/A                        | 2.5                      |  |  |  |
| LVPECL1                               | N/A                        | 3.3                      |  |  |  |

<sup>1.</sup> Emulated with external resistors.

## **Hot Socketing**

The LatticeECP/EC devices have been carefully designed to ensure predictable behavior during power-up and power-down. Power supplies can be sequenced in any order. During power up and power-down sequences, the I/Os remain in tristate until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled to within specified limits, this allows for easy integration with the rest of the system. These capabilities make the LatticeECP/EC ideal for many multiple power supply and hot-swap applications.

## **Configuration and Testing**

The following section describes the configuration and testing features of the LatticeECP/EC family of devices.

#### **IEEE 1149.1-Compliant Boundary Scan Testability**

All LatticeECP/EC devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port has its own supply voltage  $V_{CCI}$  and can operate with LVCMOS3.3, 2.5, 1.8, 1.5 and 1.2 standards.

For more details on boundary scan test, please see information regarding additional technical documentation at the end of this data sheet.

## **Device Configuration**

All LatticeECP/EC devices contain two possible ports that can be used for device configuration. The test access port (TAP), which supports bit-wide configuration, and the sysCONFIG port that supports both byte-wide and serial configuration.

The TAP supports both the IEEE Std. 1149.1 Boundary Scan specification and the IEEE Std. 1532 In-System Configuration specification. The sysCONFIG port is a 20-pin interface with six of the I/Os used as dedicated pins and the rest being dual-use pins. When sysCONFIG mode is not used, these dual-use pins are available for general purpose I/O. There are four configuration options for LatticeECP/EC devices:

- 1. Industry standard SPI memories.
- Industry standard byte wide flash and ispMACH 4000 for control/addressing.
- 3. Configuration from system microprocessor via the configuration bus or TAP.
- 4. Industry standard FPGA board memory.

On power-up, the FPGA SRAM is ready to be configured with the sysCONFIG port active. The IEEE 1149.1 serial mode can be activated any time after power-up by sending the appropriate command through the TAP port. Once a configuration port is selected, that port is locked and another configuration port cannot be activated until the next power-up sequence.

For more information on device configuration, please see details of additional technical documentation at the end of this data sheet.

## Internal Logic Analyzer Capability (ispTRACY)

All LatticeECP/EC devices support an internal logic analyzer diagnostic feature. The diagnostic features provide capabilities similar to an external logic analyzer, such as programmable event and trigger condition and deep trace memory. This feature is enabled by Lattice's ispTRACY. The ispTRACY utility is added into the user design at compile time.

For more information on ispTRACY, please see information regarding additional technical documentation at the end of this data sheet.

#### **External Resistor**

LatticeECP/EC devices require a single external, 10K ohm +/- 1% value between the XRES pin and ground. Device configuration will not be completed if this resistor is missing. There is no boundary scan register on the external resistor pad.

#### Oscillator

Every LatticeECP/EC device has an internal CMOS oscillator which is used to derive a master serial clock for configuration. The oscillator and the master serial clock run continuously. The default value of the master serial clock is 2.5MHz. Table 2-15 lists all the available Master Serial Clock frequencies. When a different Master Serial Clock is selected during the design process, the following sequence takes place:

- 1. User selects a different Master Serial Clock frequency.
- 2. During configuration the device starts with the default (2.5MHz) Master Serial Clock frequency.
- 3. The clock configuration settings are contained in the early configuration bit stream.
- 4. The Master Serial Clock frequency changes to the selected frequency once the clock configuration bits are received.

For further information on the use of this oscillator for configuration, please see details of additional technical documentation at the end of this data sheet.

Table 2-15. Selectable Master Serial Clock (CCLK) Frequencies During Configuration

| CCLK (MHz) | CCLK (MHz) | CCLK (MHz) |
|------------|------------|------------|
| 2.5*       | 13         | 45         |
| 4.3        | 15         | 51         |
| 5.4        | 20         | 55         |
| 6.9        | 26         | 60         |
| 8.1        | 30         | 130        |
| 9.2        | 34         | _          |
| 10.0       | 41         | _          |

# **Density Shifting**

The LatticeECP/EC family has been designed to ensure that different density devices in the same package have the same pin-out. Furthermore, the architecture ensures a high success rate when performing design migration from lower density parts to higher density parts. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case.



# LatticeECP/EC Family Data Sheet DC and Switching Characteristics

June 2004 Advance Data Sheet

# **Absolute Maximum Ratings**<sup>1, 2, 3</sup>

| Supply Voltage $V_{\mbox{\footnotesize CC}}$ 0.5 to 1.32V        |
|------------------------------------------------------------------|
| Supply Voltage $V_{\mbox{\scriptsize CCAUX}}$ 0.5 to 3.75V       |
| Supply Voltage $V_{\mbox{\scriptsize CCJ}}$ 0.5 to 3.75V         |
| Output Supply Voltage $V_{\mbox{\scriptsize CCIO}}$ 0.5 to 3.75V |
| Input Voltage Applied $^4\dots\dots\dots$ -0.5 to 4.25V          |
| I/O Tristate Voltage Applied $^4\ldots\ldots$ -0.5 to 3.75V      |
| Storage Temperature (Ambient)65 to 150°C                         |
| Junction Temp. (Tj) +125°C                                       |

<sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

- 2. Compliance with the Lattice Thermal Management document is required.
- 3. All voltages referenced to GND.
- 4. Overshoot and undershoot of -2V to  $(V_{IHMAX} + 2)$  volts is permitted for a duration of <20ns.

## **Recommended Operating Conditions**

| Symbol                            | Parameter                                       | Min.  | Max.  | Units |
|-----------------------------------|-------------------------------------------------|-------|-------|-------|
| V <sub>CC</sub>                   | Core Supply Voltage                             | 1.14  | 1.26  | V     |
| V <sub>CCAUX</sub>                | Auxiliary Supply Voltage                        | 3.135 | 3.465 | V     |
| V <sub>CCIO</sub> <sup>1, 2</sup> | I/O Driver Supply Voltage                       | 1.140 | 3.465 | V     |
| V <sub>CCJ</sub> <sup>1</sup>     | Supply Voltage for IEEE 1149.1 Test Access Port | 1.140 | 3.465 | V     |
| t <sub>JCOM</sub>                 | Junction Commercial Operation                   | 0     | +85   | °C    |
| t <sub>JIND</sub>                 | Junction Industrial Operation                   | -40   | 100   | °C    |

<sup>1.</sup> If  $V_{CCIO}$  or  $V_{CCJ}$  is set to 1.2V, they must be connected to the same power supply as  $V_{CC}$ . If  $V_{CCIO}$  or  $V_{CCJ}$  is set to 3.3V, they must be connected to the same power supply as  $V_{CCAUX}$ .

## Hot Socketing Specifications<sup>1, 2, 3, 4</sup>

| Symbol          | Parameter                    | Condition                       | Min. | Тур. | Max     | Units |
|-----------------|------------------------------|---------------------------------|------|------|---------|-------|
| I <sub>DK</sub> | Input or I/O leakage Current | $0 \le V_{IN} \le V_{IH} (MAX)$ | _    | _    | +/-1000 | μA    |

Insensitive to sequence of V<sub>CC</sub>, V<sub>CCAUX</sub> and V<sub>CCIO</sub>. However, assumes monotonic rise/fall rates for V<sub>CC</sub>, V<sub>CCAUX</sub> and V<sub>CCIO</sub>.

<sup>2.</sup> See recommended voltages by I/O standard in subsequent table.

<sup>2.</sup>  $0 \le V_{CC} \le V_{CC}$  (MAX),  $0 \le V_{CCIO} \le V_{CCIO}$  (MAX) or  $0 \le V_{CCAUX} \le V_{CCAUX}$  (MAX).

<sup>3.</sup> I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PW</sub> or I<sub>BH</sub>.

<sup>4.</sup> LVCMOS and LVTTL only.

#### **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions**

| Symbol                                        | Parameter                                | Condition                                                                                              | Min.                  | Тур. | Max.                  | Units |
|-----------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------|
| L. L. 1                                       | Input or I/O Low leakage                 | $0 \le V_{IN} \le (V_{CCIO} - 0.2V)$                                                                   | _                     | _    | 10                    | μA    |
| I <sub>IL,</sub> I <sub>IH</sub> <sup>1</sup> | linput of 1/O Low leakage                | $(V_{CCIO} - 0.2V) \le V_{IN} \le 3.6V$                                                                | _                     | _    | 40                    | μA    |
| I <sub>PU</sub>                               | I/O Active Pull-up Current               | $0 \le V_{IN} \le 0.7 V_{CCIO}$                                                                        | 30                    | _    | 150                   | μΑ    |
| I <sub>PD</sub>                               | I/O Active Pull-down Current             | $V_{IL}(MAX) \le V_{IN} \le V_{IH}(MAX)$                                                               | -30                   | _    | -150                  | μΑ    |
| I <sub>BHLS</sub>                             | Bus Hold Low sustaining current          | $V_{IN} = V_{IL} (MAX)$                                                                                | 30                    | _    | _                     | μA    |
| I <sub>BHHS</sub>                             | Bus Hold High sustaining current         | $V_{IN} = 0.7V_{CCIO}$                                                                                 | -30                   | _    | _                     | μΑ    |
| I <sub>BHLO</sub>                             | Bus Hold Low Overdrive current           | $0 \le V_{IN} \le V_{IH} (MAX)$                                                                        | _                     | _    | 150                   | μΑ    |
| I <sub>BHLH</sub>                             | Bus Hold High Overdrive current          | $0 \le V_{IN} \le V_{IH} (MAX)$                                                                        | _                     | _    | -150                  | μΑ    |
| V <sub>BHT</sub>                              | Bus Hold trip Points                     | $0 \le V_{IN} \le V_{IH} (MAX)$                                                                        | V <sub>IL</sub> (MAX) | _    | V <sub>IH</sub> (MIN) | V     |
| C1                                            | I/O Capacitance <sup>2</sup>             | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V,  V_{CC} = 1.2V, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | _                     | 8    | _                     | pf    |
| C2                                            | Dedicated Input Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V, 1.5V, 1.2V,  V_{CC} = 1.2V, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | _                     | 6    | _                     | pf    |

<sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

# Supply Current (Standby)<sup>1, 2, 3</sup>

| Symbol             | Parameter                             | Condition                                                                | Тур. | Max. | Units |
|--------------------|---------------------------------------|--------------------------------------------------------------------------|------|------|-------|
|                    |                                       | LFEC1                                                                    |      |      | mA    |
|                    |                                       | LFEC3                                                                    |      |      | mA    |
|                    |                                       | LFEC6/LFECP6                                                             |      |      | mA    |
| I <sub>CC</sub>    | Core Power Supply Current             | LFEC10/LFECP10                                                           |      |      | mA    |
|                    |                                       | LFEC15/LFECP15                                                           |      |      | mA    |
|                    |                                       | LFEC20/LFECP20                                                           | 60   |      | mA    |
|                    |                                       | LFEC40/LFECP40                                                           |      |      | mA    |
|                    | Auxiliary Power Supply Current        | LFEC1                                                                    |      |      | mA    |
|                    |                                       | LFEC3                                                                    |      |      | mA    |
|                    |                                       | LFEC6/LFECP6                                                             |      |      | mA    |
| I <sub>CCAUX</sub> |                                       | LFEC10/LFECP10                                                           |      |      | mA    |
|                    |                                       | LFEC15/LFECP15                                                           |      |      | mA    |
|                    |                                       | LFEC20/LFECP20                                                           | 15   |      | mA    |
|                    |                                       | LFEC40/LFECP40                                                           |      |      | mA    |
|                    |                                       | LFEC1, LFEC3, LFEC6, LFECP6                                              |      |      | mA    |
| I <sub>CCPLL</sub> | PLL Power Supply                      | LFEC10, LFEC15, LFEC20, LFEC40,<br>LFECP10, LFECP15, LFECP20,<br>LFECP40 |      |      | mA    |
| I <sub>CCIO</sub>  | Bank Power Supply Current             |                                                                          | 15   |      | mA    |
| I <sub>CCJ</sub>   | V <sub>CCJ</sub> Power Supply Current |                                                                          | 1    |      | mA    |

<sup>1.</sup> For further information on supply current, please see details of additional technical documentation at the end of this data sheet.

<sup>2.</sup>  $T_A$  25°C, f = 1.0MHz

<sup>2.</sup> Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

<sup>3.</sup> Frequency 0MHz.

# Initialization Supply Current<sup>1</sup>

#### **Over Recommended Operating Conditions**

| Symbol             | Parameter                             | Condition                                                                | Тур. | Max. | Units |
|--------------------|---------------------------------------|--------------------------------------------------------------------------|------|------|-------|
|                    |                                       | LFEC1                                                                    |      |      | mA    |
|                    |                                       | LFEC3                                                                    |      |      | mA    |
|                    |                                       | LFEC6/LFECP6                                                             |      |      | mA    |
| I <sub>CC</sub>    | Core Power Supply Current             | LFEC10/LFECP10                                                           |      |      | mA    |
|                    |                                       | LFEC15/LFECP15                                                           |      |      | mA    |
|                    |                                       | LFEC20/LFECP20                                                           |      |      | mA    |
|                    |                                       | LFEC40/LFECP40                                                           |      |      | mA    |
|                    |                                       | LFEC1                                                                    |      |      | mA    |
|                    |                                       | LFEC3                                                                    |      |      | mA    |
|                    |                                       | LFEC6/LFECP6                                                             |      |      | mA    |
| I <sub>CCAUX</sub> | Auxiliary Power Supply Current        | LFEC10/LFECP10                                                           |      |      | mA    |
|                    |                                       | LFEC15/LFECP15                                                           |      |      | mA    |
|                    |                                       | LFEC20/LFECP20                                                           |      |      | mA    |
|                    |                                       | LFEC40/LFECP40                                                           |      |      | mA    |
|                    |                                       | LFEC1, LFEC3, LFEC6, LFECP6                                              |      |      | mA    |
| I <sub>CCPLL</sub> | PLL Power Supply                      | LFEC10, LFEC15, LFEC20, LFEC40,<br>LFECP10, LFECP15, LFECP20,<br>LFECP40 |      |      | mA    |
| I <sub>CCIO</sub>  | Bank Power Supply Current             |                                                                          |      |      | mA    |
| I <sub>CCJ</sub>   | V <sub>CCJ</sub> Power Supply Current |                                                                          |      |      | mA    |

<sup>1.</sup> Until DONE signal is active.

|                     | V <sub>CCIO</sub> |      | V <sub>REF</sub> (V) |      |      |      |
|---------------------|-------------------|------|----------------------|------|------|------|
| Standard            | Min.              | Тур. | Max.                 | Min. | Тур. | Max. |
| LVCMOS 3.3          | 3.135             | 3.3  | 3.465                | _    | _    | _    |
| LVCMOS 2.5          | 2.375             | 2.5  | 2.625                | _    | _    | _    |
| LVCMOS 1.8          | 1.71              | 1.8  | 1.89                 | _    | _    | _    |
| LVCMOS 1.5          | 1.425             | 1.5  | 1.575                | _    | _    | _    |
| LVCMOS 1.2          | 1.14              | 1.2  | 1.26                 | _    | _    | _    |
| LVTTL               | 3.135             | 3.3  | 3.465                | _    | _    | _    |
| PCI                 | 3.135             | 3.3  | 3.465                | _    | _    | _    |
| SSTL18 Class I      | 1.71              | 2.5  | 1.89                 | 1.15 | 1.25 | 1.35 |
| SSTL2 Class I, II   | 2.375             | 2.5  | 2.625                | 1.15 | 1.25 | 1.35 |
| SSTL3 Class I, II   | 3.135             | 3.3  | 3.465                | 1.3  | 1.5  | 1.7  |
| HSTL15 Class I      | 1.425             | 1.5  | 1.575                | 0.68 | 0.75 | 0.9  |
| HSTL15 Class III    | 1.425             | 1.5  | 1.575                | _    | 0.9  | _    |
| HSTL 18 Class I, II | 1.71              | 1.8  | 1.89                 | _    | 0.9  | _    |
| HSTL 18 Class III   | 1.71              | 1.8  | 1.89                 | _    | 1.08 | _    |
| LVDS                | 2.375             | 2.5  | 3.625                | _    | _    | _    |
| LVPECL1             | 3.135             | 3.3  | 3.465                | _    | _    | _    |
| BLVDS <sup>1</sup>  | 2.375             | 2.5  | 2.625                | _    | _    | _    |

 $<sup>{\</sup>bf 1.}\ \ {\bf Inputs\ on\ chip.\ Outputs\ are\ implemented\ with\ the\ addition\ of\ external\ resisters.}$ 

## sysIO Single-Ended DC Electrical Characteristics

| Input/Output     | V <sub>IL</sub> |                          | V <sub>IH</sub>          |          | V <sub>OL</sub> Max.    | V <sub>OH</sub> Min.     | l <sub>OL</sub> <sup>1</sup> | I <sub>OH</sub> <sup>1</sup> |  |
|------------------|-----------------|--------------------------|--------------------------|----------|-------------------------|--------------------------|------------------------------|------------------------------|--|
| Standard         | Min. (V)        | Max. (V)                 | Min. (V)                 | Max. (V) | (V)                     | (V)                      | (mA)                         | (mA)                         |  |
| LVCMOS 3.3       | -0.3            | 0.8                      | 2.0                      | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 20, 16, 12,<br>8, 4          | -20, -16, -12,<br>-8, -4     |  |
|                  |                 |                          |                          |          | 0.2                     | V <sub>CCIO</sub> - 0.2  | 0.1                          | -0.1                         |  |
| LVTTL            | -0.3            | 0.8                      | 2.0                      | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 20, 16, 12,<br>8, 4          | -20, -16, -12,<br>-8, -4     |  |
|                  |                 |                          |                          |          | 0.2                     | V <sub>CCIO</sub> - 0.2  | 0.1                          | -0.1                         |  |
| LVCMOS 2.5       | -0.3            | 0.7                      | 1.7                      | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 20, 16, 12,<br>8, 4          | -20, -16, -12,<br>-8, -4     |  |
|                  |                 |                          |                          | 0.2      | V <sub>CCIO</sub> - 0.2 | 0.1                      | -0.1                         |                              |  |
| LVCMOS 1.8       | -0.3            | 0.25\/                   | 0.651/                   | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 16, 12, 8, 4                 | -16, -12, -8, -4             |  |
| LVCIVIOS 1.6     | -0.3            | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.0      | 0.2                     | V <sub>CCIO</sub> - 0.2  | 0.1                          | -0.1                         |  |
| LVCMOS 1.5       | -0.3            | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 8, 4                         | -8, -4                       |  |
| LV CIVIOS 1.5    | -0.5            | 0.33 A CCIO              | 0.03 v CCIO              | 3.0      | 0.2                     | V <sub>CCIO</sub> - 0.2  | 0.1                          | -0.1                         |  |
| LVCMOS 1.2       | -0.3            | 0.35V <sub>CC</sub>      | 0.65V <sub>CC</sub>      | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 6, 2                         | -6, -2                       |  |
| LV OIVIOU 1.2    | -0.5            | 0.55 v CC                |                          | 3.0      | 0.2                     | V <sub>CCIO</sub> - 0.2  | 0.1                          | -0.1                         |  |
| PCI              | -0.3            | 0.3V <sub>CCIO</sub>     | 0.5V <sub>CCIO</sub>     | 3.6      | 0.1V <sub>CCIO</sub>    | 0.9V <sub>CCIO</sub>     | 1.5                          | -0.5                         |  |
| SSTL3 class I    | -0.3            | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 3.6      | 0.7                     | V <sub>CCIO</sub> - 1.1  | 8                            | -8                           |  |
| SSTL3 class II   | -0.3            | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 3.6      | 0.5                     | V <sub>CCIO</sub> - 0.9  | 16                           | -16                          |  |
| SSTL2 class I    | -0.3            | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | 0.54                    | V <sub>CCIO</sub> - 0.62 | 7.6                          | -7.6                         |  |
| SSTL2 class II   | -0.3            | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | 0.35                    | V <sub>CCIO</sub> - 0.43 | 15.2                         | -15.2                        |  |
| SSTL18 class I   | -0.3            | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 6.7                          | -6.7                         |  |
| HSTL15 class I   | -0.3            | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 8                            | -8                           |  |
| HSTL15 class III | -0.3            | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 24                           | -8                           |  |
| HSTL18 class I   | -0.3            | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 9.6                          | -9.6                         |  |
| HSTL18 class II  | -0.3            | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 16                           | -16                          |  |
| HSTL18 class III | -0.3            | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 24                           | -8                           |  |

<sup>1.</sup> The average DC current drawn by I/Os between GND connections, or between the last GND in an I/O bank and the end of an I/O bank, as shown in the logic signal connections table shall not exceed n \* 8mA. Where n is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank.

# sysIO Differential Electrical Characteristics LVDS

| Parameter<br>Symbol                | Parameter Description                                      | Test Conditions                                 | Min.                | Тур. | Max.  | Units |
|------------------------------------|------------------------------------------------------------|-------------------------------------------------|---------------------|------|-------|-------|
| V <sub>INP,</sub> V <sub>INM</sub> | Input voltage                                              |                                                 | 0                   | _    | 2.4   | V     |
| $V_{THD}$                          | Differential input threshold                               |                                                 | +/-100              | _    | _     | mV    |
|                                    |                                                            | 100mV ≤ V <sub>THD</sub>                        | V <sub>THD</sub> /2 | 1.2  | 1.8   | V     |
| $V_{CM}$                           | Input common mode voltage                                  | 200mV ≤ V <sub>THD</sub>                        | V <sub>THD</sub> /2 | 1.2  | 1.9   | V     |
|                                    |                                                            | 350mV ≤ V <sub>THD</sub>                        | V <sub>THD</sub> /2 | 1.2  | 2.0   | V     |
| I <sub>IN</sub>                    | Input current                                              | Power on or power off                           | _                   | _    | +/-10 | μA    |
| V <sub>OH</sub>                    | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm                        | _                   | 1.38 | 1.60  | V     |
| V <sub>OL</sub>                    | Output low voltage for V <sub>OP</sub> or V <sub>OM</sub>  | R <sub>T</sub> = 100 Ohm                        | 0.9V                | 1.03 | _     | V     |
| V <sub>OD</sub>                    | Output voltage differential                                | $(V_{OP} - V_{OM}), R_T = 100 Ohm$              | 250                 | 350  | 450   | mV    |
| $\Delta V_{OD}$                    | Change in V <sub>OD</sub> between high and low             |                                                 | _                   | _    | 50    | mV    |
| Vos                                | Output voltage offset                                      | $(V_{OP} - V_{OM})/2$ , $R_T = 100 \text{ Ohm}$ | 1.125               | 1.25 | 1.375 | V     |
| $\Delta V_{OS}$                    | Change in V <sub>OS</sub> between H and L                  |                                                 | _                   | _    | 50    | mV    |
| I <sub>OSD</sub>                   | Output short circuit current                               | V <sub>OD</sub> = 0V Driver outputs shorted     | _                   | _    | 6     | mA    |

#### **Differential HSTL and SSTL**

Differential HSTL and SSTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output classes (class I and class II) are supported in this mode.

#### **BLVDS**

The LatticeECP/EC devices support BLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-1 is one possible solution for bi-directional multi-point differential signals.

Figure 3-1. BLVDS Multi-point Output Example



Table 3-1. BLVDS DC Conditions<sup>1</sup>

|                     |                             | Typical |         |       |
|---------------------|-----------------------------|---------|---------|-------|
| Parameter           | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 100     | 100     | ohm   |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | ohm   |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | ohm   |
| V <sub>OH</sub>     | Output high voltage         | 1.375   | 1.48    | V     |
| V <sub>OL</sub>     | Output low voltage          | 1.125   | 1.02    | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.25    | 0.46    | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.25    | 1.25    | V     |
| I <sub>DC</sub>     | DC output current           | 11.2    | 10.2    | mA    |

<sup>1.</sup> For input buffer, see LVDS table.

#### **LVPECL**

The LatticeECP/EC devices support differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3-2 is one possible solution for point-to-point signals.

Figure 3-2. Differential LVPECL



Table 3-2. LVPECL DC Conditions<sup>1</sup>

#### **Over Recommended Operating Conditions**

| Parameter         | Description                 | Typical | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 100     | ohm   |
| R <sub>P</sub>    | Driver parallel resistor    | 150     | ohm   |
| R <sub>T</sub>    | Receiver termination        | 100     | ohm   |
| V <sub>OH</sub>   | Output high voltage         | 2.03    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.27    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.76    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.65    | V     |
| Z <sub>BACK</sub> | Back impedance              | 85.7    | ohm   |
| I <sub>DC</sub>   | DC output current           | 12.7    | mA    |

<sup>1.</sup> For input buffer, see LVDS table.

For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical information at the end of this data sheet.

#### **RSDS**

The LatticeECP/EC devices support differential RSDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3-3 is one possible solution for RSDS standard implementation. Use LVDS25E mode with suggested resistors for RSDS operation. Resistor values in Figure 3-3 are industry standard values for 1% resistors.

Figure 3-3. RSDS (Reduced Swing Differential Standard)



Table 3-3. RSDS DC Conditions

| Parameter         | Description                 | Typical | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            |         | ohm   |
| R <sub>S</sub>    | Driver series resistor      |         | ohm   |
| R <sub>P</sub>    | Driver parallel resistor    |         | ohm   |
| R <sub>T</sub>    | Receiver termination        |         | ohm   |
| V <sub>OH</sub>   | Output high voltage         |         | V     |
| V <sub>OL</sub>   | Output low voltage          |         | V     |
| $V_{OD}$          | Output differential voltage |         | V     |
| $V_{CM}$          | Output common mode voltage  |         | V     |
| Z <sub>BACK</sub> | Back impedance              |         | ohm   |
| I <sub>DC</sub>   | DC output current           |         | mA    |

## **5V Tolerant Input Buffer**

The input buffers of the LatticeECP/EC family of devices can support 5V signals by using a PCI Clamp and an external series resistor as shown in Figure 3-4. A suitable resistor can be selected by using the PCI Clamp Characteristic as shown in Figure 3-5.

Figure 3-4. 5 V Tolerant Input Buffer



Figure 3-5. Typical PCI Clamp Current



# **Typical Building Block Function Performance**

### Pin-to-Pin Performance (LVCMOS25 12mA Drive)

| Function                          | -5 Timing | Units |
|-----------------------------------|-----------|-------|
| Basic Functions                   |           |       |
| 16-bit decoder                    | 6.8       | ns    |
| 32-bit decoder                    | 7.8       | ns    |
| 64-bit decoder                    | 8.4       | ns    |
| 4:1 MUX                           | 5.7       | ns    |
| 8:1 MUX                           | 5.9       | ns    |
| 16:1 MUX                          | 6.5       | ns    |
| 32:1 MUX                          | 6.9       | ns    |
| Combinatorial (pin to LUT to pin) | 5.3       | ns    |
| Embedded Memory Functions         |           |       |
| Pin to EBR input register setup   | 0.0       | ns    |
| EBR output clock to pin           | 11.3      | ns    |
| Distributed PFU RAM               |           |       |
| Pin to PFU RAM register setup     | 0.0       | ns    |
| PFU RAM clock to pin              | 6.8       | ns    |

## **Register-to-Register Performance**

| Function                     | -5 Timing | Units |
|------------------------------|-----------|-------|
| Basic Functions              |           |       |
| 16-bit decoder               | 263       | MHz   |
| 32-bit decoder               | 230       | MHz   |
| 64-bit decoder               | 211       | MHz   |
| 4:1 MUX                      | 500       | MHz   |
| 8:1 MUX                      | 375       | MHz   |
| 16:1 MUX                     | 360       | MHz   |
| 32:1 MUX                     | 373       | MHz   |
| 8-bit adder                  | 314       | MHz   |
| 16-bit adder                 | 251       | MHz   |
| 64-bit adder                 | 146       | MHz   |
| 16-bit counter               | 360       | MHz   |
| 32-bit counter               | 280       | MHz   |
| 64-bit counter               | 180       | MHz   |
| 64-bit accumulator           | 125       | MHz   |
| Embedded Memory Functions    |           |       |
| 256x36 Single Port RAM       | 305       | MHz   |
| 512x18 True-Dual Port RAM    | 308       | MHz   |
| Distributed Memory Functions |           |       |
| 16x2 Single Port RAM         | 455       | MHz   |
| 64x2 Single Port RAM         | 244       | MHz   |
| 128x4 Single Port RAM        | 196       | MHz   |
| 32x2 Pseudo-Dual Port RAM    | 341       | MHz   |
| 64x4 Pseudo-Dual Port RAM    | 303       | MHz   |

#### Register-to-Register Performance (Continued)

| Function                                         | -5 Timing | Units |  |  |  |
|--------------------------------------------------|-----------|-------|--|--|--|
| DSP Function                                     |           |       |  |  |  |
| 9x9 Pipelined Multiply/Accumulate <sup>1</sup>   | 265       | MHz   |  |  |  |
| 18x18 Pipelined Multiply/Accumulate <sup>1</sup> | 226       | MHz   |  |  |  |
| 36x36 Pipelined Multiply <sup>1</sup>            | 177       | MHz   |  |  |  |

<sup>1.</sup> Applies to LatticeECP devices only.

#### **Derating Timing Tables**

Logic Timing provided in the following sections of the data sheet and the ispLEVER design tools are worst-case numbers in the operating range. Actual delays at nominal temperature and voltage for best-case process, can be much better than the values given in the tables. To calculate logic timing numbers at a particular temperature and voltage multiply the noted numbers with the derating factors provided below.

The junction temperature for the FPGA depends on the power dissipation by the device, the package thermal characteristics ( $\Theta_{JA}$ ), and the ambient temperature, as calculated with the following equation:

$$T_{JMAX} = T_{AMAX} + (Power * \Theta_{JA})$$

The user must determine this temperature and then use it to determine the derating factor based on the following derating tables: T<sub>.1</sub> °C.

Table 3-4. Delay Derating Table for Internal Blocks

| T <sub>J</sub> °C | T <sub>J</sub> °C | Pov   | ver Supply Vol | tage  |
|-------------------|-------------------|-------|----------------|-------|
| Commercial        | Industrial        | 1.14V | 1.2V           | 1.26V |
| _                 | -40               |       |                |       |
| _                 | -25               |       |                |       |
| 0                 | 15                |       |                |       |
| 25                | 40                |       |                |       |
| 85                | 100               |       |                |       |
| 100               | 115               |       |                |       |
| 110               | 125               |       |                |       |
| 125               | _                 |       |                |       |

# **LatticeECP/EC External Switching Characteristics**

|                      |                                                                |              | -    | -5 -4 |      | -4   |      | 3     |       |
|----------------------|----------------------------------------------------------------|--------------|------|-------|------|------|------|-------|-------|
| Parameter            | Description                                                    | Device       | Min. | Max.  | Min. | Max. | Min. | Max.  | Units |
| General I/O          | Pin Parameters (Using Primary Clock w                          | ithout PLL)1 |      |       |      |      |      |       |       |
| t <sub>CO</sub>      | Clock to Output - PIO Output Register                          | LFEC20       | _    | 6.75  | -    | 8.43 | _    | 11.25 | ns    |
| t <sub>SU</sub>      | Clock to Data Setup - PIO Input Register                       | LFEC20       | 0.00 | _     | 0.00 | _    | 0.00 | _     | ns    |
| t <sub>H</sub>       | Clock to Data Hold - PIO Input Register                        | LFEC20       | 2.55 | _     | 3.19 | _    | 4.25 | _     | ns    |
| t <sub>SU_DEL</sub>  | Clock to Data Setup - PIO Input Register with data input delay | LFEC20       | 2.85 | _     | 3.42 | _    | 3.99 | _     | ns    |
| t <sub>H_DEL</sub>   | Clock to Data Hold - PIO Input Register with Input Data Delay  | LFEC20       | 0.00 | _     | 0.00 | _    | 0.00 | _     | ns    |
| f <sub>MAX_IO</sub>  | Clock Frequency of I/O and PFU<br>Register                     | LFEC20       | _    |       | _    |      | _    |       | Mhz   |
| DDR I/O Pin          | Parameters <sup>2</sup>                                        |              |      |       |      | •    |      |       |       |
| t <sub>DVBDQ</sub>   | Data Valid Before DQS (DDR Read)                               | LFEC20       | -    |       | _    |      | _    |       | ps    |
| t <sub>DVADQ</sub>   | Data Valid After DQS (DDR Read)                                | LFEC20       |      | _     |      | _    |      | _     | ps    |
| t <sub>DQ_SK</sub>   | Data Skew (DDR Write)                                          | LFEC20       | _    |       | _    |      | _    |       | ps    |
| t <sub>DQS_JIT</sub> | DQS Jitter (DDR Write)                                         | LFEC20       | _    |       | _    |      | _    |       | ps    |
| f <sub>MAX_DDR</sub> | DDR Clock Frequency                                            | LFEC20       | _    | 166   | _    |      | _    |       | MHz   |

<sup>1.</sup> General timing numbers based on LVCMOS2.5V, 12 mA.

<sup>2.</sup> DDR timing numbers based on SSTL I/O.

# LatticeECP/EC Internal Timing Parameters<sup>1</sup>

|                         |                                                 |       | -5         |       | -4    |       | -3    |       |
|-------------------------|-------------------------------------------------|-------|------------|-------|-------|-------|-------|-------|
| Parameter               | Description                                     | Min.  | Max.       | Min.  | Max.  | Min.  | Max.  | Units |
| PFU/PFF Logic           | Mode Timing                                     |       | 1          |       |       | 1     |       |       |
| t <sub>LUT4_PFU</sub>   | LUT4 delay (A to D inputs to F output)          | _     | 0.25       | _     | 0.31  | -     | 0.36  | ns    |
| t <sub>LUT6_PFU</sub>   | LUT6 delay (A to D inputs to OFX output)        | _     | 0.55       | _     | 0.66  | _     | 0.77  | ns    |
| t <sub>LSR_PFU</sub>    | Set/Reset to output of PFU                      | _     | 0.81       | _     | 0.98  | _     | 1.14  | ns    |
| t <sub>SUM_PFU</sub>    | Clock to Mux (M0,M1) input setup time           | 0.08  | _          | 0.10  | _     | 0.11  | _     | ns    |
| t <sub>HM_PFU</sub>     | Clock to Mux (M0,M1) input hold time            | -0.06 | _          | -0.07 | _     | -0.08 | _     | ns    |
| t <sub>SUD_PFU</sub>    | Clock to D input setup time                     | 0.09  | _          | 0.10  | _     | 0.12  | _     | ns    |
| t <sub>HD_PFU</sub>     | Clock to D input hold time                      | -0.04 | _          | -0.04 | -     | -0.05 | _     | ns    |
| t <sub>CK2Q_PFU</sub>   | Clock to Q delay, D-type register configuration | _     | 0.43       | _     | 0.51  | _     | 0.60  | ns    |
| t <sub>LE2Q_PFU</sub>   | Clock to Q delay latch configuration            | _     | 0.54       | _     | 0.65  | _     | 0.76  | ns    |
| t <sub>LD2Q_PFU</sub>   | D to Q throughput delay when latch is enabled   | _     | 0.50       | _     | 0.60  | _     | 0.69  | ns    |
| PFU Memory M            | ode Timing                                      |       |            |       |       |       |       |       |
| t <sub>CORAM_PFU</sub>  | Clock to Output                                 | _     | 0.43       | _     | 0.51  | -     | 0.60  | ns    |
| t <sub>SUDATA_PFU</sub> | Data Setup Time                                 | -0.25 | _          | -0.30 | _     | -0.34 | _     | ns    |
| t <sub>HDATA_PFU</sub>  | Data Hold Time                                  | -0.06 | _          | -0.07 | _     | -0.08 | _     | ns    |
| t <sub>SUADDR_PFU</sub> | Address Setup Time                              | -0.66 | _          | -0.79 | _     | -0.92 | _     | ns    |
| t <sub>HADDR_PFU</sub>  | Address Hold Time                               | -0.27 | _          | -0.33 | _     | -0.38 | _     | ns    |
| t <sub>SUWREN_PFU</sub> | Write/Read Enable Setup Time                    | -0.30 | _          | -0.36 | _     | -0.42 | _     | ns    |
| t <sub>HWREN_PFU</sub>  | Write/Read Enable Hold Time                     | -0.21 | _          | -0.25 | _     | -0.29 | _     | ns    |
| PIC Timing              |                                                 |       | '          |       |       | '     |       |       |
| PIO Input/Outpu         | ut Buffer Timing                                |       |            |       |       |       |       |       |
| t <sub>IN_PIO</sub>     | Input Buffer Delay                              | _     |            | _     |       | _     |       | ns    |
| t <sub>OUT_PIO</sub>    | Output Buffer Delay                             | _     |            | _     |       | _     |       | ns    |
| IOLOGIC Input/          | Output Timing                                   |       |            |       |       |       |       |       |
| t <sub>SUI_PIO</sub>    | Input Register Setup Time (Data Before Clock)   | _     | 0.12       | _     | 0.14  | _     | 0.17  | ns    |
| t <sub>HI_PIO</sub>     | Input Register Hold Time (Data after Clock)     | _     | -0.09      | _     | -0.11 | _     | -0.13 | ns    |
| t <sub>COO_PIO</sub>    | Output Register Clock to Output Delay           | _     | 0.75       | _     | 0.90  | _     | 1.05  | ns    |
| t <sub>SUCE_PIO</sub>   | Input Register Clock Enable Setup Time          | _     | -0.02      | _     | -0.02 | _     | -0.03 | ns    |
| t <sub>HCE_PIO</sub>    | Input Register Clock Enable Hold Time           | _     | 0.12       | _     | 0.14  | _     | 0.17  | ns    |
| t <sub>SULSR_PIO</sub>  | Set/Reset Setup Time                            | 0.10  | 0.24       | 0.12  | 0.29  | 0.14  | 0.34  | ns    |
| t <sub>HLSR_PIO</sub>   | Set/Reset Hold Time                             |       | -0.10      | -0.29 | -0.12 | -0.34 | -0.14 | ns    |
| EBR Timing              |                                                 |       | !          |       |       | !     |       |       |
| t <sub>CO_EBR</sub>     | Clock to output from Address or Data            |       | 3.80       | _     | 4.55  | -     | 5.31  | ns    |
| t <sub>COO_EBR</sub>    | Clock to output from EBR output Register        | _     |            | _     |       | -     |       | ns    |
| tS <sub>UDATA_EBR</sub> | Setup Data to EBR Memory                        |       | _          | -0.41 | _     | -0.48 | _     | ns    |
| t <sub>HDATA_EBR</sub>  | Hold Data to EBR Memory                         | 0.37  | _          | 0.44  | _     | 0.52  | _     | ns    |
| t <sub>SUADDR_EBR</sub> |                                                 |       | <u> </u>   | -0.41 | _     | -0.48 | _     | ns    |
| t <sub>HADDR_EBR</sub>  | Hold Address to EBR Memory                      | 0.37  | _          | 0.45  | _     | 0.52  | _     | ns    |
| t <sub>SUWREN_EBR</sub> | Setup Write/Read Enable to PFU Memory           | -0.22 | <b>1</b> — | -0.26 | _     | -0.30 | _     | ns    |

# LatticeECP/EC Internal Timing Parameters<sup>1</sup> (Continued)

|                          |                                                     | -5    |      | -4    |      | -3    |      |       |
|--------------------------|-----------------------------------------------------|-------|------|-------|------|-------|------|-------|
| Parameter                | Description                                         | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| t <sub>HWREN_EBR</sub>   | Hold Write/Read Enable to PFU Memory                | 0.23  | _    | 0.28  | _    | 0.33  | _    | ns    |
| t <sub>SUCE_EBR</sub>    | Clock Enable Setup Time to EBR Output<br>Register   | 0.18  | _    | 0.21  | _    | 0.25  | _    | ns    |
| t <sub>HCE_EBR</sub>     | Clock Enable Hold Time to EBR Output Register       | -0.17 | _    | -0.20 | _    | -0.24 | _    | ns    |
| t <sub>RSTO_EBR</sub>    | Reset To Output Delay Time from EBR Output Register | _     | 1.47 | _     | 1.76 | _     | 2.05 | ns    |
| PLL Parameters           | 3                                                   |       |      |       | •    | •     | •    |       |
| t <sub>RSTREC</sub>      | Reset Recovery to Rising Clock                      | _     |      | _     |      | _     |      | ns    |
| t <sub>RSTSU</sub>       | Reset Signal Setup Time                             | 1     | _    | 1     | _    | 1     | _    | ns    |
| t <sub>RSTW</sub>        | Reset Signal Pulse Width                            | 1.8   | _    | 1.8   | _    | 1.8   | _    | ns    |
| DSP Block Timi           | ng²                                                 |       |      |       |      |       |      |       |
| t <sub>SUI_DSP</sub>     | Input Register Setup Time                           | _     |      | _     |      | _     |      | ns    |
| t <sub>HI_DSP</sub>      | Input Register Hold Time                            | _     |      | _     |      | _     |      | ns    |
| t <sub>SUP_DSP</sub>     | Pipeline Register Setup Time                        | _     |      | _     |      | _     |      | ns    |
| t <sub>HP_DSP</sub>      | Pipeline Register Hold Time                         | _     |      | _     |      | _     |      | ns    |
| t <sub>SUO_DSP</sub>     | Output Register Setup Time                          | _     |      | _     |      | _     |      | ns    |
| t <sub>HO_DSP</sub>      | Output Register Hold Time                           | _     |      | _     |      | _     |      | ns    |
| t <sub>COI_DSP</sub>     | Input Register Clock to Output Time                 | _     |      | _     |      | _     |      | ns    |
| t <sub>COP_DSP</sub>     | Pipeline Register Clock to Output Time              | _     |      | _     |      | _     |      | ns    |
| t <sub>COO_DSP</sub>     | Output Register Clock to Output Time                | _     |      | _     |      | _     |      | ns    |
| t <sub>COOVRFL_DSP</sub> | Overflow Register Clock to Output Time              | _     |      | _     |      | _     |      | ns    |
| t <sub>SUADSUB</sub>     | AdSub Setup Time                                    | _     |      | _     |      | _     |      | ns    |
| t <sub>HADSUB</sub>      | AdSub Hold Time                                     | _     |      | _     |      | _     |      | ns    |
| t <sub>SUSIGN</sub>      | Sign Setup Time                                     | _     |      | _     |      | _     |      | ns    |
| t <sub>HSIGN</sub>       | Sign Hold Time                                      | _     |      | _     |      | _     |      | ns    |
| tSUACCSLOAD              | Accumulator Load Setup Time                         |       |      |       |      | _     |      | ns    |
| t <sub>HACCSLOAD</sub>   | Accumulator Load Hold Time                          | _     |      | _     |      | _     |      | ns    |

<sup>1.</sup> Internal parameters are characterized but not tested on every device.

<sup>2.</sup> These parameters apply to LatticeECP devices only.

## **Timing Diagrams**

#### **PFU Timing Diagrams**

Figure 3-6. Slice Single/Dual Port Write Cycle Timing



Figure 3-7. Slice Single /Dual Port Read Cycle Timing



#### **EBR Memory Timing Diagrams**

Figure 3-8. Read/Write Mode (Normal)



Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.

Figure 3-9. Read/Write Mode with Input and Output Registers





Figure 3-10. Read Before Write (SP Read/Write on Port A, Input Registers Only)

Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.



Figure 3-11. Write Through (SP Read/Write On Port A, Input Registers Only)

Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.

# LatticeECP/EC Family Timing Adders<sup>1</sup>

| Buffer Type             | Description                    | -5   | -4           | -3   | Units    |
|-------------------------|--------------------------------|------|--------------|------|----------|
| Input Adjusters         |                                |      | -4           | -3   | Uillis   |
| LVDS25                  | LVDS                           | 0.41 | 0.50         | 0.58 | ns       |
| BLVDS25                 | BLVDS                          | 0.41 | 0.50         | 0.58 | ns       |
| LVPECL33                | LVPECL                         | 0.41 | 0.60         | 0.70 | ns       |
| HSTL18_I                | HSTL_18 class I                | 0.30 | 0.49         | 0.70 | ns       |
| HSTL18_II               | HSTL_18 class II               | 0.41 | 0.49         | 0.57 | ns       |
| HSTL18_III              | HSTL_18 class III              | 0.41 | 0.49         | 0.57 | ns       |
| HSTL18D_I               | Differential HSTL 18 class I   | 0.41 | 0.49         | 0.57 | ns       |
| HSTL18D_II              | Differential HSTL 18 class II  | 0.37 | 0.44         | 0.52 | ns       |
| HSTL18D_III             | Differential HSTL 18 class III | 0.37 | 0.44         | 0.52 | ns       |
| HSTL15_I                | HSTL_15 class I                | 0.37 | 0.44         | 0.52 | ns       |
| HSTL15_III              | HSTL_15 class III              | 0.40 | 0.48         | 0.56 |          |
| HSTL15_III              | Differential HSTL 15 class I   | 0.40 | 0.46         | 0.50 | ns       |
| HSTL15D_III             | Differential HSTL 15 class III | 0.37 | 0.44         | 0.51 | ns       |
| SSTL33_I                | SSTL_3 class I                 | 0.37 |              |      | ns       |
| SSTL33_I<br>SSTL33_II   | SSTL_3 class I                 | 0.46 | 0.55<br>0.55 | 0.64 | ns       |
| SSTL33_II<br>SSTL33D_I  | Differential SSTL_3 class I    | 0.46 | 0.33         | 0.64 | ns       |
| SSTL33D_II              | Differential SSTL_3 class II   | 0.39 | 0.47         | 0.55 | ns       |
| SSTL25_I                | SSTL_2 class I                 | 0.39 | 0.47         | 0.60 | ns       |
| SSTL25_I<br>SSTL25_II   | SSTL 2 class II                | 0.43 | 0.51         | 0.60 | ns<br>ns |
| SSTL25_II<br>SSTL25D_I  | Differential SSTL_2 class I    | 0.43 | 0.31         | 0.53 |          |
| SSTL25D_I<br>SSTL25D_II | Differential SSTL_2 class II   | 0.38 | 0.45         | 0.53 | ns       |
| SSTL23D_II<br>SSTL18_I  | SSTL_18 class I                | 0.36 | 0.43         | 0.56 | ns       |
| SSTL18D_I               | Differential SSTL_18 class I   | 0.40 | 0.46         | 0.50 | ns       |
| LVTTL33                 | LVTTL                          | 0.37 | 0.44         | 0.10 | ns       |
| LVCMOS33                | LVCMOS 3.3                     | 0.07 | 0.09         | 0.10 | ns<br>ns |
| LVCMOS25                | LVCMOS 2.5                     | 0.07 | 0.09         | 0.10 |          |
| LVCMOS18                | LVCMOS 1.8                     | 0.00 | 0.00         | 0.00 | ns       |
| LVCMOS15                | LVCMOS 1.5                     | 0.07 | 0.09         | 0.10 | ns<br>ns |
| LVCMOS13                | LVCMOS 1.2                     | 1.27 | 1.52         | 1.77 | ns       |
| PCI33                   | PCI                            | 0.07 | 0.09         | 0.10 | ns       |
| Output Adjusters        | l Ci                           | 0.07 | 0.09         | 0.10 | 113      |
| LVDS25E                 | LVDS 2.5 E                     |      |              |      | ns       |
| LVDS25E                 | LVDS 2.5 E                     |      |              |      |          |
| BLVDS25                 | BLVDS 2.5                      |      |              |      | ns<br>ns |
| VPECL33                 | LVPECL 3.3                     |      |              |      | ns       |
| HSTL18_I                | HSTL_18 class I                |      |              |      |          |
| HSTL18_II               | HSTL_18 class II               |      |              |      | ns<br>ns |
| HSTL18_III              | HSTL_18 class III              |      |              |      | ns       |
| HSTL18D_I               | Differential HSTL 18 class I   |      |              |      |          |
| HSTL18D_I               | Differential HSTL 18 class II  |      |              |      | ns       |
|                         | Differential HSTL 18 class III |      |              |      | ns       |
| HSTL18D_III             |                                |      |              |      | ns       |
| HSTL15_I                | HSTL_15 class I                |      |              |      | ns       |

# LatticeECP/EC Family Timing Adders<sup>1</sup> (Continued)

| Buffer Type   | Description                    | -5   | -4   | -3   | Units |
|---------------|--------------------------------|------|------|------|-------|
| HSTL15_II     | HSTL_15 class II               |      |      |      | ns    |
| HSTL15_III    | HSTL_15 class III              |      |      |      | ns    |
| HSTL15D_I     | Differential HSTL 15 class I   |      |      |      | ns    |
| HSTL15D_III   | Differential HSTL 15 class III |      |      |      | ns    |
| SSTL33_I      | SSTL_3 class I                 |      |      |      | ns    |
| SSTL33_II     | SSTL_3 class II                |      |      |      | ns    |
| SSTL33D_I     | Differential SSTL_3 class I    |      |      |      | ns    |
| SSTL33D_II    | Differential SSTL_3 class II   |      |      |      | ns    |
| SSTL25_I      | SSTL_2 class I                 |      |      |      | ns    |
| SSTL25_II     | SSTL_2 class II                |      |      |      | ns    |
| SSTL25D_I     | Differential SSTL_2 class I    |      |      |      | ns    |
| SSTL25D_II    | Differential SSTL_2 class II   |      |      |      | ns    |
| SSTL18_I      | SSTL_1.8 class I               |      |      |      | ns    |
| SSTL18D_I     | Differential SSTL_1.8 class I  |      |      |      | ns    |
| LVTTL33_4mA   | LVTTL 4mA drive                |      |      |      | ns    |
| LVTTL33_8mA   | LVTTL 8mA drive                |      |      |      | ns    |
| LVTTL33_12mA  | LVTTL 12mA drive               |      |      |      | ns    |
| LVTTL33_16mA  | LVTTL 16mA drive               |      |      |      | ns    |
| LVTTL33_20mA  | LVTTL 20mA drive               |      |      |      | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4mA drive           |      |      |      | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8mA drive           |      |      |      | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12mA drive          |      |      |      | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16mA drive          |      |      |      | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20mA drive          |      |      |      | ns    |
| LVCMOS25_4mA  | LVCMOS 2.5 4mA drive           |      |      |      | ns    |
| LVCMOS25_8mA  | LVCMOS 2.5 8mA drive           |      |      |      | ns    |
| LVCMOS25_12mA | LVCMOS 2.5 12mA drive          | 0.00 | 0.00 | 0.00 | ns    |
| LVCMOS25_16mA | LVCMOS 2.5 16mA drive          |      |      |      | ns    |
| LVCMOS25_20mA | LVCMOS 2.5 20mA drive          |      |      |      | ns    |
| LVCMOS18_4mA  | LVCMOS 1.8 4mA drive           |      |      |      | ns    |
| LVCMOS18_8mA  | LVCMOS 1.8 8mA drive           |      |      |      | ns    |
| LVCMOS18_12mA | LVCMOS 1.8 12mA drive          |      |      |      | ns    |
| LVCMOS18_16mA | LVCMOS 1.8 16mA drive          |      |      |      | ns    |
| LVCMOS15_4mA  | LVCMOS 1.5 4mA drive           |      |      |      | ns    |
| LVCMOS15_8mA  | LVCMOS 1.5 8mA drive           |      |      |      | ns    |
| LVCMOS12_2mA  | LVCMOS 1.2 2mA drive           |      |      |      | ns    |
| LVCMOS12_6mA  | LVCMOS 1.2 6mA drive           |      |      |      | ns    |
| LVCMOS12_4mA  | LVCMOS 1.2 4mA drive           |      |      |      | ns    |
| PCI33         | PCI33                          |      |      |      | ns    |

<sup>1.</sup> Timing adders are characterized but not tested on every device.

## sysCLOCK PLL Timing

| Parameter                      | Descriptions                          | Conditions                  | Min.     | Max.     | Units |
|--------------------------------|---------------------------------------|-----------------------------|----------|----------|-------|
| f <sub>IN</sub>                | Input Clock Frequency (CLKI, CLKFB)   |                             | 33       | 420      | MHz   |
| f <sub>OUT</sub>               | Output Clock Frequency (CLKOP, CLKOS) |                             | 33       | 420      | MHz   |
| f <sub>OUT2</sub>              | K-Divider Output Frequency (CLKOK)    |                             | 0.258    | 210      | MHz   |
| $f_{VCO}$                      | PLL VCO Frequency                     |                             | 420      | 840      | MHz   |
| f <sub>PFD</sub>               | Phase Detector Input Frequency        |                             | 33       | _        | MHz   |
| AC Characteristics             |                                       | 1                           | <b>'</b> |          |       |
| t <sub>DT</sub>                | Output Clock Duty Cycle               | default duty cycle selected | 45       | 55       | %     |
| 4                              | Output Clock Pariod litter            | f <sub>OUT</sub> ≥ 100MHz   | _        | +/- 100  | ps    |
| <sup>t</sup> OPJIT             | Output Clock Period Jitter            | f <sub>OUT</sub> < 100MHz   | _        | 0.02     | UIPP  |
| t <sub>SK</sub>                | Input Clock to Output Clock Skew      | Divider ratio = integer     | _        | +/- 200  | ps    |
| $t_{W}$                        | Output Clock Pulse Width              | At 90% or 10%               | 1        | <b> </b> | ns    |
| t <sub>LOCK</sub> 1            | PLL Lock-in Time                      |                             | _        | 150      | us    |
| t <sub>PA</sub>                | Programmable Delay Unit               |                             | 100      | 400      | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Input Clock Rise/Fall Time            | 10% to 90%                  | _        | 1        | ns    |
| t <sub>IPJIT</sub>             | Input Clock Period Jitter             |                             | _        | +/- 200  | ps    |
| t <sub>HI</sub>                | Input Clock High Time                 | 90% to 90%                  | 0.5      | _        | ns    |
| t <sub>LO</sub>                | Input Clock Low Time                  | 10% to 10%                  | 0.5      | _        | ns    |

Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.

# **LatticeECP/EC sysCONFIG Port Timing Specifications**

| Parameter            | Description                                                  | Min.     | Тур. | Max. | Units         |
|----------------------|--------------------------------------------------------------|----------|------|------|---------------|
| sysCONFIG Byt        | te Data Flow                                                 | 1        |      |      |               |
| t <sub>SUCBDI</sub>  | Byte D[0:7] Setup Time to CCLK                               |          | 12   | _    | ns            |
| t <sub>HCBDI</sub>   | Byte D[0:7] Hold Time to CCLK                                |          | 0    | _    | ns            |
| t <sub>CODO</sub>    | Clock to Dout in Flowthrough Mode                            | <u> </u> |      |      | ns            |
| t <sub>SUCS</sub>    | CS[0:1] Setup Time to CCLK                                   |          | 12   | _    | ns            |
| t <sub>HCS</sub>     | CS[0:1] Hold Time to CCLK                                    |          | 0    | _    | ns            |
| t <sub>SUWD</sub>    | Write Signal Setup Time to CCLK                              |          |      | _    | ns            |
| t <sub>HWD</sub>     | Write Signal Hold Time to CCLK                               |          |      | _    | ns            |
| t <sub>DCB</sub>     | CCLK to BUSY Delay Time                                      | <u> </u> | 12   |      | ns            |
| t <sub>CORD</sub>    | Clock to Out for Read Data                                   | _        |      |      | ns            |
| sysCONFIG Byt        | te Slave Clocking                                            |          |      |      | !             |
| t <sub>BSCH</sub>    | Byte Slave Clock Minimum High Pulse                          |          | 6    | _    | ns            |
| t <sub>BSCL</sub>    | Byte Slave Clock Minimum Low Pulse                           |          | 6    | _    | ns            |
| t <sub>BSCYC</sub>   | Byte Slave Clock Cycle Time                                  |          | 12   | _    | ns            |
| t <sub>SUSCDI</sub>  | Din Setup time to CCLK Slave Mode                            |          | 5    | _    | ns            |
| t <sub>HSCDI</sub>   | Din Hold Time to CCLK Slave Mode                             |          | 0    | _    | ns            |
| t <sub>CODO</sub>    | Clock to Dout in Flowthrough Mode                            | _        | 12   |      | ns            |
| sysCONFIG Ser        | rial (Bit) Data Flow                                         | 1        |      |      | -             |
| t <sub>SUMCDI</sub>  | Din Setup Time to CCLK Master Mode                           |          | 5    | _    | ns            |
| t <sub>HMCDI</sub>   | Din Hold Time to CCLK Master Mode                            |          | 0    | _    | ns            |
| sysCONFIG Ser        | rial Slave Clocking                                          | 1        |      |      | -             |
| t <sub>SSCH</sub>    | Serial Slave Clock Minimum High Pulse                        |          | 6    | _    | ns            |
| t <sub>SSCL</sub>    | Serial Slave Clock Minimum Low Pulse                         |          | 6    | _    | ns            |
| sysCONFIG PO         | R, Initialization and Wake Up                                | 1        |      |      | 1             |
| t <sub>ICFG</sub>    | Initialization time of Internal CONFIG Circuit               | _        | 5    |      | ms            |
| t <sub>VMC</sub>     | Time from t <sub>ICFG</sub> to valid Master Clock            | <u> </u> | 5    |      | us            |
| t <sub>PRGMRJ</sub>  | Program Pin Pulse Rejection                                  | <u> </u> | 10   |      | ns            |
| t <sub>PRGM</sub>    | Low time to Start Configuration                              |          | 25   | _    | ns            |
| t <sub>DINIT</sub>   | INIT Delay Time                                              |          | 25   | _    | ns            |
| t <sub>DPPINIT</sub> | Delay Time from Program Low to INIT Low                      | _        |      |      | ns            |
| t <sub>DINITD</sub>  | Delay Time from Program Low to Done Low                      | _        | 37   |      | ns            |
| t <sub>IODISS</sub>  | User I/O Disable                                             | _        |      |      | ns            |
| t <sub>IOENSS</sub>  | User I/O Enabled Time from GOE Being Released During Wake-up | _        |      |      | ns            |
| t <sub>MWC</sub>     | Additional Wake Master Clock Signals After Done Pin High     | _        | 128  |      | Typical cycle |
| sysCONFIG SP         | l Port                                                       |          |      | •    |               |
| t <sub>CFGX</sub>    | Init High to Clock Low                                       | _        | 80   |      | ns            |
| t <sub>CSSPI</sub>   | Init High to CSSPIN Low                                      | -        | 2    |      | ns            |
| t <sub>CSCCLK</sub>  | Clock Low to CSSPIN Low                                      | _        | 0    |      | ns            |
| t <sub>SOCDO</sub>   | Clock Low to Output Valid                                    | _        | 15   |      | ns            |
| t <sub>SOSU</sub>    | Data Setup Time                                              |          | 5    | _    | ns            |
| t <sub>SOE</sub>     | CSSPIN Active Setup Time                                     |          | 0    | _    | ns            |
| t <sub>CSPID</sub>   | CSSPIN Low to First Clock Edge Setup Time                    |          | 400  | _    | ns            |

# **LatticeECP/EC sysCONFIG Port Timing Specifications**

| Clock Mode   | Min. | Тур. | Max. | Units |
|--------------|------|------|------|-------|
| Master Clock | 1    |      |      |       |
| 5MHz         | 3.78 | 5.4  | 7.02 | MHz   |
| 10MHz        | 7    | 10   | 13   | MHz   |
| 15MHz        | 10.5 | 15   | 19.5 | MHz   |
| 20MHz        | 14   | 20   | 26   | MHz   |
| 25MHz        | 18.2 | 26   | 33.8 | MHz   |
| 30MHz        | 21   | 30   | 39   | MHz   |
| 35MHz        | 23.8 | 34   | 44.2 | MHz   |
| 40MHz        | 28.7 | 41   | 53.3 | MHz   |
| 45MHz        | 31.5 | 45   | 58.5 | MHz   |
| 50MHz        | 35.7 | 51   | 66.3 | MHz   |
| 55MHz        | 38.5 | 55   | 71.5 | MHz   |
| 60MHz        | 42   | 60   | 78   | MHz   |
| Duty Cycle   | 40   | _    | 60   | %     |

# **JTAG Port Timing Specifications**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK Clock Frequency                                                | _    | 25   | MHz   |
| t <sub>BTCP</sub>    | TCK [BSCAN] clock pulse width                                      | 40   | _    | ns    |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | _    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | _    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 8    |      | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 10   | _    | ns    |
| t <sub>BTRF</sub>    | TCK [BSCAN] rise/fall time                                         | 50   | _    | mV/ns |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | _    | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | _    | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enalbe               | _    | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    |      | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 10   | _    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | _    | 25   | ns    |

## **Switching Test Conditions**

Figure 3-12 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Figure 3-5.

Figure 3-12. Output Test Load, LVTTL and LVCMOS Standards



\*CL Includes Test Fixture and Probe Capacitance

Table 3-5. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                                   | R <sub>1</sub> | CL  | Timing Ref.                       | V <sub>T</sub>  |
|--------------------------------------------------|----------------|-----|-----------------------------------|-----------------|
|                                                  |                |     | LVCMOS 3.3 = 1.5V                 | _               |
|                                                  |                |     | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _               |
| LVTTL and other LVCMOS settings (L -> H, H -> L) | $\infty$       | 0pF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _               |
|                                                  |                |     | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _               |
|                                                  |                |     | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _               |
| LVCMOS 2.5 I/O (Z -> H)                          |                |     | V <sub>CCIO</sub> /2              | V <sub>OL</sub> |
| LVCMOS 2.5 I/O (Z -> L)                          | 188            | 0pF | V <sub>CCIO</sub> /2              | V <sub>OH</sub> |
| LVCMOS 2.5 I/O (H -> Z)                          | 100            | Орі | V <sub>OH</sub> - 0.15            | V <sub>OL</sub> |
| LVCMOS 2.5 I/O (L -> Z)                          |                |     | V <sub>OL</sub> + 0.15            | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



# LatticeECP/EC Family Data Sheet Pinout Information

June 2004 Advance Data Sheet

# **Signal Descriptions**

| Signal Name                                 | I/O    | Descriptions                                                                                                                                                                                                                                            |
|---------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose                             |        |                                                                                                                                                                                                                                                         |
|                                             |        | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).                                                                                                              |
|                                             |        | [Row/Column Number] indicates the PFU row or the column of the device on which the PIC exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.               |
| P[Edge] [Row/Column Number*]_[A/B]          | I/O    | [A/B] indicates the PIO within the PIC to which the pad is connected.                                                                                                                                                                                   |
|                                             |        | Some of these user-programmable pins are shared with special function pins. These pin when not used as special purpose pins can be programmed as I/Os for user logic.                                                                                   |
|                                             |        | During configuration the user-programmable I/Os are tri-stated with an internal pull-up resistor enabled. If any pin is not used (or not bonded to a package pin), it is also tri-stated with an internal pull-up resistor enabled after configuration. |
| GSRN                                        | ı      | Global RESET signal (active low). Any I/O pin can be GSRN.                                                                                                                                                                                              |
| NC                                          |        | No connect.                                                                                                                                                                                                                                             |
| GND                                         |        | Ground. Dedicated pins.                                                                                                                                                                                                                                 |
| $V_{CC}$                                    | _      | Power supply pins for core logic. Dedicated pins.                                                                                                                                                                                                       |
| V <sub>CCAUX</sub>                          |        | Auxiliary power supply pin. It powers all the differential and referenced input buffers. Dedicated pins.                                                                                                                                                |
| V <sub>CCIOx</sub>                          |        | Power supply pins for I/O bank x. Dedicated pins.                                                                                                                                                                                                       |
| V <sub>REF1(x)</sub> , V <sub>REF2(x)</sub> |        | Reference supply pins for I/O bank x. Pre-determined pins in each bank are as assigned $V_{REF}$ inputs. When not used, they may be used as I/O pins.                                                                                                   |
| XRES                                        |        | 10K ohm +/-1% resistor must be connected between this pad and ground.                                                                                                                                                                                   |
| PLL and Clock Functions (Used as user       | progra | ammable I/O pins when not in use for PLL or clock pins)                                                                                                                                                                                                 |
| [LOC][num]_PLL[T, C]_IN_A                   | I      | Reference clock (PLL) input pads: ULM, LLM, URM, LRM, num = row from center, T = true and C = complement, index A,B,Cat each side.                                                                                                                      |
| [LOC][num]_PLL[T, C]_FB_A                   | Ι      | Optional feedback (PLL) input pads: ULM, LLM, URM, LRM, num = row from center, T = true and C = complement, index A,B,Cat each side.                                                                                                                    |
| PCLK[T, C]_[n:0]_[3:0]                      | I      | Primary Clock pads, T = true and C = complement, n per side, indexed by bank and 0,1,2,3 within bank.                                                                                                                                                   |
| [LOC]DQS[num]                               | ı      | DQS input pads: T (Top), R (Right), B (Bottom), L (Left), DQS, num = ball function number. Any pad can be configured to be output.                                                                                                                      |
| Test and Programming (Dedicated pins)       |        |                                                                                                                                                                                                                                                         |
| TMS                                         | I      | Test Mode Select input, used to control the 1149.1 state machine. Pull-up is enabled during configuration.                                                                                                                                              |
| тск                                         | I      | Test Clock input pin, used to clock the 1149.1 state machine. No pull-up enabled.                                                                                                                                                                       |

# **Signal Descriptions (Cont.)**

| Signal Name                            | I/O   | Descriptions                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDI                                    | I     | Test Data in pin. Used to load data into device using 1149.1 state machine. After power-up, this TAP port can be activated for configuration by sending appropriate command. (Note: once a configuration port is selected it is locked. Another configuration port cannot be selected until the power-up sequence). Pull-up is enabled during configuration. |
| TDO                                    | 0     | Output pin. Test Data out pin used to shift data out of device using 1149.1.                                                                                                                                                                                                                                                                                 |
| V <sub>CCJ</sub>                       | _     | V <sub>CCJ</sub> - The power supply pin for JTAG Test Access Port.                                                                                                                                                                                                                                                                                           |
| Configuration Pads (used during sysCON | NFIG) |                                                                                                                                                                                                                                                                                                                                                              |
| CFG[2:0]                               | ı     | Mode pins used to specify configuration modes values latched on rising edge of INITN. During configuration, a pull-up is enabled. These are dedicated pins.                                                                                                                                                                                                  |
| INITN                                  | I/O   | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled. It is a dedicated pin.                                                                                                                                                                                                                             |
| PROGRAMN                               | ı     | Initiates configuration sequence when asserted low. This pin always has an active pull-up. This is a dedicated pin.                                                                                                                                                                                                                                          |
| DONE                                   | I/O   | Open Drain pin. Indicates that the configuration sequence is complete, and the startup sequence is in progress. This is a dedicated pin.                                                                                                                                                                                                                     |
| CCLK                                   | I/O   | Configuration Clock for configuring an FPGA in sysCONFIG mode.                                                                                                                                                                                                                                                                                               |
| BUSY                                   | I/O   | Generally not used.                                                                                                                                                                                                                                                                                                                                          |
| CSN                                    | ı     | sysCONFIG chip select (Active low). During configuration, a pull-up is enabled.                                                                                                                                                                                                                                                                              |
| CS1N                                   | I     | sysCONFIG chip select (Active Low). During configuration, a pull-up is enabled.                                                                                                                                                                                                                                                                              |
| WRITEN                                 | ı     | Write Data on Parallel port (Active low).                                                                                                                                                                                                                                                                                                                    |
| D[7:0]                                 | I/O   | sysCONFIG Port Data I/O.                                                                                                                                                                                                                                                                                                                                     |
| DOUT, CSON                             | 0     | Output for serial configuration data (rising edge of CCLK) when using sysCONFIG port.                                                                                                                                                                                                                                                                        |
| DI                                     | I     | Input for serial configuration data (clocked with CCLK) when using sysCON-FIG port. During configuration, a pull-up is enabled.                                                                                                                                                                                                                              |

# **LFEC20/LFECP20 Pin Information Summary**

|                                   |                         | Pacl      | kage      |
|-----------------------------------|-------------------------|-----------|-----------|
| Pin Type                          |                         | 484 fpBGA | 672 fpBGA |
| Single Ended Us                   | ser I/O                 | 360       | 400       |
| Differential Pair I               | Jser I/O                | 180       | 200       |
| Configuration                     | Dedicated               | 12        | 12        |
| Configuration                     | Muxed                   | 56        | 56        |
| TAP                               |                         | 5         | 5         |
| Dedicated (total                  | without supplies)       |           |           |
| V <sub>CC</sub>                   |                         | 20        | 32        |
| V <sub>CCAUX</sub>                |                         |           | 20        |
|                                   | Bank0                   | 4         | 6         |
|                                   | Bank1                   | 4         | 6         |
|                                   | Bank2                   | 4         | 6         |
| V                                 | Bank3                   | 4         | 6         |
| V <sub>CCIO</sub>                 | Bank4                   | 4         | 6         |
|                                   | Bank5                   | 4         | 6         |
|                                   | Bank6                   | 4         | 6         |
|                                   | Bank7                   | 4         | 6         |
| GND                               |                         | 44        | 63        |
| NC                                |                         | 3         | 96        |
|                                   | Bank0                   | 48        | 64        |
|                                   | Bank1                   | 48        | 48        |
|                                   | Bank2                   | 40        | 40        |
| Single Ended/<br>Differential I/O | Bank3                   | 44        | 48        |
| per Bank                          | Bank4                   | 48        | 48        |
| ) <del>-</del>                    | Bank5                   | 48        | 64        |
|                                   | Bank6                   | 44        | 48        |
|                                   | Bank7                   | 40        | 40        |
| V <sub>CCJ</sub>                  | ruration the user progr | 1         | 1         |

Note: During configuration the user-programmable I/Os are tri-stated with an internal pull-up resistor enabled. If any pin is not used (or not bonded to a package pin), it is also tri-stated with an internal pull-up resistor enabled after configuration.

# LFEC20/LFECP20 Power Supply and NC Connections

| Signals | 484 fpBGA                                                                                                                                                                                                          | 672 fpBGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC     | J6, J7, J16, J17, K6, K7, K16, K17, L6, L17, M6, M17, N6, N7, N16, N17, P6, P7, P16, P17                                                                                                                           | H8, H9, H10, H11, H16, H17, H18, H19, J9, J18, K8, K19, L8, L19, M19, N7, R7, R20, T19, U8, U19, V8, V18, V9, W8, W9, W10, W11, W16, W17, W18, W19                                                                                                                                                                                                                                                                                                                                                   |
| VCCIO0  | G11, H9, H10, H11                                                                                                                                                                                                  | H12, H13, J10, J11, J12, J13                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VCCIO1  | G12, H12, H13, H14                                                                                                                                                                                                 | H14, H15, J14, J15, J16, J17                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VCCIO2  | J15, K15, L15, L16                                                                                                                                                                                                 | K17, K18, L18, M18, N18, N19                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VCCIO3  | M15, M16, N15, P15                                                                                                                                                                                                 | P18, P19, R18, R19, T18, U18                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VCCIO4  | R12, R13, R14, T12                                                                                                                                                                                                 | V14, V15, V16, V17, W14, W15                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VCCIO5  | R9, R10, R11, T11                                                                                                                                                                                                  | V10, V11, V12, V13, W12, W13                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VCCIO6  | M7, M8, N8, P8                                                                                                                                                                                                     | P8, P9, R8, R9, T9, U9                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VCCIO7  | J8, K8, L7, L8                                                                                                                                                                                                     | K9, L9, M8, M9, N8, N9                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VCCJ    | U2                                                                                                                                                                                                                 | U6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| VCCAUX  | G7, G8, G15, G16, H7, H16, R7, R16, T7, T8, T15, T16                                                                                                                                                               | G13,H7, H20, J8, J19, K7, L20, M7, M20, N20, P7, P20, T7, T8, T20, V7, V19, W20, Y7, Y13                                                                                                                                                                                                                                                                                                                                                                                                             |
| GND     | A1, A22, AB1, AB22, H8, H15, J9, J10, J11, J12, J13, J14, K9, K10, K11, K12, K13, K14, L9, L10, L11, L12, L13, L14, M9, M10, M11, M12, M13, M14, N9, N10, N11, N12, N13, N14, P9, P10, P11, P12, P13, P14, R8, R15 | K10, K11, K12, K13, K14, K15, K16, L10, L11, L12, L13, L14, L15, L16, L17, M10, M11, M12, M13, M14, M15, M16, M17, N10, N11, N12, N13, N14, N15, N16, N17, P10, P11, P12, P13, P14, P15, P16, P17, R10, R11, R12, R13, R14, R15, R16, R17, T10, T11, T12, T13, T14, T15, T16, T17, U10, U11, U12, U13, U14, U15, U16, U17                                                                                                                                                                            |
| NC      | A2, A21, AB2                                                                                                                                                                                                       | A25, B2, B23, B24, B25, B26, C2, C3, C19, C20, C21, C22, C23, C24, D3, D5, D20, D21, D22, D24, E5, E19, E21, E22, E24, E25, E26, F4, F5, F20, F22, F23, F24, F26, G5, G20, G26, H2, H3, H5, H6, H22, J2, J3, J7, J21, J22, J23, W5, W7, Y5, Y6, Y19, Y20, Y21, Y22, Y23, Y24, AA2, AA3, AA4, AA5, AA21, AA22, AA23, AA24, AB3, AB5, AB19, AB20, AB21, AB22, AB23, AB24, AC2, AC3, AC19, AC20, AC21, AC22, AD1, AD2, AD3, AD19, AD20, AD21, AD22, AD23, AD24, AD25, AD26, AE1, AE24, AE25, AE26, AF25 |

| Ball Function | Bank | LVDS | Dual Function  | 484 fpBGA | 672 fpBGA |
|---------------|------|------|----------------|-----------|-----------|
| PL2A          | 7    | Т    | VREF2_7        | D4        | E3        |
| PL2B          | 7    | С    | VREF1_7        | E4        | E4        |
| PL3A          | 7    | Т    |                | C3        | B1        |
| PL3B          | 7    | С    |                | B2        | C1        |
| PL4A          | 7    | Т    |                | E5        | F3        |
| PL4B          | 7    | С    |                | F5        | G3        |
| PL5A          | 7    | Т    |                | D3        | D2        |
| PL5B          | 7    | С    |                | C2        | E2        |
| PL6A          | 7    | Т    | LDQS6          | F4        | D1        |
| PL6B          | 7    | С    |                | G4        | E1        |
| PL7A          | 7    | Т    |                | E3        | F2        |
| PL7B          | 7    | С    |                | D2        | G2        |
| PL8A          | 7    | T    | LUM0_PLLT_IN_A | B1        | F6        |
| PL8B          | 7    | С    | LUM0_PLLC_IN_A | C1        | G6        |
| PL9A          | 7    | Т    | LUM0_PLLT_FB_A | F3        | H4        |
| PL9B          | 7    | С    | LUM0_PLLC_FB_A | E2        | G4        |
| PL11A         | 7    | T    |                | G5        | J4        |
| PL11B         | 7    | С    |                | H6        | J5        |
| PL12A         | 7    | T    |                | G3        | K4        |
| PL12B         | 7    | С    |                | H4        | K5        |
| PL13A         | 7    | Т    |                | J5        | J6        |
| PL13B         | 7    | С    |                | H5        | K6        |
| PL14A         | 7    | Т    |                | F2        | F1        |
| PL14B         | 7    | С    |                | F1        | G1        |
| PL15A         | 7    | Т    |                | E1        | H1        |
| PL15B         | 7    | С    |                | D1        | J1        |
| PL16A         | 7    | Т    |                | H3        | K2        |
| PL16B         | 7    | С    |                | G2        | K1        |
| PL17A         | 7    | Т    |                | H2        | K3        |
| PL17B         | 7    | С    |                | G1        | L3        |
| PL18A         | 7    | Т    |                | J4        | L2        |
| PL18B         | 7    | С    |                | J3        | L1        |
| PL19A         | 7    | Т    | LDQS19         | J2        | МЗ        |
| PL19B         | 7    | С    |                | H1        | M4        |
| PL20A         | 7    | Т    |                | K4        | M1        |
| PL20B         | 7    | С    |                | K5        | M2        |
| PL21A         | 7    | Т    |                | K3        | L4        |
| PL21B         | 7    | С    |                | K2        | L5        |
| PL22A         | 7    | Т    | PCLKT7_0       | J1        | N2        |
| PL22B         | 7    | С    | PCLKC7_0       | K1        | N1        |
| XRES          | 6    |      |                | L3        | N3        |
| PL24A         | 6    | Т    |                | L4        | P1        |
| PL24B         | 6    | С    |                | L5        | P2        |

| Ball Function | Bank | LVDS | Dual Function  | 484 fpBGA | 672 fpBGA |
|---------------|------|------|----------------|-----------|-----------|
| PL25A         | 6    | Т    |                | L2        | L7        |
| PL25B         | 6    | С    |                | L1        | L6        |
| PL26A         | 6    | Т    |                | M4        | N4        |
| PL26B         | 6    | С    |                | M5        | N5        |
| PL27A         | 6    | Т    |                | M1        | R1        |
| PL27B         | 6    | С    |                | M2        | R2        |
| PL28A         | 6    | Т    | LDQS28         | N3        | P4        |
| PL28B         | 6    | С    |                | M3        | P3        |
| PL29A         | 6    | Т    |                | N5        | M5        |
| PL29B         | 6    | С    |                | N4        | M6        |
| PL30A         | 6    | Т    |                | N1        | T1        |
| PL30B         | 6    | С    |                | N2        | T2        |
| PL31A         | 6    | Т    |                | P1        | R4        |
| PL31B         | 6    | С    |                | P2        | R3        |
| PL32A         | 6    | Т    |                | R6        | N6        |
| PL32B         | 6    | С    |                | P5        | P5        |
| PL33A         | 6    | Т    |                | P3        | P6        |
| PL33B         | 6    | С    |                | P4        | R5        |
| PL34A         | 6    | Т    |                | R1        | U1        |
| PL34B         | 6    | С    |                | R2        | U2        |
| PL35A         | 6    | Т    |                | R5        | T3        |
| PL35B         | 6    | С    |                | R4        | T4        |
| PL36A         | 6    | Т    | LDQS36         | T1        | R6        |
| PL36B         | 6    | С    |                | T2        | T5        |
| PL37A         | 6    | Т    |                | R3        | T6        |
| PL37B         | 6    | С    |                | T3        | U5        |
| PL38A         | 6    | Т    |                |           | U3        |
| PL38B         | 6    | С    |                |           | U4        |
| PL39A         | 6    | Т    |                |           | V1        |
| PL39B         | 6    | С    |                |           | V2        |
| TCK           | 6    |      |                | T5        | U7        |
| TDI           | 6    |      |                | U5        | V4        |
| TMS           | 6    |      |                | T4        | V5        |
| TDO           | 6    |      |                | U1        | V3        |
| VCCJ          | 6    |      |                | U2        | U6        |
| PL41A         | 6    | Т    | LLM0_PLLT_IN_A | V1        | W1        |
| PL41B         | 6    | С    | LLM0_PLLC_IN_A | V2        | W2        |
| PL42A         | 6    | Т    | LLM0_PLLT_FB_A | U3        | V6        |
| PL42B         | 6    | С    | LLM0_PLLC_FB_A | V3        | W6        |
| PL43A         | 6    | Т    |                | U4        | Y1        |
| PL43B         | 6    | С    |                | V5        | Y2        |
| PL44A         | 6    | Т    |                | W1        | W3        |
| PL44B         | 6    | С    |                | W2        | W4        |
| PL45A         | 6    | Т    | LDQS45         | Y1        | AA1       |

| Ball Function | Bank | LVDS | Dual Function | 484 fpBGA | 672 fpBGA |
|---------------|------|------|---------------|-----------|-----------|
| PL45B         | 6    | С    |               | Y2        | AB1       |
| PL46A         | 6    | Т    |               | AA1       | Y4        |
| PL46B         | 6    | С    |               | AA2       | Y3        |
| PL47A         | 6    | Т    |               | W4        | AC1       |
| PL47B         | 6    | С    |               | V4        | AB2       |
| PL48A         | 6    | Т    | VREF1_6       | W3        | AB4       |
| PL48B         | 6    | С    | VREF2_6       | Y3        | AC4       |
| PB2A          | 5    | Т    |               |           | AB6       |
| PB2B          | 5    | С    |               |           | AA6       |
| PB3A          | 5    | Т    |               |           | AC7       |
| PB3B          | 5    | С    |               |           | Y8        |
| PB4A          | 5    | Т    |               |           | AB7       |
| PB4B          | 5    | С    |               |           | AA7       |
| PB5A          | 5    | Т    |               |           | AC6       |
| PB5B          | 5    | С    |               |           | AC5       |
| PB6A          | 5    | Т    | BDQS6         |           | AB8       |
| PB6B          | 5    | С    |               |           | AC8       |
| PB7A          | 5    | Т    |               |           | AE2       |
| PB7B          | 5    | С    |               |           | AA8       |
| PB8A          | 5    | Т    |               |           | AF2       |
| PB8B          | 5    | С    |               |           | Y9        |
| PB9A          | 5    | Т    |               |           | AD5       |
| PB9B          | 5    | С    |               |           | AD4       |
| PB10A         | 5    | Т    |               | V7        | AD8       |
| PB10B         | 5    | С    |               | T6        | AC9       |
| PB11A         | 5    | Т    |               | V8        | AE3       |
| PB11B         | 5    | С    |               | U7        | AB9       |
| PB12A         | 5    | Т    |               | W5        | AF3       |
| PB12B         | 5    | С    |               | U6        | AD9       |
| PB13A         | 5    | Т    |               | AA3       | AE4       |
| PB13B         | 5    | С    |               | AB3       | AF4       |
| PB14A         | 5    | Т    | BDQS14        | Y6        | AE5       |
| PB14B         | 5    | С    |               | V6        | AA9       |
| PB15A         | 5    | Т    |               | AA5       | AF5       |
| PB15B         | 5    | С    |               | W6        | Y10       |
| PB16A         | 5    | Т    |               | Y5        | AD6       |
| PB16B         | 5    | С    |               | Y4        | AC10      |
| PB17A         | 5    | Т    |               | AA4       | AF6       |
| PB17B         | 5    | С    |               | AB4       | AE6       |
| PB18A         | 5    | Т    |               | Y7        | AF7       |
| PB18B         | 5    | С    |               | W8        | AB10      |
| PB19A         | 5    | Т    |               | W7        | AE7       |
| PB19B         | 5    | С    |               | U8        | AD10      |
| PB20A         | 5    | Т    |               | W9        | AD7       |

| Ball Function | Bank | LVDS | Dual Function | 484 fpBGA | 672 fpBGA |
|---------------|------|------|---------------|-----------|-----------|
| PB20B         | 5    | С    |               | U9        | AA10      |
| PB21A         | 5    | Т    |               | Y8        | AF8       |
| PB21B         | 5    | С    |               | Y9        | AF9       |
| PB22A         | 5    | Т    | BDQS22        | V9        | AD11      |
| PB22B         | 5    | С    |               | Т9        | Y11       |
| PB23A         | 5    | Т    |               | W10       | AE8       |
| PB23B         | 5    | С    |               | U10       | AC11      |
| PB24A         | 5    | Т    |               | V10       | AF10      |
| PB24B         | 5    | С    |               | T10       | AB11      |
| PB25A         | 5    | Т    |               | AA6       | AE10      |
| PB25B         | 5    | С    |               | AB5       | AE9       |
| PB26A         | 5    | Т    |               | AA8       | AA11      |
| PB26B         | 5    | С    |               | AA7       | Y12       |
| PB27A         | 5    | Т    |               | AB6       | AE11      |
| PB27B         | 5    | С    |               | AB7       | AF11      |
| PB28A         | 5    | Т    |               | Y10       | AF12      |
| PB28B         | 5    | С    |               | W11       | AE12      |
| PB29A         | 5    | Т    |               | AB8       | AD12      |
| PB29B         | 5    | С    |               | AB9       | AC12      |
| PB30A         | 5    | Т    | BDQS30        | AA10      | AA12      |
| PB30B         | 5    | С    |               | AA9       | AB12      |
| PB31A         | 5    | Т    |               | Y11       | AE13      |
| PB31B         | 5    | С    |               | AA11      | AF13      |
| PB32A         | 5    | Т    | VREF2_5       | V11       | AD13      |
| PB32B         | 5    | С    | VREF1_5       | V12       | AC13      |
| PB33A         | 5    | Т    | PCLKT5_0      | AB10      | AF14      |
| PB33B         | 5    | С    | PCLKC5_0      | AB11      | AE14      |
| PB34A         | 4    | Т    | WRITEN        | Y12       | AA13      |
| PB34B         | 4    | С    | CS1N          | U11       | AB13      |
| PB35A         | 4    | Т    | VREF1_4       | W12       | AD14      |
| PB35B         | 4    | С    | CSN           | U12       | AA14      |
| PB36A         | 4    | Т    | VREF2_4       | W13       | AC14      |
| PB36B         | 4    | С    | D7            | U13       | AB14      |
| PB37A         | 4    | Т    | D5            | AA12      | AF15      |
| PB37B         | 4    | С    | D6            | AB12      | AE15      |
| PB38A         | 4    | Т    | BDQS38        | T13       | AD15      |
| PB38B         | 4    | С    | D4            | V13       | AC15      |
| PB39A         | 4    | Т    |               | W14       | AF16      |
| PB39B         | 4    | С    | D3            | U14       | Y14       |
| PB40A         | 4    | Т    |               | Y13       | AE16      |
| PB40B         | 4    | С    | D2            | V14       | AB15      |
| PB41A         | 4    | Т    |               | AA13      | AF17      |
| PB41B         | 4    | С    | D1            | AB13      | AE17      |
| PB42A         | 4    | Т    |               | AA14      | Y15       |

| Ball Function | Bank | LVDS | Dual Function  | 484 fpBGA | 672 fpBGA |
|---------------|------|------|----------------|-----------|-----------|
| PB42B         | 4    | С    |                | Y14       | AA15      |
| PB43A         | 4    | Т    |                | Y15       | AD17      |
| PB43B         | 4    | С    |                | W15       | Y16       |
| PB44A         | 4    | Т    |                | V15       | AD18      |
| PB44B         | 4    | С    |                | T14       | AC16      |
| PB45A         | 4    | Т    |                | AB14      | AE18      |
| PB45B         | 4    | С    |                | AB15      | AF18      |
| PB46A         | 4    | Т    | BDQS46         | AB16      | AD16      |
| PB46B         | 4    | С    |                | AA15      | AB16      |
| PB47A         | 4    | Т    |                | AB17      | AF19      |
| PB47B         | 4    | С    |                | AA16      | AA16      |
| PB48A         | 4    | Т    |                | AB18      | AA17      |
| PB48B         | 4    | С    |                | AA17      | Y17       |
| PB49A         | 4    | Т    |                | AB19      | AF21      |
| PB49B         | 4    | С    |                | AA18      | AF20      |
| PB50A         | 4    | Т    |                | W16       | AE21      |
| PB50B         | 4    | С    |                | U15       | AC17      |
| PB51A         | 4    | Т    |                | V16       | AF22      |
| PB51B         | 4    | С    |                | U16       | AB17      |
| PB52A         | 4    | Т    |                | Y17       | AE22      |
| PB52B         | 4    | С    |                | V17       | AA18      |
| PB53A         | 4    | Т    |                | AB20      | AE19      |
| PB53B         | 4    | С    |                | AA19      | AE20      |
| PB54A         | 4    | Т    | BDQS54         | Y16       | AA19      |
| PB54B         | 4    | С    |                | W17       | Y18       |
| PB55A         | 4    | Т    |                | AA20      | AF23      |
| PB55B         | 4    | С    |                | Y19       | AA20      |
| PB56A         | 4    | Т    |                | Y18       | AC18      |
| PB56B         | 4    | С    |                | W18       | AB18      |
| PB57A         | 4    | Т    |                | T17       | AF24      |
| PB57B         | 4    | С    |                | U17       | AE23      |
| PR48B         | 3    | С    | VREF2_3        | W20       | AC23      |
| PR48A         | 3    | Т    | VREF1_3        | Y20       | AC24      |
| PR47B         | 3    | С    |                | AA21      | AC25      |
| PR47A         | 3    | Т    |                | AB21      | AC26      |
| PR46B         | 3    | С    |                | W19       | AB25      |
| PR46A         | 3    | Т    |                | V19       | AA25      |
| PR45B         | 3    | С    |                | Y21       | AB26      |
| PR45A         | 3    | Т    | RDQS45         | AA22      | AA26      |
| PR44B         | 3    | С    | RLM0_PLLC_IN_A | V20       | W23       |
| PR44A         | 3    | Т    | RLM0_PLLT_IN_A | U20       | W24       |
| PR43B         | 3    | С    | RLM0_PLLC_FB_A | W21       | W22       |
| PR43A         | 3    | Т    | RLM0_PLLT_FB_A | Y22       | W21       |
| PR42B         | 3    | С    | DI             | V21       | Y25       |

| Ball Function | Bank | LVDS | Dual Function | 484 fpBGA | 672 fpBGA |
|---------------|------|------|---------------|-----------|-----------|
| PR42A         | 3    | Т    | DOUT/CSON     | W22       | Y26       |
| PR41B         | 3    | С    | BUSY          | U21       | W25       |
| PR41A         | 3    | Т    | D0            | V22       | W26       |
| CFG2          | 3    |      |               | T19       | V24       |
| CFG1          | 3    |      |               | U19       | V21       |
| CFG0          | 3    |      |               | U18       | V23       |
| PROGRAMN      | 3    |      |               | V18       | V22       |
| CCLK          | 3    |      |               | T20       | V20       |
| INITN         | 3    |      |               | T21       | V25       |
| DONE          | 3    |      |               | R20       | U20       |
| PR39B         | 3    | С    |               |           | V26       |
| PR39A         | 3    | Т    |               |           | U26       |
| PR38B         | 3    | С    |               |           | U24       |
| PR38A         | 3    | Т    |               |           | U25       |
| PR37B         | 3    | С    |               | T18       | U23       |
| PR37A         | 3    | Т    |               | R17       | U22       |
| PR36B         | 3    | С    |               | R19       | U21       |
| PR36A         | 3    | Т    | RDQS36        | R18       | T21       |
| PR35B         | 3    | С    |               | U22       | T25       |
| PR35A         | 3    | Т    |               | T22       | T26       |
| PR34B         | 3    | С    |               | R21       | T22       |
| PR34A         | 3    | Т    |               | R22       | T23       |
| PR33B         | 3    | С    |               | P20       | T24       |
| PR33A         | 3    | Т    |               | N20       | R23       |
| PR32B         | 3    | С    |               | P19       | R25       |
| PR32A         | 3    | Т    |               | P18       | R24       |
| PR31B         | 3    | С    |               | P21       | R26       |
| PR31A         | 3    | Т    |               | P22       | P26       |
| PR30B         | 3    | С    |               | N21       | R21       |
| PR30A         | 3    | Т    |               | N22       | R22       |
| PR29B         | 3    | С    |               | N19       | P25       |
| PR29A         | 3    | Т    |               | N18       | P24       |
| PR28B         | 3    | С    |               | M21       | P23       |
| PR28A         | 3    | Т    | RDQS28        | L20       | P22       |
| PR27B         | 3    | С    |               | L21       | N26       |
| PR27A         | 3    | Т    |               | M20       | M26       |
| PR26B         | 3    | С    |               | M18       | N21       |
| PR26A         | 3    | Т    |               | M19       | P21       |
| PR25B         | 3    | С    |               | M22       | N23       |
| PR25A         | 3    | Т    |               | L22       | N22       |
| PR24B         | 3    | С    |               | K22       | N25       |
| PR24A         | 3    | Т    |               | K21       | N24       |
| PR22B         | 2    | С    | PCLKC2_0      | J22       | L26       |
| PR22A         | 2    | Т    | PCLKT2_0      | J21       | K26       |

| Ball Function | Bank | LVDS | Dual Function      | 484 fpBGA | 672 fpBGA |
|---------------|------|------|--------------------|-----------|-----------|
| PR21B         | 2    | С    |                    | H22       | M22       |
| PR21A         | 2    | Т    |                    | H21       | M23       |
| PR20B         | 2    | С    |                    | L19       | M25       |
| PR20A         | 2    | Т    |                    | L18       | M24       |
| PR19B         | 2    | С    |                    | K20       | M21       |
| PR19A         | 2    | Т    | RDQS19             | J20       | L21       |
| PR18B         | 2    | С    |                    | K19       | L22       |
| PR18A         | 2    | Т    |                    | K18       | L23       |
| PR17B         | 2    | С    |                    | G22       | L25       |
| PR17A         | 2    | Т    |                    | F22       | L24       |
| PR16B         | 2    | С    |                    | F21       | K25       |
| PR16A         | 2    | Т    |                    | E22       | J25       |
| PR15B         | 2    | С    |                    | E21       | J26       |
| PR15A         | 2    | Т    |                    | D22       | H26       |
| PR14B         | 2    | С    |                    | G21       | H25       |
| PR14A         | 2    | Т    |                    | G20       | J24       |
| PR13B         | 2    | С    |                    | J18       | K21       |
| PR13A         | 2    | Т    |                    | H19       | K22       |
| PR12B         | 2    | С    |                    | J19       | K20       |
| PR12A         | 2    | Т    |                    | H20       | J20       |
| PR11B         | 2    | С    |                    | H17       | K23       |
| PR11A         | 2    | Т    |                    | H18       | K24       |
| PR9B          | 2    | С    | RUM0_PLLC_FB_<br>A | D21       | F25       |
| PR9A          | 2    | Т    | RUM0_PLLT_FB_A     | C22       | G25       |
| PR8B          | 2    | С    | RUM0_PLLC_IN_A     | G19       | H23       |
| PR8A          | 2    | Т    | RUM0_PLLT_IN_A     | G18       | H24       |
| PR7B          | 2    | С    |                    | F20       | H21       |
| PR7A          | 2    | Т    |                    | F19       | G21       |
| PR6B          | 2    | С    |                    | E20       | D26       |
| PR6A          | 2    | Т    | RDQS6              | D20       | D25       |
| PR5B          | 2    | С    |                    | C21       | F21       |
| PR5A          | 2    | Т    |                    | C20       | G22       |
| PR4B          | 2    | С    |                    | F18       | G24       |
| PR4A          | 2    | Т    |                    | E18       | G23       |
| PR3B          | 2    | С    |                    | B22       | C26       |
| PR3A          | 2    | Т    |                    | B21       | C25       |
| PR2B          | 2    | С    | VREF1_2            | E19       | E23       |
| PR2A          | 2    | Т    | VREF2_2            | D19       | D23       |
| PT57B         | 1    | С    |                    | G17       | A24       |
| PT57A         | 1    | Т    |                    | F17       | A23       |
| PT56B         | 1    | С    |                    | D18       | E18       |
| PT56A         | 1    | Т    |                    | C18       | D19       |
| PT55B         | 1    | С    |                    | C19       | F19       |

| Ball Function | Bank | LVDS | Dual Function | 484 fpBGA | 672 fpBGA |
|---------------|------|------|---------------|-----------|-----------|
| PT55A         | 1    | Т    |               | B20       | B22       |
| PT54B         | 1    | С    |               | D17       | G19       |
| PT54A         | 1    | Т    | TDQS54        | C16       | B21       |
| PT53B         | 1    | С    |               | B19       | D18       |
| PT53A         | 1    | Т    |               | A20       | C18       |
| PT52B         | 1    | С    |               | E17       | F18       |
| PT52A         | 1    | Т    |               | C17       | A22       |
| PT51B         | 1    | С    |               | F16       | G18       |
| PT51A         | 1    | Т    |               | E16       | A21       |
| PT50B         | 1    | С    |               | F15       | E17       |
| PT50A         | 1    | Т    |               | D16       | B17       |
| PT49B         | 1    | С    |               | B18       | C17       |
| PT49A         | 1    | Т    |               | A19       | D17       |
| PT48B         | 1    | С    |               | B17       | F17       |
| PT48A         | 1    | Т    |               | A18       | E20       |
| PT47B         | 1    | С    |               | B16       | G17       |
| PT47A         | 1    | Т    |               | A17       | B20       |
| PT46B         | 1    | С    |               | B15       | E16       |
| PT46A         | 1    | Т    | TDQS46        | A16       | A20       |
| PT45B         | 1    | С    |               | A15       | A19       |
| PT45A         | 1    | Т    |               | A14       | B19       |
| PT44B         | 1    | С    |               | G14       | D16       |
| PT44A         | 1    | Т    |               | E15       | C16       |
| PT43B         | 1    | С    |               | D15       | F16       |
| PT43A         | 1    | Т    |               | C15       | A18       |
| PT42B         | 1    | С    |               | C14       | G16       |
| PT42A         | 1    | Т    |               | B14       | B18       |
| PT41B         | 1    | С    |               | A13       | A17       |
| PT41A         | 1    | Т    |               | B13       | A16       |
| PT40B         | 1    | С    |               | E14       | D15       |
| PT40A         | 1    | Т    |               | C13       | B16       |
| PT39B         | 1    | С    |               | F14       | E15       |
| PT39A         | 1    | Т    |               | D14       | C15       |
| PT38B         | 1    | С    |               | E13       | F15       |
| PT38A         | 1    | Т    | TDQS38        | G13       | G15       |
| PT37B         | 1    | С    |               | A12       | B15       |
| PT37A         | 1    | Т    |               | B12       | A15       |
| PT36B         | 1    | С    |               | F13       | E14       |
| PT36A         | 1    | Т    |               | D13       | G14       |
| PT35B         | 1    | С    | VREF2_1       | F12       | D14       |
| PT35A         | 1    | Т    | VREF1_1       | D12       | E13       |
| PT34B         | 1    | С    |               | F11       | F14       |
| PT34A         | 1    | Т    |               | C12       | C14       |
| PT33B         | 0    | С    | PCLKC0_0      | A11       | B14       |

| Ball Function | Bank | LVDS | Dual Function | 484 fpBGA | 672 fpBGA |
|---------------|------|------|---------------|-----------|-----------|
| PT33A         | 0    | Т    | PCLKT0_0      | A10       | A14       |
| PT32B         | 0    | С    | VREF1_0       | E12       | D13       |
| PT32A         | 0    | Т    | VREF2_0       | E11       | C13       |
| PT31B         | 0    | С    |               | B11       | A13       |
| PT31A         | 0    | Т    |               | C11       | B13       |
| PT30B         | 0    | С    |               | В9        | F13       |
| PT30A         | 0    | Т    | TDQS30        | B10       | F12       |
| PT29B         | 0    | С    |               | A9        | A12       |
| PT29A         | 0    | Т    |               | A8        | B12       |
| PT28B         | 0    | С    |               | D11       | A11       |
| PT28A         | 0    | Т    |               | C10       | B11       |
| PT27B         | 0    | С    |               | A7        | D12       |
| PT27A         | 0    | Т    |               | A6        | C12       |
| PT26B         | 0    | С    |               | B7        | B10       |
| PT26A         | 0    | Т    |               | B8        | A10       |
| PT25B         | 0    | С    |               | A5        | G12       |
| PT25A         | 0    | Т    |               | B6        | A9        |
| PT24B         | 0    | С    |               | G10       | E12       |
| PT24A         | 0    | Т    |               | E10       | B9        |
| PT23B         | 0    | С    |               | F10       | F11       |
| PT23A         | 0    | Т    |               | D10       | A8        |
| PT22B         | 0    | С    |               | G9        | D11       |
| PT22A         | 0    | Т    | TDQS22        | E9        | C11       |
| PT21B         | 0    | С    |               | C9        | B8        |
| PT21A         | 0    | Т    |               | C8        | B7        |
| PT20B         | 0    | С    |               | F9        | E11       |
| PT20A         | 0    | Т    |               | D9        | A7        |
| PT19B         | 0    | С    |               | F8        | G11       |
| PT19A         | 0    | Т    |               | D7        | C7        |
| PT18B         | 0    | С    |               | D8        | G10       |
| PT18A         | 0    | Т    |               | C7        | C6        |
| PT17B         | 0    | С    |               | A4        | C10       |
| PT17A         | 0    | Т    |               | B4        | D10       |
| PT16B         | 0    | С    |               | C4        | F10       |
| PT16A         | 0    | Т    |               | C5        | A6        |
| PT15B         | 0    | С    |               | D6        | E10       |
| PT15A         | 0    | Т    |               | B5        | C9        |
| PT14B         | 0    | С    |               | E6        | G9        |
| PT14A         | 0    | Т    | TDQS14        | C6        | D9        |
| PT13B         | 0    | С    |               | A3        | A5        |
| PT13A         | 0    | Т    |               | B3        | A4        |
| PT12B         | 0    | С    |               | F6        | F9        |
| PT12A         | 0    | Т    |               | D5        | B6        |
| PT11B         | 0    | С    |               | F7        | E9        |

| Ball Function | Bank | LVDS | Dual Function | 484 fpBGA | 672 fpBGA |
|---------------|------|------|---------------|-----------|-----------|
| PT11A         | 0    | Т    |               | E8        | C8        |
| PT10B         | 0    | С    |               | G6        | G8        |
| PT10A         | 0    | Т    |               | E7        | B5        |
| PT9B          | 0    | С    |               |           | A3        |
| PT9A          | 0    | Т    |               |           | A2        |
| PT8B          | 0    | С    |               |           | F8        |
| PT8A          | 0    | Т    |               |           | B4        |
| PT7B          | 0    | С    |               |           | E8        |
| PT7A          | 0    | Т    |               |           | В3        |
| PT6B          | 0    | С    |               |           | D8        |
| PT6A          | 0    | Т    | TDQS6         |           | G7        |
| PT5B          | 0    | С    |               |           | C4        |
| PT5A          | 0    | Т    |               |           | C5        |
| PT4B          | 0    | С    |               |           | E7        |
| PT4A          | 0    | Т    |               |           | D4        |
| PT3B          | 0    | С    |               |           | F7        |
| PT3A          | 0    | Т    |               |           | D6        |
| PT2B          | 0    | С    |               |           | D7        |
| PT2A          | 0    | Т    |               |           | E6        |



# LatticeECP/EC Family Data Sheet Ordering Information

June 2004 Advance Data Sheet

#### **Part Number Description**



## **Ordering Information**

#### **LatticeEC Commercial**

| Part Number    | I/Os | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|-------|---------|------|-------|------|
| LFEC1E-3 Q208C | 112  | -3    | PQFP    | 208  | COM   | 1.5K |
| LFEC1E-4 Q208C | 112  | -4    | PQFP    | 208  | COM   | 1.5K |
| LFEC1E-5 Q208C | 112  | -5    | PQFP    | 208  | COM   | 1.5K |
| LFEC1E-3 T144C | 97   | -3    | TQFP    | 144  | COM   | 1.5K |
| LFEC1E-4 T144C | 97   | -4    | TQFP    | 144  | COM   | 1.5K |
| LFEC1E-5 T144C | 97   | -5    | TQFP    | 144  | COM   | 1.5K |
| LFEC1E-3 T100C | 65   | -3    | TQFP    | 100  | COM   | 1.5K |
| LFEC1E-4 T100C | 65   | -4    | TQFP    | 100  | COM   | 1.5K |
| LFEC1E-5 T100C | 65   | -5    | TQFP    | 100  | COM   | 1.5K |

| Part Number    | I/Os | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|-------|---------|------|-------|------|
| LFEC3E-3 F256C | 160  | -3    | fpBGA   | 256  | COM   | 3.1K |
| LFEC3E-4 F256C | 160  | -4    | fpBGA   | 256  | COM   | 3.1K |
| LFEC3E-5 F256C | 160  | -5    | fpBGA   | 256  | COM   | 3.1K |
| LFEC3E-3 Q208C | 145  | -3    | PQFP    | 208  | COM   | 3.1K |
| LFEC3E-4 Q208C | 145  | -4    | PQFP    | 208  | COM   | 3.1K |
| LFEC3E-5 Q208C | 145  | -5    | PQFP    | 208  | COM   | 3.1K |
| LFEC3E-3 T144C | 97   | -3    | TQFP    | 144  | COM   | 3.1K |

© 2004 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

## **LatticeEC Commercial (Continued)**

| Part Number    | I/Os | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|-------|---------|------|-------|------|
| LFEC3E-4 T144C | 97   | -4    | TQFP    | 144  | COM   | 3.1K |
| LFEC3E-5 T144C | 97   | -5    | TQFP    | 144  | COM   | 3.1K |
| LFEC3E-3 T100C | 65   | -3    | TQFP    | 100  | COM   | 3.1K |
| LFEC3E-4 T100C | 65   | -4    | TQFP    | 100  | COM   | 3.1K |
| LFEC3E-5 T100C | 65   | -5    | TQFP    | 100  | COM   | 3.1K |
| LFEC6E-3 F484C | 224  | -3    | fpBGA   | 484  | COM   | 6.1K |
| LFEC6E-4 F484C | 224  | -4    | fpBGA   | 484  | COM   | 6.1K |
| LFEC6E-5 F484C | 224  | -5    | fpBGA   | 484  | COM   | 6.1K |
| LFEC6E-3 F256C | 192  | -3    | fpBGA   | 256  | COM   | 6.1K |
| LFEC6E-4 F256C | 192  | -4    | fpBGA   | 256  | COM   | 6.1K |
| LFEC6E-5 F256C | 192  | -5    | fpBGA   | 256  | COM   | 6.1K |
| LFEC6E-3 Q208C | 145  | -3    | PQFP    | 208  | COM   | 6.1K |
| LFEC6E-4 Q208C | 145  | -4    | PQFP    | 208  | COM   | 6.1K |
| LFEC6E-5 Q208C | 145  | -5    | PQFP    | 208  | COM   | 6.1K |
| LFEC6E-3 T144C | 97   | -3    | TQFP    | 144  | COM   | 6.1K |
| LFEC6E-4 T144C | 97   | -4    | TQFP    | 144  | COM   | 6.1K |
| LFEC6E-5 T144C | 97   | -5    | TQFP    | 144  | COM   | 6.1K |

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|-------|---------|------|-------|-------|
| LFEC10E-3 F484C | 288  | -3    | fpBGA   | 484  | COM   | 10.2K |
| LFEC10E-4 F484C | 288  | -4    | fpBGA   | 484  | COM   | 10.2K |
| LFEC10E-5 F484C | 288  | -5    | fpBGA   | 484  | COM   | 10.2K |
| LFEC10E-3 F256C | 192  | -3    | fpBGA   | 256  | COM   | 10.2K |
| LFEC10E-4 F256C | 192  | -4    | fpBGA   | 256  | COM   | 10.2K |
| LFEC10E-5 F256C | 192  | -5    | fpBGA   | 256  | COM   | 10.2K |
| LFEC10E-3 Q208C | 145  | -3    | PQFP    | 208  | COM   | 10.2K |
| LFEC10E-4 Q208C | 145  | -4    | PQFP    | 208  | COM   | 10.2K |
| LFEC10E-5 Q208C | 145  | -5    | PQFP    | 208  | COM   | 10.2K |

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|-------|---------|------|-------|-------|
| LFEC15E-3 F484C | 352  | -3    | fpBGA   | 484  | COM   | 15.3K |
| LFEC15E-4 F484C | 352  | -4    | fpBGA   | 484  | COM   | 15.3K |
| LFEC15E-5 F484C | 352  | -5    | fpBGA   | 484  | COM   | 15.3K |
| LFEC15E-3 F256C | 192  | -3    | fpBGA   | 256  | COM   | 15.3K |
| LFEC15E-4 F256C | 192  | -4    | fpBGA   | 256  | COM   | 15.3K |
| LFEC15E-5 F256C | 192  | -5    | fpBGA   | 256  | COM   | 15.3K |

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|-------|---------|------|-------|-------|
| LFEC20E-3 F672C | 400  | -3    | fpBGA   | 672  | COM   | 19.7K |
| LFEC20E-4 F672C | 400  | -4    | fpBGA   | 672  | COM   | 19.7K |
| LFEC20E-5 F672C | 400  | -5    | fpBGA   | 672  | COM   | 19.7K |
| LFEC20E-3 F484C | 360  | -3    | fpBGA   | 484  | COM   | 19.7K |
| LFEC20E-4 F484C | 360  | -4    | fpBGA   | 484  | COM   | 19.7K |
| LFEC20E-5 F484C | 360  | -5    | fpBGA   | 484  | COM   | 19.7K |

## **LatticeEC Commercial (Continued)**

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|-------|---------|------|-------|-------|
|                 | 1/0  |       |         | T _, | _     |       |
| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
| LFEC40E-3 F900C | 576  | -3    | fpBGA   | 900  | COM   | 40.9K |
| LFEC40E-4 F900C | 576  | -4    | fpBGA   | 900  | COM   | 40.9K |
| LFEC40E-5 F900C | 576  | -5    | fpBGA   | 900  | COM   | 40.9K |
| LFEC40E-3 F672C | 496  | -3    | fpBGA   | 672  | СОМ   | 40.9K |
| LFEC40E-4 F672C | 496  | -4    | fpBGA   | 672  | COM   | 40.9K |
| LFEC40E-5 F672C | 496  | -5    | fpBGA   | 672  | COM   | 40.9K |

#### **LatticeECP Commercial**

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs |
|-----------------|------|-------|---------|------|-------|------|
| LFECP6E-3 F484C | 224  | -3    | fpBGA   | 484  | COM   | 6.1K |
| LFECP6E-4 F484C | 224  | -4    | fpBGA   | 484  | COM   | 6.1K |
| LFECP6E-5 F484C | 224  | -5    | fpBGA   | 484  | COM   | 6.1K |
| LFECP6E-3 F256C | 192  | -3    | fpBGA   | 256  | COM   | 6.1K |
| LFECP6E-4 F256C | 192  | -4    | fpBGA   | 256  | COM   | 6.1K |
| LFECP6E-5 F256C | 192  | -5    | fpBGA   | 256  | COM   | 6.1K |
| LFECP6E-3 Q208C | 145  | -3    | PQFP    | 208  | COM   | 6.1K |
| LFECP6E-4 Q208C | 145  | -4    | PQFP    | 208  | COM   | 6.1K |
| LFECP6E-5 Q208C | 145  | -5    | PQFP    | 208  | COM   | 6.1K |
| LFECP6E-3 T144C | 97   | -3    | TQFP    | 144  | COM   | 6.1K |
| LFECP6E-4 T144C | 97   | -4    | TQFP    | 144  | COM   | 6.1K |
| LFECP6E-5 T144C | 97   | -5    | TQFP    | 144  | COM   | 6.1K |

| Part Number      | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|------------------|------|-------|---------|------|-------|-------|
| LFECP10E-3 F484C | 288  | -3    | fpBGA   | 484  | COM   | 10.2K |
| LFECP10E-4 F484C | 288  | -4    | fpBGA   | 484  | COM   | 10.2K |
| LFECP10E-5 F484C | 288  | -5    | fpBGA   | 484  | COM   | 10.2K |
| LFECP10E-3 F256C | 192  | -3    | fpBGA   | 256  | COM   | 10.2K |
| LFECP10E-4 F256C | 192  | -4    | fpBGA   | 256  | COM   | 10.2K |
| LFECP10E-5 F256C | 192  | -5    | fpBGA   | 256  | COM   | 10.2K |
| LFECP10E-3 Q208C | 145  | -3    | PQFP    | 208  | COM   | 10.2K |
| LFECP10E-4 Q208C | 145  | -4    | PQFP    | 208  | COM   | 10.2K |
| LFECP10E-5 Q208C | 145  | -5    | PQFP    | 208  | COM   | 10.2K |

| Part Number      | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|------------------|------|-------|---------|------|-------|-------|
| LFECP15E-3 F484C | 352  | -3    | fpBGA   | 484  | COM   | 15.3K |
| LFECP15E-4 F484C | 352  | -4    | fpBGA   | 484  | COM   | 15.3K |
| LFECP15E-5 F484C | 352  | -5    | fpBGA   | 484  | COM   | 15.3K |
| LFECP15E-3 F256C | 192  | -3    | fpBGA   | 256  | COM   | 15.3K |
| LFECP15E-4 F256C | 192  | -4    | fpBGA   | 256  | COM   | 15.3K |
| LFECP15E-5 F256C | 192  | -5    | fpBGA   | 256  | СОМ   | 15.3K |

## **LatticeECP Commercial (Continued)**

| Part Number      | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|------------------|------|-------|---------|------|-------|-------|
| LFECP20E-3 F676C | 400  | -3    | fpBGA   | 676  | COM   | 19.7K |
| LFECP20E-4 F676C | 400  | -4    | fpBGA   | 676  | COM   | 19.7K |
| LFECP20E-5 F676C | 400  | -5    | fpBGA   | 676  | COM   | 19.7K |
| LFECP20E-3 F484C | 360  | -3    | fpBGA   | 484  | COM   | 19.7K |
| LFECP20E-4 F484C | 360  | -4    | fpBGA   | 484  | COM   | 19.7K |
| LFECP20E-5 F484C | 360  | -5    | fpBGA   | 484  | COM   | 19.7K |

| Part Number      | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|------------------|------|-------|---------|------|-------|-------|
| LFECP40E-3 F896C | 576  | -3    | fpBGA   | 896  | COM   | 40.9K |
| LFECP40E-4 F896C | 576  | -4    | fpBGA   | 896  | COM   | 40.9K |
| LFECP40E-5 F896C | 576  | -5    | fpBGA   | 896  | COM   | 40.9K |
| LFECP40E-3 F676C | 496  | -3    | fpBGA   | 676  | COM   | 40.9K |
| LFECP40E-4 F676C | 496  | -4    | fpBGA   | 676  | COM   | 40.9K |
| LFECP40E-5 F676C | 496  | -5    | fpBGA   | 676  | COM   | 40.9K |

#### **LatticeEC Industrial**

| Part Number    | I/Os | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|-------|---------|------|-------|------|
| LFEC1E-3 Q208I | 112  | -3    | PQFP    | 208  | IND   | 1.5K |
| LFEC1E-4 Q208I | 112  | -4    | PQFP    | 208  | IND   | 1.5K |
| LFEC1E-3 T144I | 97   | -3    | TQFP    | 144  | IND   | 1.5K |
| LFEC1E-4 T144I | 97   | -4    | TQFP    | 144  | IND   | 1.5K |
| LFEC1E-3 T100I | 65   | -3    | TQFP    | 100  | IND   | 1.5K |
| LFEC1E-4 T100I | 65   | -4    | TQFP    | 100  | IND   | 1.5K |

| Part Number    | I/Os | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|-------|---------|------|-------|------|
| LFEC3E-3 F256I | 160  | -3    | fpBGA   | 256  | IND   | 3.1K |
| LFEC3E-4 F256I | 160  | -4    | fpBGA   | 256  | IND   | 3.1K |
| LFEC3E-3 Q208I | 145  | -3    | PQFP    | 208  | IND   | 3.1K |
| LFEC3E-4 Q208I | 145  | -4    | PQFP    | 208  | IND   | 3.1K |
| LFEC3E-3 T144I | 97   | -3    | TQFP    | 144  | IND   | 3.1K |
| LFEC3E-4 T144I | 97   | -4    | TQFP    | 144  | IND   | 3.1K |
| LFEC3E-3 T100I | 65   | -3    | TQFP    | 100  | IND   | 3.1K |
| LFEC3E-4 T100I | 65   | -4    | TQFP    | 100  | IND   | 3.1K |

| Part Number    | I/Os | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|-------|---------|------|-------|------|
| LFEC6E-3 F484I | 224  | -3    | fpBGA   | 484  | IND   | 6.1K |
| LFEC6E-4 F484I | 224  | -4    | fpBGA   | 484  | IND   | 6.1K |
| LFEC6E-3 F256I | 192  | -3    | fpBGA   | 256  | IND   | 6.1K |
| LFEC6E-4 F256I | 192  | -4    | fpBGA   | 256  | IND   | 6.1K |
| LFEC6E-3 Q208I | 145  | -3    | PQFP    | 208  | IND   | 6.1K |
| LFEC6E-4 Q208I | 145  | -4    | PQFP    | 208  | IND   | 6.1K |
| LFEC6E-3 T144I | 97   | -3    | TQFP    | 144  | IND   | 6.1K |

## **LatticeEC Industrial (Continued)**

| Part Number    | I/Os | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|-------|---------|------|-------|------|
| LFEC1E-3 Q208I | 112  | -3    | PQFP    | 208  | IND   | 1.5K |
| LFEC1E-4 Q208I | 112  | -4    | PQFP    | 208  | IND   | 1.5K |
| LFEC1E-3 T144I | 97   | -3    | TQFP    | 144  | IND   | 1.5K |
| LFEC1E-4 T144I | 97   | -4    | TQFP    | 144  | IND   | 1.5K |
| LFEC1E-3 T100I | 65   | -3    | TQFP    | 100  | IND   | 1.5K |
| LFEC1E-4 T100I | 65   | -4    | TQFP    | 100  | IND   | 1.5K |

| Part Number    | I/Os | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|-------|---------|------|-------|------|
| LFEC6E-4 T144I | 97   | -4    | TQFP    | 144  | IND   | 6.1K |

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|-------|---------|------|-------|-------|
| LFEC10E-3 F484I | 288  | -3    | fpBGA   | 484  | IND   | 10.2K |
| LFEC10E-4 F484I | 288  | -4    | fpBGA   | 484  | IND   | 10.2K |
| LFEC10E-3 F256I | 192  | -3    | fpBGA   | 256  | IND   | 10.2K |
| LFEC10E-4 F256I | 192  | -4    | fpBGA   | 256  | IND   | 10.2K |
| LFEC10E-3 P208I | 145  | -3    | PQFP    | 208  | IND   | 10.2K |
| LFEC10E-4 P208I | 145  | -4    | PQFP    | 208  | IND   | 10.2K |

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|-------|---------|------|-------|-------|
| LFEC15E-3 F484I | 352  | -3    | fpBGA   | 484  | IND   | 15.3K |
| LFEC15E-4 F484I | 352  | -4    | fpBGA   | 484  | IND   | 15.3K |
| LFEC15E-3 F256I | 192  | -3    | fpBGA   | 256  | IND   | 15.3K |
| LFEC15E-4 F256I | 192  | -4    | fpBGA   | 256  | IND   | 15.3K |

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|-------|---------|------|-------|-------|
| LFEC20E-3 F672I | 400  | -3    | fpBGA   | 672  | IND   | 19.7K |
| LFEC20E-4 F672I | 400  | -4    | fpBGA   | 672  | IND   | 19.7K |
| LFEC20E-3 F484I | 360  | -3    | fpBGA   | 484  | IND   | 19.7K |
| LFEC20E-4 F484I | 360  | -4    | fpBGA   | 484  | IND   | 19.7K |

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|-------|---------|------|-------|-------|
| LFEC40E-3 F900I | 576  | -3    | fpBGA   | 900  | IND   | 40.9K |
| LFEC40E-4 F900I | 576  | -4    | fpBGA   | 900  | IND   | 40.9K |
| LFEC40E-3 F672I | 496  | -3    | fpBGA   | 672  | IND   | 40.9K |
| LFEC40E-4 F672I | 496  | -4    | fpBGA   | 672  | IND   | 40.9K |

#### **LatticeECP Industrial**

| Part Number     | I/Os | Grade | Package | Pins | Temp. | LUTs |
|-----------------|------|-------|---------|------|-------|------|
| LFECP6E-3 F484I | 224  | -3    | fpBGA   | 484  | IND   | 6.1K |
| LFECP6E-4 F484I | 224  | -4    | fpBGA   | 484  | IND   | 6.1K |
| LFECP6E-3 F256I | 192  | -3    | fpBGA   | 256  | IND   | 6.1K |
| LFECP6E-4 F256I | 192  | -4    | fpBGA   | 256  | IND   | 6.1K |
| LFECP6E-3 Q208I | 145  | -3    | PQFP    | 208  | IND   | 6.1K |

## **LatticeECP Industrial (Continued)**

| LFECP6E-4 Q208I | 145 | -4 | PQFP | 208 | IND | 6.1K |
|-----------------|-----|----|------|-----|-----|------|
| LFECP6E-3 T144I | 97  | -3 | TQFP | 144 | IND | 6.1K |
| LFECP6E-4 T144I | 97  | -4 | TQFP | 144 | IND | 6.1K |

| Part Number      | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|------------------|------|-------|---------|------|-------|-------|
| LFECP10E-3 F484I | 288  | -3    | fpBGA   | 484  | IND   | 10.2K |
| LFECP10E-4 F484I | 288  | -4    | fpBGA   | 484  | IND   | 10.2K |
| LFECP10E-3 F256I | 192  | -3    | fpBGA   | 256  | IND   | 10.2K |
| LFECP10E-4 F256I | 192  | -4    | fpBGA   | 256  | IND   | 10.2K |
| LFECP10E-3 Q208I | 145  | -3    | PQFP    | 208  | IND   | 10.2K |
| LFECP10E-4 Q208I | 145  | -4    | PQFP    | 208  | IND   | 10.2K |

| Part Number      | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|------------------|------|-------|---------|------|-------|-------|
| LFECP15E-3 F484I | 352  | -3    | fpBGA   | 484  | IND   | 15.3K |
| LFECP15E-4 F484I | 352  | -4    | fpBGA   | 484  | IND   | 15.3K |
| LFECP15E-3 F256I | 192  | -3    | fpBGA   | 256  | IND   | 15.3K |
| LFECP15E-4 F256I | 192  | -4    | fpBGA   | 256  | IND   | 15.3K |

| Part Number      | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|------------------|------|-------|---------|------|-------|-------|
| LFECP20E-3 F676I | 400  | -3    | fpBGA   | 676  | IND   | 19.7K |
| LFECP20E-4 F676I | 400  | -4    | fpBGA   | 676  | IND   | 19.7K |
| LFECP20E-3 F484I | 360  | -3    | fpBGA   | 484  | IND   | 19.7K |
| LFECP20E-4 F484I | 360  | -4    | fpBGA   | 484  | IND   | 19.7K |

| Part Number      | I/Os | Grade | Package | Pins | Temp. | LUTs  |
|------------------|------|-------|---------|------|-------|-------|
| LFECP40E-3 F896I | 576  | -3    | fpBGA   | 896  | IND   | 40.9K |
| LFECP40E-4 F896I | 576  | -4    | fpBGA   | 896  | IND   | 40.9K |
| LFECP40E-3 F676I | 496  | -3    | fpBGA   | 676  | IND   | 40.9K |
| LFECP40E-4 F676I | 496  | -4    | fpBGA   | 676  | IND   | 40.9K |



# LatticeECP/EC Family Data Sheet Supplemental Information

June 2004 Advance Data Sheet

#### For Further Information

A variety of technical notes for the LatticeECP/EC family are available on the Lattice web site at www.latticesemi.com.

- LatticeECP/EC sysIO Usage Guide (TN1056)
- ispTRACY Internal Logic Analyzer Guide (TN1054)
- LatticeECP/EC sysCLOCK PLL Design and Usage Guide (TN1049)
- Memory Usage Guide for LatticeECP/EC Devices (TN1051)
- LatticeECP/EC DDR Usage Guide (TN1050)
- Estimating Power Using Power Calculator for LatticeECP/EC Devices (TN1052)
- sysDSP/MAC Usage Guide (TN1057)
- LatticeECP/EC sysCONFIG Usage Guide (TN1053)
- IEEE 1149.1 Boundary Scan Testability in Lattice Devices

For further information on interface standards refer to the following web sites:

- JEDEC Standards (LVTTL, LVCMOS, SSTL, HSTL): www.jedec.org
- PCI: ww.pcisig.com