#### FEATURES: - Rad-Pak® Technology radiation-hardened against natural space radiation - 524,288 x 8 bit organization - · Total dose hardness: - > 100 krad (Si), depending upon space mission - Excellent Single Event Effect - SEL<sub>TH</sub>: > 68 MeV/mg/cm<sup>2</sup> - · SEU<sub>TH</sub>: = 3 MeV/mg/cm<sup>2</sup> - SEU saturated cross section: 6E-9 cm<sup>2</sup>/bit - Package: - 32-Pin Rad-Pak® flat pack - Fast access time: - 15, 20, 25 ns maximum times available - Single 3.3 Volt power supply - Fully static operation - No clock or refresh required - Three state outputs - TTL compatible inputs and outputs - Low power: - Standby: 60 mA (TTL); 5 mA (CMOS) # 33LV0408 4 Megabit (512K x 8-Bit) Low Voltage CMOS ### **DESCRIPTION:** Maxwell Technologies' 33LV0408 high-density 4 Megabit SRAM microcircuit features a greater than 100 krad (Si) total dose tolerance, depending upon space mission. Using Maxwell's radiation-hard-RAD-PAK® packaging technology, the ened 33LV0408 realizes a high density, high performance, and low power consumption. Its fully static design eliminates the need for external clocks, while the CMOS circuitry reduces power consumption and provides higher reliability. The 33LV0408 is equipped with eight common input/output lines, chip select and output enable, allowing for greater system flexibility and eliminating bus contention. The 33LV0408 features the same advanced 512K x 8-bit SRAM, high-speed, and low-power demand as the commercial counterpart. Maxwell Technologies' patented Rad-Pak® packaging technology incorporates radiation shielding in the microcircuit package. It eliminates the need for box shielding while providing the required radiation shielding for a lifetime in orbit or space mission. In a GEO orbit, Rad-Pak® provides greater than 100 krad (Si) radiation dose tolerance. This product is available with screening up to Class S. 08.13.02 REV 1 All data sheets are subject to change without notice TABLE 1. PINOUT DESCRIPTION | Pin | Symbol | Description | |-------------------------------------------------|-----------------|---------------------| | 12-5, 27, 26, 23, 25, 4,<br>28, 3, 31, 2, 30, 1 | A0-A18 | Address Inputs | | 29 | WE | Write Enable | | 22 | CS | Chip Select | | 24 | ŌĒ | Output Enable | | 13-15, 17-21 | I/O 1-I/O 8 | Data Inputs/Outputs | | 32 | V <sub>CC</sub> | Power (+5.0V) | | 16 | V <sub>SS</sub> | Ground | TABLE 2. 33LV0408 ABSOLUTE MAXIMUM RATINGS | PARAMETER | Symbol | Min | Max | Unit | |---------------------------------------------------------------|------------------------------------|------|------|------| | Voltage on V <sub>CC</sub> supply relative to V <sub>SS</sub> | V <sub>CC</sub> | -0.5 | 4.6 | V | | Voltage on any pin relative to V <sub>SS</sub> | V <sub>IN</sub> , V <sub>OUT</sub> | -0.5 | 4.6 | V | | Power Dissipation | $P_{D}$ | | 1.0 | W | | Storage Temperature | T <sub>S</sub> | -65 | +150 | °C | | Operating Temperature | T <sub>A</sub> | -55 | +125 | °C | TABLE 3. DELTA LIMITS | Parameter | Variation | |------------------|---------------------------------| | I <sub>cc</sub> | ±10% of stated vaule in Table 5 | | I <sub>SB</sub> | ±10% of stated vaule in Table 5 | | I <sub>SB1</sub> | ±10% of stated vaule in Table 5 | | I <sub>LI</sub> | ±10% of stated vaule in Table 5 | #### Table 4. 33LV0408 Recommended Operating Conditions ( $V_{CC}$ = 3.3 $\pm$ 0.3V, $T_A$ = -55 to +125 °C, unless otherwise noted) | Parameter | Symbol | Min | Max | Unit | |---------------------------------|-----------------|-------|-----------------------------------|------| | Supply Voltage | V <sub>CC</sub> | 3.0 | 3.6 | V | | Ground | V <sub>SS</sub> | 0 | 0 | V | | Input High Voltage <sup>1</sup> | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 <sup>1</sup> | V | | Input Low Voltage <sup>2</sup> | V <sub>IL</sub> | -0.32 | 0.8 | V | - 1. $V_{IH}$ (max) = $V_{CC}$ +2.0V ac (pulse width $\leq$ 10 ns) for I $\leq$ 20 mA - 2. $V_{IL}$ (min) = -2.0V ac(pulse width $\leq$ 10 ns) for I $\leq$ 20 mA ### TABLE 5. 33LV0408 DC ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = 3.3 $V \pm 0.3V$ , $T_A$ = -55 to +125 °C, unless otherwise specified) | Parameter | Symbol | Condition | SUBGROUPS | Min | Max | Unit | |--------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------------|------| | Input Leakage Current | I <sub>LI</sub> | $V_{IN} = V_{SS}$ to $V_{CC}$ | 1, 2, 3 | -2 | 2 | μΑ | | Output Leakage Current | I <sub>LO</sub> | $\overline{\text{CS}}=\text{V}_{\text{IH}} \text{ or } \overline{\text{OE}}=\text{V}_{\text{IH}} \text{ or } \overline{\text{WE}}=\text{V}_{\text{IL}},$ $\text{V}_{\text{OUT}}=\text{V}_{\text{SS}} \text{ to V}_{\text{CC}}$ | 1, 2, 3 | -2 | 2 | μΑ | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8mA | 1, 2, 3 | | 0.4 | V | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -4mA | 1, 2, 3 | 2.4 | | V | | Operating Current -15 -20 -25 | I <sub>cc</sub> | Min cycle, 100% Duty, $\overline{CS}$ =V <sub>IL</sub> , I <sub>OUT</sub> =0mA, V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | 1, 2, 3 | 1 1 | ?<br>180<br>170 | mA | | Standby Power<br>Supply Current | I <sub>SB</sub> | CS = V <sub>IH</sub> , Min Cycle | 1, 2, 3 | | 60 | mA | | CMOS Standby Power<br>Supply Current | I <sub>SB1</sub> | $\overline{\text{CS}} \ge \text{V}_{\text{CC}}$ - 0.2V, f = 0 MHz, $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}}$ - 0.2V or $\text{V}_{\text{IN}} \le 0.2\text{V}$ | 1, 2, 3 | | 5 | mA | | Input Capacitance 1 | C <sub>IN</sub> | V <sub>IN</sub> = 0V, f = 1MHz, T <sub>A</sub> = 25 °C | 1, 2, 3 | | 7 | pF | | Output Capacitance 1 | C <sub>I/O</sub> | V <sub>I/O</sub> = 0V | 4, 5, 6 | | 8 | pF | 1. Guaranteed by design. ### TABLE 6. 33LV0408 AC TEST CONDITIONS AND CHARACTERISTICS ( $V_{CC}$ = 3.3 $\pm$ 0.3V, $T_A$ = -55 to +125 $^{\circ}$ C, unless otherwise noted) | Parameter | Mın | Түр | Max | Units | |-------------------------------------------|-----|-----|-----|-------| | Input Pulse Level | 0.0 | | 3.0 | V | | Output Timing Measurement Reference Level | | | 1.5 | V | | Input Rise/Fall Time | | | 3.0 | ns | 08.13.02 REV 1 All data sheets are subject to change without notice #### TABLE 6. 33LV0408 AC TEST CONDITIONS AND CHARACTERISTICS (V<sub>CC</sub> = $3.3 \pm 0.3$ V, T<sub>A</sub> = -55 to +125 °C, unless otherwise noted) | PARAMETER | Min | Түр | Max | Units | |------------------------------------------|-----|-----|-----|-------| | Input Timing Measurement Reference Level | | | 1.5 | V | ### TABLE 7. 33LV0408 AC CHARACTERISTICS FOR READ CYCLE (V<sub>CC</sub> = $3.3V \pm 0.3V$ , T<sub>A</sub> = -55 to +125 °C, unless otherwise specified) | -15 | Parameter | Symbol | Subgroups | Min | Түр | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------|-----------|-----|-----|-----|------| | -20 -25 -25 -26 -27 -27 -28 -28 -28 -29 -25 -29 -25 -29 -25 -29 -25 -29 -25 -29 -25 -29 -29 -29 -29 -29 -29 -29 -29 -29 -29 | Read Cycle Time | | 9, 10, 11 | | | | ns | | -25 | -15 | | | 15 | | | | | Address Access Time -15 -20 -25 -26 -27 -27 -28 -29 -27 -28 -29 -29 -29 -29 -29 -29 -29 -29 -29 -29 | | | | | | | | | -15 | -25 | | | 25 | | | | | -15 | Address Access Time | t <sub>AA</sub> | 9, 10, 11 | | | | ns | | -25 | | , , , | | | | | | | Chip Select Access Time | | | | | | | | | -15 | -25 | | | | | 25 | | | -15 | Chip Select Access Time | t <sub>co</sub> | 9, 10, 11 | | | | ns | | -25 Output Enable to Output Valid -15 -20 -25 Chip Enable to Output in Low-Z -15 -20 -25 Chip Enable to Output in Low-Z -25 Chip Enable to Output in Low-Z -25 Output Enable to Output in Low-Z -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -27 -28 -29 -29 -29 -29 -29 -29 -29 -29 -29 -29 | -15 | | | | | 15 | | | Output Enable to Output Valid -15 -20 -25 Chip Enable to Output in Low-Z -15 -20 -25 Chip Enable to Output in Low-Z -15 -20 -3 -3 -3 -3 -3 -3 -3 -3 -3 -3 -3 -3 -3 | -20 | | | | | 20 | | | -15 | -25 | | | | | 25 | | | -15 | Output Enable to Output Valid | toe | 9, 10, 11 | | | | | | -25 | | OL | | | | 7 | ns | | Chip Enable to Output in Low-Z -15 -20 -20 -25 Output Enable to Output in Low-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 Output Hold from Address Change -15 -20 | -20 | | | | | 10 | | | -15 | -25 | | | | | 12 | | | -15 | Chip Enable to Output in Low-Z | t <sub>i 7</sub> | 9, 10, 11 | | | | ns | | -25 Output Enable to Output in Low-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 -4 -5 -5 -6 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 | | LZ | | | 3 | | | | -25 Output Enable to Output in Low-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 -4 -5 -5 -6 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 | -20 | | | | 3 | | | | -15 | -25 | | | | | | | | -15 | Output Enable to Output in Low-Z | touz | 9, 10, 11 | | | | ns | | -20 -25 Chip Deselect to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 -4 -5 -3 -5 -3 -5 -3 -5 -3 -5 -3 -5 -3 -5 -3 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 | | OLZ | , , | | 0 | | | | -25 Chip Deselect to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Disable to Output in High-Z -15 -20 -21 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 -4 -5 -3 -5 -3 -5 -6 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 | -20 | | | | | | | | -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 -4 -4 -5 -3 -5 -4 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 | -25 | | | | 0 | | | | -15 -20 -25 Output Disable to Output in High-Z -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 -4 -4 -5 -3 -5 -4 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 -5 | Chip Deselect to Output in High-Z | tuz | 9, 10, 11 | | | | ns | | -25 Output Disable to Output in High-Z -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 -4 -5 -5 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 | | ΠZ | , , , | | ? | | | | -25 Output Disable to Output in High-Z -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 -3 -4 -5 -5 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 -7 | | | | | | | | | -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 3 | -25 | | | | ? | | | | -15 -20 -25 Output Hold from Address Change -15 -20 -25 Output Hold from Address Change -15 -20 3 | Output Disable to Output in High-Z | touz | 9, 10, 11 | | | | ns | | -20<br>-25 | | TOHZ | -, -, -, | | ? | | | | -25 | | | | | | | | | -15<br>-20 ? 3 | | | | | | | | | -15<br>-20 ? 3 | Output Hold from Address Change | tou | 9, 10, 11 | | | | ns | | -20 | | тОН | -, -, -, | ? | | | | | | | | | | | | | | | -25 | | | 5 | | | | # 4 Megabit (512K x 8-Bit) Low Voltage SRAM #### TABLE 7. 33LV0408 AC CHARACTERISTICS FOR READ CYCLE (V<sub>CC</sub> = $3.3V \pm 0.3V$ , T<sub>A</sub> = -55 to +125 °C, unless otherwise specified) | PARAMETER | Symbol | Subgroups | Min | Түр | Max | Unit | |--------------------------------|-----------------|-----------|-----|-----|-----|------| | Chip Select to Power Up Time | t <sub>PU</sub> | 9, 10, 11 | | | | ns | | -15 | | | | 0 | | | | -20 | | | | 0 | | | | -25 | | | | 0 | | | | Chip Select to Power Down Time | t <sub>PD</sub> | 9, 10, 11 | | | | ns | | -15 | | | | ? | | | | -20 | | | | ? | | | | -25 | | | - | ? | | | #### TABLE 8. 33LV0408 FUNCTIONAL DESCRIPTION | CS | WE | ŌE | Mode | I/O Pin | SUPPLY CURRENT | |----|----|----------------|----------------|------------------|------------------------------------| | Н | X1 | X1 | Not Select | High-Z | I <sub>SB</sub> , I <sub>SB1</sub> | | L | Н | Н | Output Disable | High-Z | I <sub>cc</sub> | | L | Н | L | Read | D <sub>OUT</sub> | I <sub>cc</sub> | | L | L | X <sup>1</sup> | Write | D <sub>IN</sub> | I <sub>cc</sub> | <sup>1.</sup> X = don't care. #### Subgroups ## Table 9. 33LV0408 AC Characteristics for Write Cycle ( $V_{CC}$ = 3.3V $\pm$ 0.3V, $T_A$ = -55 to +125 $^{\circ}$ C, unless otherwise specified) | PARAMETER | Subgroups | Symbol | Min | Түр | Max | Unit | |-------------------------------------------|-----------|-----------------|----------------|----------|----------|------| | Write Cycle Time -20 -25 -30 | 9, 10, 11 | t <sub>WC</sub> | 20<br>25<br>30 | <br><br> | <br><br> | ns | | Chip Select to End of Write -20 -25 -30 | 9, 10, 11 | t <sub>cw</sub> | ?<br>14<br>15 | <br><br> | <br><br> | ns | | Address Setup Time -20 -25 -30 | 9, 10, 11 | t <sub>AS</sub> | 0<br>0<br>0 | <br><br> | <br><br> | ns | | Address Valid to End of Write -20 -25 -30 | 9, 10, 11 | t <sub>AW</sub> | ?<br>14<br>15 | <br><br> | <br><br> | ns | # 4 Megabit (512K x 8-Bit) Low Voltage SRAM Table 9. 33LV0408 AC Characteristics for Write Cycle (V<sub>CC</sub> = $3.3V \pm 0.3V$ , T<sub>A</sub> = -55 to +125 °C, unless otherwise specified) | Parameter | Subgroups | Symbol | Min | Түр | Max | Unit | |-----------------------------------------|-----------|------------------|----------------|-------------|----------|------| | Write Pulse Width (OE High) -20 -25 -30 | 9, 10, 11 | t <sub>WP</sub> | ?<br>14<br>15 | <br><br> | <br><br> | ns | | Write Recovery Time -20 -25 -30 | 9, 10, 11 | t <sub>WR</sub> | 0<br>0<br>0 | <br><br> | <br> | ns | | Write to Output in High-Z -20 -25 -30 | 9, 10, 11 | t <sub>WHZ</sub> | <br><br> | ?<br>5<br>5 | <br><br> | ns | | Write Pulse Width (OE Low) -20 -25 -30 | 9, 10, 11 | t <sub>WP1</sub> | 20<br>25<br>30 | <br><br> | <br><br> | ns | | Data to Write Time Overlap -20 -25 -30 | 9, 10, 11 | t <sub>DW</sub> | ?<br>9<br>10 | <br><br> | <br> | ns | | End Write to Output Low-Z -20 -25 -30 | 9, 10, 11 | t <sub>ow</sub> | <br><br> | ?<br>6<br>7 | <br> | ns | | Data Hold from Write Time -20 -25 -30 | 9, 10, 11 | t <sub>DH</sub> | 0<br>0<br>0 | <br><br> | <br><br> | ns | FIGURE 1. AC TEST LOADTIMING WAVEFORM OF READ CYCLE(1) TIMING WAVEFORM OF READ CYCLE(1) (Address Controlled, CS=OE=VIL, WE=VIH) FIGURE 2. TIMING WAVEFORM OF READ CYCLE (2) TIMING WAVEFORM OF READ CYCLE(2) (WE=VIH) #### Read Cycle Notes: - 1. WE is high for read cycle. - 2. All read cycle timing is referenced form the last valid address to the first transition address. - $\underline{3}$ . $t_{HZ}$ and $t_{OHZ}$ are defined as the time at which the outputs achieve the open circuit condition and are not referenced to $V_{OH}$ or $V_{OL}$ levels. - $\underline{\mathbf{4}}$ . At any given temperature and voltage condition, $\mathbf{t}_{HZ(max)}$ is less than $\mathbf{t}_{LZ(min)}$ both for a given device and from device to device. - 5. Transition is measured + 200mV from steady state voltage. This parameter is sampled and not 100% tested - <u>6</u>. Device is continuously selected with $CS = V_{\parallel}$ - 7. Address valid prior to coincident with CS transition low. - 8. For common I/O applications, minimization or elimination of bus contention condition is necessary during read and write cycle. FIGURE 3. TIMING WAVEFORM OF WRITE CYCLE(1) TIMING WAVEFORM OF WRITE CYCLE(1) (OE= Clock) FIGURE 4. TIMING WAVEFORM OF WRITE CYCLE(2) #### TIMING WAVEFORM OF WRITE CYCLE(2) (OE=Low Fixed) FIGURE 5. TIMING WAVEFORM OF WRITE CYCLE (3) #### TIMING WAVEFORM OF WRITE CYCLE(3) (CS = Controlled) #### WRITE CYCLE NOTE: - 1. All write cycle timing is referenced from the last valid address to the first transition address. - 2. A write occurs during the overlap of a low $\overline{CS}$ and a low $\overline{WE}$ . A write begins at the latest transition among $\overline{CS}$ going low and $\overline{WE}$ going low: A write ends at the earliest transition among $\overline{CS}$ going high and $\overline{WE}$ going high. t<sub>w</sub> is measured from beginning of write to the end of write. - $\underline{3}$ . $t_{cw}$ is measured from the later of $\overline{CS}$ going low to end of write. - $\underline{4}$ . $t_{ss}$ is measured from the address valid to the beginning of write. - $\underline{5}$ . $\underline{t}_{w}$ is measured form the end of write to the address change. TWR applied in case a write ends as $\overline{CS}$ , or $\overline{WR}$ going high. - 6. If $\overline{OE}$ , $\overline{CS}$ and $\overline{WE}$ are in the Read Mode during this period, the I/O pins are in the output low-Z state. Inputs of opposite phase of the output must not be applied because bus contention can occur. - <u>7</u>. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle. - 8. IC CS goes low simultaneously with WE going low or after WE going low, the outputs remain high impedance state. - $\underline{9}$ . $D_{\text{out}}$ is the read data of the new address. - 10. When $\overline{\text{CS}}$ is low: I/O pins are in the output state. The input signals in the opposite phase leading to the output should not be applied. 32 PIN RAD-PAK® FLAT PACKAGE | Symbol | DIMENSION | | | |--------|-----------|-------|-------| | | Min | Nом | Max | | А | 0.120 | 0.135 | 0.155 | | b | 0.013 | 0.015 | 0.020 | | С | 0.008 | 0.010 | 0.012 | | D | | 0.930 | 0.940 | | Е | 0.635 | 0.645 | 0.655 | | E1 | | | 0.690 | | E2 | 0.550 | 0.565 | | | E3 | 0.030 | 0.040 | | | е | 0.050 BSC | | | | L | 0.390 | 0.400 | 0.410 | | Q | 0.026 | 0.098 | | | S1 | 0.005 | 0.082 | | | N | 32 | | | F32-06 Note: All dimensions in inchesImportant Notice: # 33LV0408 ## 4 Megabit (512K x 8-Bit) Low Voltage SRAM These data sheets are created using the chip manufacturers published specifications. Maxwell Technologies verifies functionality by testing key parameters either by 100% testing, sample testing or characterization. The specifications presented within these data sheets represent the latest and most accurate information available to date. However, these specifications are subject to change without notice and Maxwell Technologies assumes no responsibility for the use of this information. Maxwell Technologies' products are not authorized for use as critical components in life support devices or systems without express written approval from Maxwell Technologies. Any claim against Maxwell Technologies must be made within 90 days from the date of shipment from Maxwell Technologies. Maxwell Technologies' liability shall be limited to replacement of defective parts.