DENSE-PAC MICROSYSTEMS

## 4 Megabit 5 Volt CMOS FLASH EEPROM DPZ128X32XP/XHP

Ì

#### **DESCRIPTION:**

The DPZ128X32XP/XHP is a 4 megabit 5 Volt only CMOS Flash EEPROM (Electrically In-System Programmable and Erasable ROM memory) module. The module is built with four 128K x 8 FLASH memory devices. The DPZ128X32XP/XHP can be user configurable as  $512K \times 8$ , 256K x 16 or 128K x 32 bits.

The DPZ128X32XP/XHP is ideal for use in systems that require In-System periodic code updates, or for use as a high speed nonvolatile storage medium.

### FEATURES:

- User Definable Configuration: 512K x 8, 256K x 16 or 128K x 32
- Fast Read Access Times: 70, 90, 120, 150ns
- Low Power: 120mA Maximum Active (32 bit Mode) 400μA Maximum Standby (CMOS)
- 10,000 Erase/Program Cycles Minimum
- 5 Volt Only In-System Programming
- TTL-Compatible Inputs and Outputs
- Packages Available:
  - 68- "J" Leaded Plastic Surface Mount Module 68- Gull - Leaded Plastic Surface Mount Module

| PIN NAMES                 |                   |  |  |  |
|---------------------------|-------------------|--|--|--|
| A0 - A16                  | Address Inputs    |  |  |  |
| I/O0 - I/O31              | Data Input/Output |  |  |  |
| <u>CE</u> 0 - <u>CE</u> 3 | Low Chip Enables  |  |  |  |
| WE                        | Write Enable      |  |  |  |
| ŌĒ                        | Output Enable     |  |  |  |
| V <sub>DD</sub>           | Power (+5V)       |  |  |  |
| Vss                       | Ground            |  |  |  |
| N.C.                      | No Connect        |  |  |  |







This document contains information on a product that is currently released to production at Dense-Pac Microsystems, Inc. Dense-Pac reserves the right to change products or specifications herein without prior notice.

30A169-00 REV. A

Dense-Pac Microsystems, Inc.

### **DEVICE OPERATION**

### DATA BUS WIDTH:

The DPZ128X32XP/XHP is configured with separate  $\overline{CE}$ 's and data I/O's to allow the module to be used in an 8 bit, 16 bit or 32 bit environment. When either the software data protect or the chip erase feature is used, the specific data shown in the algorithms must be written to each device that the operation is being perfomed on. An example would be if the module is used in a 32 bit system, the data called out in the third data load for the software data protect alogrithm is A0H. The data of A0A0A0A0H should be written to the DPZ128X32XP/XHP.

#### READ:

The DPZ128X32XP/XHP is accessed like a Static Ram. When  $\overline{CE}$  and  $\overline{OE}$  are low and  $\overline{WE}$  is high, the data stored at the memory location determined by address pins is asserted on the outputs. The outputs are put in the high impedance state whenever  $\overline{CE}$  or  $\overline{OE}$  is high. This dual line control gives designers flexibility in preventing bus contention.

### BYTE LOAD:

A byte is loaded into the device by applying a low pulse to  $\overline{WE}$  or  $\overline{CE}$  with  $\overline{CE}$  or  $\overline{WE}$  low (respectively) and  $\overline{OE}$  high. On the falling edge of  $\overline{CE}$  or  $\overline{WE}$ , whichever occurs last, the address is latched. On the rising edge of  $\overline{CE}$  or  $\overline{WE}$ , whichever occurs first, the data is latched. This operation is used to load data into the 128 byte page for programming or to load software codes for data protection or 5 volt chip erase.

### PROGRAM:

This DPZ128X32XP/XHP is programmed in a page mode only. A7 to A16 are used to specify the page address and they must be valid during each high to low transition of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ . A0 to A6 are used to specify the address of the byte within the 128 byte page. The data can be loaded into the page in any order. All of the bytes within the page must be written, otherwise any unwritten bytes will be erased to read FFH. The locations to be reprogrammed need not be erased prior to programming as with other FLASH technologies. Each new byte to be loaded must have its high to low transition of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  within 150µs of the preceding bytes high to low transition. If a high to low transition, the internal programming period will begin.

### DATA POLLING:

The DPZ128X32XP/XHP features DATA Polling to indicate the end of a program cycle. During a program cycle an attempted read of the last byte loaded will result in the complement of the loaded data on the MSB (most significant bit, I/O7,I/O15,I/O23 and I/O31) of the device or devices being programmed at that time. When the programming cycle is complete, the data will be true on all outputs and the next programming cycle can begin. Data Polling can begin at any time during the programming period.

### TOGGLE BIT:

The DPZ128X32XP/XHP has an additional method for determining if the program period or erase cycle is completed. During a program or erase operation, successive attempts to read data from the device will result in I/O6, I/O14, I/O22 or I/O30 (depending on the device or devices the operation is being performed on) toggling between one and zero. Once the program or erase period has completed, the I/O pin will stop toggling and valid data can be read. Examining the toggle bit can begin at any time during the program or erase period.

### HARDWARE DATA PROTECTION:

The devices used on the DPZ128X32XP/XHP incorporate several hardware features for data protection. If V<sub>DD</sub> falls below 3.8V (typ.), the program function is inhibited. During power up, programming will be inhibited 5ms (typ.) after V<sub>DD</sub> has reached the V<sub>DD</sub> sense level. Another hardware feature is a noise filter on  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ . Any pulse less than 15ns (typ.) will not initiate a program cycle. Finally, programming is inhibited by holding any one of:  $\overline{\text{OE}}$  low,  $\overline{\text{CE}}$  high or  $\overline{\text{WE}}$  high.

### SOFTWARE DATA PROTECTION:

The DPZ128X32XP/XHP features software data protection that can be enabled and disabled by the end user. The software protection is enabled by writing a series of three commands to specific addresses with specific data using the page program timing specifications. Once the software protection is enabled, the same three commands must precede a program cycle. The software protection will remain active until the disable command algorithm is issued. Power transitions will not reset the software protection. The data will be protected against inadvertent programming during power transitions. The DPZ128X23VT/VTP is shipped with the software data protection disabled.

#### **5 VOLT CHIP ERASE:**

Each device on the DPZ128X32XP/XHP can be erased at one time by using a six byte software code. The erase code consists of six byte load commands to specific address locations with specific data patterns. After the command is entered, every location in the device being erased will be set to a high state (FFH).

\_

# DPZ128X32XP/XHP

| RECOMMENDED OPERATING RANGE <sup>1</sup> |                    |      |      |      |      |
|------------------------------------------|--------------------|------|------|------|------|
| Symbol                                   | Characteristic     | Min. | Typ. | Max. | Unit |
| Vdd                                      | Supply Voltage     | 4.5  | 5.0  | 5.5  | V    |
| VIH                                      | Input HIGH Voltage | 2.0  |      |      | V    |
| VIL                                      | Input LOW Voltage  |      |      | 0.8  | V    |

|                  | ABSOLUTE MAXIMUN                  | A RATING <sup>3</sup>        |      |
|------------------|-----------------------------------|------------------------------|------|
| Symbol           | Parameter                         | Value                        | Unit |
| TSTC             | Storage Temperature               | -65 to + 150                 | °C   |
| TBIAS            | Temperature Under Bias            | -55 to +125                  | °C   |
| Vdd              | Supply Voltage <sup>1</sup>       | -0.6 to + 6.25               | V    |
| V <sub>I/O</sub> | Input/Output Voltage <sup>1</sup> | -0.6 to V <sub>DD</sub> +0.6 | V    |
| VOE              | OE Input Voltage <sup>1</sup>     | -0.6 to +13.5                | V    |

| AC TEST CONDITIONS                          |            |  |  |  |  |
|---------------------------------------------|------------|--|--|--|--|
| Input Pulse Level                           | 0V to 3.0V |  |  |  |  |
| Input Pulse Rise and Fall Times             | 5ns*       |  |  |  |  |
| Input and Output<br>Timing Reference Levels | 1.5 V      |  |  |  |  |

\* Transition between 0.8 and 2.2V.

| OUTPUT LOAD |       |                     |  |  |  |  |
|-------------|-------|---------------------|--|--|--|--|
| Float       | CL    | Parameters Measured |  |  |  |  |
| 1           | 100pF | except tDF          |  |  |  |  |
| 2           | 5pF   | tDF                 |  |  |  |  |
|             |       |                     |  |  |  |  |

| TRUTH TABLE     |        |    |                |         |  |  |
|-----------------|--------|----|----------------|---------|--|--|
| Mode            | CE     | OE | WE             | I/O PIN |  |  |
| Standby         | Н      | Х  | Х              | HIGH-Z  |  |  |
| Read            | L      | L  | Н              | Dout    |  |  |
| Write           | L      | Н  | L              | DIN     |  |  |
| Write Inhibit   | Х      | L  | Х              | HIGH-Z  |  |  |
| Write Inhibit   | X      | Х  | Н              | HIGH-Z  |  |  |
| 5.0V Chip Erase | L      | Н  | L              | -       |  |  |
| Output Disable  | X      | Н  | Х              | HIGH-Z  |  |  |
| L = LOW         | H = HI | GH | X = Don't Care |         |  |  |

| CAPACITANCE <sup>4</sup> : $T_A = 25^{\circ}C$ , $F = 1.0MHz$ |                   |      |      |               |  |
|---------------------------------------------------------------|-------------------|------|------|---------------|--|
| Symbol                                                        | Parameter         | Max. | Unit | Condition     |  |
| CCE                                                           | Chip Enable       | 15   |      |               |  |
| CADR                                                          | Address Input     | 35   |      |               |  |
| CWE                                                           | Write Enable      | 35   | pF   | $V_{IN} = 0V$ |  |
| COE                                                           | Output Enable 35  |      |      |               |  |
| Ci/O                                                          | Data Input/Output | 20   |      |               |  |

FIGURE 1: Output Load \*\* Including Probe and Jig Capacitance.



|                  | DC OPERATING CHARACTERISTICS: Over the operating ranges.                                                                                                               |                                                                |      |      |      |      |      |      |       |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------|------|------|------|-------|
| Symbol           | Characteristics                                                                                                                                                        | Test Conditions                                                | Х    | X 32 |      | 16   | Х    | 8    | Linit |
| Symbol           | Characteristics                                                                                                                                                        | Test Conditions                                                | Min. | Max. | Min. | Max. | Min. | Max. | Unit  |
| lcc              | $\begin{array}{c c} & Operating Supply \\ Current \\ & SMHz \end{array} \qquad \begin{array}{c} \hline CE &= \overline{OE} = \\ all \ I/O &= \ 0m \\ SMHz \end{array}$ |                                                                |      | 200  |      | 105  |      | 60   | mA    |
| I <sub>SB1</sub> | VDD Current<br>Standby (TTL)                                                                                                                                           | $\overline{CE} = V_{IH}$                                       |      | 12   |      | 12   |      | 12   | mA    |
| ISB2             | V <sub>DD</sub> Current<br>Standby (CMOS)                                                                                                                              | $\overline{\text{CE}} = \text{V}_{\text{DD}} - 0.3 \text{Vdc}$ |      | 1.2  |      | 1.2  |      | 1.2  | mA    |
| IIL              | Input Leakage<br>Current                                                                                                                                               | V <sub>IN</sub> - V <sub>DD</sub> Max.                         | -40  | +40  | -40  | +40  | -40  | +40  | μΑ    |
| lol              | L Output Leakage VOUT - VDD N                                                                                                                                          |                                                                | -10  | +10  | -20  | +20  | -40  | +40  | μΑ    |
| VIL              | VIL Input Voltage Low                                                                                                                                                  |                                                                |      | 0.8  |      | 0.8  |      | 0.8  | V     |
| VIH              | V <sub>IH</sub> Input Voltage High                                                                                                                                     |                                                                | 2.0  |      | 2.0  |      | 2.0  |      | V     |
| Vol              | Output Voltage Low                                                                                                                                                     | $I_{OUT} = 2.1 \text{mA}$                                      |      | 0.45 |      | 0.45 |      | 0.45 | V     |
| VOH              | Output Voltage High                                                                                                                                                    | $I_{OUT} = -400 \mu A$                                         | 2.4  |      | 2.4  |      | 2.4  |      | V     |

### Dense-Pac Microsystems, Inc.

|      | A.C. OPERATING CONDITIONS AND CHARACTERISTICS - READ CYCLE: Over operating ranges |                                                                                 |      |      |      |     |       |      |       |      |          |
|------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------|-----|-------|------|-------|------|----------|
| NIa  | Cumple of                                                                         | Devenenter                                                                      | 70ns |      | 90ns |     | 120ns |      | 150ns |      | 1.1.4.14 |
| INO. | No. Symbol Parameter                                                              | Min.                                                                            | Max. | Min. | Max. | Mn. | Max.  | Min. | Max.  | Unit |          |
| 1    | tacc                                                                              | Address to Output Valid                                                         |      | 70   |      | 90  |       | 120  |       | 150  | ns       |
| 2    | tce                                                                               | Chip Enable to Output Valid                                                     |      | 70   |      | 90  |       | 120  |       | 150  | ns       |
| 3    | toe                                                                               | Output Enable to Output Valid                                                   | 0    | 35   | 0    | 40  | 0     | 50   | 0     | 70   | ns       |
| 4    | tDF                                                                               | Chip Enable or Output Enable to Float <sup>4</sup>                              | 0    | 25   | 0    | 25  | 0     | 30   | 0     | 40   | ns       |
| 5    | t <sub>OH</sub>                                                                   | Output Hold from Chip Enable, Output Enable, or Address, Whichever Occurs First | 0    |      | 0    |     | 0     |      | 0     |      | ns       |



|     | A.C. BYTE LOAD CHARACTERISTICS |                                                 |      |      |      |  |
|-----|--------------------------------|-------------------------------------------------|------|------|------|--|
| No. | Symbol                         | Parameter                                       | Min. | Max. | Unit |  |
| 6   | t <sub>AS</sub>                | Address Setup Time                              | 0    |      | ns   |  |
| 7   | toes                           | Output Enable Setup Time                        | 0    |      | ns   |  |
| 8   | t <sub>AH</sub>                | Address Hold Time                               |      | ns   |      |  |
| 9   | tcs                            | Chip Select Setup Time                          | 0    |      | ns   |  |
| 10  | tсн                            | Chip Select Hold Time                           | 0    |      | ns   |  |
| 11  | twp                            | Write Pulse Width (Write Enable or Chip Enable) | 90   |      | ns   |  |
| 12  | t <sub>DS</sub>                | Data Setup Time                                 | 35   |      | ns   |  |
| 13  | tdн                            | Data Hold Time                                  | 0    |      | ns   |  |
| 14  | toeh                           | Output Enable Hold Time                         | 0    |      | ns   |  |
| 15  | twph                           | Write Page Width High                           | 100  |      | ns   |  |

### NOTES:

- 1. All voltages are with respect to V<sub>SS</sub>.
- -1.0V min. for pulse width less than 20ns (VIL min. = -0.3V at DC level).
- 3. Stresses greater than those under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 4. This parameter is guaranteed and not 100% tested.
- 5. A7 through A16 specify the page address during each high to low transition of  $\overline{\text{WE}}$  (or  $\overline{\text{CE}}$ ) after the software code has been entered.
- 6.  $\overline{OE}$  must be high when  $\overline{WE}$  and  $\overline{CE}$  are both low.
- 7. All bytes that are not loaded within the page being programmed will be erased to FF.
- 8. Toggling either  $\overline{OE}$  or  $\overline{CE}$  or both  $\overline{OE}$  and  $\overline{CE}$  will operate toggle bit.
- 9. Beginning and ending state of I/O6 will vary.
- 10. Any address location may be used but the address should not vary.

## DPZ128X32XP/XHP







30A169-00 REV. A

### Dense-Pac Microsystems, Inc.

|     | PROGRAM CYCLE CHARACTERISTICS |                        |      |      |      |  |  |
|-----|-------------------------------|------------------------|------|------|------|--|--|
| No. | Symbol                        | Parameter              | Min. | Max. | Unit |  |  |
| 16  | twc                           | Write Cycle Time       |      | 10   | ms   |  |  |
| 17  | t <sub>AS</sub>               | Address Setup Time 0   |      |      |      |  |  |
| 18  | tah                           | Address Hold Time      | 50   |      | ns   |  |  |
| 19  | t <sub>DS</sub>               | Data Setup Time        | 35   |      | ns   |  |  |
| 20  | tdн                           | Data Hold Time         | 0    |      | ns   |  |  |
| 21  | twp                           | Write Pulse Width      | 90   |      | ns   |  |  |
| 22  | tBLC                          | Byte Load Cycle Time   |      | 150  | μs   |  |  |
| 23  | twph                          | Write Pulse Width Time | 100  |      | ns   |  |  |



| SOFTWARE DATA PROTECT ENABLE ALGORITHM |       |                       |                       |                                                                              |  |  |
|----------------------------------------|-------|-----------------------|-----------------------|------------------------------------------------------------------------------|--|--|
| Step                                   | Mode  | Address<br>(A0 - A14) | Data<br>(I/O0 - I/O7) | Comment                                                                      |  |  |
| 1                                      | Write | 5555 Hex              | AA Hex                | Dummy Write.                                                                 |  |  |
| 2                                      | Write | 2AAA Hex              | 55 Hex                | Dummy Write.                                                                 |  |  |
| 3                                      | Write | 5555Hex               | A0 Hex                | Writes Enabled Data Protect state will be activated at end of program cycle. |  |  |
| 4                                      | Write | Address               | Data                  | 128 bytes of data are entered. Enter Data Protect stated.                    |  |  |

## DPZ128X32XP/XHP



| SOFTWARE DATA PROTECT DISABLE ALGORITHM |       |                       |                       |                                                                                           |  |
|-----------------------------------------|-------|-----------------------|-----------------------|-------------------------------------------------------------------------------------------|--|
| Step                                    | Mode  | Address<br>(A0 - A14) | Data<br>(I/O0 - I/O7) | Comment                                                                                   |  |
| 1                                       | Write | 5555 Hex              | AA Hex                | Dummy Write.                                                                              |  |
| 2                                       | Write | 2AAA Hex              | 55 Hex                | Dummy Write.                                                                              |  |
| 3                                       | Write | 5555 Hex              | 80 Hex                | Dummy Write.                                                                              |  |
| 4                                       | Write | 5555 Hex              | AA Hex                | Dummy Write.                                                                              |  |
| 5                                       | Write | 2AAA Hex              | 55 Hex                | Dummy Write.                                                                              |  |
| 6                                       | Write | 5555Hex               | 20 Hex                | Exit Data Protect state. Data Protect state will be deactivated at end of program period. |  |
| 7                                       | Write | Address               | Data                  | 128 bytes of data are entered.                                                            |  |

| CHIP ERASE CYCLE CHARACTERISTICS |                 |                        |      |      |      |  |  |
|----------------------------------|-----------------|------------------------|------|------|------|--|--|
| No.                              | Symbol          | Parameter              | Min. | Max. | Unit |  |  |
| 24                               | twc             | Write Cycle Time       |      | 20   | ms   |  |  |
| 25                               | t <sub>AS</sub> | Address Setup Time     | 0    |      | ns   |  |  |
| 26                               | t <sub>AH</sub> | Address Hold Time      | 50   |      | ns   |  |  |
| 27                               | t <sub>DS</sub> | Data Setup Time        | 35   |      | ns   |  |  |
| 28                               | tDH             | Data Hold Time         | 0    |      | ns   |  |  |
| 29                               | twp             | Write Pulse Width      | 90   |      | ns   |  |  |
| 30                               | tBLC            | Byte Load Cycle Time   |      | 150  | μs   |  |  |
| 31                               | twpн            | Write Pulse Width High | 100  |      | ns   |  |  |

Dense-Pac Microsystems, Inc.

| SOFTWARE CHIP ERASE ALGORITHM |       |                       |                       |                                                                                                                                                                                                                                                                                  |  |
|-------------------------------|-------|-----------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Step                          | Mode  | Address<br>(A0 - A14) | Data<br>(I/O0 - I/O7) | Comment                                                                                                                                                                                                                                                                          |  |
| 1                             | Write | 5555 Hex              | AA Hex                | Dummy Write.                                                                                                                                                                                                                                                                     |  |
| 2                             | Write | 2AAA Hex              | 55 Hex                | Dummy Write.                                                                                                                                                                                                                                                                     |  |
| 3                             | Write | 5555 Hex              | 80 Hex                | Dummy Write.                                                                                                                                                                                                                                                                     |  |
| 4                             | Write | 5555 Hex              | AA Hex                | Dummy Write.                                                                                                                                                                                                                                                                     |  |
| 5                             | Write | 2AAA Hex              | 55 Hex                | Dummy Write.                                                                                                                                                                                                                                                                     |  |
| 6                             | Write | 5555Hex               | 10 Hex                | DATA Polling may be used to determine the end of the erase cycle by checking any address for data equal to FF.<br>After loading the six byte code, no byte loads are allowed until the completion of the erase cycle. The erase cycle will time itself to completion within twc. |  |



| DATA POLLING CHARACTERISTICS <sup>4</sup> |        |                                 |      |      |      |  |  |
|-------------------------------------------|--------|---------------------------------|------|------|------|--|--|
| No.                                       | Symbol | Parameter                       | Min. | Max. | Unit |  |  |
| 32                                        | tDH    | Data Hold Time                  | 10   |      | ns   |  |  |
| 33                                        | toeh   | Output Enable Hold Time         | 10   |      | ns   |  |  |
| 34                                        | toe    | Output Enable to Output Delay * |      |      | ns   |  |  |
| 35                                        | twr    | Write Recovery Time             | 0    |      | ns   |  |  |

\* See toE spec in AC Read Characteristic.

## DPZ128X32XP/XHP



| TOGGLE BIT CHARACTERISTICS <sup>4</sup> |        |                                |      |      |      |  |
|-----------------------------------------|--------|--------------------------------|------|------|------|--|
| No.                                     | Symbol | Parameter                      | Min. | Max. | Unit |  |
| 36                                      | tDH    | Data Hold Time                 | 10   |      | ns   |  |
| 37                                      | toeh   | Output Enable Hold Time        | 10   |      | ns   |  |
| 38                                      | toe    | Output Enable to Output Delay* |      |      | ns   |  |
| 39                                      | toehp  | Output Enable High Pulse       | 150  |      | ns   |  |
| 40                                      | twr    | Write Recovery Time            | 0    |      | ns   |  |

\* See  $t_{\mbox{\scriptsize OE}}$  spec in AC Read Characteristic.



Dense-Pac Microsystems, Inc.









30A169-00 REV. A