# **Integrated Circuits Group** # LHF00L13 Flash Memory 32M (2MB × 16) (Model No.: LHF100L13) Spec No.: EL163054 Issue Date: March16, 2004 SPEC No. EL163054 ISSUE: Mar. 16, 2004 4U.com | SPE | ECIFICATIONS | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Product Type | 32 Mbit Flash Memory | | | L H F 0 0 L 1 3 | | Model No | (LHF00L13) | | * This specificatio | pjections, please contact us before issuing purchasing order. In contains 34 pages including the cover and appendix. LXX series Appendix (FUM03802). | | CUSTOMERS ACCEPTA | NCE | | DATE: | | | BY: | PRESENTED BY: Hotta YHOTTA Dept. General Manager | REVIEWED BY: PREPARED BY: H. Jakata S. Otani Product Development Dept. I System-Flash Division Integrated Circuits Group SHARP CORPORATION # SHARP ## LHF00L13 - Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. - When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - Office electronics - Instrumentation and measuring equipment - Machine tools - Audiovisual equipment - Home appliance - Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - Mainframe computers - Traffic control systems - Gas leak detectors and automatic cutoff devices - Rescue and security equipment - Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. - Aerospace equipment - Communications equipment for trunk lines - Control equipment for the nuclear power industry - Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - Please direct all queries regarding the products covered herein to a sales representative of the company. ## **CONTENTS** | PAGE | PAGE | |----------------------------------------------------|---------------------------------------------| | 48-Lead TSOP (Normal Bend) Pinout 3 | 1 Electrical Specifications | | Pin Descriptions | 1.1 Absolute Maximum Ratings 14 | | Memory Map 5 | 1.2 Operating Conditions 14 | | Identifier Codes and OTP Address | 1.2.1 Capacitance | | for Read Operation | 1.2.2 AC Input/Output Test Conditions 15 | | OTP Block Address Map for OTP Program | 1.2.3 DC Characteristics | | Bus Operation 8 | 1.2.4 AC Characteristics | | Command Definitions | - Read-Only Operations | | Functions of Block Lock and Block Lock-Down 11 | 1.2.5 AC Characteristics - Write Operations | | Block Locking State Transitions upon Command Write | 1.2.6 Reset Operations | | Block Locking State Transitions | 1.2.7 Block Erase, Full Chip Erase, | | upon WP# Transition | Program and OTP Program Performance. 23 | | Status Register Definition | 2 Related Document Information | | | 3 Package and packing specification | # LHF00L13 32Mbit (2Mbit×16) Flash MEMORY - 32-M density with 16-bit I/O Interface - Read Operation - 90ns - Low Power Operation - 2.7V Read and Write Operations - $\bullet$ V<sub>CCQ</sub> for Input/Output Power Supply Isolation - Automatic Power Savings Mode reduces I<sub>CCR</sub> in Static Mode - Enhanced Code + Data Storage - 5µs Typical Erase/Program Suspends - OTP (One Time Program) Block - 4-Word Factory-Programmed Area - 4-Word User-Programmable Area - Operating Temperature -40°C to +85°C - CMOS Process (P-type silicon substrate) - Flexible Blocking Architecture - Eight 4-Kword Parameter Blocks - One 32-Kword Block - Thirty-one 64-Kword Blocks - Bottom Parameter Location - Enhanced Data Protection Features - Individual Block Lock and Block Lock-Down with Zero-Latency - All blocks are locked at power-up or device reset. - Absolute Protection with V<sub>PP</sub>≤V<sub>PPLK</sub> - Block Erase, Full Chip Erase, Word Program Lockout during Power Transitions - Automated Erase/Program Algorithms - 3.0V Low-Power 10μs/Word (Typ.) Programming - 12.0V No Glue Logic 9μs/Word (Typ.) Production Programming and 0.8s Erase (Typ.) - Cross-Compatible Command Support - Basic Command Set - Common Flash Interface (CFI) - Extended Cycling Capability - Minimum 100,000 Block Erase Cycles - 48-Lead TSOP (Normal Bend) - ETOX<sup>TM\*</sup> Flash Technology - Not designed or rated as radiation hardened The product is a low power, high density, low cost, nonvolatile read/write storage solution for a wide range of applications. The product can operate at $V_{CC}$ =2.7V-3.6V and $V_{PP}$ =1.65V-3.6V or 11.7V-12.3V. Its low voltage operation capability greatly extends battery life for portable applications. The memory array block architecture utilizes Enhanced Data Protection features, which provides maximum flexibility for safe nonvolatile code and data storage. Special OTP (One Time Program) block provides an area to store permanent code such as an unique number. \* ETOX is a trademark of Intel Corporation. Figure 1. 48-Lead TSOP (Normal Bend) Pinout Rev. 2.45 Table 1. Pin Descriptions | Symbol | Type | Name and Function | |-----------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>20</sub> -A <sub>0</sub> | INPUT | ADDRESS INPUTS: Inputs for addresses. | | DQ <sub>15</sub> -DQ <sub>0</sub> | INPUT/<br>OUTPUT | DATA INPUTS/OUTPUTS: Inputs data and commands during CUI (Command User Interface) write cycles, outputs data during memory array, status register, query code, identifier code reads. Data pins float to high-impedance (High Z) when the chip or outputs are deselected. Data is internally latched during an erase or program cycle. | | CE# | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. CE#-high $(V_{IH})$ deselects the device and reduces power consumption to standby levels. | | RST# | INPUT | RESET: When low $(V_{IL})$ , RST# resets internal automation and inhibits write operations which provides data protection. RST#-high $(V_{IH})$ enables normal operation. After power-up or reset mode, the device is automatically set to read array mode. RST# must be low during power-up/down. | | OE# | INPUT | OUTPUT ENABLE: Gates the device's outputs during a read cycle. | | WE# | INPUT | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the rising edge of CE# or WE# (whichever goes high first). | | WP# | INPUT | WRITE PROTECT: When WP# is $V_{IL}$ , locked-down blocks cannot be unlocked. Erase or program operation can be executed to the blocks which are not locked and not locked-down. When WP# is $V_{IH}$ , lock-down is disabled. | | $V_{PP}$ | INPUT/SUPPLY | MONITORING POWER SUPPLY VOLTAGE: $V_{PP}$ is not used for power supply pin. With $V_{PP} \le V_{PPLK}$ , block erase, full chip erase, program or OTP program cannot be executed and should not be attempted. Applying $12.0V \pm 0.3V$ to $V_{PP}$ provides fast erasing or fast programming mode. In this mode, $V_{PP}$ is power supply pin. Applying $12.0V \pm 0.3V$ to $V_{PP}$ during erase/program can only be done for a maximum of 1,000 cycles on each block. $V_{PP}$ may be connected to $12.0V \pm 0.3V$ for a total of 80 hours maximum. Use of this pin at $12.0V \pm 0.3V$ beyond these limits may reduce block cycling capability or cause permanent damage. | | V <sub>CC</sub> | SUPPLY | DEVICE POWER SUPPLY (2.7V-3.6V): With $V_{CC} \le V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see DC Characteristics) produce spurious results and should not be attempted. | | V <sub>CCQ</sub> | SUPPLY | INPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/output pins. | | GND | SUPPLY | GROUND: Do not float any ground pins. | | NC | | NO CONNECT: Lead is not internally connected; it may be driven or floated. | Figure 2. Memory Map (Bottom Parameter) Table 2. Identifier Codes and OTP Address for Read Operation | | Code | Address<br>[A <sub>20</sub> -A <sub>0</sub> ] | Data [DQ <sub>15</sub> -DQ <sub>0</sub> ] | Notes | |--------------------------|--------------------------|-----------------------------------------------|-------------------------------------------|-------| | Manufacturer Code | Manufacturer Code | 000000Н | 00B0H | | | Device Code | Device Code | 000001H | 00A1H | | | Block Lock Configuration | Block is Unlocked | | $DQ_0 = 0$ | 1 | | Code | Block is Locked | Block | $DQ_0 = 1$ | 1 | | | Block is not Locked-Down | Address + 2 | $DQ_1 = 0$ | 1 | | | Block is Locked-Down | | DQ <sub>1</sub> = 1 | 1 | | OTP | OTP Lock | 000080Н | OTP-LK | 2 | | | OTP | 000081-000088H | OTP | 3 | - Block Address = The beginning location of a block address. DQ<sub>15</sub>-DQ<sub>2</sub> are reserved for future implementation. OTP-LK=OTP Block Lock configuration. OTP=OTP Block data. Figure 3. OTP Block Address Map for OTP Program (The area outside 80H~88H cannot be used.) Table 3. Bus Operation<sup>(1, 2)</sup> | Mode | Notes | RST# | CE# | OE# | WE# | Address | V <sub>PP</sub> | DQ <sub>15-0</sub> | |------------------------------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------------|--------------------| | Read Array | 6 | V <sub>IH</sub> | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | X | X | D <sub>OUT</sub> | | Output Disable | | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | X | X | High Z | | Standby | | V <sub>IH</sub> | V <sub>IH</sub> | X | X | X | X | High Z | | Reset | 3 | $V_{IL}$ | X | X | X | X | X | High Z | | Read Identifier<br>Codes/OTP | 6 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Table 2 | X | See<br>Table 2 | | Read Query | 6,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Appendix | X | See<br>Appendix | | Read Status<br>Register | 6 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | X | X | D <sub>OUT</sub> | | Write | 4,5,6 | $V_{IH}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | X | V <sub>PPH1/2</sub> | D <sub>IN</sub> | - 1. Refer to DC Characteristics. When $V_{PP} \le V_{PPLK}$ , memory contents can be read, but cannot be altered. 2. X can be $V_{IL}$ or $V_{IH}$ for control pins and addresses, and $V_{PPLK}$ or $V_{PPH1/2}$ for $V_{PP}$ Refer to DC Characteristics for $V_{PPLK}$ and $V_{PPH1/2}$ voltages. 3. RST# at GND±0.2V ensures the lowest power consumption. - 4. Command writes involving block erase, full chip erase, program or OTP program are reliably executed when $V_{PP}=V_{PPH\,1/2}$ and $V_{CC}=2.7V-3.6V$ . 5. Refer to Table 4 for valid $D_{IN}$ during a write operation. - 6. Never hold OE# low and WE# low at the same timing. - 7. Refer to Appendix of LHF00LXX series for more information about query code. Table 4. Command Definitions<sup>(10)</sup> | | Bus | | I | First Bus Cyc | ele | Se | econd Bus C | ycle | |------------------------------------|-----------------|-------|---------------------|---------------------|---------------|---------------------|---------------------|---------------------| | Command | Cycles<br>Req'd | Notes | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | | Read Array | 1 | | Write | X | FFH | | | | | Read Identifier Codes/OTP | ≥ 2 | 4 | Write | X | 90H | Read | IA or OA | ID or OD | | Read Query | ≥ 2 | 4 | Write | X | 98H | Read | QA | QD | | Read Status Register | 2 | | Write | X | 70H | Read | X | SRD | | Clear Status Register | 1 | | Write | X | 50H | | | | | Block Erase | 2 | 5 | Write | BA | 20H | Write | BA | D0H | | Full Chip Erase | 2 | 5, 8 | Write | X | 30H | Write | X | D0H | | Program | 2 | 5,6 | Write | WA | 40H or<br>10H | Write | WA | WD | | Block Erase and<br>Program Suspend | 1 | 7, 8 | Write | X | ВОН | | | | | Block Erase and<br>Program Resume | 1 | 7, 8 | Write | X | D0H | | | | | Set Block Lock Bit | 2 | | Write | BA | 60H | Write | BA | 01H | | Clear Block Lock Bit | 2 | 9 | Write | BA | 60H | Write | BA | D0H | | Set Block Lock-down Bit | 2 | | Write | BA | 60H | Write | BA | 2FH | | OTP Program | 2 | 8 | Write | OA | СОН | Write | OA | OD | - 1. Bus operations are defined in Table 3. - 2. All addresses which are written at the first bus cycle should be the same as the addresses which are written at the second bus cycle. - X=Any valid address within the device. - IA=Identifier codes address (See Table 2). - QA=Query codes address. Refer to Appendix of LHF00LXX series for details. - BA=Address within the block being erased, set/cleared block lock bit or set block lock-down bit. - WA=Address of memory location for the Program command. - OA=Address of OTP block to be read or programmed (See Figure 3). - 3. ID=Data read from identifier codes. (See Table 2). - QD=Data read from query database. Refer to Appendix of LHF00LXX series for details. - SRD=Data read from status register. See Table 8 for a description of the status register bits. - WD=Data to be programmed at location WA. Data is latched on the rising edge of WE# or CE# (whichever goes high first) during command write cycles. - OD=Data within OTP block. Data is latched on the rising edge of WE# or CE# (whichever goes high first) during command write cycles. - 4. Following the Read Identifier Codes/OTP command, read operations access manufacturer code, device code, block lock configuration code and the data within OTP block (See Table 2). - The Read Query command is available for reading CFI (Common Flash Interface) information. - 5. Block erase, full chip erase or program cannot be executed when the selected block is locked. Unlocked block can be erased or programmed when RST# is $V_{IH}$ . - 6. Either 40H or 10H are recognized by the CUI (Command User Interface) as the program setup. - 7. If the program operation and the erase operation are both suspended, the suspended program operation will be resumed first. - 8. Full chip erase and OTP program operations can not be suspended. The OTP Program command can not be accepted while the block erase operation is being suspended. **SHARP** | | 10 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 9. Following the Clear Block Lock Bit command, block which is not locked-down is unlocked when WP# is WP# is V <sub>IH</sub> , lock-down bit is disabled and the selected block is unlocked regardless of lock-down configuration. Commands other than those shown above are reserved by SHARP for future device implementations and should be used. | V <sub>IL</sub> . When on. nould not be | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | (2) | | | | |----------------------|-----|--------------------------------|--------------------------------|-------------------|---------------------------| | State | WP# | DQ <sub>1</sub> <sup>(1)</sup> | DQ <sub>0</sub> <sup>(1)</sup> | State Name | Erase/Program Allowed (2) | | [000] | 0 | 0 | 0 | Unlocked | Yes | | [001] <sup>(3)</sup> | 0 | 0 | 1 | Locked | No | | [011] | 0 | 1 | 1 | Locked-down | No | | [100] | 1 | 0 | 0 | Unlocked | Yes | | [101] <sup>(3)</sup> | 1 | 0 | 1 | Locked | No | | [110] <sup>(4)</sup> | 1 | 1 | 0 | Lock-down Disable | Yes | | [111] | 1 | 1 | 1 | Lock-down Disable | No | Table 5. Functions of Block Lock<sup>(5)</sup> and Block Lock-Down #### NOTES: - 1. $DQ_0=1$ : a block is locked; $DQ_0=0$ : a block is unlocked. $DQ_1=1$ : a block is locked-down; $DQ_1=0$ : a block is not locked-down. - 2. Erase and program are general terms, respectively, to express: block erase, full chip erase and program operations. - 3. At power-up or device reset, all blocks default to locked state and are not locked-down, that is, [001] (WP#=0) or [101] (WP#=1), regardless of the states before power-off or reset operation. - 4. When WP# is driven to $V_{\rm IL}$ in [110] state, the state changes to [011] and the blocks are automatically locked. - 5. OTP (One Time Program) block has the lock function which is different from those described above. | | Current S | State | | Result after L | n (Next State) | | |-------|-----------|-----------------|--------|--------------------------|---------------------------|------------------------------| | State | WP# | DQ <sub>1</sub> | $DQ_0$ | Set Lock <sup>(1)</sup> | Clear Lock <sup>(1)</sup> | Set Lock-down <sup>(1)</sup> | | [000] | 0 | 0 | 0 | [001] | No Change | [011] <sup>(2)</sup> | | [001] | 0 | 0 | 1 | No Change <sup>(3)</sup> | [000] | [011] | | [011] | 0 | 1 | 1 | No Change | No Change | No Change | | [100] | 1 | 0 | 0 | [101] | No Change | [111] <sup>(2)</sup> | | [101] | 1 | 0 | 1 | No Change | [100] | [111] | | [110] | 1 | 1 | 0 | [111] | No Change | [111] <sup>(2)</sup> | | [111] | 1 | 1 | 1 | No Change | [110] | No Change | Table 6. Block Locking State Transitions upon Command Write<sup>(4)</sup> - 1. "Set Lock" means Set Block Lock Bit command, "Clear Lock" means Clear Block Lock Bit command and "Set Lock-down" means Set Block Lock-Down Bit command. - 2. When the Set Block Lock-Down Bit command is written to the unlocked block (DQ $_0$ =0), the corresponding block is locked-down and automatically locked at the same time. - 3. "No Change" means that the state remains unchanged after the command written. - 4. In this state transitions table, assumes that WP# is not changed and fixed $V_{IL}$ or $V_{IH}$ . Table 7. Block Locking State Transitions upon WP# Transition<sup>(4)</sup> | D : G . | | Current Sta | ite | | Result after WP# Tr | ansition (Next State) | |---------------------------------|-------|-------------|-----------------|--------|------------------------|------------------------| | Previous State | State | WP# | DQ <sub>1</sub> | $DQ_0$ | WP#=0→1 <sup>(1)</sup> | WP#=1→0 <sup>(1)</sup> | | - | [000] | 0 | 0 | 0 | [100] | - | | - | [001] | 0 | 0 | 1 | [101] | - | | [110] <sup>(2)</sup> | [011] | 0 | 1 | 1 | [110] | - | | Other than [110] <sup>(2)</sup> | | | | | [111] | - | | - | [100] | 1 | 0 | 0 | - | [000] | | - | [101] | 1 | 0 | 1 | - | [001] | | - | [110] | 1 | 1 | 0 | - | [011] <sup>(3)</sup> | | - | [111] | 1 | 1 | 1 | - | [011] | - 1. "WP#=0 $\rightarrow$ 1" means that WP# is driven to $V_{IH}$ and "WP#=1 $\rightarrow$ 0" means that WP# is driven to - V<sub>IL</sub>. 2. State transition from the current state [011] to the next state depends on the previous state. 3. When WP# is driven to V<sub>IL</sub> in [110] state, the state changes to [011] and the blocks are - 4. In this state transitions table, assumes that lock configuration commands are not written in previous, current and next state. | Table 8. St | atus Registe | r Definition | |-------------|--------------|--------------| |-------------|--------------|--------------| | R | R | R | R | R | R | R | R | |------|------|--------|------|------|-----|-----|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WSMS | BESS | BEFCES | POPS | VPPS | PSS | DPS | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | SR.15 - SR.8 = RESERVED FOR FUTURE ENHANCEMENTS (R) SR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy SR.6 = BLOCK ERASE SUSPEND STATUS (BESS) 1 = Block Erase Suspended 0 = Block Erase in Progress/Completed SR.5 = BLOCK ERASE AND FULL CHIP ERASE STATUS (BEFCES) 1 = Error in Block Erase or Full Chip Erase 0 = Successful Block Erase or Full Chip Erase SR.4 = PROGRAM AND OTP PROGRAM STATUS (POPS) 1 = Error in Program or OTP Program 0 = Successful Program or OTP Program $SR.3 = V_{PP} STATUS (VPPS)$ $1 = V_{PP}$ LOW Detect, Operation Abort $0 = V_{pp} OK$ SR.2 = PROGRAM SUSPEND STATUS (PSS) 1 = Program Suspended 0 = Program in Progress/Completed SR.1 = DEVICE PROTECT STATUS (DPS) 1 = Erase or Program Attempted on a Locked Block, Operation Abort 0 = Unlocked SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R) NOTES: Status Register indicates the status of the WSM (Write State Machine). Check SR.7 to determine block erase, full chip erase, program or OTP program completion. SR.6 - SR.1 are invalid while SR.7="0". If both SR.5 and SR.4 are "1"s after a block erase, full chip erase, program, set/clear block lock bit, set block lock-down bit attempt, an improper command sequence was entered. SR.3 does not provide a continuous indication of $V_{PP}$ level. The WSM interrogates and indicates the $V_{PP}$ level only after Block Erase, Full Chip Erase, Program or OTP Program command sequences. SR.3 is not guaranteed to report accurate feedback when $V_{PP} \neq V_{PPH1}$ , $V_{PPH2}$ or $V_{PPLK}$ . SR.1 does not provide a continuous indication of block lock bit. The WSM interrogates the block lock bit only after Block Erase, Full Chip Erase, Program or OTP Program command sequences. It informs the system, depending on the attempted operation, if the block lock bit is set. Reading the block lock configuration codes after writing the Read Identifier Codes/OTP command indicates block lock bit status. SR.15 - SR.8 and SR.0 are reserved for future use and should be masked out when polling the status register. ## 1 Electrical Specifications ## 1.1 Absolute Maximum Ratings\* **Operating Temperature** During Read, Erase and Program ...-40°C to +85°C (1) Storage Temperature During under Bias.....-40°C to +85°C During non Bias...--65°C to +125°C Voltage On Any Pin (except $V_{CC}$ , $V_{CCQ}$ and $V_{PP}$ ) .....-0.5V to $V_{CCO}$ +0.5V $^{(2)}$ $V_{CC}$ and $V_{CCO}$ Supply Voltage ...... -0.2V to +3.9V $^{(2)}$ V<sub>PP</sub> Supply Voltage .....-0.2V to +12.6V <sup>(2, 3, 4)</sup> Output Short Circuit Current ...... 100mA (5) \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NOTES: - 1. Operating temperature is for extended temperature product defined by this specification. - 2. All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on $V_{CC}$ , $V_{CCQ}$ and $V_{PP}$ pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins is $V_{CC}$ +0.5V which, during transitions, may overshoot to $V_{CC}$ +2.0V for periods <20ns. - 3. Maximum DC voltage on $V_{PP}$ may overshoot to +13.0V for periods <20ns. - 4. V<sub>PP</sub> erase/program voltage is normally 2.7V-3.6V. Applying 11.7V-12.3V to V<sub>PP</sub> during erase/program can be done for a maximum of 1,000 cycles on each block. V<sub>PP</sub> may be connected to 11.7V-12.3V for a total of 80 hours maximum. - 5. Output shorted for no more than one second. No more than one output shorted at a time. ## 1.2 Operating Conditions | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------------------------------------------------|-------------------|---------|------|-------|--------|-------| | Operating Temperature | $T_{A}$ | -40 | +25 | +85 | °C | | | V <sub>CC</sub> Supply Voltage | V <sub>CC</sub> | 2.7 | 3.0 | 3.6 | V | 1 | | I/O Supply Voltage | V <sub>CCQ</sub> | 2.7 | 3.0 | 3.6 | V | 1 | | V <sub>PP</sub> Voltage when Used as a Logic Control | V <sub>PPH1</sub> | 1.65 | 3.0 | 3.6 | V | 1 | | V <sub>PP</sub> Supply Voltage | V <sub>PPH2</sub> | 11.7 | 12.0 | 12.3 | V | 1, 2 | | Block Erase Cycling: V <sub>PP</sub> =V <sub>PPH1</sub> | | 100,000 | | | Cycles | | | Block Erase Cycling: V <sub>PP</sub> =V <sub>PPH2</sub> , 80 hrs. | | | | 1,000 | Cycles | | | Maximum V <sub>PP</sub> hours at V <sub>PPH2</sub> | | | | 80 | Hours | | - 1. See DC Characteristics tables for voltage range-specific specification. - 2. Applying $V_{PP}$ =11.7V-12.3V during a erase or program can be done for a maximum of 1,000 cycles on each block. A permanent connection to $V_{PP}$ =11.7V-12.3V is not allowed and can cause damage to the device. ## 1.2.1 Capacitance $^{(1)}$ (T<sub>A</sub>=+25°C, f=1MHz) | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |--------------------|------------------|------------------------|------|------|------|------| | Input Capacitance | C <sub>IN</sub> | $V_{IN}=0.0V$ | | 4 | 7 | pF | | Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> =0.0V | | 6 | 10 | pF | ## NOTE: 1. Sampled, not 100% tested. ## 1.2.2 AC Input/Output Test Conditions Figure 4. Transient Input/Output Reference Waveform for $V_{CC}$ =2.7V-3.6V Figure 5. Transient Equivalent Testing Load Circuit Table 9. Test Configuration Capacitance Loading Value | Test Configuration | C <sub>L</sub> (pF) | |----------------------------|---------------------| | V <sub>CC</sub> =2.7V-3.6V | 50 | ## 1.2.3 DC Characteristics ## $V_{CC} = 2.7V - 3.6V$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Unit | Test Conditions | |--------------------------------------|-----------------------------------------------------------|---------|------|------|------|------|----------------------------------------------------------------------------------------| | $I_{LI}$ | Input Load Current | 1 | -1.0 | | +1.0 | μΑ | V <sub>CC</sub> =V <sub>CC</sub> Max., | | $I_{LO}$ | Output Leakage Current | 1 | -1.0 | | +1.0 | μΑ | $V_{CCQ} = V_{CCQ}Max.,$ $V_{IN}/V_{OUT} = V_{CCQ}$ or $GND$ | | I <sub>CCS</sub> | V <sub>CC</sub> Standby Current | 1,7 | | 4 | 10 | μΑ | $V_{CC}=V_{CC}Max.,$ $CE\#=RST\#=$ $V_{CCQ}\pm0.2V,$ $WP\#=V_{CCQ}$ or GND | | I <sub>CCAS</sub> | V <sub>CC</sub> Automatic Power Savings<br>Current | 1,4,7 | | 4 | 10 | μΑ | V <sub>CC</sub> =V <sub>CC</sub> Max.,<br>CE#=GND±0.2V,<br>WP#=V <sub>CCQ</sub> or GND | | $I_{CCD}$ | V <sub>CC</sub> Reset Current | 1,7 | | 4 | 10 | μΑ | RST#=GND±0.2V | | I <sub>CCR</sub> | V <sub>CC</sub> Read Current | 1,7 | | | 17 | mA | $V_{CC}=V_{CC}Max.,$ $CE\#=V_{IL},$ $OE\#=V_{IH},$ $f=5MHz$ | | T | V <sub>CC</sub> Program Current | 1,5,7 | | 20 | 60 | mA | V <sub>PP</sub> =V <sub>PPH1</sub> | | $I_{CCW}$ | V <sub>CC</sub> Flogram Current | 1,5,7 | | 10 | 20 | mA | V <sub>PP</sub> =V <sub>PPH2</sub> | | т | V <sub>CC</sub> Block Erase, | 1,5,7 | | 10 | 30 | mA | V <sub>PP</sub> =V <sub>PPH1</sub> | | $I_{CCE}$ | Full Chip Erase Current | 1,5,7 | | 4 | 10 | mA | V <sub>PP</sub> =V <sub>PPH2</sub> | | I <sub>CCWS</sub> | V <sub>CC</sub> Program or<br>Block Erase Suspend Current | 1,2,7 | | 10 | 200 | μΑ | CE#=V <sub>IH</sub> | | I <sub>PPS</sub><br>I <sub>PPR</sub> | V <sub>PP</sub> Standby or Read Current | 1,6,7 | | 2 | 5 | μΑ | V <sub>PP</sub> ≤V <sub>CC</sub> | | T | V <sub>PP</sub> Program Current | 1,5,6,7 | | 2 | 5 | μΑ | V <sub>PP</sub> =V <sub>PPH1</sub> | | $I_{PPW}$ | v pp Frogram Current | 1,5,6,7 | | 10 | 30 | mA | V <sub>PP</sub> =V <sub>PPH2</sub> | | T | V <sub>PP</sub> Block Erase, | 1,5,6,7 | | 2 | 5 | μΑ | V <sub>PP</sub> =V <sub>PPH1</sub> | | $I_{PPE}$ | Full Chip Erase Current | 1,5,6,7 | | 5 | 15 | mA | V <sub>PP</sub> =V <sub>PPH2</sub> | | T | V <sub>PP</sub> Program | 1,6,7 | | 2 | 5 | μΑ | V <sub>PP</sub> =V <sub>PPH1</sub> | | $I_{PPWS}$ | Suspend Current | 1,6,7 | | 10 | 200 | μΑ | V <sub>PP</sub> =V <sub>PPH2</sub> | | T | V <sub>PP</sub> Block Erase Suspend Current | 1,6,7 | | 2 | 5 | μΑ | V <sub>PP</sub> =V <sub>PPH1</sub> | | $I_{PPES}$ | y pp Diock Erase suspend Current | 1,6,7 | | 10 | 200 | μΑ | V <sub>PP</sub> =V <sub>PPH2</sub> | #### DC Characteristics (Continued) ## $V_{CC} = 2.7 \text{V} - 3.6 \text{V}$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|----------------------------------------------------------------------------------------------|-------|--------------------------|------|------------------------|------|------------------------------------------------------------------------------------------------------------| | $V_{\rm IL}$ | Input Low Voltage | 5 | -0.4 | | 0.4 | V | | | $V_{IH}$ | Input High Voltage | 5 | 2.4 | | V <sub>CCQ</sub> + 0.4 | V | | | V <sub>OL</sub> | Output Low Voltage | 5 | | | 0.2 | | $\begin{aligned} &V_{CC} = &V_{CC}Min., \\ &V_{CCQ} = &V_{CCQ}Min., \\ &I_{OL} = &100\mu A \end{aligned}$ | | V <sub>OH</sub> | Output High Voltage | 5 | V <sub>CCQ</sub><br>-0.2 | | | V | $\begin{aligned} &V_{CC} = &V_{CC}Min., \\ &V_{CCQ} = &V_{CCQ}Min., \\ &I_{OH} = &-100\mu A \end{aligned}$ | | V <sub>PPLK</sub> | V <sub>PP</sub> Lockout during Normal<br>Operations | 3,5,6 | | | 0.4 | V | | | V <sub>PPH1</sub> | V <sub>PP</sub> during Block Erase, Full Chip<br>Erase, Program or OTP Program<br>Operations | 6 | 1.65 | 3.0 | 3.6 | V | | | V <sub>PPH2</sub> | V <sub>PP</sub> during Block Erase, Full Chip<br>Erase, Program or OTP Program<br>Operations | | 11.7 | 12.0 | 12.3 | V | | | $V_{LKO}$ | V <sub>CC</sub> Lockout Voltage | | 1.5 | | | V | | - 1. All currents are in RMS unless otherwise noted. Typical values are the reference values at $V_{CC}$ =3.0V, $V_{CCQ}$ =3.0V and $T_A$ =+25°C unless $V_{CC}$ is specified. - 2. $I_{CCWS}$ and $I_{CCES}$ are specified with the device de-selected. If read or program is executed while in block erase suspend mode, the device's current draw is the sum of $I_{CCES}$ and $I_{CCR}$ or $I_{CCW}$ . If read is executed while in program suspend mode, the device's current draw is the sum of $I_{CCWS}$ and $I_{CCR}$ . - mode, the device's current draw is the sum of I<sub>CCWS</sub> and I<sub>CCR</sub>. 3. Block erase, full chip erase, program and OTP program are inhibited when V<sub>PP</sub>≤V<sub>PPLK</sub>, and not guaranteed in the range between V<sub>PPLK</sub>(max.) and V<sub>PPH1</sub>(min.), between V<sub>PPH1</sub>(max.) and V<sub>PPH2</sub>(min.), and above V<sub>PPH2</sub>(max.). - 4. The Automatic Power Savings (APS) feature automatically places the device in power save mode after read cycle completion. Standard address access timings (t<sub>AVOV</sub>) provide new data when addresses are changed. - 5. Sampled, not 100% tested. - 6. V<sub>PP</sub> is not used for power supply pin. With V<sub>PP</sub>≤V<sub>PPLK</sub>, block erase, full chip erase, program and OTP program cannot be executed and should not be attempted. - Applying $12.0V\pm0.3V$ to $V_{PP}$ provides fast erasing or fast programming mode. In this mode, $V_{PP}$ is power supply pin and supplies the memory cell current for block erasing and programming. Use similar power supply trace widths and layout considerations given to the $V_{CC}$ power bus. - Applying $12.0V\pm0.3V$ to $V_{PP}$ during erase/program can only be done for a maximum of 1,000 cycles on each block. $V_{PP}$ may be connected to $12.0V\pm0.3V$ for a total of 80 hours maximum. - 7. For all pins other than those shown in test conditions, input level is $V_{CCO}$ or GND. # 1.2.4 AC Characteristics - Read-Only Operations<sup>(1)</sup> $$V_{CC}$$ =2.7V-3.6V, $T_A$ =-40°C to +85°C | Symbol | Parameter | Notes | Min. | Max. | Unit | |----------------------|-------------------------------------------------------------|-------|------|------|------| | t <sub>AVAV</sub> | Read Cycle Time | | 90 | | ns | | t <sub>AVQV</sub> | Address to Output Delay | | | 90 | ns | | t <sub>ELQV</sub> | CE# to Output Delay | 3 | | 90 | ns | | $t_{ m GLQV}$ | OE# to Output Delay | 3 | | 20 | ns | | t <sub>PHQV</sub> | RST# High to Output Delay | | | 150 | ns | | $t_{EHQZ}, t_{GHQZ}$ | CE# or OE# to Output in High Z, Whichever Occurs First | 2 | | 20 | ns | | t <sub>ELQX</sub> | CE# to Output in Low Z | 2 | 0 | | ns | | $t_{GLQX}$ | OE# to Output in Low Z | 2 | 0 | | ns | | t <sub>OH</sub> | Output Hold from First Occurring Address, CE# or OE# change | 2 | 0 | | ns | - 1. See AC input/output reference waveform for timing measurements and maximum allowable input slew rate. - 2. Sampled, not 100% tested. - 3. OE# may be delayed up to t<sub>ELQV</sub> t<sub>GLQV</sub> after the falling edge of CE# without impact to t<sub>ELQV</sub>. Figure 6. AC Waveform for Read Operations # SHARP ## 1.2.5 AC Characteristics - Write Operations<sup>(1), (2)</sup> ## $V_{CC}$ =2.7V-3.6V, $T_{A}$ =-40°C to +85°C | Symbol | Parameter | Notes | Min. | Max. | Unit | |----------------------------------------|-----------------------------------------------|-------|------|---------------------------|------| | t <sub>AVAV</sub> | Write Cycle Time | | 90 | | ns | | $t_{PHWL} (t_{PHEL})$ | RST# High Recovery to WE# (CE#) Going Low | 3 | 150 | | ns | | t <sub>ELWL</sub> (t <sub>WLEL</sub> ) | CE# (WE#) Setup to WE# (CE#) Going Low | | 0 | | ns | | $t_{WLWH} (t_{ELEH})$ | WE# (CE#) Pulse Width | 4 | 60 | | ns | | t <sub>DVWH</sub> (t <sub>DVEH</sub> ) | Data Setup to WE# (CE#) Going High | 8 | 40 | | ns | | t <sub>AVWH</sub> (t <sub>AVEH</sub> ) | Address Setup to WE# (CE#) Going High | 8 | 50 | | ns | | $t_{WHEH} (t_{EHWH})$ | CE# (WE#) Hold from WE# (CE#) High | | 0 | | ns | | $t_{WHDX} (t_{EHDX})$ | Data Hold from WE# (CE#) High | | 0 | | ns | | $t_{WHAX} (t_{EHAX})$ | Address Hold from WE# (CE#) High | | 0 | | ns | | t <sub>WHWL</sub> (t <sub>EHEL</sub> ) | WE# (CE#) Pulse Width High | 5 | 30 | | ns | | t <sub>SHWH</sub> (t <sub>SHEH</sub> ) | WP# High Setup to WE# (CE#) Going High | 3 | 0 | | ns | | t <sub>VVWH</sub> (t <sub>VVEH</sub> ) | V <sub>PP</sub> Setup to WE# (CE#) Going High | 3 | 200 | | ns | | t <sub>WHGL</sub> (t <sub>EHGL</sub> ) | Write Recovery before Read | | 30 | | ns | | t <sub>QVSL</sub> | WP# High Hold from Valid SRD | 3, 6 | 0 | | ns | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid SRD | 3, 6 | 0 | | ns | | t <sub>WHR0</sub> (t <sub>EHR0</sub> ) | WE# (CE#) High to SR.7 Going "0" | 3, 7 | | t <sub>AVQV</sub> +<br>50 | ns | - 1. The timing characteristics for reading the status register during block erase, full chip erase, program and OTP program operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations. - 2. A write operation can be initiated and terminated with either CE# or WE#. - 3. Sampled, not 100% tested. - 4. Write pulse width (t<sub>WP</sub>) is defined from the falling edge of CE# or WE# (whichever goes low last) to the rising edge of CE# or WE# (whichever goes high first). Hence, twp=twlwh=teleh=twleh=teleh=teleh=. 5. Write pulse width high (twph) is defined from the rising edge of CE# or WE# (whichever goes high first) to the falling - edge of CE# or WE# (whichever goes low last). Hence, t<sub>WPH</sub>=t<sub>WHWL</sub>=t<sub>EHEL</sub>=t<sub>WHEL</sub>=t<sub>EHWL</sub>. 6. V<sub>PP</sub> should be held at V<sub>PP</sub>=V<sub>PPH1/2</sub> until determination of block erase, full chip erase, program or OTP program success - 7. t<sub>WHR0</sub> (t<sub>EHR0</sub>) after the Read Query or Read Identifier Codes/OTP command=t<sub>AVOV</sub>+100ns. - 8. Refer to Table 4 for valid address and data for block erase, full chip erase, program, OTP program or lock bit configuration. ## 1.2.6 Reset Operations Figure 8. AC Waveform for Reset Operations ## Reset AC Specifications ( $V_{CC}$ =2.7V-3.6V, $T_A$ =-40°C to +85°C) | Symbol | Parameter | Notes | Min. | Max. | Unit | |-------------------|---------------------------------------------------------------------|---------|------|------|------| | $t_{\rm PLPH}$ | RST# Low to Reset during Read (RST# should be low during power-up.) | 1, 2, 3 | 100 | | ns | | t <sub>PLRH</sub> | RST# Low to Reset during Erase or Program | 1, 3, 4 | | 22 | μs | | t <sub>2VPH</sub> | V <sub>CC</sub> 2.7V to RST# High | 1, 3, 5 | 100 | | ns | | t <sub>VHQV</sub> | V <sub>CC</sub> 2.7V to Output Delay | 3 | | 1 | ms | - 1. A reset time, $t_{PHQV}$ , is required from the later of SR.7 going "1" or RST# going high until outputs are valid. Refer to AC Characteristics Read-Only Operations for $t_{PHQV}$ . - 2. t<sub>PLPH</sub> is <100ns the device may still reset but this is not guaranteed. - 3. Sampled, not 100% tested. - 4. If RST# asserted while a block erase, full chip erase, program or OTP program operation is not executing, the reset will complete within 100ns. - 5. When the device power-up, holding RST# low minimum 100ns is required after $V_{CC}$ has been in predefined range and also has been in stable there. ## 1.2.7 Block Erase, Full Chip Erase, Program and OTP Program Performance<sup>(3)</sup> $V_{CC}$ =2.7V-3.6V, $T_{A}$ =-40°C to +85°C | Symbol | Parameter | Notes | V <sub>PP</sub> =V <sub>PPH1</sub><br>(In System) | | | V<br>(In M | Unit | | | |--------------------------------------------|-----------------------------------------------------------------------------------|-------|---------------------------------------------------|---------|---------------------|------------|---------|---------------------|----| | | | | Min. | Typ.(1) | Max. <sup>(2)</sup> | Min. | Typ.(1) | Max. <sup>(2)</sup> | | | $t_{\mathrm{WPB}}$ | 4-Kword Parameter Block<br>Program Time | 2 | | 0.05 | 0.3 | | 0.04 | 0.12 | s | | t <sub>WMB1</sub> | 32-Kword Block<br>Program Time | 2 | | 0.34 | 2.4 | | 0.31 | 1.0 | S | | t <sub>WMB2</sub> | 64-Kword Block<br>Program Time | 2 | | 0.68 | 4.8 | | 0.62 | 2.0 | S | | t <sub>WHQV1</sub> /<br>t <sub>EHQV1</sub> | Word Program Time | 2 | | 10 | 200 | | 9 | 185 | μs | | t <sub>WHOV1</sub> /<br>t <sub>EHOV1</sub> | OTP Program Time | 2 | | 36 | 400 | | 27 | 185 | μs | | t <sub>WHQV2</sub> /<br>t <sub>EHQV2</sub> | 4-Kword Parameter Block<br>Erase Time | 2 | | 0.26 | 4 | | 0.2 | 4 | s | | t <sub>WHQV3</sub> /<br>t <sub>EHQV3</sub> | 32-Kword Block<br>Erase Time | 2 | | 0.51 | 5 | | 0.5 | 5 | s | | t <sub>WHQV4</sub> /<br>t <sub>EHQV4</sub> | 64-Kword Block<br>Erase Time | 2 | | 0.82 | 8 | | 0.8 | 8 | s | | | Full Chip Erase Time | 2 | | 40 | 350 | | 33 | 350 | s | | t <sub>WHRH1</sub> /<br>t <sub>EHRH1</sub> | Program Suspend<br>Latency Time to Read | 4 | | 5 | 10 | | 5 | 10 | μs | | t <sub>WHRH2</sub> /<br>t <sub>EHRH2</sub> | Block Erase Suspend<br>Latency Time to Read | 4 | | 5 | 20 | | 5 | 20 | μs | | t <sub>ERES</sub> | Latency Time from Block Erase<br>Resume Command to Block<br>Erase Suspend Command | 5 | 500 | | | 500 | | | μs | - 1. Typical values measured at $V_{CC}$ =3.0V, $V_{PP}$ =3.0V or 12.0V, and $T_A$ =+25°C. Assumes corresponding lock bits are not set. Subject to change based on device characterization. - 2. Excludes external system-level overhead. - 3. Sampled, but not 100% tested. - 4. A latency time is required from writing suspend command (WE# or CE# going high) until SR.7 going "1". - 5. If the interval time from a Block Erase Resume command to a subsequent Block Erase Suspend command is shorter than t<sub>ERES</sub> and its sequence is repeated, the block erase operation may not be finished. www.DataSbeet4U.com | 2 | Related Document Information <sup>(1)</sup> | |---|---------------------------------------------| | _ | Related Document Information | | Document No. | Document Name | |--------------|--------------------------| | FUM03802 | LHF00LXX series Appendix | | 1. I | nternational | customers | should | contact t | heir | local | SHARP | or | distributio | n sales | offices. | |------|--------------|-----------|--------|-----------|------|-------|-------|----|-------------|---------|----------| |------|--------------|-----------|--------|-----------|------|-------|-------|----|-------------|---------|----------| #### 3 Package and packing specification ## [Applicability] This specification applies to IC package of the LEAD-FREE delivered as a standard specification. #### 1. Storage Conditions. - 1-1. Storage conditions required before opening the dry packing. - Normal temperature : 5~40℃ - Normal humidity: 80%(Relative humidity) max. - "Humidity" means "Relative humidity" ## 1-2. Storage conditions required after opening the dry packing. In order to prevent moisture absorption after opening, ensure the following storage conditions apply: - (1) Storage conditions for one-time soldering. (Convection reflow\*1, IR/Convection reflow.\*1, or Manual soldering.) - · Temperature : 5~25℃ - · Humidity: 60% max. - · Period: 72 hours max. after opening. - (2) Storage conditions for two-time soldering. (Convection reflow 1, IR/Convection reflow 1) - a. Storage conditions following opening and prior to performing the 1st reflow. - · Temperature : 5~25℃ - · Humidity: 60% max. - · Period: 72 hours max. after opening. - Storage conditions following completion of the 1st reflow and prior to performing the 2nd reflow. - Temperature: 5~25°C - · Humidity: 60% max. - · Period: 72 hours max. after completion of the 1st reflow. ## 1-3. Temporary storage after opening. To re-store the devices before soldering, do so only once and use a dry box or place desiccant (with a blue humidity indicator) with the devices and perform dry packing again using heat-sealing. The storage period, temperature and humidity must be as follows: (1) Storage temperature and humidity. \*1: External atmosphere temperature and humidity of the dry packing. - (2) Storage period. - X1+X2: Refer to Section 1-2(1) and (2)a, depending on the mounting method. - Y : Two weeks max. <sup>&</sup>lt;sup>1</sup>:Air or nitrogen environment. #### 2. Baking Condition. - (1) Situations requiring baking before mounting. - Storage conditions exceed the limits specified in Section 1-2 or 1-3. - · Humidity indicator in the desiccant was already red (pink) when opened. - ( Also for re-opening.) - (2) Recommended baking conditions. - · Baking temperature and period : 120°C for 16~24 hours. - The above baking conditions apply since the trays are heat-resistant. - (3) Storage after baking. - After baking, store the devices in the environment specified in Section 1-2 and mount immediately. - 3. Surface mount conditions. The following soldering condition are recommended to ensure device quality. - 3-1. Soldering. - Convection reflow or IR/Convection. (one-time soldering or two-time soldering in air or nitrogen environment) - · Temperature and period : A) Peak temperature. 250°C max. B) Heating temperature. 40 to 60 seconds as 220°C C) Preheat temperature. It is 150 to 200℃, and is 120±30 seconds D) Temperature increase rate. It is 1 to 3°C/seconds - · Measuring point : IC package surface. - · Temperature profile: 4U.com (2) Manual soldering ( soldering iron ) ( one-time soldering only ) Soldering iron should only touch the IC's outer leads. · Temperature and period : 350℃ max. for 3 seconds / pin max. (Soldering iron should only touch the IC's outer leads.) - · Measuring point : Soldering iron tip. - 4. Condition for removal of residual flax. - (1) Ultrasonic washing power: 25 watts / liter max. - (2) Washing time: Total 1 minute max. - (3) Solvent temperature : 15~40°C - 5. Package outline specification. Refer to the attached drawing. (Plastic body dimensions do not include burr of resin.) The contents of LEAD-FREE TYPE application of the specifications. (\*2) - 6. Markings. - 6-1. Marking details. (The information on the package should be given as follows.) - (1) Product name : LHF00L13 (2) Company name: SHARP (3) Date code - (4) "JAPAN" indicates the country of origin. - 6-2. Marking layout. The layout is shown in the attached drawing. (However, this layout does not specify the size of the marking character and marking position.) \*2 The contents of LEAD-FREE TYPE application of the specifications. | LEAD FINISH or<br>BALL TYPE | LEAD-FREE TYPE<br>(Sn-Bi) | | | | | | |---------------------------------------------------------|-------------------------------------------------|--|--|--|--|--| | DATE CODE | They are those with an underline under YYWW XXX | | | | | | | The word of "LEAD FREE" is printed on the packing label | Printed | | | | | | SHARP 7. Packing Specifications (Dry packing for surface mount packages.) 7-1. Packing materials. | Material name | Material specifications | Purpose | | | | |------------------------|----------------------------------------------|------------------------------------------------------|--|--|--| | Inner carton | Cardboard (960 devices / inner carton max.) | Packing the devices. (10 trays / inner carton) | | | | | Tray | Conductive plastic (96 devices / tray) | Securing the devices. | | | | | Upper cover tray | Conductive plastic (1 tray / inner carton) | Securing the devices. | | | | | Laminated aluminum bag | Aluminum polyethylene | Keeping the devices dry. | | | | | Desiccant | Silica gel | Keeping the devices dry. | | | | | Label | Paper | Indicates part number,<br>quantity, and packed date. | | | | | PP band | Polypropylene (3 pcs. / inner carton ) | Securing the devices. | | | | | Outer carton | Cardboard (3840 devices / outer carton max.) | Outer packing. | | | | ( Devices must be placed on the tray in the same direction.) 7-2. Outline dimension of tray. Refer to the attached drawing. 7-3. Outline dimension of carton. Refer to the attached drawing. ## 8. Precautions for use. - Opening must be done on an anti-ESD treated workbench. All workers must also have undergone anti-ESD treatment. - (2) The trays have undergone either conductive or anti-ESD treatment. If another tray is used, make sure it has also undergone conductive or anti-ESD treatment. - (3) The devices should be mounted the devices within one year of the date of delivery. SHARP #### A-1 RECOMMENDED OPERATING CONDITIONS ## A-1.1 At Device Power-Up AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly. \*1 To prevent the unwanted writes, system designers should consider the design, which applies $V_{\text{CCW}}(V_{\text{PP}})$ to 0V during read operations and $V_{\text{CCWH1/2}}(V_{\text{PPH1/2}})$ during write or erase operations. See the application note AP-007-SW-E for details. Figure A-1. AC Timing at Device Power-Up For the AC specifications $t_{VR}$ , $t_R$ , $t_F$ in the figure, refer to the next page. See the "ELECTRICAL SPECIFICATIONS" described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page. ## A-1.1.1 Rise and Fall Time | Symbol | Parameter | Notes | Min. | Max. | Unit | |-----------------|---------------------------|-------|------|-------|------| | t <sub>VR</sub> | V <sub>CC</sub> Rise Time | 1 | 0.5 | 30000 | μs/V | | t <sub>R</sub> | Input Signal Rise Time | 1, 2 | | 1 | μs/V | | t <sub>F</sub> | Input Signal Fall Time | 1, 2 | | 1 | μs/V | - 1. Sampled, not 100% tested. - 2. This specification is applied for not only the device power-up but also the normal operations. ## A-1.2 Glitch Noises Do not input the glitch noises which are below $V_{IH}$ (Min.) or above $V_{IL}$ (Max.) on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a). Figure A-2. Waveform for Glitch Noises See the "DC CHARACTERISTICS" described in specifications for $V_{IH}$ (Min.) and $V_{IL}$ (Max.). ## A-2 RELATED DOCUMENT INFORMATION<sup>(1)</sup> | Document No. | Document Name | | | | | | |--------------|-----------------------------------------------------------|--|--|--|--|--| | AP-001-SD-E | Flash Memory Family Software Drivers | | | | | | | AP-006-PT-E | Data Protection Method of SHARP Flash Memory | | | | | | | AP-007-SW-E | RP#, V <sub>PP</sub> Electric Potential Switching Circuit | | | | | | | l. | International | customers | should | contact | their | local | SHA | ιRΡ | or | distribution | sales | office. | |----|---------------|-----------|--------|---------|-------|-------|-----|-----|----|--------------|-------|---------| |----|---------------|-----------|--------|---------|-------|-------|-----|-----|----|--------------|-------|---------| #### SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. Suggested applications (if any) are for standard use; See Important Restrictions for limitations on special applications. See Limited Warranty for SHARP's product warranty. The Limited Warranty is in lieu, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will SHARP be liable, or in any way responsible, for any incidental or consequential economic or property damage. #### **NORTH AMERICA** SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (1) 360-834-2500 Fax: (1) 360-834-8903 Fast Info: (1) 800-833-9437 www.sharpsma.com #### **TAIWAN** SHARP Electronic Components (Taiwan) Corporation 8F-A, No. 16, Sec. 4, Nanking E. Rd. Taipei, Taiwan, Republic of China Phone: (886) 2-2577-7341 Fax: (886) 2-2577-7326/2-2577-7328 #### **CHINA** SHARP Microelectronics of China (Shanghai) Co., Ltd. 28 Xin Jin Qiao Road King Tower 16F Pudong Shanghai, 201206 P.R. China Phone: (86) 21-5854-7710/21-5834-6056 Fax: (86) 21-5854-4340/21-5834-6057 **Head Office:** No. 360, Bashen Road, Xin Development Bldg. 22 Waigaoqiao Free Trade Zone Shanghai 200131 P.R. China Email: smc@china.global.sharp.co.jp #### **EUROPE** SHARP Microelectronics Europe Division of Sharp Electronics (Europe) GmbH Sonninstrasse 3 20097 Hamburg, Germany Phone: (49) 40-2376-2286 Fax: (49) 40-2376-2232 www.sharpsme.com #### **SINGAPORE** SHARP Electronics (Singapore) PTE., Ltd. 438A, Alexandra Road, #05-01/02 Alexandra Technopark, Singapore 119967 Phone: (65) 271-3566 Fax: (65) 271-3855 #### HONG KONG SHARP-ROXY (Hong Kong) Ltd. 3rd Business Division, 17/F, Admiralty Centre, Tower 1 18 Harcourt Road, Hong Kong Phone: (852) 28229311 Fax: (852) 28660779 www.sharp.com.hk #### **Shenzhen Representative Office:** Room 13B1, Tower C, Electronics Science & Technology Building Shen Nan Zhong Road Shenzhen, P.R. China Phone: (86) 755-3273731 Phone: (86) 755-327373 Fax: (86) 755-3273735 #### **JAPAN** SHARP Corporation Electronic Components & Devices 22-22 Nagaike-cho, Abeno-Ku Osaka 545-8522, Japan Phone: (81) 6-6621-1221 Fax: (81) 6117-725300/6117-725301 www.sharp-world.com #### **KOREA** SHARP Electronic Components (Korea) Corporation RM 501 Geosung B/D, 541 Dohwa-dong, Mapo-ku Seoul 121-701, Korea Phone: (82) 2-711-5813 ~ 8 Fax: (82) 2-711-5819