### M28V841 # LOW VOLTAGE 8 Megabit (x 8, Sector Erase) FLASH MEMORY #### **PRELIMINARY DATA** - SMALL SIZE PLASTIC PACKAGES TSOP40 and SO44 - MEMORY ERASE in SECTORS - 16 Sectors of 64K Bytes each - 3.3V ± 0.3V SUPPLY VOLTAGE - 12V ± 5% PROGRAMMING VOLTAGE - 10,000 PROGRAM/ERASE CYCLES per SECTOR - PROGRAM/ERASE CONTROLLER - Program Byte-by-Byte - Erase by Sector, Erase Suspend/Resume Ready/Busy Output - LOW POWER CONSUMPTION - 30µA Typical in Standby - 0.2μA Typical in Deep Power Down - FAST ACCESS TIME: 100ns - EXTENDED TEMPERATURE RANGES - COMPATIBLE to 16 MEGABIT FLASH MEMORY - Equal Software Command Set - Pinout Compatible | A0-A19 | Address Inputs | |-----------------|--------------------------------| | DQ0-DQ7 | Data Input / Outputs | | Ē | Chip Enable | | G | Output Enable | | $\overline{w}$ | Write Enable | | RP | Reset/Power Down | | RY/BY | Ready/Busy Output | | $V_{PP}$ | Program & Erase Supply Voltage | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 1. Logic Diagram January 1997 1/26 Figure 2A. TSOP Pin Connections Warning: NC = Not Connected Figure 2C. SO Pin Connections Warning: NC = Not Connected Figure 2B. TSOP Reverse Pin Connections Warning: NC = Not Connected #### DESCRIPTION The M28V841 FLASH Memory product is a non-volatile memory that may be erased electrically at the sector level and programmed byte-by-byte. The interface is directly compatible with most microprocessors. It is intended for computer file systems and mass data storage applications. TSOP40 and S044 packages are used. The M28V841 is software and pin-out, footprint compatible with the M28V161, 16 Megabit FLASH Memory, with the simple substraction of an address line. #### Organization The organization is 1 Meg x 8 with Address lines A0-A19 and Data Input/Outputs DQ0-DQ7. Memory control is provided by Chip Enable, Output Enable and Write Enable inputs. A Reset/Power Down input places the memory in deep power down. A Ready/Busy output indicates the status of the internal Program/Erase Controller (P/E.C.). #### Sectors Erasure of the memory is in sectors. There are 16 sectors in the memory address space, each of 64K bytes. Programming of each sector takes typically 0.6 seconds and erasure 1.0 second, each sector may be programmed and erased over 10,000 cycles. All sectors are protected from programming Table 2. Absolute Maximum Ratings (1) | Symbol | Parameter | Value | Unit | |---------------------------------|-----------------------------------------------------|------------|------| | TA | Ambient Operating Temperature | -40 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -50 to 125 | °C | | T <sub>STG</sub> | Storage Temperature | –65 to 150 | °C | | V <sub>IO</sub> (2, 3) | Input or Output Voltages | -0.6 to 5 | V | | Vcc | Supply Voltage | –0.6 to 5 | V | | $V_{PP}$ $^{(2)}$ | Program Supply Voltage, during Erase or Programming | -0.6 to 14 | V | | l <sub>OUT</sub> <sup>(4)</sup> | Output Short Circuit Current | 100 | mA | Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents - 2. Minimum Voltage may undershoot to -2V during transition and for less than 20ns. - 3. Maximum DC voltage on I/O is Vcc + 0.5V, overshoot to 5V allowed for less than 20ns. - 4. Only one output shorted at a time for no longer than 1 second. Table 3. Operations | Operation | Ē | G | $\overline{w}$ | RP | RY/BY (2) | DQ0 - DQ7 | |----------------|----------|-----------------|-----------------|-----------------|-----------------------------------|-------------| | Read | $V_{IL}$ | V <sub>IL</sub> | VIH | V <sub>IH</sub> | V <sub>OH</sub> | Data Output | | Write | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>OL</sub> / V <sub>OH</sub> | Data Input | | Output Disable | $V_{IL}$ | V <sub>IH</sub> | V⊪ | V <sub>IH</sub> | V <sub>OH</sub> | Hi-Z | | Standby | VIH | Х | Х | V <sub>IH</sub> | V <sub>OH</sub> | Hi-Z | | Power Down | Х | Х | Х | V <sub>IL</sub> | V <sub>OH</sub> | Hi-Z | Table 4. Electronic Signature | Code | Ē | G | w | RP | <b>A</b> 0 | RY/BY | DQ0 - DQ7 | |----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------| | Manufact. Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>OH</sub> | 20h | | Device Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>OH</sub> | 0FDh | #### **DESCRIPTION** (cont'd) or erasure when the Reset/Power Down RP signal is Low. Sector erase may be suspended while data is read from other sectors of the memory, then resumed. #### **Bus operations** Five operations can be performed by the appropriate bus cycles, Read a Byte from the Array, Output Disable, Standby, Power Down and Write a Command of an Instruction. #### Command Interface Commands can be written to a Command Interface (C.I.) latch to perform read, programming, erasure and to monitor then memory's status. When power is first applied, on exit from power down or if Vcc falls below VLKO, the command interface is reset to Read Memory Array. Notes: 1. X = V<sub>IL</sub> or V<sub>IH</sub>, V<sub>PP</sub> = V<sub>PPL</sub> or V<sub>PPH</sub> 2. RY/BY = V<sub>OL</sub> when the P/E.C. is executing a Sector Erase or Write operation. It is at V<sub>OH</sub> when the P/E.C. is not busy, in the Erase Suspend or Power Down modes. Table 5. Instructions | Mne- | Instruction | Cycles | | 1st Cycle | | | 2nd Cycle | | |-------|---------------------------------|--------|-----------|----------------------------|------------|---------------------|------------------------------------|--------------------| | monic | mstruction | Cycles | Operation | Operation Address (1) Data | | Operation | Address (1) | Data | | RD | Read<br>Memory<br>Array | 1+ | Write | Х | 0FFh | Read <sup>(2)</sup> | Read<br>Address | Data | | RSR | Read<br>Status<br>Register | 1+ | Write | х | 70h | Read <sup>(2)</sup> | x | Status<br>Register | | RSIG | Read<br>Electronic<br>Signature | 3 | Write | х | 90h | Read <sup>(2)</sup> | Signature<br>Adress <sup>(3)</sup> | Signature | | EE | Erase | 2 | Write | Х | 20h | Write | Sector<br>Address | 0D0h | | PG | Program | 2 | Write | Х | 40h or 10h | Write | Address | Data Input | | CLRS | Clear<br>Status<br>Register | 1 | Write | Х | 50h | | | | | ES | Erase<br>Suspend | 1 | Write | Х | 0B0h | | | | | ER | Erase<br>Resume | 1 | Write | Х | 0D0h | | | | Notes: 1. X = Don't Care. 2. The first cycle of the RD, RSR or RSIG instruction is followed by read operations to Read Memory Array, Read Status Register or Read Electronic Signature codes. Any number or read cycles may be performed after an RD, RSR or RSIG instructions. 3. Signature address bit A0=V will output Manufacturer code. Address bit A0=V will output Device code. Other address bits are ignored. Table 6. Commands | Hex Code | Command | |----------|----------------------------| | 00h | Invalid/Reserved | | 10h | Alternative Program Set-up | | 20h | Erase Set-up | | 40h | Program Set-up | | 50h | Clear Status Register | | 70h | Read Status Register | | 90h | Read Electronic Signature | | 0B0h | Erase Suspend | | 0D0h | Erase Resume/Erase Confirm | | 0FFh | Read Memory Array / Reset | #### Instructions and Commands Eight Instructions are defined to perform Read Memory Array, Read Status Register, Read Electronic Signature, Erase, Program, Clear Status Register, Erase Suspend and Erase Resume. An internal Program/Erase Controller handles all timing and verification of the Program and Erase instructions and provides status bits to indicate its operation and exit status. Instructions are composed of a first command write operation followed by either second command write, to confirm the commands for programming or erase, or a read operation to read data from the Array, the Electronic Signature or the Status Register. For added data protection, the instructions for byte program and sector erase consist of two commands that are written to the memory and which start the automatic P/E.C. operation. Byte programming takes typically 9µs, sector erase typically 1.0 second. Erasure of a memory sector may be suspended in order to read data from another sector and then resumed. 47/ 4/26 Table 7. Status Register | Mnemon<br>ic | Bit | Name | Logic<br>Level | Definition | Note | |--------------|-----|------------------------|----------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------| | | | | '1' | Ready | Indicates the RY/BY and the P/E.C. status, check | | P/ECS | 7 | P/E.C. Status | ,0, | Busy | during Program or Erase, and on completion<br>before checking bits b4 or b5 for Program or<br>Erase Success | | F00 | | Erase | '1' | Suspended | On an Erase Suspend instruction P/ECS and | | ESS | 6 | Suspend<br>Status | ,0, | In progress or<br>Completed | ESS bits are set to '1'. ESS bit remains '1' until an Erase Resume instruction is given. | | ES | 5 | Erase Status | '1' | Erase Error | ES bit is set to '1' if P/E.C. has applied the maximum number of erase pulses to the block | | | 3 | Liase Glatus | 'O' | Erase Success | without achieving an erase verify. | | | | Program | '1' | Program Error | PS bit set to '1' if the P/E.C. has failed to program | | PS | 4 | Status | '0' | Program<br>Success | a byte or word. | | | | | '1' | V <sub>PP</sub> Low, Abort | VPPS bit is set if the V <sub>PP</sub> voltage is below V <sub>PPL</sub> (max) when a Program or Erase instruction | | VPPS | 3 | V <sub>PP</sub> Status | '0' | V <sub>PP</sub> OK | has been executed. The Status Register must be cleared before another write or erase operation is attempted. | | | 2 | Reserved | | | | | | 1 | Reserved | | | | | | 0 | Reserved | | | | Notes: Logic level '1' is High, '0' is Low. A Status Register may be read at any time, including during the programming or erase cycles, to monitor the progress of the operation. In addition a Ready/Busy output RY/BY indicates the status of the P/E.C. After Programming or Erasure the command interface must be reset by giving the Read Memory Array instruction before the memory contents can be accessed. #### **Power Saving** The M28V841 memory have a number of power saving features. A CMOS standby mode is entered when the Chip Enable $\overline{E}$ and the Reset/Power Down $\overline{RP}$ signals are at V<sub>CC</sub>, when the supply current drops to typically 30 $\mu A$ . Adeep powerdown mode is enabled when the Reset/Power Down signal $\overline{RP}$ is at V<sub>SS</sub>, when the supply current drops to typically 0.2 $\mu A$ . The time required to awake from the deep power down mode is 1 $\mu s$ maximum, with instructions to the C.I. recognized after 400ns. #### **AC MEASUREMENT CONDITIONS** Input Rise and Fall Times ≤ 10ns Input Pulse Voltages 0 to 3V Input and Output Timing Ref. Voltages 1.5V Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 3. AC Testing Input Output Waveforms Figure 4. AC Testing Load Circuit **Table 8. Capacitance** (1) $(T_A = 25 \text{ °C}, f = 1 \text{ MHz})$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 12 | pF | Note: 1. Sampled only, not 100% tested. #### **DEVICE OPERATION** #### Signal Descriptions **A0-A19 Address Inputs.** The address signals, inputs for the memory array, are latched during a write operation. **DQ0-DQ7 Data Input/Outputs.** The data inputs, a byte to be programmed or a command to the C.I., are latched on the rising edge of Chip Enable $\overline{E}$ and Write Enable $\overline{W}$ , whichever occurs first. The data output from the memory Array, the Electronic Signature or the Status Register is valid when Chip Enable $\overline{E}$ and Output Enable $\overline{G}$ are active. The output is high impedance when the chip is deselected or the outputs are disabled. $\overline{\mathbf{E}}$ Chip Enable. The Chip Enable activates the memory control logic, input buffers, decoders and sense amplifiers. $\overline{\mathbf{E}}$ High de-selects the memory and reduces the power consumption to the standby level. $\overline{\mathbf{E}}$ can also be used to control writing to the C.I. and the memory Array while $\overline{\mathbf{W}}$ remains at a low level. Both addresses and data inputs are then latched on the rising edge of $\overline{\mathbf{E}}$ . RP Reset/Power Down. This input allows the memory to be placed in a deep power down mode. If RP is within $V_{SS} \pm 0.2V$ the lowest supply current is absorbed. RY/BY Read/Busy. This output indicates when the Program Erase Controller is executing a program or erase. It is always active, even during power down. If RY/BY is at Vol., the P/E.C. is active. G Output Enable. The Output Enable gates the outputs through the data buffers during a read operation. W Write Enable. This controls writing to the C.I., Address and Input Data latches. Both Addresses and Input Data are latched on the rising edge of W. **VPP Program Supply Voltage.** This supply voltage is used for memory Programming and Erase. **V<sub>CC</sub> Supply Voltage.** This is the main circuit supply. Vss Ground. This is the reference for all the voltage measurements. Table 9. DC Characteristics $(T_A = 0 \text{ to } 70^{\circ}\text{C}, -40 \text{ to } 85^{\circ}\text{C} \text{ or } -40 \text{ to } 125^{\circ}\text{C}; V_{CC} = 3.3\text{V} \pm 0.3\text{V}; V_{PP} = 12\text{V} \pm 5\%)$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------------------------|--------------------------------------------------|----------------------------------------------------------------|------|-----------------------|------| | lu | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μА | | l <sub>LO</sub> | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±10 | μΑ | | lcc (1, 3) | Supply Current (Read) TTL | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, f = 8MHz$ | | 30 | mA | | icc | Supply Current (Read) CMOS | $\overline{E} = V_{SS}, \overline{G} = V_{SS}, f = 8MHz$ | | 30 | mA | | (1.3) | Supply Current (Standby) TTL | E = V <sub>IH</sub> , RP = V <sub>IH</sub> | | 1 | mA | | lcc1 <sup>(1, 3)</sup> | Supply Current (Standby) CMOS | $\frac{\overline{E} = V_{CC} \pm 0.2V,}{RP = V_{CC} \pm 0.2V}$ | | 100 | μА | | lcc2 (1, 3) | Supply Current (Power Down) | $\overline{RP} = V_{SS} \pm 0.2V$ | | 5 | μА | | l <sub>CC3</sub> <sup>(1, 3)</sup> | Supply Current (Program) | Byte program in progress | | 30 | mA | | I <sub>CC4</sub> (1, 3) | Supply Current (Erase) | Sector Erase in progress | | 30 | mA | | lcc5 (1, 2, 3) | Supply Current (Erase Suspend) | E = V <sub>IH</sub> , Erase suspended | | 6 | mA | | l <sub>PP</sub> | Program Current (Read) | V <sub>PP</sub> > V <sub>CC</sub> | | 200 | μΑ | | l <sub>PP1</sub> | Program Current (Standby) | V <sub>PP</sub> ≤ V <sub>CC</sub> | | ±10 | μΑ | | I <sub>PP2</sub> | Program Current (Power Down) | $\overline{RP} = V_{SS} \pm 0.2V$ | | 5 | μА | | lpp3 | Program Current (Program) | Byte program in progress | | 15 | mA | | lpp4 | Program Current (Erase) | Sector Erase in progress | | 10 | mA | | I <sub>PP5</sub> | Program Current (Erase Suspend) | Erase suspended | | 200 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | l <sub>OL</sub> = 2mA | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = –2mA | 2.4 | | ٧ | | $V_{PPL}$ | Program Voltage (Normal operation) | | 0 | 6.5 | V | | V <sub>PPH</sub> | Program Voltage<br>(Program or Erase operations) | | 11.4 | 12.6 | ٧ | | V <sub>LKO</sub> | Supply Voltage<br>(Program or Erase Lock-out) | | 2 | | V | Notes: 1. Supply Current specified with $I_{OUT}$ (RY/BY and DATA pins) = 0. 2. Current increases to $I_{CC}$ + $I_{CCS}$ during a read operation with erase suspended. 3. CMOS levels $V_{CC} \pm 0.2V$ and $V_{SS} \pm 0.2V$ . TTL levels $V_{IH}$ and $V_{IL}$ . #### **Memory Sectors** There are 16, 64K Byte memory sectors. Each sector of the memory can be erased separately, but only one sector at a time. The erase operation is managed by the P/E.C. but can be suspended in order to read from another sector and then resumed. Programming and erasure of the memory is disabled when the Program Supply Voltage is at VPPL. For successful programming and erasure the Program Supply Voltage must be at VPPH throughout the operation. Table 10. Read AC Characteristics $(T_A = 0 \text{ to } 70^{\circ}\text{C}, -40 \text{ to } 85^{\circ}\text{C} \text{ or } -40 \text{ to } 125^{\circ}\text{C}; V_{CC} = 3.3\text{V} \pm 0.3\text{V}; V_{PP} = 12\text{V} \pm 5\%)$ | | | | | | | M28 | V841 | | | | |----------------------------------|-----------------|--------------------------------------------|--------------------------------------------------|-----|-----|-----|------|-----|-----|------| | Symbol | Alt | Parameter | Test Condition | -1 | 00 | -1 | 20 | -1 | 50 | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | t <sub>RC</sub> | Address Valid to<br>Next Address Valid | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 100 | | 120 | | 150 | | ns | | t <sub>AVQV</sub> | tacc | Address Valid to<br>Output Valid | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | | 100 | | 120 | | 150 | ns | | t <sub>PHQV</sub> | tpwH | Power Down High<br>to Output Valid | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ | | 1 | | 1 | | 1 | μs | | t <sub>ELQX</sub> (1) | t <sub>LZ</sub> | Chip Enable Low to<br>Output Transition | G = V <sub>IL</sub> | 0 | | 0 | | 0 | | ns | | t <sub>ELQV</sub> (2) | tce | Chip Enable Low to<br>Output Valid | G = V <sub>IL</sub> | | 100 | | 120 | | 150 | ns | | t <sub>GLQX</sub> (1) | toLZ | Output Enable Low to Output Transition | E = VIL | 0 | | 0 | | 0 | | ns | | t <sub>GLQV</sub> (2) | toE | Output Enable Low<br>to Output Valid | E = VIL | | 45 | | 50 | | 50 | ns | | t <sub>EHQX</sub> | tон | Chip Enable High<br>to Output Transition | G = VIL | 0 | | 0 | | 0 | | ns | | t <sub>EHQZ</sub> (1) | t <sub>HZ</sub> | Chip Enable High<br>to Output Hi-Z | G = V <sub>IL</sub> | | 50 | | 50 | | 55 | ns | | t <sub>GHQX</sub> | tон | Output Enable High<br>to Output Transition | E = VIL | 0 | | 0 | | 0 | | ns | | t <sub>GHQZ</sub> <sup>(1)</sup> | t <sub>DF</sub> | Output Enable High<br>to Output Hi-Z | E = VIL | | 30 | | 40 | | 50 | ns | | t <sub>AXQX</sub> | tон | Address Transition to Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 0 | | 0 | | 0 | | ns | Notes: 1. Sampled only, not 100% tested. 2. G may be delayed by up to telov - talov after the falling edge of E without increasing telov. #### **Operations** Operations are defined as specific bus cycles and signals which allow memory Read, Command Write, Output Disable, Standby, Power Down and Electronic Signature Read. They are shown in Table 3. Read. Read operations are used to output the contents of the Memory Array, the Status Register or the Electronic Signature. Both Chip Enable E and Output Enable G must be Low in order to read the output of the memory. The Chip Enable input also provides power control and should be used for device selection. Output Enable should be used to gate data onto the output independent of the device selection. A read operation will output a byte on DQ0-DQ7. The data read depends on the previous command written to the C.I. (see instructions RD, RSR and RSIG). **Write.** Write operations are used to give Instruction Commands to the memory or to latch input data to be programmed. A write operation is initiated when Chip Enable $\overline{E}$ is Low and Write Enable $\overline{W}$ is Low with Output Enable $\overline{G}$ High. Commands, Input Data and Addresses are latched on the rising edge of $\overline{W}$ or $\overline{E}$ . As for read operations data is transferred on DQ0-DQ7. Output Disable. The data outputs are high impedance when the Output Enable $\overline{G}$ is High with Write Enable $\overline{W}$ High. Figure 5. Read Mode AC Waveforms Table 11. Byte Program, Erase Time ( $T_A = 0$ to 70°C, -40 to 85°C or -40 to 125°C; $V_{CC} = 3.3V \pm 0.3V$ ) | Parameter | Test Conditions | | Unit | | | |---------------|---------------------------|-----|------|-----|--------| | T didniste: | Tool oonarions | Min | Тур | Max | J.III. | | Block Program | $V_{PP}$ = 12 $V \pm 5\%$ | | 0.6 | 4 | sec | | Block Erase | $V_{PP} = 12V \pm 5\%$ | | 1 | 10 | sec | Table 12. Write AC Characteristics, Write Enable Controlled $(T_A = 0 \text{ to } 70^{\circ}\text{C}, -40 \text{ to } 85^{\circ}\text{C} \text{ or } -40 \text{ to } 125^{\circ}\text{C}; V_{CC} = 3.3V \pm 0.3V; V_{PP} = 12V \pm 5\%)$ | | | | | M28V841 | | | | | | | |----------------------------------|------------------|--------------------------------------------------|------|---------|-----|-----|-----|-----|------|--| | Symbol | Alt | Parameter | -100 | | -1 | 20 | -1: | 50 | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>AVAV</sub> | twc | Write Cycle Time | 100 | | 120 | | 150 | | ns | | | t <sub>PHWL</sub> <sup>(1)</sup> | tps | Power Down High to Write Enable Low | 1 | | 1 | | 1 | | μs | | | t <sub>ELWL</sub> | tcs | Chip Enable Low to Write Enable<br>Low | 0 | | 0 | | 0 | | ns | | | twLWH | twp | Write Enable Low to Write Enable<br>High | 60 | | 60 | | 60 | | ns | | | tovwh | t <sub>DS</sub> | Input Valid to Write Enable High | 60 | | 60 | | 60 | | ns | | | twHDX | t <sub>DH</sub> | Write Enable High to Input<br>Transition | 5 | | 5 | | 5 | | ns | | | t <sub>WHEH</sub> | t <sub>CH</sub> | Write Enable High to Chip Enable<br>High | 10 | | 10 | | 10 | | ns | | | twhwL | twph | Write Enable High to Write Enable<br>Low | 30 | | 30 | | 30 | | ns | | | tavwh | tas | Address Validto Write Enable High | 60 | | 60 | | 60 | | ns | | | t <sub>VPHWH</sub> (1) | t <sub>VPS</sub> | V <sub>PP</sub> High to Write Enable High | 100 | | 100 | | 100 | | ns | | | t <sub>WHAX</sub> | t <sub>AH</sub> | Write Enable High to Address<br>Transition | 5 | | 5 | | 5 | | ns | | | t <sub>WHGL</sub> | | Write Enable High to Output<br>Enable Low | 0 | | 0 | | 0 | | ns | | | t <sub>WHRL</sub> | | Write Enable High to Ready Busy<br>Low | | 100 | | 100 | | 100 | ns | | | t <sub>WHQV1</sub> (2) | | Write Enable High to Output Valid (Byte Program) | 6 | | 6 | | 6 | | μs | | | t <sub>WHQV2</sub> (2, 3) | | Write Enable High to Output Valid (Sector Erase) | 0.3 | | 0.3 | | 0.3 | | sec | | | tqvvpl (1, 2) | t∨PH | Output Valid or Ready Busy High to VPP Low | 0 | | 0 | | 0 | | ns | | Notes: 1. Sampled only, not 100% tested. 2. Byte Program and Sector Erase durations are measured to completion as indicated by Status Register b7 = 1 or RY/BY = high. V<sub>PP</sub> is held high until Status Register bits b3, b4 and b5 indicate Program or Sector Erase success. 3. Temperature range 0 to 70 °C (grade 1) only. Figure 6. Program & Erase AC Waveforms, W Controlled Table 13. Write AC Characteristics, Chip Enable Controlled ( $T_A=0$ to 70°C, -40 to 85°C or -40 to 125°C; $V_{CC}=3.3V\pm0.3V$ ; $V_{PP}=12V\pm5\%$ ) | | Alt | | M28V841 | | | | | | Unit | |---------------------------|------------------|--------------------------------------------------------|---------|-----|------|-----|------|-----|------| | Symbol | | Parameter | -100 | | -120 | | -150 | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | twc | Write Cycle Time | 100 | | 120 | | 150 | | ns | | t <sub>PHEL</sub> (1) | t <sub>PS</sub> | Power Down High to Chip Enable Low | 1 | | 1 | | 1 | | μs | | twLEL | tws | Write Enable Low to Chip Enable Low | 0 | | 0 | | 0 | | ns | | t <sub>ELEH</sub> | t <sub>CP</sub> | Chip Enable Low to Chip Enable<br>High | 60 | | 60 | | 60 | | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Input Valid to Chip Enable High | 60 | | 60 | | 60 | | ns | | t <sub>EHDX</sub> | t <sub>DH</sub> | Chip Enable High to Input<br>Transition | 5 | | 5 | | 5 | | ns | | t <sub>EHWH</sub> | t <sub>CH</sub> | Chip Enable High to Write Enable<br>High | 5 | | 5 | | 5 | | ns | | tehel | teph | Chip Enable High to Chip Enable<br>Low | 25 | | 25 | | 25 | | ns | | t <sub>AVEH</sub> | t <sub>AS</sub> | Address Valid to Chip Enable High | 60 | | 60 | | 60 | | ns | | t <sub>VPHEH</sub> (1) | t <sub>VPS</sub> | V <sub>PP</sub> High to Chip Enable High | 100 | | 100 | | 100 | | ns | | t <sub>EHAX</sub> | t <sub>AH</sub> | Chip Enable High to Address<br>Transition | 5 | | 5 | | 5 | | ns | | t <sub>EHGL</sub> | | Chip Enable High to Output<br>Enable Low | 0 | | 0 | | 0 | | ns | | t <sub>EHRL</sub> | | Chip Enable High to Ready Busy<br>Low | | 100 | | 100 | | 100 | ns | | t <sub>EHQV1</sub> (2) | | Chip Enable High to Output Valid (Byte Program) | 6 | | 6 | | 6 | | μs | | t <sub>EHQV2</sub> (2, 3) | | Chip Enable High to Output Valid (Sector Erase) | 0.3 | | 0.3 | | 0.3 | | sec | | tqvvpl (1, 2) | t∨PH | Output Valid or Ready Busy High to V <sub>PP</sub> Low | 0 | | 0 | | 0 | | ns | Notes: 1. Sampled only, not 100% tested. 2. Byte Program and Sector Erase durations are measured to completion as indicated by Status Register b7 = 1 or RY/BY = high. V<sub>PP</sub> is held high until Status Register bits b3, b4 and b5 indicate Program or Sector Erase success. 3. Temperature range 0 to 70 °C (grade 1) only. Figure 7. Program & Erase AC Waveforms, E Controlled Figure 8. Memory Map, Byte-wide Addresses **Standby.** The memory is in standby when the Chip Enable E is High. The power consumption is reduced to the standby level and the outputs are high impedance, independent of the Output Enable E or Write Enable E inputs. Power Down. The memory is in Power Down when RP is Low. The power consumption is reduced to the power down level and the outputs are high impedance independent of the Chip Enable E, Output Enable G or Write Enable W inputs. Electronic Signature. Two codes identifying the manufacturer and the device can be read from the memory, the manufacturer code for SGS-THOMSON is 20h and the device code for the M28V841 is 0FDh. These codes allow applications to match their interfaces to the characteristics of the particular manufacturer's product. The two Electronic Signature codes are output by a read operations with the Address line A0 at $V_{IL}$ or $V_{IH}$ , following an instruction RSIG to the memory. #### **Instructions and Commands** The memory includes a Command Interface (C.I.) which latches commands written to the memory. Instructions are made up from one or more commands to perform memory Read, Read Status Register, Read Electronic Signature, Erase, Program, Clear Status Register, Erase Suspend and Erase Resume. These instructions require from one to three operations, the first of which is always a write operation followed by either a further write operation to input address and data or to confirm the command, or a read operation to output data. A Status Register indicates the P/E.C. status Ready/Busy, the suspend/in-progress status of erase operations, the failure/success of erase and program operations and the low/correct value of the V<sub>PP</sub> Program Supply Voltage. The P/E.C. sets status bits b3 to b7 and clears bit b6 & b7. It cannot clear bits b3 to b5. The status register can be read by the Read Status Register RSR instruction and cleared by the Clear Status Register CLRS instruction. The meaning of the register bits b3 to b7 is shown in Table 7. Bit b0 to b2 are reserved for future use and should be masked out during status checks. The P/E.C. Ready/Busy status is also indicated by the $RY/\overline{BY}$ output. Figure 9. Program Flow-chart and Pseudo Code Note: 1. Status check of b7 can be made after each byte programming or after a sequence. **Read (RD) instruction.** The Read instruction consists of one write operation giving the command 0FFh. Subsequent read operations will read data from the addressed byte of the memory array, until a new command is written to the C.I. Read Status Register (RSR) instruction. The Read Status Register instruction may be given at any time, including while the Program/Erase Controller is active. It consists of one write operation giving the command 70h. Subsequent read operations output the contents of the status register. The contents are latched on the falling edge of E or G signals, and can be read until $\overline{E}$ or $\overline{G}$ returns to its initial high level. Either $\overline{E}$ or $\overline{G}$ must be toggled to $V_{IH}$ to update the latch. Additionally, any read attempt during program or erase operation will automatically output the contents of the status register. Read Electronic Signature (RSIG) instruction. This instruction uses three operations. It consists of one write operation giving the command 90h, followed by two read operations to output the manufacturer and device codes. The manufacturer code is output when the address line A0 is Low and the device code when A0 is High. Figure 10. Program Status Check Flow-chart and Pseudo Code Note: 1. If a VPP Low or Program error is found, the Status Register must be cleared (CLRS instruction) before further P/E.C. operations. Erase (EE) instruction. The memory can be erased in sectors. The Program Supply Voltage VPPH must be applied before the Erase (EE) instruction is given. This instruction uses two write operations. The first command written is the Erase Set-up command 20h. The second is the Erase Confirm command 0D0h. During the input of the second command an address within the sector to be erased is given and this is latched into the memory. If the second command given is not the Erase Confirm command then the status register bits b4 & b5 are set and the instruction aborts. Read operations output the status register after erasure has started. During the execution of the erase by the P/E.C., the memory accepts only the Read Status Register (RSR) or Erase Suspend (ES) instructions. Status Register bit b7 returns '0' while the erasure is in progress and '1' when it is completed. After completion the Status Register bit b5 returns '1' if there has been an erase failure because erasure has not been verified after even the maximum number of erase pulses have been given. The Status Register bit b3 returns '1' if the Program Supply Voltage VPP does not remain at VPPH when erasure is attempted and/or proceeding. VPP must be at VPPH when erasing. Erase should not be attempted when $V_{PP} < V_{PPH}$ as the results will be uncertain. If $V_{PP}$ falls below $V_{PPH}$ or if $\overline{RP}$ goes Low the erase aborts and must be repeated, after having cleared the Status Register with the CLRS instruction. The execution of the erase by the P/E.C. is also indicated by the RY/BY output. A full status check can be made after sector erase. The status check is made on the Status Register bit b3 for any possible V<sub>PP</sub> error, on bit b5 for an erase error or on both bits b4 & b5 for a command sequence error. **Program (PG) instruction.** The memory is programmed byte-by-byte. The Program Supply Voltage V<sub>PPH</sub> must be applied before the Program (PG) instruction is given and may be applied continuously during programming of a sequence of bytes. This instruction uses two write operations. The first command written is the Program Set-up command 40h (or alternatively 10h). A second write operation latches the address and input data and starts the P/E.C. execution. Read operations output the Status Register after programming has started. Memory programming is only made by writing a '0' in place of a '1' in a byte. To write a '1' in place of a '0' the Sector must first be erased to all '1's. Figure 11. Erase Flow-chart and Pseudo Code Notes: 1. An Erase Suspend may be executed during this loop. 2. See separate flow-chart. During the execution of the programming the memory accepts only the Read Status Register (RSR) instruction. The Status Register bit b7 returns '0' while programming is in progress and '1' when it is completed. After completion the Status Register bit b4 returns '1' if there has been a program failure. Status Register bit b3 returns a '1' if the Program Supply Voltage Vpp does not remain at VppH when programming is attempted and/or during programming. VPP must be at VPPH when programming. Programming should not be attempted when VPP < VPPH as the results will be uncertain. Programming aborts if VPP drops below VPPH or $\overline{RP}$ goes Low. If aborted the data may be incorrect, the Status Register must be cleared with the Clear Status Register (CLRS) instruction, the sector erased and reprogrammed. The execution of the programming by the P/E.C. is also indicated by the RY/BY output. A full status check can be made after each byte or after a sequence of bytes has been programmed. The status check is made on the Status Register bit b3 for any possible V<sub>PP</sub> error and on bit b4 for a programming error. Figure 12. Erase Status Check Flow-chart and Pseudo Code Note: 1. If VPP Low or Erase error is found, the Status Register must be cleared (CLRS instruction) before further P/E.C. operations. Clear Status Register (CLRS) instruction. This instruction uses a single write operation which clears the Status Register bits b3, b4 & b5 to '0'. The CLRS instruction reverts the device to the Read Array mode and is used before any new operation when errors have been detected during programming or erasure. Erase Suspend (ES) instruction. An Erase operation may be suspended by using this instruction which consists of writing the command 0B0h. The Status Register bit b6 indicates wether the P/E.C. is suspended, bit b6 = '1', or whether the P/E.C. cycle was the last and the erase is complete, bit b6 = '0'. During suspension the memory will respond only to Read (RD), Read Status Register (RSR) or Erase Resume (ER) instructions. Immediately following the ES instruction, read operations initially output the contents of the Status Register while erase is suspended, but if a Read (RD) instruction is given data may be read from other sectors of the memory. The Program Supply Voltage Vpp must be maintained at VppH while erase is suspended. If VPP does not remain at VPPH or if the RP input goes Low, the erase operation is aborted and Status Register bits b3 & b5 are set. In this case the Status Register must be cleared and the erase operation repeated to be certain to erase the sector. Erase Resume (ER) instruction. If an Erase Suspend instruction has been previously executed, the erase operation may be resumed giving the command 0D0h. The Status Register bit b6 will be cleared when erase resumes. Read operations output the Status Register after the erase is resumed. **Reset.** After any error has occurred during programming or erase the Status Register must be cleared by giving the Clear Status Register instruction before the memory array may be read. After a successful program or erase operation either the Read or Clear Status Register instruction must be given before the memory array may be read. Figure 13. Erase Suspend & Resume Flow-chart and Pseudo Code Figure 14. Command Interface and Program Erase Controller Flow-diagram (a) Notes: 1. If no command is written, the Command Interface remains in its previous valid state. Upon power-up, on exit from power-down or if $V_{\rm CC}$ falls below $V_{\rm LKO}$ , the Command Interface defaults to Read Array mode. 2. P/E.C. status (Ready or Busy) is read on Status Register bit 7. 57 Figure 15. Command Interface and Program Erase Controller Flow-diagram (b) Note: 2. P/E.C. status (Ready or Busy) is read on Status Register bit 7. #### **ORDERING INFORMATION SCHEME** For a list of available options ( $V_{CC}$ Range, Array Organisation, Speed, etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. ## TSOP40 Normal Pinout - 40 lead Plastic Thin Small Outline, 12 x 20mm | Symb | mm | | | inches | | | | |------------|------|-------|-------|--------|-------|-------|--| | | Тур | Min | Max | Тур | Min | Max | | | Α | | | 1.20 | | | 0.047 | | | <b>A</b> 1 | | 0.05 | 0.15 | | 0.002 | 0.006 | | | <b>A</b> 2 | | 0.95 | 1.05 | | 0.037 | 0.041 | | | В | | 0.17 | 0.27 | | 0.007 | 0.011 | | | С | | 0.10 | 0.21 | | 0.004 | 0.008 | | | D | | 19.80 | 20.20 | | 0.780 | 0.795 | | | D1 | | 18.30 | 18.50 | | 0.720 | 0.728 | | | E | | 9.90 | 10.10 | | 0.390 | 0.398 | | | е | 0.50 | - | - | 0.020 | - | - | | | L | | 0.50 | 0.70 | | 0.020 | 0.028 | | | α | | 0° | 5° | | 0° | 5° | | | N | | 40 40 | | | | | | | СР | | | 0.10 | | | 0.004 | | TSOP40 Drawing is not to scale ## TSOP40 Reverse Pinout - 40 lead Plastic Thin Small Outline, 12 x 20mm | Symb | mm | | | inches | | | | |------------|------|-------|-------|--------|-------|-------|--| | | Тур | Min | Max | Тур | Min | Max | | | Α | | | 1.20 | | | 0.047 | | | <b>A</b> 1 | | 0.05 | 0.15 | | 0.002 | 0.006 | | | A2 | | 0.95 | 1.05 | | 0.037 | 0.041 | | | В | | 0.17 | 0.27 | | 0.007 | 0.011 | | | С | | 0.10 | 0.21 | | 0.004 | 0.008 | | | D | | 19.80 | 20.20 | | 0.780 | 0.795 | | | D1 | | 18.30 | 18.50 | | 0.720 | 0.728 | | | E | | 9.90 | 10.10 | | 0.390 | 0.398 | | | е | 0.50 | - | - | 0.020 | - | - | | | L | | 0.50 | 0.70 | | 0.020 | 0.028 | | | α | | 0° | 5° | | 0° | 5° | | | N | | 40 | | 40 | | | | | СР | | | 0.10 | | | 0.004 | | TSOP40 Drawing is not to scale SO44 - 44 lead Plastic Small Outline, 525 mils body width | Symb | mm | | | inches | | | | |------------|------------|-------|-------|--------|-------|-------|--| | | Тур | Min | Max | Тур | Min | Max | | | Α | | 2.42 | 2.62 | | 0.095 | 0.103 | | | <b>A</b> 1 | | 0.22 | 0.23 | | 0.009 | 0.010 | | | A2 | | 2.25 | 2.35 | | 0.089 | 0.093 | | | В | | | 0.50 | | | 0.020 | | | С | | 0.10 | 0.25 | | 0.004 | 0.010 | | | D | | 28.10 | 28.30 | | 1.106 | 1.114 | | | Е | | 13.20 | 13.40 | | 0.520 | 0.528 | | | е | 1.27 | _ | - | 0.050 | _ | _ | | | Н | | 15.90 | 16.10 | | 0.626 | 0.634 | | | L | 0.80 | _ | - | 0.031 | _ | _ | | | α | <b>3</b> ° | _ | - | 3° | - | _ | | | N | 44 44 | | | 44 | | | | | СР | | | 0.10 | | | 0.004 | | SO44 Drawing is not to scale Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1997 SGS-THOMSON Microelectronics - All Rights Reserved SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.