

#### **General Description**

The MAX5949A/MAX5949B are hot-swap controllers that allow a circuit card to be safely hot plugged into a live backplane. The MAX5949A/MAX5949B operate from -20V to -80V and are well-suited for -48V power systems. These devices are pin and function compatible with the LT4250 and pin compatible with the LT1640.

The MAX5949A/MAX5949B provide a controlled turn-on to circuit cards preventing glitches on the power-supply rail and damage to board connectors and components. The MAX5949A/MAX5949B provide undervoltage, overvoltage, and overcurrent protection. These devices ensure the input voltage is stable and within tolerance before applying power to the load.

Both the MAX5949A and MAX5949B protect a system against overcurrent and short-circuit conditions by turning off the external MOSFET in the event of a fault condition. The MAX5949A/MAX5949B also provide protection against input voltage steps. During an input voltage step, the MAX5949A/MAX5949B limit the current drawn by the load to a safe level without turning off power to the load.

Both devices feature an open-drain power-good status output (PWRGD for the MAX5949A or PWRGD for the MAX5949B) that can be used to enable downstream converters.

The MAX5949A/MAX5949B are available in an 8-pin SO package. Both devices are specified for the extended -40°C to +85°C temperature range.

#### **Applications**

Telecom Line Cards

Network Switches/Routers

Central-Office Line Cards

Server Line Cards

Base-Station Line Cards

Central-Office Switching

-48V Distributed Power Systems

**Negative Power-Supply Controls** 

Typical Operating Circuit and Selector Guide appear at end of data sheet.

#### Features

- ♦ Allow Safe Board Insertion and Removal from a Live -48V Backplane
- ♦ Pin and Function Compatible with LT4250L (MAX5949A)
- ♦ Pin Compatible with LT1640L (MAX5949A)
- ♦ Pin and Function Compatible with LT4250H (MAX5949B)
- ♦ Pin Compatible with LT1640H (MAX5949B)
- ♦ Circuit-Breaker Immunity to Input Voltage Steps and Current Spikes
- ♦ Withstand -100V Input Transients with No **External Components**
- ♦ Programmable Inrush and Short-Circuit Current Limits
- ♦ Operate from -20V to -80V
- **♦ Programmable Overvoltage Protection**
- **♦ Programmable Undervoltage Lockout**
- ♦ Power Up into a Shorted Load
- **♦ Power-Good Control Output**

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-PACKAGE |  |
|--------------|----------------|-------------|--|
| MAX5949AESA+ | -40°C to +85°C | 8 SO        |  |
| MAX5949BESA+ | -40°C to +85°C | 8 SO        |  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

### **Pin Configuration**



MIXIM

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| (All voltages are referenced to V <sub>EE</sub> , unless Supply Voltage (V <sub>DD</sub> - V <sub>EE</sub> ) |               |
|--------------------------------------------------------------------------------------------------------------|---------------|
| PWRGD, PWRGD                                                                                                 |               |
| DRAIN (Note 1)                                                                                               | 2V to +100V   |
| PWRGD to DRAIN                                                                                               |               |
| PWRGD to V <sub>DD</sub>                                                                                     | 95V to +85V   |
| SENSE (Internally Clamped)                                                                                   | 0.3V to +1.0V |
| GATE (Internally Clamped)                                                                                    | 0.3V to +18V  |
| UV and OV                                                                                                    | 0.3V to +60V  |

| Current Through SENSE                                 | ±40mA          |
|-------------------------------------------------------|----------------|
| Current into GATE                                     | ±300mA         |
| Current into DRAIN                                    | 100mA to +20mA |
| Current into Any Other Pin                            | ±20mA          |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                |
| 8-Pin SO (derate 5.9mW/°C above +70°C                 | C)471mW        |
| Operating Temperature Range                           | 40°C to +85°C  |
| Junction Temperature                                  | +150°C         |
| Storage Temperature Range                             | 65°C to +150°C |
| Lead Temperature (soldering, 10s)                     | +300°C         |
| Soldering Temperature (reflow)                        | +260°C         |
|                                                       |                |

Note 1: Test condition per Figure 1. DRAIN current must be limited to the specified 100mA maximum.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{EE} = 0V, V_{DD} = 48V, T_A = -40$ °C to +85°C. Typical values are at  $T_A = +25$ °C, unless otherwise noted.) (Notes 2, 5)

| PARAMETER                                     | SYMBOL            | CONDITIONS                                                        | MIN   | TYP   | MAX   | UNITS |
|-----------------------------------------------|-------------------|-------------------------------------------------------------------|-------|-------|-------|-------|
| POWER SUPPLIES                                |                   |                                                                   | •     |       |       |       |
| Operating Input Voltage Range                 | V <sub>DD</sub>   |                                                                   | 20    |       | 80    | V     |
| Supply Current                                | I <sub>DD</sub>   | (Note 3)                                                          |       | 0.7   | 2     | mA    |
| GATE DRIVE AND CLAMPING C                     | IRCUITS           |                                                                   |       |       |       |       |
| GATE Pin Pullup Current                       | I <sub>PU</sub>   | Gate drive on, VGATE = VEE                                        | -30   | -45   | -60   | μΑ    |
| GATE Pin Pulldown Current                     | I <sub>PD</sub>   | Gate drive off, V <sub>GATE</sub> = 2V, T <sub>A</sub> = +25°C    | 24    | 50    | 70    | mA    |
| External Gate Drive                           | ΔVGATE            | V <sub>GATE</sub> - V <sub>EE</sub> , 20V ≤ V <sub>DD</sub> ≤ 80V | 10    | 13.5  | 18    | V     |
| GATE to VEE Clamp Voltage                     | VGSCLMP           | VGATE - VEE, IGS = 30mA                                           | 15    | 16.4  | 18    | V     |
| CIRCUIT BREAKER                               |                   |                                                                   |       |       |       |       |
| Current-Limit Trip Voltage                    | V <sub>CL</sub>   | V <sub>CL</sub> = V <sub>SENSE</sub> - V <sub>EE</sub>            | 40    | 50    | 60    | mV    |
| SENSE Input Bias Current                      | ISENSE            | V <sub>SENSE</sub> = 50mV                                         | 0     | -0.2  | -2    | μΑ    |
| UNDERVOLTAGE LOCKOUT                          |                   |                                                                   |       |       |       |       |
| Internal Undervoltage-Lockout<br>Voltage High | Vuvloh            | V <sub>DD</sub> increasing                                        | 13.8  | 15.4  | 17.0  | V     |
| Internal Undervoltage-Lockout<br>Voltage Low  | Vuvlol            | V <sub>DD</sub> decreasing                                        | 11.8  | 13.4  | 15.0  | V     |
| UV PIN                                        | •                 |                                                                   | •     |       |       |       |
| UV High Threshold                             | V <sub>UVH</sub>  | UV voltage increasing                                             | 1.240 | 1.255 | 1.270 | V     |
| UV Low Threshold                              | V <sub>UVL</sub>  | UV voltage decreasing                                             | 1.105 | 1.125 | 1.145 | V     |
| UV Hysteresis                                 | Vuvhy             |                                                                   |       | 130   |       | mV    |
| UV Input Bias Current                         | I <sub>INUV</sub> | V <sub>UV</sub> = V <sub>EE</sub>                                 |       | 0     | -0.5  | μΑ    |
| OV PIN                                        |                   |                                                                   |       |       |       |       |
| OV High Threshold                             | Vovh              | OV voltage increasing                                             | 1.235 | 1.255 | 1.275 | V     |
| OV Low Threshold                              | V <sub>OVL</sub>  | OV voltage decreasing                                             | 1.210 | 1.235 | 1.255 | V     |
| OV Hysteresis                                 | Vovhy             |                                                                   |       | 20    |       | mV    |
| OV Input Bias Current                         | INOV              | V <sub>OV</sub> = V <sub>EE</sub>                                 |       | 0     | -0.5  | μΑ    |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{EE} = 0V, V_{DD} = 48V, T_A = -40$ °C to +85°C. Typical values are at  $T_A = +25$ °C, unless otherwise noted.) (Notes 2, 5)

| PARAMETER                                              | SYMBOL             | CONDITIONS                                                                                                   | MIN | TYP  | MAX | UNITS |  |
|--------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|--|
| PWRGD OUTPUT SIGNAL REFEI                              | RENCED TO          | DRAIN                                                                                                        |     |      |     |       |  |
| DRAIN Input Bias Current                               | IDRAIN             | V <sub>DRAIN</sub> = 48V                                                                                     | 10  | 80   | 250 | μΑ    |  |
| DRAIN Threshold for Power-Good                         | V <sub>DL</sub>    | V <sub>DRAIN</sub> - V <sub>EE</sub> threshold for power-good condition, DRAIN decreasing                    | 1.1 | 1.4  | 2.0 | >     |  |
| GATE High Threshold                                    | V <sub>GH</sub>    | $\Delta V_{GATE}$ - $V_{GATE}$ threshold for power-good condition, $\Delta V_{GATE}$ - $V_{GATE}$ decreasing | 1.0 | 1.4  | 2.0 | V     |  |
| PWRGD, PWRGD Output<br>Leakage                         | Іон                | PWRGD (MAX5949A) = 80V, V <sub>DRAIN</sub> = 48V,<br>PWRGD (MAX5949B) = 80V, V <sub>DRAIN</sub> = 0V         |     |      | 10  | μΑ    |  |
| PWRGD Output Low Voltage                               | V <sub>OL</sub>    | V PWRGD - VEE; VDRAIN - VEE < VDL,<br>ISINK = 5mA (MAX5949A)                                                 |     | 0.11 | 0.4 | V     |  |
| PWRGD Output Low Voltage                               | V <sub>OL</sub>    | VPWRGD - VDRAIN; VDRAIN = 5V,<br>ISINK = 1mA (MAX5949B)                                                      |     | 0.11 | 0.4 | V     |  |
| AC PARAMETERS                                          | AC PARAMETERS      |                                                                                                              |     |      |     |       |  |
| OV High to GATE Low                                    | tphlov             | Figures 2a, 3                                                                                                |     | 0.5  |     | μs    |  |
| UV Low to GATE Low                                     | t <sub>PHLUV</sub> | Figures 2a, 4                                                                                                |     | 0.4  |     | μs    |  |
| OV Low to GATE High                                    | tplhov             | Figures 2a, 3                                                                                                |     | 4    |     | μs    |  |
| UV High to GATE High                                   | tplhvl             | Figures 2a, 4                                                                                                |     | 5.5  |     | μs    |  |
| SENSE High to GATE Low                                 | tphlsense          | Figures 2a, 5a                                                                                               |     | 1    | 3   | μs    |  |
| Current Limit to GATE Low                              | t <sub>PHLCB</sub> | Figures 2b, 5b                                                                                               | 350 | 500  | 650 | μs    |  |
| DRAIN Low to PWRGD Low<br>DRAIN Low to (PWRGD - DRAIN) | t <sub>PHLDL</sub> | MAX5949A, Figures 2a, 6a                                                                                     | 1.8 |      | μs  |       |  |
| High                                                   | THEDE              | MAX5949B, Figures 2a, 6a                                                                                     |     | 3.4  |     | μο    |  |
| GATE High to PWRGD Low                                 |                    | MAX5949A, Figures 2a, 6b                                                                                     |     | 1.6  |     |       |  |
| GATE High to (PWRGD - DRAIN)<br>High                   | <sup>t</sup> PHLGH | MAX5949B, Figures 2a, 6b                                                                                     |     | 2.5  |     | μs    |  |
| TURN-OFF                                               |                    |                                                                                                              |     |      |     |       |  |
| Latch-Off Period                                       | toff               | (Note 4)                                                                                                     | 51  | 64   | 78  | ms    |  |

- **Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to V<sub>EE</sub>, unless otherwise specified.
- Note 3: Current into V<sub>DD</sub> with UV = 3V, OV = DRAIN = PWRGD = SENSE = V<sub>EE</sub>, GATE = open.
- **Note 4:** Minimum duration of GATE pulldown following a circuit-breaker fault. The circuit breaker can be reset during this time by toggling UV low, but the GATE pulldown does not release until topp has elapsed.
- **Note 5:** Limits are 100% tested at  $T_A = +25^{\circ}C$  and  $+85^{\circ}C$ . Limits at  $-40^{\circ}C$  are guaranteed by design.

### **Typical Operating Characteristics**

(V<sub>DD</sub> = 48V, V<sub>EE</sub> = 0V, T<sub>A</sub> = +25°C, unless otherwise noted.)















#### **PWRGD OUTPUT LOW VOLTAGE** vs. TEMPERATURE (MAX5949A)



#### **PWRGD OUTPUT IMPEDANCE** vs. TEMPERATURE (MAX5949B)



#### **Test Circuits**



Figure 1. -2V DRAIN Voltage Test Circuit



Figure 2a. Test Circuit 1



Figure 2b. Test Circuit 2

### **Timing Diagrams**



Figure 3. OV to GATE Timing



Figure 4. UV to GATE Timing



Figure 5a. SENSE to GATE Timing



Figure 5b. Active Current-Limit Threshold

### **Timing Diagrams (continued)**



Figure 6a. DRAIN to PWRGD/PWRGD Timing



Figure 6b. GATE to PWRGD/PWRGD Timing

### **Block Diagram**



### **Pin Description**

| PIN MAX5949B |           | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|--------------|-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|              |           |                 | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 1            |           | PWRGD           | Power-Good Signal Output. $\overline{PWRGD}$ is an active-low open-drain status output referenced to VEE. $\overline{PWRGD}$ is latched low when VDRAIN - VEE $\leq$ VDL and VGATE > ( $\Delta$ VGATE - VGH), indicating a power-good condition. $\overline{PWRGD}$ is open drain otherwise.                                                                                                                                                                                                       |  |  |  |
| _            | 1         | PWRGD           | Power-Good Signal Output. PWRGD is an active-high open-drain status output referenced to DRAIN. PWRGD latches in a high-impedance state when V <sub>DRAIN</sub> - V <sub>EE</sub> ≤ V <sub>DL</sub> and V <sub>GATE</sub> > (ΔV <sub>GATE</sub> - V <sub>GH</sub> ), indicating a power-good condition. PWRGD is pulled low to DRAIN otherwise.                                                                                                                                                    |  |  |  |
| 2            | 2         | OV              | Input Pin for Overvoltage Detection. OV is referenced to $V_{EE}$ . When OV is pulled above the $V_{OVH}$ voltage, the GATE pin is immediately pulled low. The GATE pin remains low until the OV pin voltage reduces to $V_{OVL}$ .                                                                                                                                                                                                                                                                |  |  |  |
| 3            | 3         | UV              | Input Pin for Undervoltage Detection. UV is referenced to $V_{EE}$ . When UV is pulled above the $V_{UVH}$ voltage, the GATE is enabled. When UV is pulled below $V_{UVL}$ , GATE is pulled low. UV is also used to reset the circuit breaker after a fault condition. To reset the circuit breaker, pull UV below $V_{UVL}$ . The reset command can be issued immediately after a fault condition; however, the device does not restart until a $t_{OFF}$ delay time has elapsed after the fault. |  |  |  |
| 4            | 4 4 VEE D |                 | Device Negative Power-Supply Input. Connect to the negative power-supply rail.                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 5            | 5         | SENSE           | Current-Sense Voltage Input. Connect to an external sense resistor and the external MOSFET source. The voltage drop across the external sense resistor is monitored to detect overcurrent or short-circuit fault conditions. Connect SENSE to VEE to disable the current-limiting feature.                                                                                                                                                                                                         |  |  |  |
| 6            | 6         | GATE            | Gate-Drive Output. Connect to the gate of the external n-channel MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 7            | 7         | DRAIN           | Output-Voltage Sense Input. Connect to the output-voltage node (drain of the external n-channel MOSFET).                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 8            | 8         | V <sub>DD</sub> | Positive Power-Supply Rail Input. This is the power ground in the negative-supply voltage system. Connect to the higher potential of the power-supply inputs.                                                                                                                                                                                                                                                                                                                                      |  |  |  |

### **Detailed Description**

The MAX5949A/MAX5949B are integrated hot-swap controllers for -48V power systems. They allow circuit boards to be safely hot plugged into a live backplane without causing a glitch on the power-supply rail. When circuit boards are inserted into a live backplane without hot-swap control, the bypass capacitors at the input of the board's power module or switching power supply can draw large inrush currents as they charge. The inrush currents can cause glitches on the system power-supply rail and damage components on the board.

The MAX5949A/MAX5949B provide a controlled turn-on to circuit cards, preventing glitches on the power-supply rail and damage to board connectors and components. Both the MAX5949A and MAX5949B provide undervoltage, overvoltage, and overcurrent protection. The MAX5949A/MAX5949B ensure the input voltage is stable and within tolerance before applying power to the load. The devices also provide protection against input voltage steps. During an input voltage step, the MAX5949A/MAX5949B limit the current drawn by the load to a safe level without turning off power to the load.

8 \_\_\_\_\_\_ 8 \_\_\_\_\_ 8

#### **Board Insertion**

Figure 7a shows a typical hot-swap circuit for -48V systems. When the circuit board first makes contact with the backplane, the DRAIN to GATE capacitance ( $C_{gd}$ ) of Q1 pulls up the GATE voltage to roughly IVEE x  $C_{gd}$  / ( $C_{gd}$  +  $C_{gs}$ )I. The MAX5949\_ features an internal dynamic clamp between GATE and VEE to keep the gate-to-source voltage of Q1 low during hot insertion, preventing Q1 from passing an uncontrolled current to the load. For most applications, the internal dynamic clamp between GATE and VEE of the MAX5949A/MAX5949B eliminates the need for an external gate-to-source capacitor C1. Resistor R3 limits the current into the clamp circuitry during card insertion.

#### **Power-Supply Ramping**

The MAX5949\_ can reside either on the backplane or the removable circuit board (Figure 7a). Power is delivered to the load by placing an external n-channel MOSFET pass transistor in the power-supply path.

After the circuit board is inserted into the backplane and the supply voltage at VEE is stable and within the undervoltage and overvoltage tolerance, the MAX5949\_turn on Q1. The MAX5949\_ gradually turn on the external MOSFET by charging the gate of Q1 with a  $45\mu$ A current source.

Capacitor C2 provides a feedback signal to accurately limit the inrush current. The value of  $C_2$  can be calculated:

$$C_2 = \frac{I_{PU} \times C_L}{I_{INRUSH}}$$

where  $C_L$  is the total load capacitance, C3 + C4, and IPU is the MAX5949\_ gate pullup current.

Figure 7b shows the inrush current waveform. The current through C2 controls the GATE voltage. At the end of the DRAIN ramp, the GATE voltage is charged to its final value. The GATE-to-SENSE clamp limits the maximum V<sub>GS</sub> to about 18V under any condition.

#### **Board Removal**

If the card is removed from a live backplane, the output capacitor on the card may not be immediately discharged. While the output capacitor is discharging, the MAX5949\_ continues to operate as if the input supply were still connected because the output capacitor temporarily supplies operating current to the IC. If the circuit is connected as in Figure 7a, the voltage at the UV pin falls below the VUVL, and the MAX5949\_ turns off the external MOSFET. If R4 in the circuit is connected directly to the -48V return, the external MOSFET remains on until the capacitor is discharged sufficiently to drop the UV pin voltage to VUVL.



Figure 7a. Inrush Control Circuitry



Figure 7b. Input Inrush Current

In either case, when the MOSFET is turned off, the output capacitor continues to discharge by the IC supply current, IDD. The IDD flows into the IC at the VDD terminal, out at the VEE terminal, and back to the capacitor through the external MOSFET's substrate diode. There is also a parallel current path between the VEE and DRAIN terminals through multiple internal ESD-protection diodes. Protection circuits built into the IC allow the DRAIN terminal voltage to drop below that of the VEE terminal so long as the allowed absolute-maximum DRAIN terminal current (-100mA) is not exceeded. As IDD is only 2mA maximum, this limiting current will not even be approached.

#### Current Limit and Electronic Circuit Breaker

The MAX5949\_ provides current-limiting and circuit-breaker features that protect against excessive load current and short-circuit conditions. The load current is monitored by sensing the voltage across an external sense resistor connected between VEE and SENSE.

If the voltage between V<sub>EE</sub> and SENSE reaches the current-limit trip voltage (V<sub>CL</sub>), the MAX5949\_ pulls down the GATE pin and regulates the current through the external MOSFET so V<sub>SENSE</sub> - V<sub>EE</sub>  $\leq$  V<sub>CL</sub>. If the current drawn by the load drops below V<sub>CL</sub> / R<sub>SENSE</sub> limit, the GATE pin voltage rises again. However, if the load current is at the regulation limit of V<sub>CL</sub> / R<sub>SENSE</sub> for a period of tphlCB, the electronic circuit breaker trips, causing the MAX5949A/MAX5949B to turn off the external MOSFET.

After an overcurrent fault condition, the circuit breaker is reset by pulling the UV pin low and then pulling UV high or by cycling power to the MAX5949A/MAX5949B. Unless power is cycled to the MAX5949A/MAX5949B,

the device waits until t<sub>OFF</sub> has elapsed before turning on the gate of the external FET.

#### **Overcurrent Fault Integrator**

The MAX5949\_ features an overcurrent fault integrator. When an overcurrent condition exists, an internal digital counter increments its count. When the counter reaches 500µs (the maximum current-limit duration) for the MAX5949\_, an overcurrent fault is generated. If the overcurrent fault does not last 500µs, then the counter begins decrementing at a rate 128 (maximum current-limit duty cycle) times slower than the counter was incrementing. Repeated overcurrent conditions will generate a fault if duty cycle of the overcurrent condition is greater than 1/128.

#### **Load-Current Regulation**

The MAX5949\_ accomplishes load-current regulation by pulling current from the GATE pin whenever VSENSE - VEE > VCL (see the *Typical Operating Characteristics*). This decreases the gate-to-source voltage of the external MOSFET, thereby reducing the load current. When VSENSE - VEE < VCL, the MAX5949A/MAX5949B pull the GATE pin high by a  $45\mu$ A (IPU) current.

#### **Driving into a Shorted Load**

In the event of a permanent short-circuit condition, the MAX5949\_ limits the current drawn by the load to V<sub>CL</sub> / R<sub>SENSE</sub> for a period of t<sub>PHLCB</sub>, after which the circuit breaker trips. Once the circuit breaker trips, the GATE of the external FET is pulled low by 50mA ( $I_{PD}$ ) turning off power to the load.

#### **Immunity to Input Voltage Steps**

The MAX5949\_ guards against input voltage steps on the input supply. A rapid increase in the input supply voltage (VDD - VEE increasing) causes a current step equal to I =  $C_{I} \times \Delta V_{IN} / \Delta T$ . If the load current exceeds  $V_{CI} / R_{SENSE}$ during an input voltage step, the MAX5949A/MAX5949B current limit activates, pulling down the gate voltage and limiting the load current to VCI / RSENSE. The DRAIN voltage (VDRAIN) then slews at a slower rate than the input voltage. As the drain voltage starts to slew down, the drain-to-gate feedback capacitor C2 pushes back on the gate, reducing the gate-to-source voltage (VGS) and the current through the external MOSFET. Once the input supply reaches its final value, the DRAIN slew rate (and therefore the inrush current) is limited by the capacitor C2 just as it is limited in the startup condition. To ensure correct operation, RSENSE must be chosen to provide a current limit larger than the sum of the load current and the dynamic current into the load capacitance in the slewing mode.

If the load current plus the capacitive charging current is







Figure 9. Voltage Step on Input Supply



Figure 10. Circuit for Input Steps with Small C1

below the current limit, the circuit breaker does not trip.

For C2 values less than 10nF, a positive voltage step on the input supply can result in Q1 turning off momentarily, which can shut down the output. By adding an additional resistor and diode, Q1 remains on during the voltage step. This is shown as D1 and R7 in Figure 10. The purpose of D1 is to shunt current around R7 when the power pins first make contact and allow C1 to hold the GATE low. The value of R7 should be sized to generate an R7 x C1 time constant of  $33\mu s$ .

### Undervoltage and Overvoltage Protection

The UV and OV pins can be used to detect undervoltage and overvoltage conditions. The UV and OV pins are internally connected to analog comparators with 130mV (UV) and 20mV (OV) of hysteresis. When the UV voltage falls below its threshold or the OV voltage rises above its threshold, the GATE pin is immediately pulled low. The GATE pin is held low until UV goes high and OV is low, indicating that the input supply voltage is within specification. The MAX5949\_ includes an internal lockout (UVLO) that keeps the external MOSFET off until the input supply voltage exceeds 15.4V, regardless of the UV input.



Figure 11. Automatic Restart After Current Fault



Figure 12. Undervoltage and Overvoltage Sensing

The UV pin is also used to reset the circuit breaker after a fault condition has occurred. The UV pin can be pulled below  $V_{\text{UVL}}$  to reset the circuit breaker.

Figure 12 shows how to program the undervoltage and overvoltage trip thresholds using three resistors. With R4 =  $549k\Omega$ , R5 =  $6.49k\Omega$ , and R6 =  $10k\Omega$ , the undervoltage threshold is set to 38.5V (with a 43V release from undervoltage), and the overvoltage is set to 71V. The resistor-divider also increases the hysteresis of the overvoltage and overvoltage lockout, to 4.5V and 1.1V at the input supply, respectively.

#### PWRGD/PWRGD Output

The PWRGD (PWRGD) output can be used directly to enable a power module after hot insertion. The MAX5949A (PWRGD) can be used to enable modules with an active-low enable input (Figure 14), while the MAX5949B (PWRGD) is used to enable modules with an active-high enable input (Figure 13).

The PWRGD signal is referenced to the DRAIN terminal, which is the negative supply of the power module. The PWRGD signal is referenced to VEE.

12 \_\_\_\_\_\_ /I/XI/V



Figure 13. Active-High Enable Module



Figure 14. Active-Low Enable Module



Figure 15. Using PWRGD to Drive an Optoisolator

When the DRAIN voltage of the MAX5949A is high with respect to VEE or the GATE voltage is low, the internal pulldown MOSFET Q2 is off and the  $\overline{PWRGD}$  pin is in a high-impedance state (Figure 14). The  $\overline{PWRGD}$  pin is pulled high by the module's internal pullup current source, turning the module off. When the DRAIN voltage drops below VDL and the GATE voltage is greater than  $\Delta V_{GATE}$  -  $V_{GH}$ , Q2 turns on and the  $\overline{PWRGD}$  pin pulls low, enabling the module.

The PWRGD signal can also be used to turn on an LED or optoisolator to indicate that the power is good (Figure 15) (see the *Component Selection Procedure* section).

When the DRAIN voltage of the MAX5949B is high with respect to VEE (Figure 13) or the GATE voltage is low, the internal MOSFET Q3 is turned off so that I1 and the internal MOSFET Q2 clamp the PWRGD pin to the DRAIN pin. MOSFET Q2 sinks the module's pullup current, and the module turns off.

When the DRAIN voltage drops below  $V_{DL}$  and the GATE voltage is greater than  $\Delta V_{GATE}$  -  $V_{GH}$ , MOSFET Q3 turns on, shorting I1 to  $V_{EE}$  and turning Q2 off. The pullup current in the module pulls the PWRGD pin high, enabling the module.

#### **GATE Pin Voltage Regulation**

The GATE pin goes high when the following startup conditions are met: the UV pin is high, the OV pin is low, the supply voltage is above VUVLOH, and (VSENSE - VEE) is less than 50mV. The gate is pulled up with a 45µA current source and is regulated at 13.5V above VEE. The MAX5949A/MAX5949B include an internal clamp that ensures the GATE voltage of the external MOSFET never exceeds 18V. During a fast-rising VDD, the clamp also keeps the GATE and SENSE potentials as close as possible to prevent the FET from accidentally turning on. When a fault condition is detected, the GATE pin is pulled low with a 50mA current.

### Applications Information Sense Resistor

The circuit-breaker current-limit threshold is set to 50mV (typically). Select a sense resistor that causes a drop equal to or above the current-limit threshold at a current level above the maximum normal operating current. Typically, set the overload current to 1.5 to 2.0 times the nominal load current plus the load-capacitance charging current during startup. Choose the sense-resistor power rating to be greater than (VCL)<sup>2</sup> / RSENSE.

#### **Component Selection Procedure**

• Determine load capacitance:

 $C_L = C2 + C3 + module input capacitance$ 

- Determine load current, ILOAD.
- Select circuit-breaker current; for example:

$$ICB = 2 \times ILOAD$$

Calculate Rsense:

$$R_{SENSE} = \frac{50mV}{I_{CB}}$$

Realize that I<sub>CB</sub> varies ±20% due to trip-voltage tolerance.

• Set allowable inrush current:

$$I_{INRUSH} \le 0.8 \times \frac{40 \text{mV}}{R_{SENSE}} - I_{LOAD} \text{ or}$$
  
 $I_{INRUSH} + I_{LOAD} \le 0.8 \times I_{CB(MIN)}$ 

Determine value of C2:

$$C2 = \frac{45\mu A \times C_L}{I_{INRUSH}}$$

Calculate value of C1:

$$C1 = (C2 + C_{gd}) \times \left( \frac{V_{IN(MAX)} - V_{GS(TH)}}{V_{GS(TH)}} \right)$$

• Determine value of R3:

$$R3 \le \frac{150\mu s}{C2}$$
 (typically  $1k\Omega$ )

- Set R2 =  $10\Omega$ .
- If an optocoupler is utilized as in Figure 15, determine the LED series resistor:

$$R7 = \frac{VIN(NOMINAL) - 2V}{3mA \le I_{LED} \le 5mA}$$

Although the suggested optocoupler is not specified for operation below 5mA, its performance is adequate for 36V temporary low-line voltage where LED current would then be  $\approx\!2.2\text{mA}$  to 3.7mA. If R7 is set as high as  $51\text{k}\Omega,$  optocoupler operation should be verified over

the expected temperature and input voltage range to ensure suitable operation when LED current ≈0.9mA for 48V input and ≈0.7mA for 36V input.

If input transients are expected to momentarily raise the input voltage to >100V, select an input transient-voltage-suppression diode (TVS) to limit maximum voltage on the MAX5949 to less than 100V. A suitable device is the Diodes Inc. SMAT70A telecom-specific TVS.

Select Q1 to meet supply voltage, load current, efficiency, and Q1 package power-dissipation requirements:

$$BV_{DSS} \ge 100V$$
  
 $I_{D(ON)} \ge 3 \times I_{LOAD}$   
DPAK, D<sup>2</sup>PAK, or TO-220AB

The lowest practical R<sub>DS(ON)</sub>, within budget constraints and with values from  $14m\Omega$  to  $540m\Omega$ , are available at 100V breakdown.

Ensure that the temperature rise of Q1 junction is not excessive at normal load current for the package selected. Ensure that ICB current during voltage transients does not exceed allowable transient-safe operating-area limitations. This is determined from the SOA and transient-thermal-resistance curves in the Q1 manufacturer's data sheet.

#### Example 1:

ILOAD = 2.5A, efficiency = 98%, then V<sub>DS</sub> = 0.96V is acceptable, or R<sub>DS(ON)</sub>  $\leq$  384m $\Omega$  at operating temperature is acceptable. An IRL520NS 100V NMOS with R<sub>DS(ON)</sub>  $\leq$  180m $\Omega$  and I<sub>D(ON)</sub> = 10A is available in D<sup>2</sup>PAK. (A Vishay Siliconix SUD40N10-25 100V NMOS with R<sub>DS(ON)</sub>  $\leq$  25m $\Omega$  and I<sub>D(ON)</sub> = 40A is available in DPAK, but may be more costly because of a larger die size.)

Using the IRL520NS, VDS  $\leq$  0.625V even at +80°C so efficiency  $\geq$  98.6% at 80°C. PD  $\leq$  1.56W and junction temperature rise above case temperature would be 5°C due to the package  $\theta$ JC = 3.1°C/W thermal resistance. Of course, using the SUD40N10-25 would yield an efficiency greater than 99.8% to compensate for the increased cost.

If I<sub>CB</sub> is set to twice I<sub>LOAD</sub>, or 5A, V<sub>DS</sub> momentarily doubles to  $\leq$ 1.25V. If C<sub>OUT</sub> = 4000µF, transient-line input voltage is  $\Delta$ 36V, and the 5A charging-current pulse is:

$$t = \frac{4000\mu F \times 1.25V}{5A} = 1ms$$

Entering the data sheet transient-thermal-resistance curves at 1ms provides a  $\theta_{JC}=0.9^{\circ}\text{C/W}$ . PD = 6.25W, so  $\Delta t_{JC}=5.6^{\circ}\text{C}$ . Clearly, this is not a problem.

#### Example 2:

I<sub>LOAD</sub> = 10A, efficiency = 98%, allowing V<sub>DS</sub> = 0.96V but R<sub>DS(ON)</sub>  $\leq$  96mΩ. An IRF530 in a D<sup>2</sup>PAK exhibits R<sub>DS(ON)</sub>  $\leq$  90mΩ at +25°C and  $\leq$  135mΩ at +80°C. Power dissipation is 9.6W at +25°C or 14.4W at +80°C. Junction-to-case thermal resistance is 1.9W/°C, so the junction-temperature rise would be approximately 5°C above the +25°C case temperature. For higher efficiency, consider IRL540NS with R<sub>DS(ON)</sub>  $\leq$  44mΩ. This allows  $\eta$  = 99%, P<sub>D</sub>  $\leq$  4.4W, and T<sub>JC</sub> = +4°C (θ<sub>JC</sub> = 1.1°C/W) at +25°C.

Thermal calculations for the transient condition yield  $I_{CB} = 20A$ ,  $V_{DS} = 1.8V$ , t = 0.5ms, transient  $\theta_{JC} = 0.12^{\circ}\text{C/W}$ ,  $P_{D} = 36W$  and  $\Delta t_{JC} = 4.3^{\circ}\text{C}$ .



Figure 16. Recommended Layout for Kelvin-Sensing Current Through Sense Resistor

#### **Selector Guide**

| PART        | PWRGD POLARITY      | FAULT MANAGEMENT |
|-------------|---------------------|------------------|
| MAX5949AESA | Active low (PWRGD)  | Latched          |
| MAX5949BESA | Active high (PWRGD) | Latched          |

### **Typical Operating Circuit**



### **Chip Information**

### Package Information

PROCESS: BiCMOS

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE NO. | LAND<br>PATTERN NO. |
|-----------------|-----------------|-------------|---------------------|
| 8 SO            | S8+5            | 21-0041     | <u>90-0096</u>      |

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                           | PAGES<br>CHANGED |
|--------------------|------------------|-------------------------------------------------------|------------------|
| 0                  | 11/04            | Initial release                                       | _                |
| 1                  | 8/11             | Updated the Electrical Characteristics and Figure 11. | 3, 12            |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.