## 32-bit Proprietary Microcontrollers

CMOS

## FR30 Family MB91150 Series

## MB91F155/MB91154

## ■ DESCRIPTION

The MB91150 is a single-chip microcontroller using a RISC-CPU (FR 30 series) as its core. It contains peripheral I/O resources suitable for audio, MD and so on which are required to operate at low power consumption.

## - FEATURES

## 1. CPU

- 32-bit RISC (FR30) , load/store architecture, 5-stage pipeline
- General-purpose registers: 32 bits $\times 16$
- 16 -bit fixed-length instructions (basic instructions) , 1 instruction/ 1 cycle
- Memory-to-memory transfer, bit processing, barrel shift processing : Optimized for embedded applications
- Function entrance/exit instructions, and multiple load/store instructions of register contents, instruction systems supporting high level languages
- Register interlock functions, efficient assembly language description
- Branch instructions with delay slots : Reduced overhead time in branching executions
- Internal multiplier/supported at instruction level

Signed 32-bit multiplication: 5 cycles
Signed 16-bit multiplication: 3 cycles

- Interrupt (PC and PS saving) : 6 cycles, 16 priority levels


## PACKAGE

## 144-pin plastic LQFP


(FPT-144P-M08)

## MB91F155/MB91154

## 2. Bus Interface

- 16-bit address output, 8/16-bit data input and output
- Basic bus cycle : 2-clock cycle
- Support for interface for various types of memory
- Unused data/address pins can be configured us input/output ports
- Support for little endian mode

3. Internal ROM

MB91F155
FLASH products : 510 Kbytes
MB91154
Mask product : 384 Kbytes
4. Internal RAM

Mask, FLASH products : 2 Kbytes
5. Internal Backup RAM

MB91F155
FLASH products : 32 Kbytes
MB91154
Mask product : 20 Kbytes
More power can be saved by entering backup mode and then applying power supply current only to the backup RAM.
6. DMAC

DMAC in descriptor format for placing transfer parameters on to the main memory.
Capable of transferring a maximum of eight internal and external factors combined.
Three channels for external factors

## 7. Bit Search Module

Searches in one cycle for the position of the bit that changes from the MSB in one word to the initial I/O.
8. Timers

- 16 -bit OCU $\times 8$ channels, ICU $\times 4$ channels, Free-run timer $\times 1$ channel
- $8 / 16$-bit up/down timer/counter ( 8 -bit $\times 2$ channels or 16 -bit $\times 1$ channel) AIN and BIN share pins with internal interrupts.
- 16-bit PPG timer $\times 6$ channels. The output pulse cycle and duty can be varied as desired
- 16 -bit reload timer $\times 4$ channels

9. D/A Converter

- 8-bit $\times 3$ channels


## 10. A/D Converter (Sequential Comparison Type)

- 10-bit $\times 8$ channels
- Sequential conversion method (conversion time : $5.0 \mu \mathrm{~s} @ 33 \mathrm{MHz}$ )
- Single conversion or scan conversion can be selected, and one-shot or continuous or stop conversion mode can be set respectively.
- Conversion starting function by hardware/software.


## MB91F155/MB91154

## (Continued)

11. Serial I/O

- UART $\times 4$ channels. Any of them is capable of serial transfer in sync with clock attached with the LSB/MSB switching function.
- Serial data output and serial clock output are selectable by push-pull/open drain software.
- A 16-bit timer (U-timer) is contained as a dedicated baud rate generator allowing any baud rate to be generated.


## 12. $I^{2} \mathrm{C}$ Bus Interface

- One channel master/slave send and receive
- Arbitration and clock synchronization functions
(The product is licensed with the Philips ${ }^{2} \mathrm{C}$ patent to support those customers who intend to use this product in an $I^{2} \mathrm{C}$ system in compliance with the standard $\mathrm{I}^{2} \mathrm{C}$ specification stipulated by Philips.)


## 13. Clock Switching Function

- Gear function : Operating clock ratios to the basic clock can be set independently for the CPU and peripherals from four types, $1: 1,1: 2,1: 4$ or $1: 8$.


## 14. Clock Function (Calendar Macro)

- Internal 32 kHz clock function
- Capable of operating in clock mode to run only the clock function while the CPU and peripheral macros are stopped.

15. Interrupt Controller

External interrupt input (16 channels in total) :

- Allows the rising edge/falling edge/H level/L level to be set.

Internal interrupt factors :

- Interrupt by resources and delay interrupt


## 16. Others

- Reset cause : Power on reset/watchdog timer/software reset/external reset
- Low power consumption mode : Sleep/stop/clock mode
- Package : LQFP 144-pin
- CMOS technology ( $0.35 \mu \mathrm{~m}$ )
- Power supply voltage : 3.15 V to 3.6 V


## MB91F155/MB91154

## PIN ASSIGNMENT



## MB91F155/MB91154

## PIN DESCRIPTION

| Pin No. | Pin name | Circuit type | Function |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1 \\ & 2 \\ & 3 \\ & 4 \\ & 4 \\ & 5 \\ & 6 \\ & 7 \\ & 8 \end{aligned}$ | $\begin{aligned} & \hline \text { D16/P20 } \\ & \text { D1//P21 } \\ & \text { D18/P22 } \\ & \text { D19/P23 } \\ & \text { D20/P24 } \\ & \text { D21/P25 } \\ & \text { D22/P26 } \\ & \text { D23/P27 } \end{aligned}$ | C | Bit 16 to bit 23 of external data bus <br> These pins are enabled only in 16-bit external bus mode. <br> These pins are available as ports in single-chip and 8 -bit external bus modes. |
| $\begin{aligned} & 10 \\ & 11 \\ & 12 \\ & 13 \\ & 14 \\ & 15 \\ & 16 \\ & 17 \end{aligned}$ | $\begin{aligned} & \text { D24/P30 } \\ & \text { D25/P31 } \\ & \text { D26/P32 } \\ & \text { D27/P33 } \\ & \text { D28P34 } \\ & \text { D29/P35 } \\ & \text { D30/P36 } \\ & \text { D31/P37 } \end{aligned}$ | C | Bit 24 to bit 31 of external data bus <br> These pins are available as ports in single-chip mode. |
| $\begin{aligned} & 18 \\ & 19 \\ & 20 \\ & 21 \\ & 22 \\ & 23 \\ & 24 \\ & 25 \\ & 28 \\ & 29 \\ & 30 \\ & 31 \\ & 32 \\ & 33 \\ & 34 \\ & 35 \end{aligned}$ | A00/P40 <br> A01/P41 <br> A02/P42 <br> A03/P43 <br> A04/P44 <br> A05/P45 <br> A06/P46 <br> A07/P47 <br> A08/P50 <br> A09/P51 <br> A10/P52 <br> A11/P53 <br> A12/P54 <br> A13/P55 <br> A14/P56 <br> A15/P57 | F | Bit 0 to bit 15 of external address bus <br> These pins are enabled in external bus mode. <br> These pins are available as ports in single-chip mode. |
| $\begin{aligned} & 36 \\ & 37 \\ & 38 \\ & 39 \\ & 40 \\ & 41 \\ & 42 \\ & 43 \end{aligned}$ | A16/P60 <br> A17/P61 <br> A18/P62 <br> A19/P63 <br> A20/P64 <br> A21/P65 <br> A22/P66 <br> A23/P67 | 0 | Bit 16 to bit 23 of external address bus These pins are available as ports when the address bus is not in use. |
| 45 | RDY/P80 | C | External RDY input <br> This function is enabled when external RDY input is allowed. Input " 0 " when the bus cycle being executed does not end. This pin is available as a port when external RDY input is not in use. |

(Continued)

| Pin No. | Pin name | Circuit type | Function |
| :---: | :---: | :---: | :---: |
| 46 | $\overline{\text { BGRNT/P81 }}$ | F | External bus release acceptance output <br> This function is enabled when external bus release acceptance output is allowed. <br> Output " L " upon releasing of the external bus. <br> This pin is available as a port when external bus release acceptance output is not allowed. |
| 47 | BRQ/P82 | C | External bus release request input <br> This function is enabled when external bus release request input is allowed. <br> Input " 1 " when the release of the external bus is desired. <br> This pin is available as a port when external bus release request input is not in use. |
| 48 | $\overline{\mathrm{RD}} / \mathrm{P} 83$ | F | External bus read strobe output <br> This function is enabled when external bus read strobe output is allowed. This pin is available as a port when external bus read strobe output is not allowed. |
| 49 | $\overline{\mathrm{WRO}} / \mathrm{P} 84$ | F | External bus write strobe output This function is enabled in external bus mode. This pin is available as a port in single chip mode. |
| 50 | $\overline{\text { WR1/P85 }}$ | F | External bus write strobe output <br> This function is enabled in external bus mode when the bus width is 16 bits. <br> This pin is available as a port in single chip mode or when the external bus width is 8 bits. |
| 51 | CLK/P86 | F | System clock output <br> The pin outputs the same clock as the external bus operating frequency. <br> The pin is available as a port when it is not used to output the clock. |
| $\begin{aligned} & 52 \\ & 53 \\ & 54 \end{aligned}$ | $\begin{aligned} & \text { MD2 } \\ & \text { MD1 } \\ & \text { MD0 } \end{aligned}$ | G | Mode pins <br> To use these pins, connect them directly to either Vcc or Vss. Use these pins to set the basic MCU operating mode. |
| 55 | $\overline{\mathrm{RST}}$ | B | External reset input |
| $\begin{aligned} & 57 \\ & 58 \end{aligned}$ | $\begin{aligned} & \hline \text { X1 } \\ & \text { X0 } \end{aligned}$ | A | High-speed clock oscillation pins (16.5 MHz) |
| $\begin{aligned} & 60 \\ & 61 \\ & 62 \\ & 63 \end{aligned}$ | INTO/PC0 <br> INT1/PC1 <br> INT2/PC2 <br> INT3/PC3 | H | External interrupt request input 0-3 <br> Since this input is used more or less continuously when the corresponding external interrupt is allowed, output by the port needs to be stopped except when it is performed deliberately. <br> Since this port is allowed to input also in standby mode, it can be used to reset the standby state. <br> These pins are available as ports when external interrupt request input is not in use. |

(Continued)

## MB91F155/MB91154

| Pin No. | Pin name | Circuit type | Function |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 64 \\ & 65 \\ & 66 \\ & 67 \end{aligned}$ | INT4/PC4/CS0 <br> INT5/PC5/CS1 <br> INT6/PC6/CS2 <br> INT7/PC7/CS3 | H | These pins also serve as the chip select output and external interrupt request input 4-7. <br> When the chip select output is not allowed, these pins are available as external interrupt requests or ports. <br> Since this input is used more or less continuously when the corresponding external interrupt is allowed, output by the port needs to be stopped except when it is performed deliberately. <br> Since this port is also allowed to input in standby mode, the port can be used to reset the standby state. <br> These pins are available as ports when external interrupt request input and chip select output are not in use. |
| $\begin{aligned} & 69 \\ & 70 \\ & 71 \\ & 72 \\ & 73 \\ & 74 \end{aligned}$ | PDO/AIN0/INT8/TRG0 PD1/BIN0/INT9/TRG1 PD2/AIN1/INT10/TRG2 PD3/BIN1/INT11/TRG3 PD4/ZIN0/INT12/TRG4 PD5/ZIN1/INT13/TRG5 | H | External interrupt request input 8-13 <br> Since this input is used more or less continuously when the corresponding external interrupt is allowed, output by the port needs to be stopped except when it is performed deliberately. <br> [AIN, BIN] Up/down timer input. <br> [TRG] PPG external trigger input. <br> Since this input is used more or less continuously while input is allowed, output by the port needs to be stopped except when it is performed deliberately. <br> These pins are available as ports when the external interrupt request input, up timer counter input, and PPG external trigger input are not in use. |
| 75 | PD6/DEOP2/INT14 | H | External interrupt request input 14 <br> Since this input is used more or less continuously when the corresponding external interrupt is allowed, output by the port needs to be stopped except when it is performed deliberately. <br> [DEOP2] DMA external transfer end output. <br> This function is enabled when DMAC external transfer end output is allowed. <br> This pin is available as a port when it is not in use as the external interrupt request input or DMA external transfer end output. |
| 76 | PD7/ $\overline{\text { ATG/INT15 }}$ | H | External interrupt request input 15 <br> Since this input is used more or less continuously when the corresponding external interrupt is allowed, output by the port needs to be stopped except when it is performed deliberately. <br> [ $\overline{A T G}$ A/D converter external trigger input. <br> Since this input is used more or less continuously when selected as an A/D activation factor, output by the port needs to be stopped except when it is performed deliberately. <br> This pin is available as a port when it is not in use as the external interrupt request input or $A / D$ converter external trigger input. |

(Continued)

| Pin No. | Pin name | Circuit type | Function |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 78 \\ & 79 \\ & 80 \\ & 81 \\ & 82 \\ & 83 \\ & 84 \\ & 85 \end{aligned}$ | PEO/OC0 PE1/OC1 PE2/OC2 PE3/OC3 PE4/OC4 PE5/OC5 PE6/OC6 PE7/OC7 | F | Output compare output <br> These pins are available as ports when output compare output is not allowed. |
| $\begin{aligned} & 86 \\ & 87 \\ & 88 \\ & 89 \end{aligned}$ | $\begin{aligned} & \text { PF0/IN0 } \\ & \text { PF1/IN1 } \\ & \text { PF2/IN2 } \\ & \text { PF3/IN3 } \end{aligned}$ | F | Input capture input <br> This function is enabled when the input capture operation is input. These pins are available as ports when input capture input is not in use. |
| 90 | PF4/FRCK | F | Free-run timer external clock input pin This pin is available as a port when free-run timer external clock input is not in use. |
| $\begin{aligned} & \hline 91 \\ & 92 \\ & 93 \\ & 94 \\ & 95 \\ & 96 \end{aligned}$ | PGO/PPGO <br> PG1/PPG1 <br> PG2/PPG2 <br> PG3/PPG3 <br> PG4/PPG4 <br> PG5/PPG5 | F | PPG timer output <br> This function is enabled when PPG timer output is allowed. <br> These pins are available as ports when PPG timer output is not allowed. |
| 99 | PJ1/SDA | Q | ${ }^{12} \mathrm{C}$ interface I/O pin This function is enabled when the $\mathrm{I}^{2} \mathrm{C}$ interface is allowed to operate. While the $I^{2} \mathrm{C}$ interface is in operation, keep the port output set to Hi-Z. This pin is available as a port when the $\mathrm{I}^{2} \mathrm{C}$ interface is not in use. |
| 100 | PJo/SCL | Q | $I^{2} \mathrm{C}$ interface I/O pin <br> This function is enabled when the $I^{2} \mathrm{C}$ interface is allowed to operate. While the $I^{2} \mathrm{C}$ interface is in operation, keep the port output set to Hi-Z. This pin is available as a port when the $I^{2} \mathrm{C}$ interface is not in use. |
| 102 | PI5/SCK3/TO3 | P | UART3 clock I/O, Reload timer 3 output <br> When UART3 clock output is not allowed, reload timer 3 can be output by allowing it. <br> This pin is available as a port when neither UART3 clock output nor reload timer output is allowed. |
| 103 | PI4/SOT3 | P | UART3 data output <br> This function is enabled when UART3 data output is allowed. <br> This pin is available as a port when UART3 clock output is not allowed. |
| 104 | PI3/SIN3 | P | UART3 data input <br> Since this input is used more or less continuously while UART3 is engaged in input operations, output by the port needs to be stopped except when it is performed deliberately. <br> This pin is available as a port when UART3 output data input is not in use. |

(Continued)

## MB91F155/MB91154

| Pin No. | Pin name | Circuit type | Function |
| :---: | :---: | :---: | :---: |
| 105 | PI2/SCK2/TO2 | P | UART2 clock I/O, Reload timer 2 output <br> When UART2 clock output is not allowed, reload timer 2 can be output by allowing it. <br> This pin is available as a port when neither UART2 clock output nor reload timer output is allowed. |
| 106 | Pl1/SOT2 | P | UART2 data output <br> This function is enabled when UART2 data output is allowed. <br> This pin is available as a port when UART2 clock output is not allowed. |
| 107 | PIO/SIN2 | P | UART2 data input <br> Since this input is used more or less continuously while UART2 is engaged in input operations, output by the port needs to be stopped except when it is performed deliberately. <br> This pin is available as a port when UART2 data input is not in use. |
| 108 | PH5/SCK1/TO1 | P | UART1 clock I/O, Reload timer 1 output <br> When UART1 clock output is not allowed, reload timer 1 can be output by allowing it. <br> This pin is available as a port when neither UART1 clock output nor reload timer output is allowed. |
| 109 | PH4/SOT1 | P | UART1 data output <br> This function is enabled when UART1 data output is allowed. <br> This pin is available as a port when UART1 clock output is not allowed. |
| 110 | PH3/SIN1 | P | UART1 data input <br> Since this input is used more or less continuously while UART1 is engaged in input operations, output by the port needs to be stopped except when it is performed deliberately. <br> This pin is available as a port when UART1 data input is not in use. |
| 111 | PH2/SCK0/TO0 | P | UARTO clock I/O, Reload timer 0 output <br> When UART0 clock output is not allowed, reload timer 0 can be output by allowing it. <br> This pin is available as a port when neither UART0 clock output nor reload timer output is allowed. |
| 112 | PH1/SOTO | P | UART0 data output <br> This function is enabled when UARTO data output is allowed. <br> This pin is available as a port when UARTO clock output is not allowed. |
| 113 | PHO/SINO | P | UARTO data input <br> Since this input is used more or less continuously while UART0 is engaged in input operations, output by the port needs to be stopped except when it is performed deliberately. <br> This pin is available as a port when UART0 data input is not in use. |
| 114 | DREQ0/PL0 | F | DMA external transfer request input <br> Since this input is used more or less continuously when selected as a DMAC transfer factor, output by the port needs to be stopped except when it is performed deliberately. <br> This pin is available as a port when DMA external transfer request input is not in use. |

(Continued)

| Pin No. | Pin name | $\begin{gathered} \text { Circuit } \\ \text { type } \end{gathered}$ | Function |
| :---: | :---: | :---: | :---: |
| 115 | DACK0/PL1 | F | DMA external transfer request acceptance output This function is enabled when the DMAC external transfer request acceptance is allowed to be output. <br> This pin is available as a port when the DMAC transfer request acceptance is not allowed to be output. |
| 116 | DEOP0/PL2 | F | DMA external transfer end output This function is enabled when the end of DMAC external transfer is allowed to be output. |
| 117 | DREQ1/PL3 | F | DMA external transfer request input <br> Since this input is used more or less continuously when selected as a DMAC transfer factor, output by the port needs to be stopped except when it is performed deliberately. <br> This pin is available as a port when DMA external transfer request input is not in use. |
| 118 | DACK1/PL4 | F | DMA external transfer request acceptance output This function is enabled when the DMAC external transfer request acceptance is allowed to be output. <br> This pin is available as a port when DMAC transfer request acceptance output is not allowed. |
| 119 | DEOP1/PL5 | F | DMA external transfer end output This function is enabled when the end of DMAC external transfer is allowed to be output. |
| 120 | DREQ2/PL6 | F | DMA external transfer request input <br> Since this input is used more or less continuously when selected as a DMAC transfer factor, output by the port needs to be stopped except when it is performed deliberately. <br> This pin is available as a port when DMA external transfer request input is not in use. |
| 121 | DACK2/PL7 | F | DMA external transfer request acceptance output This function is enabled when the DMAC external transfer request acceptance is allowed to be output. <br> This pin is available as a port when DMAC transfer request acceptance output is not allowed. |
| $\begin{aligned} & 123 \\ & 124 \\ & 125 \end{aligned}$ | $\begin{aligned} & \text { DA2 } \\ & \text { DA1 } \\ & \text { DA0 } \end{aligned}$ | - | D/A converter output <br> This function is enabled when D/A converter output is allowed. |
| 126 | DAVS | - | Power supply pin for the D/A converter |
| 127 | DAVC | - | Power supply pin for the D/A converter |
| 128 | AV ${ }_{\text {cc }}$ | - | Vcc power supply for the A/D converter |
| 129 | AVRH | - | A/D converter reference voltage (high potential side) Be sure to turn on/off this pin with potential higher than AVRH applied to Vcc. |
| 130 | AVRL | - | A/D converter reference voltage (low potential side) |
| 131 | AVss | - | Vss power supply for the A/D converter |

(Continued)
(Continued)

| Pin No. | Pin name | Circuit type | Function |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 132 \\ & 133 \\ & 134 \\ & 135 \\ & 136 \\ & 137 \\ & 138 \\ & 139 \end{aligned}$ | ANO/PKO <br> AN1/PK1 <br> AN2/PK2 <br> AN3/PK3 <br> AN4/PK4 <br> AN5/PK5 <br> AN6/PK6 <br> AN7/PK7 | $N$ | A/D converter analog input <br> These pins are enabled when the AIC register is designated for analog input. <br> These pins are available as ports when A/D converter analog input is not in use. |
| 140 | Vcc2 | - | Backup power supply pin |
| 141 | BACKUP | G | Backup circuit protection signal input |
| $\begin{aligned} & \hline 142 \\ & 143 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{XOA} \\ & \mathrm{X} 1 \mathrm{~A} \end{aligned}$ | K | Low-speed clock ( 32 kHz ) oscillation pin |
| $\begin{array}{\|l\|} \hline 27,56,68, \\ 77,97,122 \end{array}$ | Vcc | - | Power supply pin ( $\mathrm{V}_{\mathrm{cc}}$ ) for digital circuit Always power supply pin (Vcc) must be connected to the power supply |
| $\begin{gathered} 9,26,44, \\ 59,98 \\ 101,144 \end{gathered}$ | Vss | - | Earth level (Vss) for digital circuit <br> Always power supply pin (Vss) must be connected to the power supply |

Note : On the majority of pins listed above, the I/O port and the resource I/O are multiplexed, such as XXXX/Pxx. When the port and the resource output compete against each other on these pins, priority is given to the resource.

## MB91F155/MB91154

I/O CIRCUIT TYPE

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| A |  | - High-speed oscillation circuit (16.5 MHz) <br> Oscillation feedback resistor $=$ approx. $1 \mathrm{M} \Omega$ |
| B |  | - CMOS hysteresis input pin CMOS hysteresis input (standby control not attached) Pullup resistor |
| C |  | - CMOS level I/O pin CMOS level output CMOS level input (attached with standby control) $\mathrm{loL}=4 \mathrm{~mA}$ |
| F |  | - CMOS hysteresis I/O pin CMOS level output CMOS hysteresis input (attached with standby control) $\mathrm{loL}=4 \mathrm{~mA}$ |

(Continued)

## MB91F155/MB91154

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| G |  | - CMOS level input pin CMOS level input (standby control not attached) |
| H |  | - CMOS hysteresis I/O pin with pullup control CMOS level output CMOS level input (standby control not attached) Pullup resistance $=$ approx. $50 \mathrm{k} \Omega$ (Typ.) $\mathrm{loL}=4 \mathrm{~mA}$ |
| K |  | - Clock oscillation circuit (32 kHz) |
| N |  | - Analog/CMOS level I/O pin. CMOS level output CMOS level input (attached with standby control) Analog input (Analog input is enabled when AIC's corresponding bit is set to " 1. ") $\mathrm{loL}=4 \mathrm{~mA}$ |

(Continued)

## MB91F155/MB91154

(Continued)

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| 0 |  | - CMOS hysteresis I/O pin with pullup control CMOS level output CMOS hysteresis input (attached with standby control) Pullup resistance $=$ approx. $50 \mathrm{k} \Omega$ (Typ.) $\mathrm{loL}=4 \mathrm{~mA}$ |
| P |  | - CMOS hysteresis I/O pin with pullup control. CMOS level output (attached with open drain control) CMOS hysteresis input (attached with standby control) Pullup resistance $=$ approx. $50 \mathrm{k} \Omega$ (Typ.) $\mathrm{loL}=4 \mathrm{~mA}$ |
| Q |  | - Open drain I/O pin <br> - 5 V tolerance of voltage <br> - CMOS hysteresis input (attached with standby control) $\mathrm{loL}=15 \mathrm{~mA}$ |

## MB91F155/MB91154

## ■ HANDLING DEVICES

## 1. Preventing Latchup

In CMOS ICs, applying voltage higher than $\mathrm{V}_{\mathrm{cc}}$ or lower than $\mathrm{V}_{\text {ss }}$ to input/output pin or applying voltage over rating across $\mathrm{Vcc}_{\text {co }}$ and V ss may cause latchup.
This phenomenon rapidly increases the power supply current, which may result in thermal breakdown of the device. Make sure to prevent the voltage from exceeding the maximum rating.

## 2. Treatment of Pins

- Treatment of unused pins

Unused pins left open may cause malfunctions. Make sure to connect them to pull-up or pull-down resistors.

- Treatment of open pins

Be sure to use open pins in open state.

- Treatment of output pins

Shortcircuiting an output pin with the power supply or with another output pin or connecting a large-capacity load may causes a flow of large current. If this conditions continues for a lengthy period of time, the device deteriorates. Take great care not to exceed the absolute maximum ratings.

- Mode pins (MDO-MD2)

These pins should be used directly connected to either Vcc or Vss. In order to prevent noise from causing accidental entry into test mode, keep the pattern length as short as possible between each mode pin and $\mathrm{V}_{\mathrm{cc}}$ or Vss on the board and connect them with low impedance.

- Power supply pins

When there are several $V_{c c}$ and $V_{s s}$ pins, each of them is equipotentially connected to its counterpart inside of the device, minimizing the risk of malfunctions such as latch up. To further reduce the risk of malfunctions, to prevent EMI radiation, to prevent strobe signal malfunction resulting from creeping-up of ground level and to observe the total output current standard, connect all $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\text {ss }}$ pins to the power supply or GND.
It is preferred to connect Vcc and Vss of MB91F15*/MB9115* to power supply with minimal impedance possible.
It is also recommended to connect a ceramic capacitor as a bypass capacitor of about $0.1 \mu \mathrm{~F}$ between V cc and Vss at a position as close as possible to MB91F155/MB91154.

- Crystal oscillator circuit

Noises around X0, X1, X0A, and X1A pins may cause malfunctions of MB91F155/MB91154. In designing the PC board, layout X0, X1 (X0A, X1A) and crystal oscillator (or ceramic oscillator) and bypass capacitor for grounding as close as possible.
It is strongly recommended to design PC board so that $\mathrm{X} 0, \mathrm{X} 1, \mathrm{X} 0 \mathrm{~A}$, and X 1 A pins are surrounded by grounding area for stable operation.
The MB91F155 and MB91154 devices do not contain a feedback resistor. To use the clock function, you need to connect an external resistor.


## 3. Precautions

## - External Reset Input

It takes at least 5 machine cycle to input " L " level to the RST pin and to ensure inner reset operation properly.

- External Clocks

When using an external clock, normally, a clock of which the phase is opposite to that of X 0 must be supplied

## MB91F155/MB91154

to the X0 and X1 pins simultaneously. However, when using the clock along with STOP (oscillation stopped) mode, the X 1 pin stops when " H " is input in STOP mode. To prevent one output from competing against another, an external resistor of about $1 \mathrm{k} \Omega$ should be provided.

The following figure shows an example usage of an external clock.
Figure 2.1 An example usage of an external clock


## 4. Care During Powering Up

- When powering up

When turning on the power supply, never fail to start from setting the RST pin to "L" level. And after the power supply voltage goes to Vcc level, at least after ensuring the time for 5 machine cycle, then set to "H" level.

- Source oscillation input

At turning on the power supply, never fail to input the clock before cancellation of the oscillation stabilizing waiting.

- Power on resetting

When powering up or when turning the power back on after the supply voltage drops below the operation assurance range, be sure to reset the power.

- Power on sequence (When Vcc2 is connected to Vcc)

Turn on the power in the order of Vcc, AVcc and AVRH. The power should be disconnected in inverse order.

- Even when an AD converter is not in use, connect AVcc to the Vcc level and AVss to the Vss level.
- Even when a DA converter is not in use, connect DAVC to the Vcc level and DAVS to the Vss level.


## 5. Powering Up and Backup Mode

This product type has a backup RAM and a Vcc2 power supply dedicated to the calendar macro. With respect to the Vcc2 and backup pin, adhere to the following :

- When turning on only Vcc2 with Vcc turned off, be sure that the BACK UP pin is on the "L" level.
- Be sure that the BACK UP pin reaches the "H" level after Vcc is turned on. When Vcc is off, the BACK UP pin must be on the "L" level.
- When setting the BACK UP pin from the " H " to " L " level, be sure that the CPU is in stop mode.



## MB91F155/MB91154

## 6. When the Clock Function (Calendar Macro) Is Not in Use

When using only the internal backup RAM (the clock function not in use), the clock oscillation pin must be configured as shown next.


This product type does not allow the clock crystal oscillator to be stopped with software.

## MB91F155/MB91154

## BLOCK DIAGRAM



## MB91F155/MB91154



## MB91F155/MB91154

## CPU CORE

## 1. Memory Space

The FR family has a logical address space of 4 Gbytes ( $2^{32}$ bytes) and the CPU linearly accesses the memory space.

## - Direct addressing area

The following area in the address space is used for I/O.
This area is called direct addressing area and an operand address can be specified directly in an instruction. The direct addressing area varies with the data size to be accessed as follows :
$\rightarrow$ byte data access: $0-0 \mathrm{FF}$ н
$\rightarrow$ half word data access : $0-1 \mathrm{FF}_{\mathrm{H}}$
$\rightarrow$ word data access: $0-3 \mathrm{FF}_{\mathrm{H}}$
2. Memory Map


Note : External areas are not accessible in single-chip mode.

- MB91154 Memory Space


Note : External areas are not accessible in single-chip mode.

## MB91F155/MB91154

## 3. Registers

The family of FR microcontrollers has two types of registers : the registers residing in the CPU which are dedicated to applications and the general-purpose registers residing in the memory.

## - Dedicated registers :

Program counter (PC) : A 32-bit register to indicate the location where an instructions is stored.
Program status (PS) : A 32-bit register to store a register pointer or a condition code.
Tablebase register (TBR) : Holds the vector table lead address used when EIT (exceptions/interrupt/ trap) is processed.
Return pointer (RP)
: Holds the address to return from a subroutine to.
System stack pointer (SSP) : Points to the system stack space.
User stack pointer (USP) : Points to the user stack space.
Multiplication and division result register (MDH/MDL) : A 32-bit multiplication and division register.


## - Program status (PS)

The PS register holds program status and is further divided into three registers which are a Condition Code Register (CCR) , a System condition Code Register (SCR) , and an Interrupt Level Mask register (ILM) .


## MB91F155/MB91154

## - Condition Code Register (CCR)

S flag : Designates the stack pointer for use as R15.
I flag : Controls enabling and disabling of user interrupt requests.
N flag : Indicates the sign when arithmetic operation results are considered to be an integer represented by 2's complement.
Z flag : Indicates if arithmetic results were "0."
V flag : Considers the operand used for an arithmetic operation to be an integer represented by 2's complement and indicates if the operation resulted in an overflow.
C flag : Indicates whether or not an arithmetic operation resulted in a carry or a borrow from the most significant bit.

- System condition Code Register (SCR)

T flag : Designates whether or not to enable step trace trap.

- Interrupt Level Mask register (ILM)

ILM4 to ILM0 : Holds an interrupt level mask value to be used for level masking.
An interrupt request is accepted only if the corresponding interrupt level among interrupt requests input to the CPU is higher than the value indicated by the ILM register.

| ILM4 | ILM3 | ILM2 | ILM1 | ILM0 | Interrupt level | High-Low |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | Higher <br> Lower |
| $\vdots$ 0 |  |  |  |  | ! |  |
| 0 | 1 | 0 | 0 | 0 | 15 |  |
|  |  | ! |  |  | ! |  |
| 1 | 1 | 1 | 1 | 1 | 31 |  |

## MB91F155/MB91154

■ GENERAL-PURPOSE REGISTERS
General-purpose registers are CPU registers R0 through R15 and used as accumulators during various operations and as memory access pointers (fields indicating addresses).

## - Register Bank Configuration



Of the 16 general-purpose registers, the following registers are assumed for specific applications. For this reason, some instructions are enhanced.

R13: Virtual accumulator (AC)
R14 : Frame pointer (FP)
R15: Stack pointer (SP)
Initial values to which R0 through R14 are reset are not defined. The initial value of R15 is 0000 0000н (the SSP value).

## MB91F155/MB91154

## SETTING MODE

## 1. Mode Pins

As shown in Table 1 three pins, MD2, 1, and 0 are used to indicate an operation.
Table 1 Mode pins and set modes

| Mode pin |  |  | Mode name | Reset vector access area | External data bus width |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MD2 | MD1 | MDO |  |  |  |  |
| 0 | 0 | 0 | External vector mode 0 | External | 8 bits | External ROM bus mode |
| 0 | 0 | 1 | External vector mode 1 | External | 16 bits | Elernal ROMbus |
| 0 | 1 | 0 | External vector mode 2 | External | 32 bits | Not available on this product type |
| 0 | 1 | 1 | External vector mode | Internal | (Mode register) | Single-chip mode |
| 1 | - | - | - | - | - | Not available |

## 2. Mode Data

The data which the CPU writes to "0000 07FFh" after reset is called mode data.
It is the mode register (MODR) that exists at "0000 07FFн." Once a mode is set in this register, operations will take place in that mode. The mode register can be written only once after reset.
The mode specified in the register is enabled immediately after it is written.

[bits 7 and 6] : M1, M0
These are bus mode setting bits. Specify the bus mode to be set to after writing to the mode register.

| M1 | M0 | Function | Remarks |
| :---: | :---: | :--- | :--- |
| 0 | 0 | Single-chip mode |  |
| 0 | 1 | Internal ROM-external bus mode |  |
| 1 | 0 | External ROM-external bus mode |  |
| 1 | 1 | - | Setting not allowed |

[bits 5 to 0] :
These bits are reserved for the system.
" 0 " should be written to these bits at all times.

## MB91F155/MB91154

## [Precautions When Writing to the MODR]

Before writing to the MODR, be sure to set AMDO through 5 and determine the bus width in each CS (Chip Select) area.
The MODR does not have bus width setting bits.
The bus width value set with mode pins MD2 through 0 is enabled before writing to the MODR and the bus width value set with BW1 and 0 of AMD0 through 5 is enabled after writing to the MODR.
For example, the external reset vector is normally executed with area 0 (the area where $\overline{\mathrm{CSO}}$ is active) and the bus width at that time is determined by pins MD 2 through 0 . Suppose that the bus width is set to 32 or 16 bits in MD2 though 0 but no value is specified in AMD 0 . If the MODR is written in this state, area 0 then switches to 8 -bit bus mode and operates the bus since the initial bus width in AMDO is set to 8 bits. This causes a malfunction.
In order to prevent this type of problem, AMD0 through 5 must always be set before writing to the MODR.


## MB91F155/MB91154

I/O MAP

| Address | Register |  |  |  | Block |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | +0 | +1 | +2 | +3 |  |
| 000000н | PDR3 (R/W) $X X X X X X X X$ | PDR2 (R/W) XXXXXXXX | - |  | Port Data Register |
| 000004н | - | PDR6 (R/W) XXXXXXXX | PDR5 (R/W) $X X X X X X X X$ | $\begin{aligned} & \text { PDR4 (R/W) } \\ & \text { XXXXXXXX } \end{aligned}$ |  |
| 000008н | - |  |  | $\begin{aligned} & \hline \text { PDR8 (R/W) } \\ & \text { - XXXXXXX } \end{aligned}$ |  |
| $00000 \mathrm{CH}_{\text {H }}$ | - |  |  |  |  |
| 000010н | PDRF (R/W) $---X X X X X$ | PDRE (R/W) XXXXXXXX | PDRD (R/W) XXXXXXXX | PDRC (R/W) XXXXXXX XXXXXXXX |  |
| 000014H | PDRJ (R/W) | $\begin{aligned} & \hline \text { PDRI (R/W) } \\ & \text { - - XXXXXX } \end{aligned}$ | $\begin{aligned} & \hline \text { PDRH (R/W) } \\ & - \text { - XXXXXX } \end{aligned}$ | PDRG (R/W) - - XXXXXX |  |
| 000018н | - |  | PDRL (R/W) XXXXXXXX | $\begin{aligned} & \text { PDRK (R/W) } \\ & \text { XXXXXXXX } \end{aligned}$ |  |
| 00001拓 | $\begin{aligned} & \text { SSR0 (R, R/W) } \\ & 00001000 \end{aligned}$ | $\begin{gathered} \text { SIDRO/SODR0 } \\ (R, W) \\ \text { XXXXXXXX } \end{gathered}$ | $\begin{aligned} & \text { SCRO (R/W, W) } \\ & 00000100 \end{aligned}$ | $\begin{gathered} \text { SMR0 (R/W) } \\ 00000-00 \end{gathered}$ | UART0 |
| 000020н | SSR1 (R, R/W) 00001000 | $\begin{gathered} \hline \text { SIDR1/SODR1 } \\ (R, W) \\ \text { XXXXXXXX } \end{gathered}$ | SCR1 (R/W, W) 00000100 | SMR1 (R/W) $00000-00$ | UART1 |
| 000024H | $\begin{aligned} & \text { SSR2 (R, R/W) } \\ & 00001000 \end{aligned}$ | $\begin{gathered} \hline \text { SIDR2/SODR2 } \\ (R, W) \\ \text { XXXXXXXX } \end{gathered}$ | $\begin{aligned} & \text { SCR2 (R/W, W) } \\ & 00000100 \end{aligned}$ | $\begin{aligned} & \text { SMR2 (R/W) } \\ & 00000-00 \end{aligned}$ | UART2 |
| 000028н | $\begin{aligned} & \text { SSR3 (R, R/W) } \\ & 00001000 \end{aligned}$ | $\begin{gathered} \hline \text { SIDR3/SODR3 } \\ (R, W) \\ \text { XXXXXXXX } \end{gathered}$ | $\begin{aligned} & \text { SCR3 (R/W, W) } \\ & 00000100 \end{aligned}$ | SMR3 (R/W) $00000-00$ | UART3 |
| 00002С ${ }_{\text {¢ }}$ | TMRLRO (W) XXXXXXXX XXXXXXXX |  | TMR0 (R) XXXXXXXX XXXXXXXX |  | Reload Timer 0 |
| 000030н | - |  | TMCSR0 (R/W) - - - 000000000000 |  |  |
| 000034H | TMRLR1 (W) XXXXXXXX XXXXXXXX |  | TMR1 (R) <br> XXXXXXXX XXXXXXXX |  | Reload Timer 1 |
| 000038н | - |  | TMCSR1 (R/W) <br> -- - 000000000000 |  |  |
| 00003Сн | TMRLR2 (W) <br> XXXXXXXX XXXXXXXX |  | TMR2 (R) XXXXXXXX XXXXXXXX |  | Reload Timer 2 |
| 000040н | - |  | TMCSR2 (R/W) - - - 000000000000 |  |  |

(Continued)

## MB91F155/MB91154

| Address | Register |  |  |  | Block |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 000044 | TMRLR3 (W) XXXXXXXX XXXXXXXX |  | $\begin{gathered} \text { TMR3 (R) } \\ \text { XXXXXXXX XXXXXXX } \end{gathered}$ |  |  |
| 000048н | - |  | TMCSR3 (R/W) <br> - - - 000000000000 |  |  |
| 00004Сн | $\begin{gathered} \text { CDCR1 (R/W) } \\ 0--0000 \end{gathered}$ | - | $\begin{gathered} \text { CDCRO (R/W) } \\ 0--0000 \end{gathered}$ | - | Communications prescaler 1 |
| 000050н | $\begin{gathered} \text { CDCR3 (R/W) } \\ 0--0000 \end{gathered}$ | - | $\begin{gathered} \text { CDCR2 (R/W) } \\ 0--0000 \end{gathered}$ | - |  |
| $\begin{gathered} \hline 000054 \text { н } \\ \text { to } \\ 000058 \text { н } \end{gathered}$ | - |  |  |  | Reserved |
| 00005Сн | $\begin{aligned} & \text { RCR1 (W) } \\ & 00000000 \end{aligned}$ | $\begin{aligned} & \hline \text { RCRO (W) } \\ & 00000000 \end{aligned}$ | $\begin{aligned} & \hline \text { UDCR1 (R) } \\ & 00000000 \end{aligned}$ | $\begin{aligned} & \hline \text { UDCRO (R) } \\ & 00000000 \end{aligned}$ | 8/16 bit U/D Counter |
| 000060н | $\begin{aligned} & \text { CCRHO (R/W) } \\ & 00000000 \end{aligned}$ | $\begin{gathered} \text { CCRLO (R/W, W) } \\ -000 \times 000 \end{gathered}$ | - | $\begin{aligned} & \text { CSRO (R/W, R) } \\ & 00000000 \end{aligned}$ |  |
| 000064 | $\begin{aligned} & \text { CCRH1 (R/W) } \\ & -0000000 \end{aligned}$ | $\begin{gathered} \text { CCRL1 (R/W, W) } \\ -000 \times 000 \end{gathered}$ | - | $\begin{aligned} & \text { CSR1 (R/W, R) } \\ & 00000000 \end{aligned}$ |  |
| 000068н | IPCP1 (R) <br> XXXXXXXX XXXXXXXX |  | $\begin{gathered} \text { IPCP0 (R) } \\ \text { XXXXXXXXXXXXXXX } \end{gathered}$ |  | 16 bit ICU |
| 00006CH | IPCP3 (R) <br> XXXXXXXX XXXXXXXX |  | $\begin{gathered} \text { IPCP2 (R) } \\ \text { XXXXXXXXXXXXXXX } \end{gathered}$ |  |  |
| 000070н | - | $\begin{aligned} & \text { ICS23 (R/W) } \\ & 00000000 \end{aligned}$ | - | $\begin{aligned} & \text { ICS01 (R/W) } \\ & 00000000 \end{aligned}$ |  |
| 000074 | OCCP1 (R/W) XXXXXXXX XXXXXXXX |  | OCCPO (R/W) XXXXXXXX XXXXXXXX |  | 16 bit OCU |
| 000078 ${ }^{\text {H }}$ | $\begin{gathered} \text { OCCP3 (R/W) } \\ X X X X X X X X X X X X X \end{gathered}$ |  | $\begin{gathered} \text { OCCP2 (R/W) } \\ \text { XXXXXXX XXXXXXXX } \end{gathered}$ |  |  |
| 00007Сн | OCCP5 (R/W) XXXXXXXX XXXXXXXX |  | OCCP4 (R/W) XXXXXXXX XXXXXXXX |  |  |
| 000080н | OCCP7 (R/W) XXXXXXXX XXXXXXXX |  | OCCP6 (R/W) XXXXXXXX XXXXXXXX |  |  |
| 000084н | $\begin{gathered} \text { OCS2, } 3 \text { (R/W) } \\ \text { XXX00000 0000XX00 } \end{gathered}$ |  | $\begin{gathered} \text { OCSO, } 1 \text { (R/W) } \\ \text { XXX00000 0000XX00 } \end{gathered}$ |  |  |
| 000088н | $\begin{gathered} \text { OCS6, } 7 \text { (R/W) } \\ \text { XXX00000 0000XX00 } \end{gathered}$ |  | $\begin{gathered} \text { OCS4, } 5(\mathrm{R} / \mathrm{W}) \\ \text { XXX00000 } 0000 \times X 00 \end{gathered}$ |  |  |
| $00008 \mathrm{CH}_{\text {H }}$ | TCDT (R/W) 0000000000000000 |  | $\begin{gathered} \text { TCCS (R/W) } \\ 0----00000000 \end{gathered}$ |  | 16 bit Freerun Timer |
| 000090н | $\begin{gathered} \text { STPR0 (R/W) } \\ 0000---- \end{gathered}$ | $\begin{aligned} & \hline \text { STPR1 (R/W) } \\ & 00000000 \end{aligned}$ | $\begin{gathered} \hline \text { STPR2 (R/W) } \\ 000000-- \end{gathered}$ | - | Stop Register 0, 1, 2 |
| 000094н | GCN1 (R/W)0011001000010000 |  | - | $\begin{gathered} \hline \text { GCN2 (R/W) } \\ 00000000 \end{gathered}$ | PPG ctl |

(Continued)

## MB91F155/MB91154


(Continued)

## MB91F155/MB91154

| Address | Register |  |  |  | Block |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0000F4н | $\begin{gathered} \hline \text { PCRI (R/W) } \\ --000000 \end{gathered}$ | $\begin{gathered} \hline \text { PCRH (R/W) } \\ --000000 \end{gathered}$ | $\begin{gathered} \hline \text { PCRD (R/W) } \\ 00000000 \end{gathered}$ | $\begin{gathered} \hline \text { PCRC (R/W) } \\ 00000000 \end{gathered}$ | Pull Up Control |
| 0000F8н | $\begin{aligned} & \text { OCRI (R/W) } \\ & --000000 \end{aligned}$ | $\begin{gathered} \text { OCRH (R/W) } \\ --000000 \end{gathered}$ | - |  | Opendrain Control |
| 0000FCH | $\begin{gathered} \text { DDRF (R/W) } \\ ---00000 \end{gathered}$ | $\begin{aligned} & \text { DDRE (R/W) } \\ & 00000000 \end{aligned}$ | $\begin{aligned} & \hline \text { DDRD (R/W) } \\ & 00000000 \end{aligned}$ | $\begin{gathered} \hline \text { DDRC (R/W) } \\ 00000000 \end{gathered}$ | Data Direction Register |
| 000100н | - | $\begin{aligned} & \hline \text { DDRI (R/W) } \\ & -0000000 \end{aligned}$ | $\begin{gathered} \hline \text { DDRH (R/W) } \\ --000000 \end{gathered}$ | $\begin{gathered} \hline \text { DDRG (R/W) } \\ --000000 \end{gathered}$ |  |
| 000104н | - |  | $\begin{gathered} \hline \text { DDRL (R/W) } \\ 00000000 \end{gathered}$ | $\begin{aligned} & \hline \text { DDRK (R/W) } \\ & 00000000 \end{aligned}$ |  |
| $\begin{aligned} & 000108 \mathrm{H} \\ & \text { to } \\ & 00011 \mathrm{C}_{\mathrm{H}} \end{aligned}$ | - |  |  |  | Reserved |
| 000120н | $\begin{aligned} & \hline \text { IBCR (R/W) } \\ & 00000000 \end{aligned}$ | $\begin{aligned} & \hline \text { IBSR (R) } \\ & 00000000 \end{aligned}$ | IADR (R/W) - XXXXXXX | $\begin{aligned} & \text { ICCR (R/W) } \\ & -- \text { OXXXXX }^{\prime} \end{aligned}$ | ${ }^{2} \mathrm{C}$ Interface |
| 000124 | - | $\begin{aligned} & \text { IDAR (R/W) } \\ & \text { XXXXXXXX } \end{aligned}$ | - |  |  |
| $\begin{gathered} 000128 \mathrm{H} \\ \text { to } \\ 0001 \mathrm{FC} \end{gathered}$ | - |  |  |  | Reserved |
| 000200н | DPDP (R/W) |  |  |  | DMAC |
| 000204н | DACSR (R/W)0000000000000000000000000000000 |  |  |  |  |
| 000208н | DATCR (R/W)XXXXXXXX XXXX0000 XXXX0000 XXXX0000 |  |  |  |  |
| $00020 \mathrm{CH}^{\text {H }}$ | - |  |  |  |  |
| 000210н | $\begin{gathered} \hline \text { CAC (R/W) } \\ 00000000 \end{gathered}$ | CA1 (R/W) $--X X X X X X$ | $\begin{aligned} & \text { CA2 (R/W) } \\ & --X X X X X X \end{aligned}$ | $\begin{gathered} \text { CA3 (R/W) } \\ ---X X X X X \end{gathered}$ | Calendar |
| 000214 | $\begin{gathered} \text { CA4 (R/W) } \\ -- \text { XXXXX }^{2} \end{gathered}$ | $\begin{gathered} \text { CA5 (R/W) } \\ -\ldots-\text { XXX } \end{gathered}$ | $\begin{gathered} \text { CA6 (R/W) } \\ -\cdot-\text { - XXXX } \end{gathered}$ | $\begin{gathered} \text { CA7 (R/W) } \\ -\quad \text { XXXXXXX } \end{gathered}$ |  |
| 000218н | - |  |  |  | Reserved |
| 00021信 | - |  |  | $\begin{aligned} & \text { CAS (R/W) } \end{aligned}$ | Calendar |
| $\begin{gathered} 000220_{H} \\ \text { to } \\ 0003 E C_{H} \end{gathered}$ | - |  |  |  | Reserved |

(Continued)

## MB91F155/MB91154


(Continued)

## MB91F155/MB91154

(Continued)


## MB91F155/MB91154

| Address | Register |  |  | Block |
| :---: | :---: | :---: | :---: | :---: |
| 0007FCH | - | LER (W) | MODR (W) | Little Endian Regis- <br> ter <br> XXXXXXXX <br> Mode Register |

Note : Do not execute RMW instructions on registers having a write-only bit.
RMW instructions (RMW : Read Modify Write)

| AND | Rj, @Ri | OR | Rj, @Ri | EOR | Rj, @Ri |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANDH | Rj, @Ri | ORH | Rj, @Ri | EORH | Rj, @Ri |
| ANDB | Rj, @Ri | ORB | Rj, @Ri | EORB | Rj, @Ri |
| BANDL | \#u4, @Ri | BORL | \#u4, @Ri | BEORL | \#u4, @Ri |
| BANDH | \#u4, @Ri | BORH | \#u4, @Ri | BEORH | \#u4, @Ri |

Data is undefined in "Reserved" or (-) areas.
(): Access

R/W: Read/Write enabled
R: Read only
W: Write only
-: Not in use
X: Undefined

INTERRUPT FACTORS AND ASSIGNMENT OF INTERRUPT VECTORS AND RESISTERS

| Factor | Interrupt No. |  | Interrupt level | Offset | Default TBR address |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Decimal | Hex. |  |  |  |
| Reset | 0 | 00 | - | 3FCH | 000FFFFFCH |
| Reserved for the system | 1 | 01 | - | 3F8H | 000FFFFF8н |
| Reserved for the system | 2 | 02 | - | 3F4H | 000FFFFF4 ${ }_{\text {H }}$ |
| Reserved for the system | 3 | 03 | - | 3F0H | 000FFFFF0н |
| Reserved for the system | 4 | 04 | - | 3ECH | 000FFFECH |
| Reserved for the system | 5 | 05 | - | 3E8н | 000FFFE8 ${ }_{\text {н }}$ |
| Reserved for the system | 6 | 06 | - | 3E4н | 000FFFFE4 ${ }_{\text {H }}$ |
| Reserved for the system | 7 | 07 | - | 3E0H | 000FFFFEOH |
| Reserved for the system | 8 | 08 | - | 3DCH | 000FFFDCH |
| Reserved for the system | 9 | 09 | - | 3D8н | 000FFFD8 ${ }_{\text {н }}$ |
| Reserved for the system | 10 | 0A | - | 3D4H | 000FFFFD4 ${ }_{\text {н }}$ |
| Reserved for the system | 11 | 0B | - | 3D0н | 000FFFFD0н |
| Reserved for the system | 12 | OC | - | 3СС ${ }_{\text {H }}$ | 000FFFFCCH |
| Reserved for the system | 13 | 0D | - | 3C8H | 000FFFFC8 |
| Undefined instruction exception | 14 | 0E | - | 3C4н | 000FFFFC4 ${ }_{\text {н }}$ |
| Reserved for the system | 15 | OF | - | 3 COH | 000FFFFC0 ${ }_{\text {н }}$ |
| External interrupt 0 | 16 | 10 | ICR00 | 3BCH | 000FFFFBCH |
| External interrupt 1 | 17 | 11 | ICR01 | 3B8н | 000FFFFB8 |
| External interrupt 2 | 18 | 12 | ICR02 | 3В4н | 000FFFFB4 |
| External interrupt 3 | 19 | 13 | ICR03 | 3B0н | 000FFFFB0н |
| External interrupt 4 | 20 | 14 | ICR04 | ЗАСн | 000FFFACH |
| External interrupt 5 | 21 | 15 | ICR05 | 3А8н | 000FFFA8н |
| External interrupt 6 | 22 | 16 | ICR06 | 3A4н | 000FFFFA4 ${ }_{\text {¢ }}$ |
| External interrupt 7 | 23 | 17 | ICR07 | 3АО ${ }_{\text {H }}$ | 000FFFA0н |
| External interrupts 8-15 | 24 | 18 | ICR08 | 39 CH | 000FFF9С ${ }_{\text {н }}$ |
| Reserved for the system | 25 | 19 | - | 398H | 000FFF98 |
| UART0 (receiving complete) | 26 | 1A | ICR10 | 394 | 000FFF94н |
| UART1 (receiving complete) | 27 | 1B | ICR11 | 390н | 000FFF90 ${ }_{\text {H }}$ |
| UART2 (receiving complete) | 28 | 1 C | ICR12 | 38 CH | 000FFF8C ${ }_{\text {н }}$ |
| UART3 (receiving complete) | 29 | 1D | ICR13 | 388н | 000FFF88 ${ }_{\text {н }}$ |
| Reserved for the system | 30 | 1E | - | 384н | 000FFF884 |
| UART0 (sending complete) | 31 | 1F | ICR15 | 380 H | 000FFF88 ${ }_{\text {H }}$ |
| UART1 (sending complete) | 32 | 20 | ICR16 | 37 CH | $000 \mathrm{FFF} 7 \mathrm{CH}_{\text {н }}$ |
| UART2 (sending complete) | 33 | 21 | ICR17 | 378н | 000FFF78н |

(Continued)

## MB91F155/MB91154

| Factor | Interrupt No. |  | Interrupt | Offset | $\begin{array}{c}\text { Default TBR } \\ \text { address }\end{array}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Level |  |  |  |  |$)$

(Continued)

## MB91F155/MB91154

(Continued)

| Factor | Interrupt No. |  | Interrupt level | Offset | Default TBRaddress |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Decimal | Hex. |  |  |  |
| Reserved for the system (used by REALOS*) | 64 | 40 | - | 2FCH | 000FFEFCH |
| Reserved for the system (used by REALOS*) | 65 | 41 | - | 2F8н | 000FFEF8\% |
| Reserved for the system | 66 | 42 | - | 2F4н | 000FFEFF4 ${ }_{\text {H }}$ |
| Reserved for the system | 67 | 43 | - | 2F0н | 000FFEFOH |
| Reserved for the system | 68 | 44 | - | 2 ECH | 000FFEECH |
| Reserved for the system | 69 | 45 | - | 2Е8н | 000FFEE8H |
| Reserved for the system | 70 | 46 | - | 2Е4н | 000FFEEE4 |
| Reserved for the system | 71 | 47 | - | 2 EOH | 000FFEEOH |
| Reserved for the system | 72 | 48 | - | 2DCн | 000FFEDCн |
| Reserved for the system | 73 | 49 | - | 2D8н | 000FFED8н |
| Reserved for the system | 74 | 4A | - | 2D4H | 000FFED4н |
| Reserved for the system | 75 | 4B | - | 2D0н | 000FFEDOн |
| Reserved for the system | 76 | 4C | - | 2 CCH | 000FFECCH |
| Reserved for the system | 77 | 4D | - | 2С8н | 000FFEC8H |
| Reserved for the system | 78 | 4E | - | 2С4 | 000FFEC4 ${ }_{\text {¢ }}$ |
| Reserved for the system | 79 | 4F | - | 2 COH | 000FFECOH |
| Used with the INT instruction | $\begin{gathered} 80 \\ \text { to } \\ 255 \end{gathered}$ | $\begin{aligned} & 50 \\ & \text { to } \\ & \text { FF } \end{aligned}$ | - | $\begin{gathered} 2 \mathrm{BCH} \\ \text { to } \\ 00 \mathrm{O}_{\mathrm{H}} \end{gathered}$ | $\begin{aligned} & \text { O00FFEBCH } \\ & \text { to } \\ & 000 \text { FFCOOH } \end{aligned}$ |

*: REALOS/FR uses 0X40 and 0X41 interrupts for system codes.

## MB91F155/MB91154

## ■ PERIPHERAL RESOURCES

## 1. I/O Port

(1) Port Block Diagram

This LSI is available as an I/O port when the resource associated with each pin is set not to use a pin for input/ output.
The pin level is read from the port (PDR) when it is set for input. When the port is set for output, the value in the data register is read. The same also applies to reload by read modify write.
When switching from input to output, output data is set in the data register beforehand. However, if a read modify write instruction (such as bit set) is used at that time, keep in mind that it is the input data from the pin that is read, not the latch value of the data register.

## - Basic I/O Port



Figure PORT-1 Basic port block

The I/O port consists of the PDR (Port Data Register) and the DDR (Data Direction Register) . In input mode (DDR = " 0 ") $\rightarrow$ PDR read: Reads the level of the corresponding external pin. PDR write : Writes the set value to the PDR.
In output mode (DDR="1") $\rightarrow$ PDR read: Reads the PDR value.
PDR write: Outputs the PDR value to the corresponding external pin.

Notes: AIC controls switching between the resource and port of the analog pin (A/D) .
AICK (Analog Input Control register on port-K)
The register controls whether port K should be used for analog input or as a general-purpose port.
0 : General-purpose port
1 : Analog input (A/D)

## MB91F155/MB91154

- I/O Port (attached with a pullup resistor)


Figure PORT-2 Port block attached with a pullup resistor

## Notes:

- Pullup resistor control register (PCR) R/W

Controls turning the pullup resistor on/off.
0 : Pullup resistor disabled
1 : Pullup resistor enabled

- In stop mode priority is also given to the setting of the pullup resistor control register.
- This function is not available when a relevant pin is in use as an external bus pin. Do not write "1" to this register.


## MB91F155/MB91154

## - I/O Port (attached with the open drain output function and a pullup resistor)



Figure PORT-3 Port block attached with the open drain output function and a pullup resistor

## Notes:

- Pullup resistor setup register (PCR) R/W

Controls turning the pullup resistor on/off.
0 : Pullup resistor disabled
1 : Pullup resistor enabled

- Open drain control register (ODCR) R/W

Controls open drain in output mode.
0 : Standard output port during output mode
1 : Open-drain output port during output mode
This register has no significance in input mode (output $\mathrm{Hi}-\mathrm{Z}$ ) . Input/output mode is determined by the direction register (DDR) .

- Priority is also given to the setting of the pullup resistor control register in stop mode.
- When a relevant pin is used as an external bus pin, neither function is available. Do not write "1" to either register.


## MB91F155/MB91154

- I/O Port (open drain)


Figure PORT-4 Port block attached with a pullup resistor
Notes:

- When using as an input port or for resource input, set the PDR and resource output to "1."
- During read by RMW, it is the PDR value that is read, not the pin value.


## MB91F155/MB91154

(2) Register Descriptions

## - Port Data Register (PDR)

| PDR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Address: 000001н | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | $\begin{array}{llllllllll} & 7 & \\ \text { PDR3 } & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & \text { Initial value Access }\end{array}$

Address : 000000 H

| P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

PDR4
Address: 000007H

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | PDR5

Address: 000006H

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| P57 | P56 | P55 | P54 | P53 | P52 | P51 | P50 | PDR6

Address : 000005H

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | PDR8

Address : 00000В н

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | P86 | P85 | P84 | P83 | P82 | P81 | P80 | PDRC

Address: 000013н

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | PDRD

Address : 000012н

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 |

PDRE
Address: 000011н

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 |

PDRF
Address: 000010H

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | PF4 | PF3 | PF2 | PF1 | PF0 |

PDRG
Address: 000017 H

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | PG5 | PG4 | PG3 | PG2 | PG1 | PG0 |

PDRH
Address : 000016H

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | PH5 | PH4 | PH3 | PH2 | PH1 | PH0 |

PDRI
Address: 000015 H

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | PI5 | PI4 | PI3 | PI2 | PI1 | PIO | PDRJ

Address: 000014

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | - | - | - | PJ1 | PJ0 | Initial value Access XXXXXXXX $\quad R / W$ ХХХХХХХХХв R/W Initial value Access XXXXXXXX $\quad$ R/W Initial value Access XXXXXXXX $\quad \mathrm{R} / \mathrm{W}$ Initial value Access XXXXXXXX R/W Initial value Access - XXXXXXX R/W Initial value Access XXXXXXXX $\quad \mathrm{R} / \mathrm{W}$ Initial value Access XXXXXXXX $\quad \mathrm{R} / \mathrm{W}$ Initial value Access XXXXXXXX $\quad \mathrm{R} / \mathrm{W}$ Initial value Access ---XXXXX $\quad R / W$ Initial value Access - - XXXXXX R/W Initial value Access --XXXXXX R/W Initial value Access - - XXXXXX R/W Initial value Access ------11B R/W PDRK

Address : 00001Вн

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PK7 | PK6 | PK5 | PK4 | PK3 | PK2 | PK1 | PK0 | PDRL

Address:00001Ан

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | Initial value Access XXXXXXXX $\quad \mathrm{R} / \mathrm{W}$ Initial value Access XXXXXXXX $\quad \mathrm{R} / \mathrm{W}$

PDR2 to PDRL are the I/O data registers of the I/O port.
Input/output is controlled with corresponding DDR2 to DDRL.
R/W: Read/Write enabled, X: Undefined, 一: Not in use

## MB91F155/MB91154

## - Data Direction Register (DDR)

| DDR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Address: 000601н | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 |

Initial value Access 00000000B W

Initial value Access 00000000B W

Initial value Access 00000000в W

Initial value Access 00000000в W

Initial value Access
00000000b W
Initial value Access

- 0000000в W

Initial value Access
00000000в R/W
Initial value Access
00000000B R/W
Initial value Access
00000000в R/W
Initial value Access

-     - 00000b R/W

Initial value Access

-     - 000000B R/W

Initial value Access

-     - 000000b в/W

Initial value Access

- 0000000b R/W

Initial value Access
00000000в R/W
Initial value Access
00000000в R/W

Address: 000106н

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 |

DDR2 to DDRL control the I/O direction of the I/O port by bit.
DDR $=0$ : Port input
DDR = 1 : Port output
Note : DDRI's bit 6 is a test bit. Be sure to write " 0 " to the bit.
" 0 " is the value that is read.
R/W: Read/Write enabled, W: Write only, —: Not in use

## MB91F155/MB91154

## - Pull-up Control Register (PCR)

PCR6
Address:000631н

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 |

PCRC
Address:0000F7H
PCRD
Address:0000F6н
PCRH
Address:0000F5


PCRI
Address : 0000F4H

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | PI 5 | PI 4 | PI 3 | PI 2 | PI 1 | PI 0 |

Initial value Access 00000000в R/W

Initial value Access
00000000b R/W
Initial value Access
00000000b R/W
Initial value Access

-     - 000000в R/W

Initial value Access - - 0000000 $R / W$

PCR6 to PCRI control the pullup resistor when the corresponding I/O port is in input mode.
PCR $=0$ : Pullup resistor not available in input mode
PCR $=1$ : Pullup resistor available in input mode
The register has no significance in output mode (a pullup resistor not available).

## - Open Drain Control Register (ODCR)

DCRH
Address: 0000F9H


OCRI
Address : 0000F8H


Initial value Access

-     - 000000b $R / W$

Initial value Access

-     - 000000в R/W

OCRH to OCRI control open drain when the corresponding I/O port is in output mode.
OCR $=0$ : Standard output port during output mode
OCR = 1 : Open drain output port during output mode
The register has no significance in input mode (output Hi-z) .

## - Analog Input Control Register (AICR)

AICK
Address : 0000еВн

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PK7 | PK6 | PK5 | PK4 | PK3 | PK2 | PK1 | PK0 | Initial value Access 00000000в R/W

The AICK controls each pin of a corresponding I/O port as follows :
AIC $=1$ : Port input mode
AIC $=0$ : Analog input mode
The register is reset to " 0 ."

R/W: Read/Write enabled, —: Not in use

## MB91F155/MB91154

## 2. DMA Controller (DMAC)

The DMA controller is a module embedded in FR family devices, and performs DMA (direct memory access) transfer.
DMA transfer performed by the DMA controller transfers data without intervention of CPU, contributing to enhanced performance of the system.

- 8 channels
- Mode: single/block transfer, burst transfer and continuous transfer: 3 kinds of transfer
- Transfer all through the area
- Max. 65536 of transfer cycles
- Interrupt function right after the transfer
- Selectable for address transfer increase/decrease by the software
- External transfer request input pin, external transfer request accept output pin, external transfer complete output pin three pins for each


## - Block Diagram



## MB91F155/MB91154

## - Registers (DMAC internal registers)


( ) : Access
R/W : Read/Write enabled
X : Undefined

- Register (DMA descriptor)



## MB91F155/MB91154

## 3. UART

The UART is a serial I/O port for asynchronous (start and stop synchronization) communication or CLK synchronous communication. Its features are as follows :

- Full-duplex double buffer
- Capable of asynchronous (start and stop synchronization) and CLK synchronous communication.
- Support for multiprocessor mode
- Baud rate by a dedicated baud rate generator
- Baud rate by an internal timer The baud rate can be set with a 16 -bit reload timer.
- Any baud rate can be set using an external clock.
- Error detection function (parity, framing, and overrun)
- NRZ-encoded transfer signals
- DMA transfer can be invoked by interrupt.


## MB91F155/MB91154

## - Block Diagram



## MB91F155/MB91154

- Register List

| Address | bit 15 |  | Initial value |  |
| :---: | :---: | :---: | :---: | :---: |
| 0000001EH | SCR0 |  | 00000100b | (R/W, W) |
| 00000022H | SCR1 |  | 00000100в | (R/W, W) |
| 00000026H | SCR2 |  | 00000100b | (R/W, W) |
| 0000002Ан | SCR3 |  | 00000100в | (R/W, W) |
| 0000001 FH |  | SMR0 | 00000-00в | (R/W) |
| 00000023H |  | SMR1 | 00000-00в | (R/W) |
| 00000027H |  | SMR2 | 00000-00в | (R/W) |
| 0000002Bн |  | SMR3 | 00000-00в | (R/W) |
| 0000001 CH | SSR0 |  | 00001000b | (R, R/W) |
| 00000020H | SSR1 |  | 00001000b | (R, R/W) |
| 00000024H | SSR2 |  | 00001000в | (R, R/W) |
| 00000028H | SSR3 |  | 00001000в | (R, R/W) |
| 0000001DH |  | SIDR0/SODR0 | XXXXXXXX | (R, W) |
| 00000021H |  | SIDR1/SIDR1 | XXXXXXXX | (R, W) |
| 00000025H |  | SIDR2/SIDR2 | XXXXXXXX | (R, W) |
| 00000029H |  | SIDR3/SIDR3 | XXXXXXXX | (R, W) |
| $(\quad)$ $:$ Access <br> $R / W$ $: R e a d / W$ <br> $R$ $: R e a d ~ o n l y$ <br> $W$ $:$ Write on <br> $\bar{X}$ $:$ Not in u <br> $X$ $:$ Undefin | rite enabled ly ly |  |  |  |

## MB91F155/MB91154

## 4. PPG Timer

The PPG timer can output highly accurate PWM waveforms efficiently.
The MB91F155/MB91154 contains six PPG timer channels and its features are as follows :

- Each channel consists of a 16-bit down counter, a 16-bit data register attached with a frequency setting buffer, a 16-bit compare register attached with a duty setting buffer, and a pin controller.
- The count clock for the 16 -bit down counter can be selected from the following four types :

Internal clocks $\phi, \phi / 4, \phi / 16$, and $\phi / 64$

- The counter value can be initialized by reset or counter borrow to "FFFFr."
- PWM output (by channel)
- DMA transfer can be invoked by interrupt.


## - Block Diagram (Entire configuration)



## MB91F155/MB91154

## - Block Diagram (for one channel)



## MB91F155/MB91154

## - Register List


(Continued)

## MB91F155/MB91154

(Continued)


[^0]
## MB91F155/MB91154

## 5. 16-bit Reload Timer

The 16-bit reload timer consists of a 16-bit down counter, a 16-bit reload register, a prescaler for creating internal count clocks, and a control register.
The input clock can be selected from three internal clock types (2/8/32 machine clock divisions) .
DMA transfer can be invoked by interrupt.
This product type contains this 16 -bit reload timer for four channels.

- Block Diagram



## MB91F155/MB91154

## - Register List

|  | bit 15 | Initial value |
| :---: | :---: | :---: |
| $\begin{aligned} & 00000032 \mathrm{H} \\ & 00000033 \mathrm{H} \end{aligned}$ | TMCSR0 | $\begin{aligned} & ---0000 \mathrm{~B} \\ & 00000000 \mathrm{~B}(\mathrm{R} / \mathrm{W}) \end{aligned}$ |
| $\begin{aligned} & 0000003 \text { Ан } \\ & 0000003 \mathrm{BH} \end{aligned}$ | TMCSR1 | $\begin{aligned} & --0000 \mathrm{~B} \\ & 00000000 \mathrm{~B} \end{aligned}$ |
| $\begin{aligned} & 00000042 \mathrm{H} \\ & 00000043 \mathrm{H} \end{aligned}$ | TMCSR2 | $\begin{aligned} & --0000 \mathrm{~B} \\ & 00000000 \mathrm{~B} \end{aligned}$ |
| $\begin{aligned} & 0000004 \mathrm{AH} \\ & 0000004 \mathrm{BH} \end{aligned}$ | TMCSR3 | $\begin{aligned} & --0000 \mathrm{~B} \\ & 00000000 \mathrm{~B} \end{aligned}$ |
| $\begin{aligned} & \text { 0000002EH } \\ & 0000002 \mathrm{FH} \end{aligned}$ | TMR0 | $\begin{aligned} & \operatorname{XXXXXXXXB} \\ & \text { XXXXXXXXB} \end{aligned}$ |
| $\begin{aligned} & 00000036 \mathrm{H} \\ & 00000037 \mathrm{H} \end{aligned}$ | TMR1 | $\begin{aligned} & \operatorname{XXXXXXXXB} \\ & \text { XXXXXXXXB } \end{aligned}$ |
| $\begin{aligned} & \text { 0000003EH } \\ & 0000003 F \mathrm{H} \end{aligned}$ | TMR2 | $\begin{aligned} & \operatorname{XXXXXXXXB} \\ & \text { XXXXXXB }^{(R)} \end{aligned}$ |
| $\begin{aligned} & 00000046 \mathrm{H} \\ & 00000047 \mathrm{H} \end{aligned}$ | TMR3 | $\underset{\text { XXXXXXXXB }}{\operatorname{XXXXXXXX}}$ |
| $\begin{aligned} & \text { 0000002CH } \\ & 0000002 \mathrm{DH} \end{aligned}$ | TMRLR0 | $\begin{aligned} & \text { XXXXXXXXB } \\ & \text { XXXXXXXXB } \end{aligned}$ |
| $\begin{aligned} & 00000034 \mathrm{H} \\ & 00000035 \mathrm{H} \end{aligned}$ | TMRLR1 | $\underset{\text { XXXXXXXXB }}{\operatorname{XXXXXXX}}$ |
| $\begin{aligned} & 0000003 \mathrm{CH} \\ & 0000003 \mathrm{DH} \end{aligned}$ | TMRLR2 | $\underset{\text { XXXXXXXXB }}{\operatorname{XXXXXXX}}$ |
| $\begin{aligned} & 00000044 \mathrm{H} \\ & 00000045 \mathrm{H} \end{aligned}$ | TMRLR3 | $\underset{\text { XXXXXXXXB }}{\operatorname{XXXXXXX}}$ |
|  | Write enabled nly nly use ned |  |

## MB91F155/MB91154

## 6. Bit Search Module

The module searches data written to the input register for " 0 " or " 1 " or a "change" and returns the detected bit position.

## - Block Diagram



- Register List

| Address | bit 31 bit 16 | bit 0 | Initial value |
| :---: | :---: | :---: | :---: |
| 000003FOH |  |  | $\mathrm{XXXXXXXXX}^{\text {X }}$ |
| 000003F1н | BSDO |  |  |
| 000003 F 3 H |  |  | XXXXXXXX ${ }^{\text {¢ }}$ |
| 000003F4 ${ }^{\text {H }}$ | , |  | ХХХХХХХХХ |
| 000003F5 ${ }^{\text {000003F6 }}$ | BSD1 |  |  |
| 000003F7H |  |  | XXXXXXXX |
| 000003F8H | ; |  | XXXXXXXX ${ }^{\text {P }}$ |
| 000003F9н | BSDC |  | $\begin{aligned} & X X X X X X X X_{B}(W) \\ & X X X X X X X X_{B} \end{aligned}$ |
| 000003 FB н |  |  | XXXXXXXX |
| 000003 FCH | , |  | XXXXXXXX |
| 000003FDH | BSRR |  | $\underset{X X X X X X X X X}{ }{ }^{\text {X }}$ (R) |
| 000003 FFH |  |  |  |
| ( ) : Access | R/W : Read/Write enabled | R : | ead only |
| W : Write only | X : Undefined |  |  |

## MB91F155/MB91154

## 7. 8/10-bit A/D Converter (Sequential Conversion Type)

The A/D converter is a module that converts analog input voltage into a digital value. Its features are as follows :

- A minimum conversion time of $5.0 \mu \mathrm{~s} / \mathrm{ch}$. (Including sampling time at a 33 MHz machine clock)
- Contains a sample and hold circuit.
- Resolution : 10 or 8 bits selectable.
- Selection of analog input from eight channels by program Single conversion mode : Selects and converts one channel.
Continuous conversion mode : Converts a specified channel repeatedly.
Stop and convert mode : Stops after converting one channel and stands by until invoked the next time. (Conversion invoking can be synchronized.)
- DMA transfer can be invoked by interrupt.
- Selection of an invoking factor from software, external pin trigger (falling edge) , and 16-bit reload timer (rising edge).
- Block Diagram



## MB91F155/MB91154

## - Register List

| 000000E4H 000000E5H |  |  |  |
| :---: | :---: | :---: | :---: |
|  | ADCR |  | 00101-XXв (W, R) XXXXXXXXв (R) |
| 000000E6H | ADCS1 |  | 00000000b (R/W) |
| 000000E7H |  | ADCSO | 00000000b (R/W) |
| 000000EBH |  | AICK | 00000000b (R/W) |
| ( ) : Access <br> R/W: Read/Write enabled <br> R : Read only <br> W : Write only <br> - : Not in use <br> X : Undefined |  |  |  |

## MB91F155/MB91154

## 8. Interrupt Controller

The interrupt controller accepts and arbitrates interrupts.

- Block Diagram

*1 : DLY1 represents the delay interrupt module (delay interrupt generator) . (For detailed information, see section 10, "Delay Interrupt Module."
*2 : INT0 is a wake-up signal for the clock controller in sleep or stop mode.
*3 : HLDCAN is a bus surrender request signal for bus masters except for the CPU.
*4 : LEVEL 4 - 0 are interrupt level outputs.
*5 : VCT 5-0 are interrupt vector outputs.
*6 : This product type does not have the NMI function.


## MB91F155/MB91154

- Register List

| Address |  | Initial value | Address |  | Initial value --- 1111 в (R/W) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 00000400H | ICR00 | ----1111 в (R/W) | 00000414H | ICR20 |  |
| 00000401H | ICR01 | ----1111 в (R/W) | 00000415H | ICR21 | ----1111 ${ }^{\text {(R/W }}$ ) |
| 00000402H | ICR02 | ----1111 в (R/W) | 00000416H | ICR22 | ----1111 ${ }^{\text {(R/W) }}$ |
| 00000403H | ICR03 | ----1111 в (R/W) | 00000417H | ICR23 | ----1111 ${ }^{\text {(R/W) }}$ |
| 00000404H | ICR04 | ----1111 в (R/W) | 00000418H | ICR24 | ----1111 ${ }^{\text {(R/W) }}$ |
| 00000405H | ICR05 | ----1111 в (R/W) | 00000419H | ICR25 | ----1111 в (R/W) |
| 00000406H | ICR06 | ----1111 в (R/W) | 0000041 Aн | ICR26 | ----1111 в (R/W) |
| 00000407H | ICR07 | --- 1111 в (R/W) | 0000041 BH | ICR27 | ----1111 в (R/W) |
| 00000408H | ICR08 | ----1111 ${ }^{\text {(R/W) }}$ | 0000041 CH | ICR28 | ----1111 в (R/W) |
| 00000409H | ICR09 | --- 1111 в (R/W) | 0000041DH | ICR29 | ----1111 в (R/W) |
| 0000040Ан | ICR10 | --- 1111 в (R/W) | 0000041Eн | ICR30 | ----1111 в (R/W) |
| 0000040Вн | ICR11 | --- 1111 в (R/W) | 0000041 FH | ICR31 | ----1111 в (R/W) |
| 0000040CH | ICR12 | ----1111 (R/W) | 00000420H | ICR32 | ----1111 ${ }^{\text {(R/W) }}$ |
| 0000040DH | ICR13 | --- 1111 в (R/W) | 00000421H | ICR33 | ----1111 ${ }^{\text {(R/W) }}$ |
| 0000040Ен | ICR14 | --- 1111 в (R/W) | 00000422H | ICR34 | ----1111 ${ }^{\text {(R/W) }}$ |
| 0000040FH | ICR15 | --- 1111 в (R/W) | 00000423H | ICR35 | ----1111 ${ }^{\text {(R/W) }}$ |
| 00000410H | ICR16 | ----1111 в (R/W) | 00000424H | ICR36 | ----1111 ${ }^{\text {(R/W) }}$ |
| 00000411H | ICR17 | ----1111 в (R/W) | 00000425H | ICR37 | ----1111 ${ }^{\text {(R/W) }}$ |
| 00000412H | ICR18 | ----1111 в (R/W) | 00000426H | ICR38 | ----1111 ${ }^{\text {(R/W) }}$ |
| 00000413H | ICR19 | ----1111 в (R/W) | 00000427H | ICR39 | ----1111 ${ }^{\text {(R/W) }}$ |
| ( ) : Acce <br> R/W : Read <br> — : Not | enabl |  |  |  |  |

(Continued)

## MB91F155/MB91154

(Continued)

( ) : Access
R/W : Read/Write enabled

- : Not in use


## MB91F155/MB91154

## 9. External Interrupt

The external interrupt controller controls external interrupt requests input to INT pins 0 through 15.
The level of requests to be detected can be selected from "H," "L, " rising edge, and falling edge.

## - Block Diagram



- Register List



## 10. Delay Interrupt Module

The delay interrupt is a module that generates task switching interrupts. The use of this module allows the software to generate/cancel interrupt requests to the CPU.
For the block diagram of the delay interrupt module, see section 8, "Interrupt Controller."

- Register List
$\square$


## MB91F155/MB91154

11. Clock Generator (Low power consumption mechanism)

The clock generator is responsible for the following functions :

- CPU clock generation (including the gear function)
- Peripheral clock generation (including the gear function)
- Reset generation and holding factors
- Standby function (including hardware standby)
- Contains PLL (multiplication circuit)


## - Block Diagram



## MB91F155/MB91154

## - Register List

|  |  | bit 8 | Initial value |  |
| :---: | :---: | :---: | :---: | :---: |
| 00000480H | RSRR/WTCH |  | 1-XXX-00в | (R, W) |
| 00000481H |  | STCR | 000111--B | (R/W, W) |
| 00000482H | PDRR |  | ----0000в | (R/W) |
| 00000483H |  | CTBR | XXXXXXXXB (W) |  |
| 00000484H | GCR |  | 110011-1B | (R/W, R) |
| 00000485 |  | WPR | XXXXXXXX | (W) |
| ( ) : Access <br> R/W : Read/Write enabled <br> $R$ : Read only <br> W : Write only <br> - : Not in use <br> X : Undefined |  |  |  |  |

## MB91F155/MB91154

## 12. External Bus Interface

The external bus interface controls the interface between the external memory and the external I/O. Its features are as follows :

- 24-bit ( 16 MB ) address output
- An $8 / 16$-bit bus width can be set by chip select area.
- Inserts an automatic and programmable memory wait (for seven cycles at maximum) .
- Unused addresses/data pins are available as I/O ports.
- Support for little endian mode
- Use of a clock doubler, 33 MHz internal and 16.5 MHz external bus operations


## - Block Diagram



## MB91F155/MB91154

- Register List



## MB91F155/MB91154

## 13. Multifunction Timer

The multifunction timer unit consists of one 16-bit free-run timer, eight 16-bit output compare registers, four 16bit input capture registers, and six 16-bit PPG timer channels. By using this function 12 independent waveforms can be output based on the 16 -bit free-run timer and the input pulse width and external clock cycle can also be measured.

## - Timer Components

- 16-bit free-run timer ( $\times 1$ )

The 16-bit free-run timer consists of a 16-bit up counter, a control register, a 16-bit compare clear register, and a prescaler. The output value of this counter is used as the basic time (base timer) for output compare and input capture.

- Output compare ( $\times 8$ )

The output compare consists of eight 16-bit compare registers, a compare output latch, and a control register. When the 16 -bit free-run timer value agrees to the compare register value, the output level can be inverted and an interrupt can also be generated.

- Input capture ( $\times 4$ )

The input capture consists of capture registers corresponding to four independent external input pins and a control register. By detecting any edge of signals input from external input pins, the 16-bit free-run timer value can be held in the capture register and an interrupt can be generated at the same time.

- 16-bit PPG timer ( $\times 6$ )

See the section on the PPG Timer.

## MB91F155/MB91154

## - Block Diagram



## MB91F155/MB91154

## - Register List



## MB91F155/MB91154

## 14. Calendar Macro • Backup RAM

This macro is a calendar macro with a basic clock of 32.768 kHz .
The macro accomplishes clock functions including, year, month, date, hour, minutes, seconds, day of the week, and leap years.
The macro counts the last two digits of calendar years 0 through 99.
A backup RAM is also contained.

## - Block Diagram



- Register List



## MB91F155/MB91154

## 15. $\mathrm{I}^{2} \mathrm{C}$ Interface

The $I^{2} C$ interface is a serial I/O port that supports the Inter IC BUS and operates as a master/slave device on the $I^{2} \mathrm{C}$ bus.

- Features of the $\mathrm{I}^{2} \mathrm{C}$ Interface

Contains one $\mathrm{I}^{2} \mathrm{C}$ interface channel.
The interface has the following features:

- Master/slave send and receive
- Arbitration function
- Clock synchronization function
- Slave address/general call address detection function
- Transfer direction detection function
- Repeated generation and detection of start conditions
- Bus error detection function


## - Register List

- Bus control register (IBCR)

Address
0000-0120н

| bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | bit 10 | bit 9 | bit 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BER | BEIE | SCC | MSS | ACK | GCAA | INTE | INT |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Initial value 00000000в

- Bus status register (IBSR)

Address
0000-0121н

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BB | RSC | AL | LRB | $\overline{\mathrm{TR}}$ | AAS | GCA | FBT |
| R | R | R | R | R | R | R | R |

Initial value
00000000в

- Address register (IADR)

| Address | bit 15 | bit 14 | bit 13 | bit 12 | bit 11 | bit 10 | bit 9 | bit 8 | Initial value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0000-0122н | - | A6 | A5 | A4 | A3 | A2 | A1 | A0 | - XXXXXXХв |
|  | - | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |

- Clock control register (ICCR)

Address
0000-0123н


Initial value --0XXXXX

- Data register (IDAR)

Address
0000-0125 H

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Initial value
XXXXXXXXв

R/W : Read/Write enabled, R: Read only, 一: Not in use, X: Undefined

## MB91F155/MB91154

## - Block Diagram



## MB91F155/MB91154

## 16. FLASH Memory

The MB91F155 contains a 510-Kbyte (4 Mbits) flash memory of which the sectors can be erased all at once or sector by sector and that can be written with the FR-CPU by half word ( 16 bits) using a single 0.3 V power supply.

The MB91F155 accomplishes the following functions by a combination of the flash memory macro and the FRCPU interface circuit :

- Functions as the CPU program/data storage memory :

When used as a ROM, the memory is accessible with a 32 -bit bus width.
Allows the CPU to read from/write to/erase the memory (automatic program algorithm*).

- Functions equivalent to the stand-alone MBM29LV400C flash memory product :

Allows a ROM programmer to read from/write to/erase the memory (automatic program algorithm*)
At this time, using the flash memory from the FR-CPU is described. For detailed information about using the flash memory from the ROM programmer, refer to the ROM programmer instruction manual.

* : Automatic program algorithm = Embedded Algorithm ${ }^{\top \mathrm{M}}$

Embedded Algorithm ${ }^{\text {TM }}$ is a trademark of Advanced Micro Devices, Inc.

## - Block Diagram



## MB91F155/MB91154

## - Memory Map

Flash memory address mapping varies between FLASH memory mode and CPU mode. Mapping in each mode is shown next.

## Memory mapping in FLASH memory mode :



## Memory mapping in CPU mode :



CPU mode
( SAn : sector address n )

## MB91F155/MB91154

## - Sector Address Table

| Sector address | Address range | Corresponding bit positions | Sector capacity |
| :---: | :---: | :---: | :---: |
| SA7 | 080802, 3н to 09FFFE, FH (16 bits on LSB side) | bit15 to 0 | 64 Kbyte |
| SA8 | 0A0002, 3 н to OBFFFE, $\mathrm{F}_{\mathrm{H}}$ (16 bits on LSB side) | bit15 to 0 | 64 Kbyte |
| SA9 | 0C0002, 3н to ODFFFE, FH (16 bits on LSB side) | bit15 to 0 | 64 Kbyte |
| SA10 | 0E0002, 3н to 0EFFFE, FH (16 bits on LSB side) | bit15 to 0 | 32 Kbyte |
| SA11 | 0F0002, 3н to 0F3FFE, FH (16 bits on LSB side) | bit15 to 0 | 8 Kbyte |
| SA12 | 0F4002, 3н to 0F7FFE, FH (16 bits on LSB side) | bit15 to 0 | 8 Kbyte |
| SA13 | 0F8002, 3н to 0FFFFE, FH (16 bits on LSB side) | bit15 to 0 | 16 Kbyte |
| SA0 | 080800, $1_{\text {н }}$ to 09FFFC, Dн (16 bits on MSB side) | bit31 to 16 | 64 Kbyte |
| SA1 | OA0000, 1н to OBFFFC, D ( 16 bits on MSB side) | bit31 to 16 | 64 Kbyte |
| SA2 | 0C0000, 1н to ODFFFC, D (16 bits on MSB side) | bit31 to 16 | 64 Kbyte |
| SA3 | OE0000, 1 н to 0EFFFC, D ( 16 bits on MSB side) | bit31 to 16 | 32 Kbyte |
| SA4 | OF0000, 1н to 0F3FFC, Dн (16 bits on MSB side) | bit31 to 16 | 8 Kbyte |
| SA5 | 0F4000, 1 н to 0F7FFC, Dh (16 bits on MSB side) | bit31 to 16 | 8 Kbyte |
| SA6 | OF8000, 1 н to OFFFFE, FH (16 bits on MSB side) | bit31 to 16 | 16 Kbyte |

## - Registers

## FLCR : Status register (CPU mode)

This register indicates the FLASH memory operating status. The register controls interrupts to the CPU as well as writing to the FLASH memory.
This register is accessible only in CPU mode. Do not access this register with read modify write instructions.

| 0007C0H | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | INTE | RDYINT | WE | RDY | - | - | - | LPM |
|  | $\begin{aligned} & \text { RW } \\ & (0) \end{aligned}$ | $\begin{aligned} & \text { R/W } \\ & (0) \end{aligned}$ | $\begin{aligned} & \text { R/W } \\ & (0) \end{aligned}$ | $\begin{gathered} \mathrm{R} \\ (\mathrm{X}) \end{gathered}$ | $(\bar{x})$ | $(\bar{x})$ | $(\bar{x})$ | $\begin{aligned} & \text { R/W } \\ & (0) \end{aligned}$ |

R/W: Read/Write enabled, R: Read only, —: Not in use, $X$ : Undefined

## FWTC : Wait register

This register controls waiting for the FLASH memory in CPU mode.
The register also controls accessing to read from the FLASH memory ( 33 MHz operations) at high speeds.

|  | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0007C4H | - | - | - | - | - | FACH | WTC1 | WTC0 |
|  | $(\overline{\text { ( }}$ | $(\text { - })$ | $(\overline{\text { ( }}$ | $(-)$ | $(\text { (一) }$ | $\begin{gathered} W \\ (0) \end{gathered}$ | $\begin{aligned} & \text { R/W } \\ & (0) \end{aligned}$ | $\begin{aligned} & \text { R/W } \\ & \text { (0) } \end{aligned}$ |
| R/W: Read/Write enabled, W: Write only, —: Not in use, X: Undefined |  |  |  |  |  |  |  |  |

## MB91F155/MB91154

## 17. 8-bit D/A Converter

This block is of an 8-bit resolution, R-2R D/A converter. The block contains three D/A converter channels and each D/A control register can control output independently.
The D/A converter pin is a dedicated pin.

- Block Diagram


D/A output channel 2
D/A output channel 1
D/A output channel 0

## MB91F155/MB91154

## - Register List

| bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Initial value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DADR0 <br> 00000Е3н | DA07 | DA06 | DA05 | DA04 | DA03 | DA02 | DA01 | DA00 | ХХХХХХХХХв ( R/W ) |


| bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00000E2H | DA17 | DA16 | DA15 | DA14 | DA13 | DA12 | DA11 | DA10 | XXXXXXXХв (R/W) |


| bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $00000 \mathrm{E} 1 \mathrm{H}$ | DA27 | DA26 | DA25 | DA24 | DA23 | DA22 | DA21 | DA20 | XXXXXXXXв ( R/W ) |


( ): Access, R/W: Read/Write enabled, 一: Not in use, X: Undefined

## MB91F155/MB91154

## 18. 8/16-bit Up/Down Counters/Timers

This is the up/down counter/timer block consisting of six event input pins, two 8-bit up/down counters, two 8 -bit reload/compare registers, and their control circuits.

The features of this module are as follows :

- Capable of counting in the ( 0 ) d - (256) d range by the 8 -bit count register. (In 16 -bit $\times 1$ operating mode, the register can count in the ( 0 ) d - (65535) d range.)
- Four count modes to choose from by the count clock.
- In timer mode the count clock can be selected from two internal clock types.
- In up/down count mode an external pin input signal detection edge can be selected.
- The phase-difference count mode is suitable for encoder counting, such as of motors. Rotation angles, rotating speeds, and so on can be counted accurately and easily by inputting the output of phases A, B, and Z.
- Two types of function to choose from for the ZIN pin. (Enabled in all modes)
- Equipped with compare and reload functions which can be used individually or in combination. When combined, these functions can count up/down at any width.
- The immediately preceding count direction can be identified by the count direction flag.
- Capable of individually controlling interrupt generation when comparison results match, at occurrence of reload (underflow) or overflow, or when the count direction changes.


## - Block Diagram

- 8/16-bit Up/Down Counter/Timer (channel 0)



## MB91F155/MB91154

- 8/16-bit Up/Down Counter/Timer (channel 1)



## MB91F155/MB91154

## - Register List

| Address : 00005F ${ }^{\text {b }}$ | bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Initial value |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | UDCR0 |  |  |  |  |  |  |  | 00000000в | (R) |
| Address : 00005Eн | bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Initial value |  |
|  |  | UDCR1 |  |  |  |  |  |  |  | 00000000в | (R) |
| Address : 00005D ${ }^{\text {bit }}$ | bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Initial value |  |
|  |  | RCRO |  |  |  |  |  |  |  | 00000000в | (W) |
| Address : 00005CH | bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Initial value |  |
|  |  | RCR1 |  |  |  |  |  |  |  | 00000000в | (W) |
|  | bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Initial value |  |
| Address: 000063H |  | CSRO |  |  |  |  |  |  |  | 00000000в | (R/W) |
| Address: 000067H ${ }^{\text {bit }}$ | bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | , | Initial value |  |
|  |  | CSR1 |  |  |  |  |  |  |  | 00000000в | (R/W) |
| Address : 000061H ${ }^{\text {bit }}$ |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Initial value |  |
|  |  | CCRLO |  |  |  |  |  |  |  | -000X000в (R/W, W) |  |
| Address : 000065 ${ }^{\text {bit }}$ | bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Initial value |  |
|  |  | CCRL1 |  |  |  |  |  |  |  | -000X000в (R/W,W) |  |
| Address: 000060 ${ }_{\text {H }}$ | bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Initial value |  |
|  |  | CCRH0 |  |  |  |  |  |  |  | 00000000в | (R/W) |
| Address : 000064H ${ }^{\text {bit }}$ |  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | Initial value | (R/W) |
|  |  | CCRH1 |  |  |  |  |  |  |  | -0000000в |  |
| ( ): Access, R/W: Read/Write enabled, R: Read only, W: Write only, 一: Not in use, X: Undefined |  |  |  |  |  |  |  |  |  |  |  |

## MB91F155/MB91154

## 19. Peripheral STOP Control

This function can be used to stop the clock of unused resources in order to conserve more power.

## - Register List

| Address |  | Initial value |
| :---: | :---: | :---: |
| 000090H | STPR0 | 0000--- - (R/W ) |
| 000091H | STPR1 | 00000000b ( R/W ) |
| 000092H | STPR2 | 000000--B (R/W ) |

( ): Access, R/W: Read/Write enabled, 一: Not in use

## MB91F155/MB91154

## ■ ELECTRICAL CHARACTERISTICS

## 1. Absolute Maximum Ratings

$\left(\mathrm{V}_{\mathrm{ss}}=\mathrm{AV}\right.$ ss $\left.=0.0 \mathrm{~V}\right)$

| Parameter | Symbol | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. |  |  |
| Power supply voltage | Vcc, V cc 2 | Vss - 0.3 | Vss +3.6 | V |  |
| Analog supply voltage | AVcc | Vss - 0.3 | Vss +3.6 | V | *1 |
| Analog reference voltage | AVRH | Vss - 0.3 | Vss +3.6 | V | *1 |
| Input voltage | $V_{1}$ | Vss - 0.3 | Vcc +0.3 | V |  |
| Input voltage (open drain port J) | $V_{12}$ | Vss - 0.3 | Vss +5.5 | V |  |
| Analog pin input voltage | $\mathrm{V}_{\text {IA }}$ | Vss - 0.3 | $\mathrm{AV} \mathrm{cc}+0.3$ | V |  |
| Output voltage | Vo | Vss - 0.3 | $\mathrm{Vcc}+0.3$ | V |  |
| "L" level maximum output current | lot | - | 10 | mA | *2 |
| "L" level average output current | lolav | - | 4 | mA | *3 |
| "L" level total maximum output current | Elo | - | 100 | mA |  |
| "L" level total average output current | Elolav | - | 50 | mA | *4 |
| "H" level maximum output current | Іон | - | -10 | mA | *2 |
| "H" level average output current | lohav | - | -4 | mA | *3 |
| "H" level total maximum output current | ऽloн | - | -50 | mA |  |
| "H" level total average output current | Elohav | - | -20 | mA | *4 |
| Power consumption | PD | - | 500 | mW |  |
| Operating temperature | $\mathrm{T}_{\text {A }}$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |  |

*1 : Take care not to exceed Vcc +0.3 V when turning on the power, for example.
Take care also to prevent AVcc from exceeding Vcc when turning on the power, for example.
*2 : The maximum output current stipulates the peak value of a single concerned pin.
*3 : The average output current stipulates the average current flowing through a single concerned pin over a period of 100 ms .
*4 : The total average output current stipulates the average current flowing through all concerned pins over a period of 100 ms .

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

## MB91F155/MB91154

2. Recommended Operating Conditions

$$
\left(\mathrm{V}_{\mathrm{ss}}=\mathrm{AV} \mathrm{ss}=0.0 \mathrm{~V}\right)
$$

| Parameter | Symbol | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. |  |  |
| Power supply voltage | Vcc, Vcc2 | 3.15 | 3.6 | V | During normal operations. |
|  |  | 2.0 | 3.6 |  | The RAM state is retained when stopped. |
| Analog supply voltage | AVcc | Vss +3.15 | Vss +3.6 | V |  |
| Analog reference voltage | AVRH | AVss | AV ${ }_{\text {cc }}$ | V |  |
| Operating temperature | $\mathrm{T}_{\mathrm{A}}$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |  |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## MB91F155/MB91154

## 3. DC Characteristics

| Parameter | Symbol | Pin name | Condition | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |  |
| "H" level input voltage | $\mathrm{V}_{\text {H }}$ | Input except for hysteresis input pin* | - | $\begin{aligned} & 0.65 \times \\ & V_{c c} \end{aligned}$ | - | $\mathrm{Vcc}+0.3$ | V |  |
|  | $\mathrm{V}_{\text {IHS }}$ | Hysteresis input pin* | - | $0.8 \times \mathrm{Vcc}$ | - | $\mathrm{Vcc}+0.3$ | V |  |
| "L" level input voltage | VIL | Input except for hysteresis input pin* | - | Vss - 0.3 | - | $\begin{gathered} 0.25 x \\ V_{c c} \end{gathered}$ | V |  |
|  | VILs | Hysteresis input pin* | - | Vss -0.3 | - | $0.2 \times \mathrm{Vcc}$ | V |  |
| "H" level output voltage | Vон | Except for port J. | $\begin{aligned} & \mathrm{V} \mathrm{Cc}=3.15 \mathrm{~V} \\ & \mathrm{loH}^{2}=4.0 \mathrm{~mA} \end{aligned}$ | V $c \mathrm{c}-0.5$ | - | - | V |  |
| "L" level output voltage | VoL | Except for port J. | $\begin{aligned} & \mathrm{V} \mathrm{Cc}=3.15 \mathrm{~V} \\ & \mathrm{loL}=4.0 \mathrm{~mA} \end{aligned}$ | - |  | 0.4 | V |  |
| Input leakage current | IL | - | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{cc}}=3.6 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{ss}}<\mathrm{V}_{1}<\mathrm{V}_{\mathrm{cc}} \end{array}$ | - | - | $\pm 5$ | $\mu \mathrm{A}$ |  |
| "L" level output voltage | Vol2 | Port J | $\begin{aligned} & \mathrm{V} \mathrm{cc}=3.15 \mathrm{~V} \\ & \mathrm{loL}=15 \mathrm{~mA} \end{aligned}$ | - | - | 0.4 | V | Open drain |
| Output application voltage | V ${ }_{\text {d }}$ | Port J | - | V cc-0.3 | - | Vss +5.0 | V | Open drain |
| Pullup resistance | Rpull | RST, pullup pin | - | - | 50 | - | $\mathrm{k} \Omega$ |  |
| Power supply current | Icc | Vcc | $\mathrm{Vcc}=3.3 \mathrm{~V}$ | - | TBD | TBD | mA |  |
|  | Iccs | V cc | $\mathrm{Vcc}=3.3 \mathrm{~V}$ | - | TBD | TBD | mA | During sleep mode |
|  | Icch | V cc | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | - | TBD | TBD | $\mu \mathrm{A}$ | When stopped |
|  | ІІсН2 | Vcc2 | $\begin{aligned} & \mathrm{V}_{\mathrm{Cc}}=3.3 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | - | TBD | TBD | $\mu \mathrm{A}$ | Backup current when calendar is not in use (32 kHz stopped) |

[^1](Continued)

## MB91F155/MB91154

(Continued)

| Parameter | Symbol | Pin name | Condition | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |  |
| Power supply current (Products with an internal flash memory) | Icc | V cc | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V}, \\ & 33 \mathrm{MHz} \end{aligned}$ | - | 85 | 120 | mA | External buss access available |
|  | Iccs | Vcc | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V}, \\ & 33 \mathrm{MHz} \end{aligned}$ | - | 60 | 100 | mA | During sleep mode |
|  | Іссн | Vcc | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | - | 15 | 150 | $\mu \mathrm{A}$ | When stopped |
|  | ІсСН2 | Vcc2 | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | - | 0.1 | 1 | $\mu \mathrm{A}$ | Backup current when calendar is not in use ( 32 kHz stopped) |
| Input capacity | Cin | Other than Vcc, Vss, AVcc, AVss, and AVRH | - | - | 10 | - | pF |  |

## MB91F155/MB91154

4. Flash Memory Erase and Programming Performance

| Parameter | Value |  |  | Unit | Remarks |
| :--- | :---: | :---: | :---: | :---: | :--- |
|  | Min. | Typ. | Max. |  |  |
| Sector Erase Time | - | $1^{*}$ | $15^{*}$ | s | Excludes programming time prior to erasure |
| Chip Erase Time | - | - | $150^{*}$ | s | Excludes programming time prior to erasure |
| Byte Programming Time | - | $8^{*}$ | $3600^{*}$ | $\mu \mathrm{~s}$ | Excludes system-level overhead |
| Chip Programming Time | - | $2.1^{*}$ | - | s | Excludes system-level overhead |
| Erase/Program Cycle | 10000 | - | - | cycle |  |

* $: \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V}$


## MB91F155/MB91154

## 5. AC Characteristics

(1) Clock Timing Ratings

$$
\left(\mathrm{V} \mathrm{cc}=\mathrm{V} \mathrm{cc} 2=3.15 \mathrm{~V} \text { to } 3.6 \mathrm{~V}, \mathrm{~V} s \mathrm{ss}=\mathrm{AV} \mathrm{ss}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right)
$$

| Parameter |  | $\begin{array}{\|c} \text { Sym- } \\ \text { bol } \end{array}$ | Pin name | Condition | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. |  |  | Max. |  |  |
| Clock frequency (high speed and self oscillation) |  |  | fc | X0, X1 | - | 10 | 16.5 | MHz | Range in which self oscillation is allowed |
| Clock frequency (high speed and PLL in use) |  | - |  |  | Range in which self oscillation and the use of the PLL for external clock input are allowed |  |  |  |
| Clock frequency (High speed an $1 / 2$ division input) |  | - |  |  | 10 | 18 | MHz | Range in which external clocks can be input |
| Clock frequency (for the calendar macro) |  | fCA | $\begin{aligned} & \mathrm{XOA}, \\ & \mathrm{X} 1 \mathrm{~A} \end{aligned}$ | - |  |  | kHz | Self oscillation and external clocks |
| Clock cycle time |  | tc | - | - | 30.3 | $1600^{* 4}$ | ns |  |
| Frequency regulation *1 (When the PLL is locked.) |  | $\Delta f$ | - | - | - | 10 | \% |  |
| Internal operating clock frequency | CPU system | fcp | - | One wait is set with the wait controller. | 0.625*4 | 33 | MHz |  |
|  | Bus system | fcpb |  |  | 0.625*4 | 25*3 |  |  |
|  | Peripheral system | fcpp |  |  | 0.625*4 | 33 |  | Analog section excluded. *2 |
|  |  |  |  |  | 1 | 33 |  | Analog section *2 |
| Internal operating clock cycle time | CPU system | tcp | - |  | 30.3 | 1600*4 | ns |  |
|  | Bus system | tcpb |  |  | $40^{* 3}$ | $1600 * 4$ |  |  |
|  | Peripheral system | tcpp |  |  | 30.3 | 1600*4 |  | Analog section excluded. *2 |
|  |  |  |  |  | 30.3 | 1000 |  | section *2 |

*1 : Frequency regulation is the maximum fluctuation from a set center frequency, represented in percentage, when locked to a multiple.
*2 : The target analog section is the A/D.
*3 : The maximum external bus operating frequency allowed is 25 MHz .
*4 : The value when a minimum clock frequency of 10 MHz is input to XO and half a division of the oscillator circuit and the $1 / 8$ gear are in use.

## MB91F155/MB91154

$\Delta f=\frac{|\alpha|}{\mathrm{fo}} \times 100(\%)$



## MB91F155/MB91154

The relationship between the X0 input and the internal clock set with the CHC/CCK1/CCK0 bit of the GCR (Gear Control Register) is as shown next.

## X0 input

- Source oscillation $\times 1$ (GCR CHC bit: 0)
(a) Gear $\times 1$ internal clock CCK1/0:00
(b) Gear $\times 1 / 2$ internal clock CCK1/0:01
(c) Gear $\times 1 / 4$ internal clock CCK1/0: 10
(d) Gear $\times 1 / 8$ internal clock CCK1/0:11
- Source oscillation $\times 1 / 2$ (GCR CHC bit : 1)
(a) Gear $\times 1$ internal clock CCK1/0:00
(b) Gear $\times 1 / 2$ internal clock CCK1/0:01
(c) Gear $\times 1 / 4$ internal clock CCK1/0: 10
(d) Gear $\times 1 / 8$ internal clock CCK $1 / 0$ : 11


Where toccH represents the internal clock H width and tcrcL the L width.

## MB91F155/MB91154

(2) Reset Input Ratings

$$
\left(\mathrm{V}_{\mathrm{cc}}=\mathrm{V} \mathrm{cc} 2=3.15 \mathrm{~V} \text { to } 3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{ss}}=\mathrm{AV} \mathrm{Vs}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin <br> name | Condition | Value |  | Unit | Remarks |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Max. |  |  |  |
| Reset input time | tRSTL | $\overline{R S T}$ | - | tcp $\times 5$ | - | ns |  |


(3) Power On Reset

$$
\left(\mathrm{V}_{\mathrm{cc}}=\mathrm{V} \mathrm{cc} 2=3.15 \mathrm{~V} \text { to } 3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{ss}}=\mathrm{AV} \mathrm{ss}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Condition | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. |  |  |
| Power supply rising time | $\mathrm{f}_{\mathrm{R}}$ | Vcc | - | - | 20 | ms | Vcc $<0.2 \mathrm{~V}$ before turning up the power. |
| Power supply cutoff time | toff |  |  | 2 | - | ms |  |
| Oscillation stabilization delay | tosc | - |  | $2^{14} \mathrm{tc}$ | - | ns |  |



A rapid change in supply voltage might activate power on reset.
When the supply voltage needs to be varied while operating, it is recommended to minimize fluctuations to smoothly start up the voltage.


## MB91F155/MB91154

(4) Serial I/O (CHO-4)
$\left(\mathrm{V}_{\mathrm{cc}}=\mathrm{V}_{\mathrm{cc}} 2=3.15 \mathrm{~V}\right.$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{ss}}=\mathrm{AV} \mathrm{Vs}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $\left.+70^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | $\begin{gathered} \text { Pin } \\ \text { name } \end{gathered}$ | Condition | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. |  |  |
| Serial clock cycle time | tscrc | - | Internal clock | 8 tcpp | - | ns |  |
| SCK $\downarrow \rightarrow$ SO delay time | tstov | - |  | -10 | 50 | ns |  |
| Valid SI $\rightarrow$ SCK $\uparrow$ | tivs | - |  | 50 | - | ns |  |
| SCK $\uparrow \rightarrow$ valid SI hold time | tshix | - |  | 50 | - | ns |  |
| Serial clock "H" pulse width | tsHsL | - | External clock | 4 tcpp - 10 | - | ns |  |
| Serial clock "L" pulse width | tsısh | - |  | 4 tcpp - 10 | - | ns |  |
| SCK $\downarrow \rightarrow$ SO delay time | tstov | - |  | 0 | 50 | ns |  |
| Valid SI $\rightarrow$ SCK $\uparrow$ | tivsh | - |  | 50 | - | ns |  |
| SCK $\uparrow \rightarrow$ valid SI hold time | tshix | - |  | 50 | - | ns |  |
| Serial busy period | teusy | - |  | - | 6 tcpp | ns |  |
| SCS $\downarrow \rightarrow$ SCK and SO delay time | tclzo | - |  | - | 50 | ns |  |
| SCS $\downarrow \rightarrow$ SCK input mask time | tcıst | - |  | - | 3 tcpp | ns |  |
| SCS $\uparrow \rightarrow$ SCK and SO Hi-Z time | tchoz | - |  | 50 | - | ns |  |

## Internal shift clock mode



## External shift clock mode



## MB91F155/MB91154

## (5) External Bus Measurement Conditions

The following conditions apply to items that are not specifically stipulated.

- AC characteristics measurement conditions

Vcc : 3.3 V


- Load condition



## MB91F155/MB91154

(6) Normal Bus Access and Read/Write Operations

| Parameter | Symbol | Pin name | Condition | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. |  |  |
| CS 0-3 delay time | tchcs | $\begin{gathered} \text { CLK } \\ \text { CSO to } 3 \end{gathered}$ | - | - | 15 | ns |  |
| CS 0-3 delay time | tchesh |  |  | - | 15 | ns |  |
| Address delay time | tchav | $\begin{gathered} \hline \text { CLK } \\ \text { A24 to A00 } \end{gathered}$ |  | - | 15 | ns |  |
| Data delay time | tchov | $\begin{gathered} \hline \text { CLK } \\ \text { D31 to D16 } \end{gathered}$ |  | - | 15 | ns |  |
| $\overline{\mathrm{RD}}$ delay time | tclrl | $\frac{\mathrm{CLK}}{\mathrm{RD}}$ |  | - | 10 | ns |  |
| $\overline{\mathrm{RD}}$ delay time | tclrh |  |  | - | 10 | ns |  |
| $\overline{\text { WRO }-\overline{1} \text { delay time }}$ | tclw | $\frac{\text { CLK }}{\text { WRO }}$ |  | - | 10 | ns |  |
| $\overline{\text { WRO }-\overline{1}}$ delay time | tclwh |  |  | - | 10 | ns |  |
| Valid address $\rightarrow$ valid data input time | tavov | $\begin{aligned} & \text { A24 to A00 } \\ & \text { D31 to D16 } \end{aligned}$ |  | - | $\begin{gathered} 3 / 2 \times \\ \operatorname{tcrc}-40 \end{gathered}$ | ns | *1, *2 |
| $\overline{\mathrm{RD}} \downarrow \rightarrow$ valid data input time | trlov | $\begin{gathered} \overline{\mathrm{RD}} \\ \mathrm{D} 31 \text { to D16 } \end{gathered}$ |  | - | tove - 25 | ns | *1 |
| Data setup $\rightarrow \overline{\mathrm{RD}} \uparrow$ time | toser |  |  | 25 | - | ns |  |
| $\overline{\mathrm{RD}} \uparrow \rightarrow$ Rdata hold time | trhdx |  |  | 0 | - | ns |  |

*1 : If the bus is extended with either automatic wait insertion or RDY input, add the (tcro $\times$ the number of extended cycles) time to this value.
*2 : This is the value at the time of (gear cycle $\times 1$ ).
When the gear cycle is set to $1 / 2,1 / 4$ or $1 / 8$, substitute " $n$ " in the following formula with $1 / 2,1 / 4$ or $1 / 8$ respectively.
Formula: $(2-n / 2) \times$ tcyc -40

## MB91F155/MB91154



## MB91F155/MB91154

(7) Ready Input Timing

| Parameter | Symbol | Pin name | Condition | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. |  |  |
| RDY setup time $\rightarrow$ CLK $\downarrow$ | trovs | $\begin{aligned} & \hline \text { RDY } \\ & \text { CLK } \end{aligned}$ | - | 20 | - | ns |  |
| CLK $\downarrow \rightarrow$ RDY hold time | trovh | $\begin{aligned} & \text { RDY } \\ & \text { CLK } \end{aligned}$ |  | 0 | - | ns |  |



## MB91F155/MB91154

(8) Hold Timing

| Parameter | Symbol | Pin name | Condition | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. |  |  |
| BGRNT delay time | tchbal | $\frac{\text { CLK }}{\text { BGRNT }}$ | - | - | 10 | ns |  |
| $\overline{\text { BGRNT delay time }}$ | тснвян |  |  | - | 10 | ns |  |
| Pin floating $\rightarrow \overline{\text { BGRNT }} \downarrow$ time | txhaL | $\overline{\text { BGRNT }}$ |  | tcrc - 10 | tcrc +10 | ns |  |
| $\overline{\text { BGRNT }} \uparrow \rightarrow$ Pin valid time | thaнv |  |  | tcyc - 10 | tcyc + 10 | ns |  |

Note : More than one cycle exist after BRQ is fetched and before $\overline{B G R N T}$ changes.


## MB91F155/MB91154

(9) DMA Controller Timing

| $\left(\mathrm{Vcc}=\mathrm{V}_{\mathrm{cc} 2}=3.15 \mathrm{~V}\right.$ to 3.6 V , $\mathrm{V}_{\text {ss }}=\mathrm{AV}^{\text {ss }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $\left.+70^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Pin name | Condition | Value |  | Unit | Remarks |
|  |  |  |  | Min. | Max. |  |  |
| DREQ input pulse width | torwh | DREQ0 to 2 | - | 2 toyc | - | ns |  |
| DACK delay time (typical bus) (typical DRAM) | tcld | CLK <br> DACK0 to 2 |  | - | 6 | ns |  |
|  | tcloh |  |  | - | 6 | ns |  |
| EOP delay time (typical bus) (typical DRAM) | tclel | $\begin{gathered} \text { CLK } \\ \text { EOPO to } 2 \end{gathered}$ |  | - | 6 | ns |  |
|  | tcler |  |  | - | 6 | ns |  |
| DACK delay time (Single Dram) (Hyper Dram) | tснdь | CLK <br> DACK0 to 2 |  | - | $\mathrm{n} / 2 \times \mathrm{tcyc}$ | ns |  |
|  | tсHDH |  |  | - | 6 | ns |  |
| EOP delay time (Single Dram) (Hyper Dram) | tснеL | $\begin{gathered} \text { CLK } \\ \text { EOPO to } 2 \end{gathered}$ |  | - | $\mathrm{n} / 2 \times \mathrm{tcyc}$ | ns |  |
|  | tcher |  |  | - | 6 | ns |  |



## MB91F155/MB91154

## 6. A/D Converter Electrical Characteristics

| Parameter |  | $\begin{gathered} \text { Sym- } \\ \text { bol } \end{gathered}$ | Pin name | Condition | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. |  |  | Typ. | Max. |  |  |
| Resolution |  |  | - | - | - | - | - | 10 | Bit |  |
| Conversion time |  | - | - | 5.1 |  | - | - | $\mu \mathrm{s}$ |  |
| Total error |  | - | - | $\begin{aligned} & \mathrm{AV} \mathrm{cc}=3.3 \mathrm{~V}, \\ & \mathrm{AVRH}=3.3 \mathrm{~V} \end{aligned}$ | - | - | $\pm 4.0$ | LSB |  |
| Linearity error |  | - | - |  | - | - | $\pm 3.5$ | LSB |  |
| Differential linearity error |  | - | - |  | - | - | $\pm 2.0$ | LSB |  |
| Zero transition error |  | Vот | AN0 to AN7 | $\begin{aligned} & \mathrm{AV} \mathrm{CC}=3.3 \mathrm{~V}, \\ & \mathrm{~A} \mathrm{~V}_{\mathrm{RH}}=3.3 \mathrm{~V} \end{aligned}$ | AVss - 1.5 | AV ss +0.5 | AVss +2.5 | LSB |  |
| Full-scale transition error |  | Vfst | ANO to AN7 |  | $\mathrm{AV}_{\text {RH }}-5.5$ | $\mathrm{AV}_{\text {RH-1 }} 1.5$ | $\mathrm{AV}_{\text {RH }}+0.5$ | LSB |  |
| Analog input current |  | Iain | AN0 to AN7 |  | - | 0.1 | 10 | $\mu \mathrm{A}$ |  |
| Analog input voltage |  | Vain | AN0 to AN7 |  | AVss | - | $\mathrm{AV}_{\text {RH }}$ | V |  |
| Reference voltage |  | $\mathrm{AV}_{\text {RH }}$ | $\mathrm{AV}_{\text {RH }}$ | - | - | - | AV ${ }_{\text {cc }}$ | V |  |
| Supply current | Conversion in operation | $\mathrm{I}_{\mathrm{A}}$ | AVcc | $\mathrm{AV} \mathrm{cc}=3.3 \mathrm{~V}$ | - | 3.0 | 5.0 | mA |  |
|  | Conversion stopped | Іан |  |  | - | - | 5.0 | $\mu \mathrm{A}$ |  |
| Reference voltage supply current | Conversion in operation | IR | AVRH | $\begin{aligned} & \mathrm{AV} \mathrm{cc}=3.3 \mathrm{~V}, \\ & \mathrm{AVRH}=3.3 \mathrm{~V} \end{aligned}$ | - | 2.0 | 3.0 | mA |  |
|  | Conversion stopped | Irn |  |  | - | - | 10 | $\mu \mathrm{A}$ |  |
| Interchannel variation |  | - | ANO to AN7 | - | - | - | 4 | LSB |  |

Notes:

- The smaller the $|A V R H|$ is, the greater the error is in general.
- The external circuit output impedance of analog input should be used in compliance with the following requirements :
External circuit output impedance $\leq 2(\mathrm{k} \Omega)$
If the output impedance of the external circuit is too high, an analog voltage sampling duration shortage might occur. (Sampling duration $=1.4 \mu \mathrm{~s}: @ 33 \mathrm{MHz}$ )


## MB91F155/MB91154

- A/D Converter Glossary
- Resolution
: Analog changes that are identifiable by the $\mathrm{A} / \mathrm{D}$ converter.
- Linearity error
: The deviation of the straight line connecting the zero transition point (00 $00000000 \longleftrightarrow 000000$ 0001) with the full-scale transition point (11 1111 1110 $\longleftrightarrow 111111$ 1111) from actual conversion characteristics.
- Differential linearity error : The deviation of input voltage needed to change the output code by one LSB from the theoretical value.
- Total error
: The difference between actual and theoretical conversion values including a zero transition/full-scale transition/linearity error.

(Continued)


## MB91F155/MB91154

(Continued)


Vот : Voltage at which digital output changes from (000) н to (001) н.
$V_{\text {FST }}$ : Voltage at which digital output changes from (3FE) н tо (3FF) н.

## 7. D/A Converter Electrical Characteristics

| Parameter | Symbol | Pin name | Condition | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. |  |  |
| Resolution | - | - | - | - | - | 8 | Bit |  |
| Differential linearity error | - | - | - | - | - | 1 | LSB |  |
| Conversion time | - | - | - | - | - | 20 | $\mu \mathrm{s}$ |  |
| Analog output impedance | - | - | - | - | 29 | - | $\mathrm{k} \Omega$ |  |

*: CL = 20 pF

## MB91F155/MB91154

■ ORDERING INFORMATION

| Part number | Package | Remarks |
| :---: | :---: | :---: |
| MB91F155PFV-G | 144-pin plastic LQFP <br> (FPT-144P-M08) |  |
| MB91154PFV-G-XXX | 144-pin plastic LQFP <br> (FPT-144P-M08) |  |

## MB91F155/MB91154

## PACKAGE DIMENSION



## FUJITSU LIMITED

## For further information please contact:

 JapanFUJITSU LIMITED
Corporate Global Business Support Division Electronic Devices
Shinjuku Dai-Ichi Seimei Bldg. 7-1, Nishishinjuku 2-chome, Shinjuku-ku, Tokyo 163-0721, Japan
Tel: +81-3-5322-3347
Fax: +81-3-5322-3386
http://edevice.fuitsu.com/
North and South America
FUJITSU MICROELECTRONICS, INC. 3545 North First Street, San Jose, CA 95134-1804, U.S.A.
Tel: +1-408-922-9000
Fax: +1-408-922-9179
Customer Response Center
Mon. - Fri.: 7 am - 5 pm (PST)
Tel: +1-800-866-8608
Fax: +1-408-922-9179
http://www.fujitsumicro.com/

## Europe

FUJITSU MICROELECTRONICS EUROPE GmbH Am Siebenstein 6-10,
D-63303 Dreieich-Buchschlag, Germany
Tel: +49-6103-690-0
Fax: +49-6103-690-122
http://www.fujitsu-fme.com/
Asia Pacific
FUJITSU MICROELECTRONICS ASIA PTE. LTD. \#05-08, 151 Lorong Chuan,
New Tech Park,
Singapore 556741
Tel: +65-281-0770
Fax: +65-281-0220
http://www.fmap.com.sg/

## Korea

FUJITSU MICROELECTRONICS KOREA LTD. 1702 KOSMO TOWER, 1002 Daechi-Dong, Kangnam-Gu,Seoul 135-280
Korea
Tel: +82-2-3484-7100
Fax: +82-2-3484-7111

All Rights Reserved.
The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

The contents of this document may not be reproduced or copied without the permission of FUJITSU LIMITED.

FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipments, industrial, communications, and measurement equipments, personal or household devices, etc.).

## CAUTION:

Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.

## F0101

© FUJITSU LIMITED Printed in Japan


[^0]:    ( ) : Access
    R : Read only

    - : Not in use

    R/W : Read/Write enabled
    W:Write only
    X : Undefined

[^1]:    * : See "■ I/O Circuit Type" in chapter 1.

