

**ICS87354I** 

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

### GENERAL DESCRIPTION



The ICS87354I is a high performance ÷4/÷5 Differential-to-2.5V/3.3V ECL/LVPECL Clock Generator and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The CLK, nCLK pair can accept most standard differ-

ential input levels. The ICS87354I is characterized to operate from either a 2.5V or a 3.3V power supply. Guaranteed output and part-to-part skew characteristics make the ICS87354I ideal for those clock distribution applications demanding well defined performance and repeatability.

### **F**EATURES

- 1 differential 2.5V/3.3V LVPECL / ECL output
- · 1 CLK, nCLK input pair
- CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- · Maximum output frequency: 250MHz
- Input frequency: >1GHz
- Translates any single ended input signal to 3.3V LVPECL levels with resistor bias on nCLK input
- · Output skew: 38ps (maximum)
- · Part-to-part skew: 375ps (maximum)
- · Propagation delay: 2.1ns (maximum)
- LVPECL mode operating voltage supply range:  $V_{CC} = 2.375V$  to 3.8V,  $V_{FF} = 0V$
- ECL mode operating voltage supply range:
   V<sub>CC</sub> = 0V, V<sub>EE</sub> = -2.375V to -3.8V
- -40°C to 85°C ambient operating temperature

### **BLOCK DIAGRAM**



### PIN ASSIGNMENT



ICS87354I
8-Lead SOIC
3.90mm x 4.90mm x 1.37mm package body
M Package
Top View

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

TABLE 1. PIN DESCRIPTIONS

| Number | Name        | Ту     | /ре      | Description                                                                                                                                        |
|--------|-------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | CLK         | Input  | Pulldown | Non-inverting differential clock input.                                                                                                            |
| 2      | nCLK        | Input  | Pullup   | Inverting differential clock input.                                                                                                                |
| 3      | MR          | Input  | Pulldown | Master reset. When LOW, outputs are enabled. When HIGH, divider is reset forcing Q output LOW and nQ output HIGH. LVCMOS / LVTTL interface levels. |
| 4      | F_SEL       | Input  | Pulldown | Selects divider value for Q, nQ outputs as described in table 3. LVCMOS / LVTTL interface levels.                                                  |
| 5      | $V_{_{EE}}$ | Power  |          | Negative supply pin.                                                                                                                               |
| 6, 7   | Q, nQ       | Output |          | Differential output pair. LVPECL interface levels.                                                                                                 |
| 8      | $V_{cc}$    | Power  |          | Positive supply pin.                                                                                                                               |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | ΚΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | ΚΩ    |

TABLE 3. FUNCTION TABLE

| MR | F_SEL | Divide Value                        |
|----|-------|-------------------------------------|
| 1  | Х     | Reset: Q output low, nQ output high |
| 0  | 0     | ÷4                                  |
| 0  | 1     | ÷5                                  |



FIGURE 1. TIMING DIAGRAM



## **ICS87354I**

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>CC</sub> 4.6V

Inputs,  $V_{I}$  -0.5V to  $V_{CC}$  + 0.5 V

Outputs, I<sub>o</sub>

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{JA}$  112.7°C/W (0 Ifpm)

Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{CC}$  = 2.375V to 3.8V,  $V_{EE}$  = 0, Ta = -40°C to 85°C

| Symbol          | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub> | Positive Supply Voltage |                 | 2.375   | 3.3     | 3.8     | ٧     |
| I <sub>EE</sub> | Power Supply Current    |                 |         | TBD     |         | mA    |

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{CC} = 2.375V$  to 3.8V,  $V_{EE} = 0$ , Ta = -40°C to 85°C

| Symbol          | Parameter          |           | Test Conditions              | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-----------|------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |           |                              | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |           |                              | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | MR, F_SEL | $V_{CC} = V_{IN} = 3.8V$     |         |         | 150                   | μΑ    |
| I <sub>IL</sub> | Input Low Current  | MR, F_SEL | $V_{CC} = 3.8V, V_{IN} = 0V$ | -5      |         |                       | μΑ    |

**Table 4C. Differential DC Characteristics,**  $V_{CC} = 2.375V$  to 3.8V,  $V_{EE} = 0$ ,  $TA = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter                               |         | Test Conditions                 | Minimum               | Typical | Maximum                | Units |
|------------------|-----------------------------------------|---------|---------------------------------|-----------------------|---------|------------------------|-------|
|                  | Innest High Compant                     | CLK     | $V_{CC} = V_{IN} = 3.8V$        |                       |         | 150                    | μA    |
| ' <sub>IH</sub>  | Input High Current                      | nCLK    | $V_{CC} = V_{IN} = 3.8V$        |                       |         | 5                      | μA    |
|                  | Input Low Current                       | CLK     | $V_{CC} = 3.8V, V_{IN} = 0V$    | -5                    |         |                        | μA    |
| ' <sub>IL</sub>  | Imput Low Current                       | nCLK    | $V_{CC} = 3.8V$ , $V_{IN} = 0V$ | -150                  |         |                        | μA    |
| $V_{pp}$         | Peak-to-Peak Input \                    | /oltage |                                 | 0.15                  |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 |         |                                 | V <sub>EE</sub> + 0.5 |         | V <sub>cc</sub> - 0.85 | V     |

NOTE 1: Common mode voltage is defined as  $V_{H}$ .

NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is  $V_{cc}$  + 0.3V.



**ICS87354I** 

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

### Table 4D. LVPECL DC Characteristics, $V_{CC}$ = 2.375V to 3.8V, $V_{EE}$ = 0, Ta = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cc</sub> - 1.4 |         | V <sub>cc</sub> - 1.0 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cc</sub> - 2.0 |         | V <sub>cc</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.65                  |         | 0.9                   | V     |

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>cc</sub> - 2V.

### Table 5. AC Characteristics, $V_{CC} = 2.375V$ to 3.8V, $V_{EE} = 0$ , Ta = -40°C to 85°C

| Symbol           | Parameter                    |                | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|------------------------------|----------------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Input Frequency              |                |                 |         | >1      |         | GHz   |
| t <sub>PD</sub>  | Propagation Delay;<br>NOTE 1 | CLK to Q (Dif) |                 | 1.65    |         | 2.1     | ns    |
| tsk(o)           | Output Skew; NOTE 2, 4       |                |                 |         |         | 38      | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 3, 4 |                |                 |         |         | 375     | ps    |
| $t_R/t_F$        | Output Rise/Fall Tim         | ne             | 20% to 80%      | 200     |         | 600     | ps    |

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

# **ICS87354I**

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

## PARAMETER MEASUREMENT INFORMATION





### 3.3V OUTPUT LOAD AC TEST CIRCUIT

### DIFFERENTIAL INPUT LEVEL





#### PART-TO-PART SKEW

### **OUTPUT SKEW**





### OUTPUT RISE/FALL TIME

#### PROPAGATION DELAY

www.icst.com/products/hiperclocks.html

5

Integrated Circuit Systems, Inc.

## ICS87354I

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

## **APPLICATION INFORMATION**

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = V_{CC}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{\rm CC}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



#### TERMINATION FOR LVPECL OUTPUTS

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive

 $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 2A and 2B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 2A. LVPECL OUTPUT TERMINATION



FIGURE 2B. LVPECL OUTPUT TERMINATION

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

#### DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{\text{SWING}}$  and  $V_{\text{OH}}$  must meet the  $V_{\text{PP}}$  and  $V_{\text{CMR}}$  input requirements. Figures 3A to 3E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested

here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 3A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER



FIGURE 3B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 3C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 3D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER



FIGURE 3E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE



ICS87354I

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

## RELIABILITY INFORMATION

Table 6.  $\theta_{\text{JA}}$ vs. Air Flow Table

## $\boldsymbol{\theta}_{\text{JA}}$ by Velocity (Linear Feet per Minute)

0200500Single-Layer PCB, JEDEC Standard Test Boards153.3°C/W128.5°C/W115.5°C/WMulti-Layer PCB, JEDEC Standard Test Boards112.7°C/W103.3°C/W97.1°C/W

**NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

#### TRANSISTOR COUNT

The transistor count for ICS87354I is: TBD



÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

#### PACKAGE OUTLINE - M SUFFIX





TABLE 7. PACKAGE DIMENSIONS

| SYMBOL  | Millin     | neters  |  |
|---------|------------|---------|--|
| STWIBOL | MINIMUN    | MAXIMUM |  |
| N       | 8          | 3       |  |
| А       | 1.35       | 1.75    |  |
| A1      | 0.10       | 0.25    |  |
| В       | 0.33       | 0.51    |  |
| С       | 0.19       | 0.25    |  |
| D       | 4.80       | 5.00    |  |
| Е       | 3.80       | 4.00    |  |
| е       | 1.27 BASIC |         |  |
| Н       | 5.80       | 6.20    |  |
| h       | 0.25       | 0.50    |  |
| L       | 0.40       | 1.27    |  |
| α       | 0°         | 8°      |  |

Reference Document: JEDEC Publication 95, MS-012



**ICS87354I** 

÷4/÷5 DIFFERENTIAL-TO-2.5V/3.3V LVPECL CLOCK GENERATOR

### TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking | Package                      | Count       | Temperature   |
|-------------------|---------|------------------------------|-------------|---------------|
| ICS87354AMI       | 87354AI | 8 lead SOIC                  | 96 per tube | -40°C to 85°C |
| ICS87354AMIT      | 87354AI | 8 lead SOIC on Tape and Reel | 2500        | -40°C to 85°C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.