# SWITCHMODE™ NPN **Silicon Planar Power Transistor** The BUH50G has an application specific state-of-art die designed for use in 50 Watts HALOGEN electronic transformers and SWITCHMODE applications. #### **Features** - Improved Efficiency Due to Low Base Drive Requirements: High and Flat DC Current Gain hFE Fast Switching - ON Semiconductor Six Sigma Philosophy Provides Tight and Reproductible Parametric Distributions - Specified Dynamic Saturation Data - Full Characterization at 125°C - These Devices are Pb-Free and are RoHS Compliant\* #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------|-----------------------------------|------------|-----------| | Collector-Emitter Sustaining Voltage | V <sub>CEO</sub> | 500 | Vdc | | Collector-Base Breakdown Voltage | V <sub>CBO</sub> | 800 | Vdc | | Collector-Emitter Breakdown Voltage | V <sub>CES</sub> | 800 | Vdc | | Emitter-Base Voltage | V <sub>EBO</sub> | 9 | Vdc | | Collector Current - Continuous - Peak (Note 1) | I <sub>C</sub><br>I <sub>CM</sub> | 4<br>8 | Adc | | Base Current - Continuous - Peak (Note 1) | I <sub>B</sub><br>I <sub>BM</sub> | 2<br>4 | Adc | | Total Device Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 50<br>0.4 | W<br>W/°C | | Operating and Storage Temperature | T <sub>J</sub> , T <sub>stg</sub> | -65 to 150 | °C | #### THERMAL CHARACTERISTICS | Characteristics | Symbol | Max | Unit | |------------------------------------------------------------------------------|-----------------|------|------| | Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ | 2.5 | °C/W | | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 62.5 | °C/W | | Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 5 Seconds | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Pulse Test: Pulse Width = 5 ms, Duty Cycle ≤ 10%. \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### ON Semiconductor® http://onsemi.com ### POWER TRANSISTOR **4 AMPERES** 800 VOLTS, 50 WATTS TO-220AB CASE 221A-09 STYLE 1 #### MARKING DIAGRAM BUH50 = Device Code = Assembly Location = Year WW = Work Week = Pb-Free Package #### ORDERING INFORMATION | Device | Package | Shipping | |--------|---------------------|-----------------| | BUH50G | TO-220<br>(Pb-Free) | 50 Units / Rail | ### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25$ °C unless otherwise noted) | ELECTRICAL CHARAC | Characteristic | | , | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------|------------|----------------------|-------------------|------| | OFF CHARACTERISTICS | | | | ı | | | | | | | | mA. L = 25 | mH) | V <sub>CEO(sus)</sub> | 500 | | | Vdc | | Collector–Emitter Sustaining Voltage (I <sub>C</sub> = 100 mA, L = 25 mH) Collector Cutoff Current (V <sub>CE</sub> = Rated V <sub>CEO</sub> , I <sub>B</sub> = 0) | | | , | I <sub>CEO</sub> | | | 100 | μAdc | | Collector Cutoff Current ( $V_{CE} = \text{ Nated } V_{CEO}, I_B = 0$ ) Collector Cutoff Current ( $V_{CE} = \text{ Nated } V_{CEO}, I_B = 0$ ) ( $V_{CE} = \text{ Rated } V_{CES}, V_{EB} = 0$ ) ( $V_{CE} = \text{ Nated } V_{CEO}, I_B = 0$ ) | | | I <sub>CES</sub> | | | 100<br>1000 | μAdc | | | Emitter-Cutoff Current (V <sub>E</sub> | <sub>B</sub> = 9 Vdc, I <sub>C</sub> = 0) | | | I <sub>EBO</sub> | | | 100 | μAdc | | ON CHARACTERISTICS | | | | | | | | | | | lc)<br>lc) 25°C | | | V <sub>BE(sat)</sub> | | 0.86<br>0.94<br>0.85 | 1.2<br>1.6<br>1.5 | Vdc | | Collector-Emitter Saturation (I <sub>C</sub> = 1 Adc, I <sub>B</sub> = | | | @ T <sub>C</sub> = 25°C | V <sub>CE(sat)</sub> | | 0.2 | 0.5 | Vdc | | (I <sub>C</sub> = 2 Adc, I <sub>B</sub> = | 0.66 Adc) | | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | | | 0.32<br>0.29 | 0.6<br>0.7 | | | $(I_C = 3 \text{ Adc}, I_B =$ | 1 Adc) | | @ T <sub>C</sub> = 25°C | | | 0.5 | 1 | | | DC Current Gain (I <sub>C</sub> = 1 A | dc, V <sub>CE</sub> = 5 Vdc) | | @ T <sub>C</sub> = 25°C | h <sub>FE</sub> | 7 | 13 | | - | | (I <sub>C</sub> = 2 Ac | dc, V <sub>CE</sub> = 5 Vdc) | | @ T <sub>C</sub> = 25°C | | 5 | 10 | | _ | | DYNAMIC CHARACTERIS | STICS | | | l | I. | | | | | Current Gain Bandwidth (I | <sub>C</sub> = 0.5 Adc, V <sub>CE</sub> = 10 | ) Vdc, f = 1 | MHz) | f <sub>T</sub> | 4 | | | MHz | | Output Capacitance (V <sub>CB</sub> | = 10 Vdc, I <sub>E</sub> = 0, f = 1 | MHz) | | C <sub>ob</sub> | | 50 | 100 | pF | | Input Capacitance (V <sub>EB</sub> = | 8 Vdc) | | | C <sub>ib</sub> | | 850 | 1200 | pF | | DYNAMIC SATURATION | VOLTAGE | | | | | | | | | Dynamic Saturation | I <sub>C</sub> = 1 A<br>I <sub>B1</sub> = 0.33 A | @ 1 μs | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | V <sub>CE(dsat)</sub> | | 1.75<br>5 | | V | | Voltage: Determined 1 μs and | V <sub>CC</sub> = 300 V | @ 3 μs | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | | | 0.3<br>0.5 | | V | | 3 μs respectively after rising I <sub>B1</sub> reaches 90% of final I <sub>B1</sub> | I <sub>C</sub> = 2 A<br>I <sub>B1</sub> = 0.66 A<br>V <sub>CC</sub> = 300 V | @ 1 μs | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | | | 6<br>14 | | V | | 90% of fillal IB1 | | @ 3 μs | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | | | 0.75<br>4 | | V | | SWITCHING CHARACTE | RISTICS: Resistive L | oad (D.C. | ≤ 10%, Pulse Widt | h = 20 μs) | | | | | | Turn-on Time | $I_{B2} = 0.4 \text{ Adc}$ | | @ T <sub>C</sub> = 25°C | t <sub>on</sub> | | 95 | 250 | ns | | Turn-off Time | | | @ T <sub>C</sub> = 25°C | t <sub>off</sub> | | 2.5 | 3.5 | μs | | Turn-on Time | I <sub>C</sub> = 2 Adc, I <sub>B1</sub> = 0.4 Adc | | @ T <sub>C</sub> = 25°C | t <sub>on</sub> | | 110 | 250 | ns | | Turn-off Time | $I_{B2} = 1 \text{ Add}$<br>$V_{CC} = 125 \text{ V}$ | | @ T <sub>C</sub> = 25°C | t <sub>off</sub> | | 0.95 | 2 | μs | | Turn-on Time | I <sub>C</sub> = 1 Adc, I <sub>B1</sub> = 0 | 0.3 Adc | @ T <sub>C</sub> = 25°C | t <sub>on</sub> | | 100 | 200 | ns | | Turn-off Time | I <sub>B2</sub> = 0.3 Adc<br>V <sub>CC</sub> = 125 Vdc | | @ T <sub>C</sub> = 25°C | t <sub>off</sub> | | 2.9 | 3.5 | μs | | SWITCHING CHARACTEI | | | <sub>np</sub> = 300 V, V <sub>CC</sub> = 1 | 5 V, L = 200 μH | ) | 1 | 1 | | | Fall Time | | , ciai | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | t <sub>f</sub> | , | 80<br>95 | 150 | ns | | Storage Time I <sub>C</sub> = 2 Adc I <sub>B1</sub> = 0.4 Adc I <sub>B2</sub> = 1 Adc | | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | t <sub>s</sub> | | 1.2<br>1.7 | 2.5 | μs | | | Crossover Time | | | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | t <sub>c</sub> | | 150<br>180 | 300 | ns | | Fall Time | | | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | t <sub>f</sub> | | 90<br>100 | 150 | ns | | Storage Time | I <sub>C</sub> = 2 Adc<br>I <sub>B1</sub> = 0.66 Adc<br>I <sub>B2</sub> = 1 Adc | | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | t <sub>s</sub> | | 1.7<br>2.5 | 2.75 | μs | | Crossover Time | 1B2 = 1 Auc | | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | t <sub>c</sub> | | 190<br>220 | 350 | ns | ### TYPICAL STATIC CHARACTERISTICS Figure 1. DC Current Gain @ 1 Volt Figure 2. DC Current Gain @ 5 Volt Figure 3. Collector Saturation Region Figure 4. Collector-Emitter Saturation Voltage Figure 5. Collector-Emitter Saturation Voltage Figure 6. Base-Emitter Saturation Region #### TYPICAL STATIC CHARACTERISTICS Figure 7. Base-Emitter Saturation Region Figure 8. Capacitance #### TYPICAL SWITCHING CHARACTERISTICS Figure 11. Inductive Storage Time, tsi Figure 12. Inductive Storage Time, $t_c$ & $t_f$ @ $I_C/I_B = 3$ #### **TYPICAL CHARACTERISTICS** Figure 13. Inductive Switching, $t_c \& t_{fi} @ I_C/I_B = 5$ Figure 14. Inductive Storage Time Figure 15. Inductive Fall Time Figure 16. Inductive Crossover Time Figure 17. Forward Power Derating There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C$ – $V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 20 is based on $T_C$ = 25°C; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C$ > 25°C. Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figure 20 may be found at any case temperature by using the appropriate curve on Figure 17. T<sub>J(pk)</sub> may be calculated from the data in Figure 22. At any case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. For inductive loads, high voltage and current must be sustained simultaneously during turn–off with the base to emitter junction reverse biased. The safe level is specified as a reverse biased safe operating area (Figure 21). This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. 90% I<sub>C</sub> 10% I<sub>C</sub> #### TYPICAL CHARACTERISTICS 10 8 6 $V_{clamp}$ 4 3 1 90% l<sub>B1</sub> 2 1 0 0 1 2 3 4 5 6 10% V<sub>clamp</sub> Figure 18. Dynamic Saturation Voltage Figure 19. Inductive Switching Measurements Figure 21. Reverse Bias Safe Operating Area #### **TYPICAL CHARACTERISTICS** **Table 1. Inductive Load Switching Drive Circuit** Figure 22. Typical Thermal Response ( $Z_{\theta JC}(t)$ ) for BUH50 #### PACKAGE DIMENSIONS #### TO-220AB CASE 221A-09 ISSUE AF #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI YA4 FM 1000 - Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. - 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED | | INC | HES | MILLIMETERS | | | |-----|-------|-------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | | В | 0.380 | 0.405 | 9.66 | 10.28 | | | С | 0.160 | 0.190 | 4.07 | 4.82 | | | D | 0.025 | 0.035 | 0.64 | 0.88 | | | F | 0.142 | 0.161 | 3.61 | 4.09 | | | G | 0.095 | 0.105 | 2.42 | 2.66 | | | Н | 0.110 | 0.155 | 2.80 | 3.93 | | | J | 0.014 | 0.025 | 0.36 | 0.64 | | | K | 0.500 | 0.562 | 12.70 | 14.27 | | | L | 0.045 | 0.060 | 1.15 | 1.52 | | | N | 0.190 | 0.210 | 4.83 | 5.33 | | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | | R | 0.080 | 0.110 | 2.04 | 2.79 | | | S | 0.045 | 0.055 | 1.15 | 1.39 | | | T | 0.235 | 0.255 | 5.97 | 6.47 | | | U | 0.000 | 0.050 | 0.00 | 1.27 | | | ٧ | 0.045 | | 1.15 | | | | Z | | 0.080 | | 2.04 | | STYLE 1: PIN 1. BASE - 2. COLLECTOR - 3. EMITTER - 4. COLLECTOR SWITCHMODE is a trademark of Semiconductor Components Industries, LLC. ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative