Hardware Specification

MPC850ABEC/D Rev. 1, 10/2002

MPC850 (Rev. A/B/C) Family Communications Controller Hardware Specifications



digit

This document contains detailed information on power considerations, AC/characteristics, and AC timing specifications for revision A,B, and C of the MP

This document contains the following topics:

#### **Topic**

Part I, "Overview"

Part II, "Features"

Part III, "Electrical and Thermal Characteristics"

Part IV. "Thermal Characteristics"

Part V, "Power Considerations"

Part VI, "Bus Signal Timing"

Part VII, "IEEE 1149.1 Electrical Specifications"

Part VIII, "CPM Electrical Characteristics"

Part IX, "Mechanical Data and Ordering Information"

Part X, "Document Revision History"

# Part I Overview

The MPC850 is a versatile, one-chip integrated microprocessor and combination that can be used in a variety of controller application particularly in communications and networking products. The MPC includes support for Ethernet, is specifically designed for corremote-access, and telecommunications applications. It is provide similar to the MPC860, with system enhancements such as universa (USB) support and a larger (8-Kbyte) dual-port RAM.

In addition to a high-performance embedded MPC8xx core, the integrates system functions, such as a versatile memory control communications processor module (CPM) that incorporates a sindependent RISC communications processor (referred to as the separate processor off-loads peripheral tasks from the embedded MF

The CPM of the MPC850 supports up to seven serial channels, as follows:

- One or two serial communications controllers (SCCs). The SCCs support Eth ATM (MPC850SR and MPC850DSL), HDLC and a number of other protocol along with a transparent mode of operation.
- One USB channel
- Two serial management controllers (SMCs)
- One I<sup>2</sup>C port
- One serial peripheral interface (SPI).

Table 1-1 shows the functionality supported by the members of the MPC850 family

**Table 1-1. MPC850 Functionality Matrix** 

| Part      | Number of<br>SCCs<br>Supported | Ethernet<br>Support | ATM Support | USB Support | Multi-channel<br>HDLC Support | Num<br>PCMCI<br>Supp |
|-----------|--------------------------------|---------------------|-------------|-------------|-------------------------------|----------------------|
| MPC850    | 1                              | Yes                 | -           | Yes         | -                             |                      |
| MPC850DE  | 2                              | Yes                 | -           | Yes         | -                             |                      |
| MPC850SR  | 2                              | Yes                 | Yes         | Yes         | Yes                           |                      |
| MPC850DSL | 2                              | Yes                 | Yes         | Yes         | No                            |                      |

Additional documentation may be provided for parts listed in Table 1-1.

# **Part II Features**

Figure 2-1 is a block diagram of the MPC850, showing its major components a relationships among those components:



Figure 2-1. MPC850 Microprocessor Block Diagram

The following list summarizes the main features of the MPC850:

- Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs)
  - Performs branch folding and branch prediction with conditional prefetch without conditional execution

- 2-Kbyte instruction cache and 1-Kbyte data cache (Harvard architecture)
  - Caches are two-way, set-associative
  - Physically addressed
  - Cache blocks can be updated with a 4-word line burst
  - Least-recently used (LRU) replacement algorithm
  - Lockable one-line granularity
- Memory management units (MMUs) with 8-entry translation lookaside by (TLBs) and fully-associative instruction and data TLBs
- MMUs support multiple page sizes of 4 Kbytes, 16 Kbytes, 256 Kbytes,
   Kbytes, and 8 Mbytes; 16 virtual address spaces and eight protection gro
- · Advanced on-chip emulation debug mode
- Data bus dynamic bus sizing for 8, 16, and 32-bit buses
  - Supports traditional 68000 big-endian, traditional x86 little-endian and molittle-endian memory systems
  - Twenty-six external address lines
- Completely static design (0–80 MHz operation)
- System integration unit (SIU)
  - Hardware bus monitor
  - Spurious interrupt monitor
  - Software watchdog
  - Periodic interrupt timer
  - Low-power stop mode
  - Clock synthesizer
  - Decrementer, time base, and real-time clock (RTC) from the PowerPC architecture
  - Reset controller
  - IEEE 1149.1 test access port (JTAG)
- Memory controller (eight banks)
  - Glueless interface to DRAM single in-line memory modules (SIMMs), synchronous DRAM (SDRAM), static random-access memory (SRAM), electrically programmable read-only memory (EPROM), flash EPROM,
  - Memory controller programmable to support most size and speed memorinterfaces
  - Boot chip-select available at reset (options for 8, 16, or 32-bit memory)
  - Variable block sizes, 32 Kbytes to 256 Mbytes

- Selectable write protection
- On-chip bus arbiter supports one external bus master
- Special features for burst mode support
- General-purpose timers
  - Four 16-bit timers or two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture
- Interrupts
  - Eight external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - Fifteen internal interrupt sources
  - Programmable priority among SCCs and USB
  - Programmable highest-priority request
- Single socket PCMCIA-ATA interface
  - Master (socket) interface, release 2.1 compliant
  - Single PCMCIA socket
  - Supports eight memory or I/O windows
- Communications processor module (CPM)
  - 32-bit, Harvard architecture, scalar RISC communications processor (CP
  - Protocol-specific command sets (for example, GRACEFUL STOP TRANSMIT transmission after the current frame is finished or immediately if no fram being sent and CLOSE RXBD closes the receive buffer descriptor)
  - Supports continuous mode transmission and reception on all serial chann
  - Up to 8 Kbytes of dual-port RAM
  - Twenty serial DMA (SDMA) channels for the serial controllers, including for the four USB endpoints
  - Three parallel I/O registers with open-drain capability
- Four independent baud-rate generators (BRGs)
  - Can be connected to any SCC, SMC, or USB
  - Allow changes during operation
  - Autobaud support option
- Two SCCs (serial communications controllers)
  - Ethernet/IEEE 802.3, supporting full 10-Mbps operation
  - HDLC/SDLC<sup>TM</sup> (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))

- Asynchronous HDLC to support PPP (point-to-point protocol)
- AppleTalk<sup>®</sup>
- Universal asynchronous receiver transmitter (UART)
- Synchronous UART
- Serial infrared (IrDA)
- Totally transparent (bit streams)
- Totally transparent (frame based with optional cyclic redundancy check (
- QUICC multichannel controller (QMC) microcode features
  - Up to 64 independent communication channels on a single SCC
  - Arbitrary mapping of 0–31 channels to any of 0–31 TDM time slots
  - Supports either transparent or HDLC protocols for each channel
  - Independent TxBDs/Rx and event/interrupt reporting for each channel
- One universal serial bus controller (USB)
  - Supports host controller and slave modes at 1.5 Mbps and 12 Mbps
- Two serial management controllers (SMCs)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division-multiplexed (TDM) channel
- One serial peripheral interface (SPI)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- One  $I^2C^{\circledR}$  (interprocessor-integrated circuit) port
  - Supports master and slave modes
  - Supports multimaster environment
- Time slot assigner
  - Allows SCCs and SMCs to run in multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame syncs, clocking
  - Allows dynamic changes
  - Can be internally connected to four serial channels (two SCCs and two S
- Low-power support

- Full high: all units fully powered at high clock frequency
- Full low: all units fully powered at low clock frequency
- Doze: core functional units disabled except time base, decrementer, PLL memory controller, real-time clock, and CPM in low-power standby
- Sleep: all units disabled except real-time clock and periodic interrupt time is active for fast wake-up
- Deep sleep: all units disabled including PLL, except the real-time clock a periodic interrupt timer
- Low-power stop: to provide lower power dissipation
- Separate power supply input to operate internal logic at 2.2 V when opera or below 25 MHz
- Can be dynamically shifted between high frequency (3.3 V internal) and frequency (2.2 V internal) operation
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data
  - The MPC850 can compare using the =, ≠, <, and > conditions to generate watchpoints
  - Each watchpoint can generate a breakpoint internally
- 3.3-V operation with 5-V TTL compatibility on all general purpose I/O pins

# Part III Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characters for the MPC850. Table 3-2 provides the maximum ratings.

#### **Table 3-2. Maximum Ratings**

(GND = 0V)

| Rating                            | Symbol           | Value                                      | Uı |
|-----------------------------------|------------------|--------------------------------------------|----|
| Supply voltage                    | VDDH             | -0.3 to 4.0                                | \  |
|                                   | VDDL             | -0.3 to 4.0                                | \  |
|                                   | KAPWR            | -0.3 to 4.0                                | \  |
|                                   | VDDSYN           | -0.3 to 4.0                                | \  |
| Input voltage <sup>1</sup>        | V <sub>in</sub>  | GND-0.3 to VDDH + 2.5 V                    | \  |
| Junction temperature <sup>2</sup> | Tj               | 0 to 95 (standard)<br>-40 to 95 (extended) | °( |
| Storage temperature range         | T <sub>stg</sub> | -55 to +150                                | °( |

Functional operating conditions are provided with the DC electrical specifications in Table 4-5. Absolute ma ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those lis affect device reliability or cause permanent damage to the device.

CAUTION: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restri applies to power-up and normal operation (that is, if the MPC850 is unpowered, voltage greater than 2.5 V is be applied to its inputs).

This device contains circuitry protecting against damage due to high-static volt electrical fields; however, it is advised that normal precautions be taken to avoid appl of any voltages higher than maximum-rated voltages to this high-impedance Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage (for example, either GND or  $V_{CC}$ ). Table 4-3 provides the package to characteristics for the MPC850.

The MPC850, a high-frequency device in a BGA package, does not provide a guaranteed maximum ambie temperature. Only maximum junction temperature is guaranteed. It is the responsibility of the user to conside dissipation and thermal management. Junction temperature ratings are the same regardless of frequency the device.

# **Part IV Thermal Characteristics**

Table 4-3 shows the thermal characteristics for the MPC850.

**Table 4-3. Thermal Characteristics** 

| Characteristic                                | Symbol        | Value           | Unit |
|-----------------------------------------------|---------------|-----------------|------|
| Thermal resistance for BGA <sup>1</sup>       | $\theta_{JA}$ | 40 <sup>2</sup> | °C/W |
|                                               | $\theta_{JA}$ | 31 <sup>3</sup> | °C/W |
|                                               | $\theta_{JA}$ | 24 <sup>4</sup> | °C/W |
| Thermal Resistance for BGA (junction-to-case) | $\theta_{JC}$ | 8               | °C/W |

For more information on the design of thermal vias on multilayer boards and BGA layout considerations general, refer to AN-1231/D, Plastic Ball Grid Array Application Note available from your local Motorola soffice.

$$\begin{split} T_J &= T_A + (P_D \bullet \theta_{JA}) \\ P_D &= (V_{DD} \bullet I_{DD}) + P_{I/O} \\ \text{where:} \end{split}$$

P<sub>I/O</sub> is the power dissipation on pins

Table 4-4 provides power dissipation information.

Table 4-4. Power Dissipation (P<sub>D</sub>)

| Characteristic              | Frequency (MHz) | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|-----------------------------|-----------------|----------------------|----------------------|------|
| Power Dissipation           | 33              | TBD                  | 515                  | mW   |
| All Revisions<br>(1:1) Mode | 40              | TBD                  | 590                  | mW   |
|                             | 50              | TBD                  | 725                  | mW   |

<sup>1</sup> Typical power dissipation is measured at 3.3V

Table 4-5 provides the DC electrical characteristics for the MPC850.

**Table 4-5. DC Electrical Specifications** 

| Characteristic                                                                                | Symbol                       | Min   | Max   |
|-----------------------------------------------------------------------------------------------|------------------------------|-------|-------|
| Operating voltage at 40 MHz or less                                                           | VDDH, VDDL,<br>KAPWR, VDDSYN | 3.0   | 3.6   |
| Operating voltage at 40 MHz or higher                                                         | VDDH, VDDL,<br>KAPWR, VDDSYN | 3.135 | 3.465 |
| Input high voltage (address bus, data bus, EXTAL, EXTCLK, and all bus control/status signals) | VIH                          | 2.0   | 3.6   |
| Input high voltage (all general purpose I/O and peripheral pins)                              | VIH                          | 2.0   | 5.5   |

<sup>&</sup>lt;sup>2</sup> Assumes natural convection and a single layer board (no thermal vias).

Assumes natural convection, a multilayer board with thermal vias<sup>4</sup>, 1 watt MPC850 dissipation, and a b temperature rise of 20°C above ambient.

<sup>&</sup>lt;sup>4</sup> Assumes natural convection, a multilayer board with thermal vias<sup>4</sup>, 1 watt MPC850 dissipation, and a bottemperature rise of 13°C above ambient.

<sup>&</sup>lt;sup>2</sup> Maximum power dissipation is measured at 3.65 V

Table 4-5. DC Electrical Specifications (continued)

| Characteristic                                                                                                                                                                     | Symbol          | Min       | Max     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|---------|
| Input low voltage                                                                                                                                                                  | VIL             | GND       | 0.8     |
| EXTAL, EXTCLK input high voltage                                                                                                                                                   | VIHC            | 0.7*(VCC) | VCC+0.3 |
| Input leakage current, Vin = 5.5 V (Except TMS, TRST, DSCK and DSDI pins)                                                                                                          | l <sub>in</sub> | _         | 100     |
| Input leakage current, Vin = 3.6V (Except TMS, TRST, DSCK and DSDI pins)                                                                                                           | I <sub>In</sub> | _         | 10      |
| Input leakage current, Vin = 0V (Except TMS, TRST, DSCK and DSDI pins)                                                                                                             | I <sub>In</sub> | _         | 10      |
| Input capacitance                                                                                                                                                                  | C <sub>in</sub> | _         | 20      |
| Output high voltage, IOH = -2.0 mA, VDDH = 3.0V except XTAL, XFC, and open-drain pins                                                                                              | VOH             | 2.4       | _       |
| Output low voltage IOL = 2.0 mA CLKOUT IOL = 3.2 mA <sup>1</sup> IOL = 5.3 mA <sup>2</sup> IOL = 7.0 mA PA[14]/USBOE, PA[12]/TXD2 IOL = 8.9 mA TS, TA, TEA, BI, BB, HRESET, SRESET | VOL             | _         | 0.5     |

A[6:31], TSIZO/REG, TSIZ1, D[0:31], DP[0:3]/IRQ[3:6], RD/WR, BURST, RSV/IRQ2, IP\_B[0:1]/IWP[0:1]/VF IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PT PA[15]/USBRXD, PA[13]/RXD2, PA[9]/L1TXDA/SMRXD2, PA[8]/L1RXDA/SMTXD2, PA[7]/CLK1/TIN1/L1RCLKA/BRGO1, PA[6]/CLK2/TOUT1/TIN3, PA[5]/CLK3/TIN2/L1TCLKA/BRGO2, PA[4]/CLK4/TOUT2/TIN4, PB[31]/SPISEL, PB[30]/SPICLK/TXD3, PB[29]/SPIMOSI /RXD3, PB[28]/SPIMISO/BRGO3, PB[27]/I2CSDA/BRGO1, PB[26]/I2CSCL/BRGO2, PB[25]/SMTXD1/TXD3, PB[24]/SMRXD1/RXD3, PB[23]/SMSYN1/SDACK1, PB[22]/SMSYN2/SDACK2, PB[19]/L1ST1, PB[18]/RTS2/L1ST2, PB[17]/L1ST3, PB[16]/L1RQa/L1ST4, PC[15]/DREQ0/L1ST5, PC[14]/DREQ1/RTS2/PC[13]/L1ST7/RTS3, PC[12]/L1RQa/L1ST8, PC[11]/USBRXP, PC[10]/TGATE1/USBRXN, PC[9]/CTS2, PC[8]/CD2/TGATE1, PC[7]/USBTXP, PC[6]/USBTXN, PC[9], PD[6], PD[6],

## Part V Power Considerations

The average chip-junction temperature, T<sub>I</sub>, in °C can be obtained from the equation:

$$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA}) \tag{1}$$

where

 $T_{A} = Ambient temperature, ^{\circ}C$ 

 $\theta_{IA}$  = Package thermal resistance, junction to ambient, °C/W

BDIP/GPL\_B5, BR, BG, FRZ/IRQ6, CS[0:5], CS6/CE1\_B, CS7/CE2\_B, WE0/BS\_AB0/IORD, WE1/BS\_AB WE2/BS\_AB2/PCOE, WE3/BS\_AB3/PCWE, GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A[2:3]/GPL\_B[2:3]/CS[2:3], UPWAITA/GPL\_A4/AS, UPWAITB/GPL\_B4, GPL\_A5, ALE\_B/DSCK/AT1 OP2/MODCK1/STS, OP3/MODCK2/DSDO

$$P_{D} = P_{INT} + P_{I/O}$$

 $P_{INT} = I_{DD} \times V_{DD}$ , watts—chip internal power

P<sub>VO</sub> = Power dissipation on input and output pins—user determined

For most applications  $P_{I/O} < 0.3 \bullet P_{INT}$  and can be neglected. If  $P_{I/O}$  is neglected approximate relationship between  $P_D$  and  $T_J$  is:

$$P_{D} = K \div (T_{I} + 273^{\circ}C)$$
 (2)

Solving equations (1) and (2) for K gives:

$$K = P_D \cdot (T_A + 273^{\circ}C) + \theta_{IA} \cdot P_D^2(3)$$

where K is a constant pertaining to the particular part. K can be determined from eq. (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the var  $P_D$  and  $T_A$  can be obtained by solving equations (1) and (2) iteratively for any value

## 5.1 Layout Practices

Each  $V_{\rm CC}$  pin on the MPC850 should be provided with a low-impedance path to the supply. Each GND pin should likewise be provided with a low-impedance path to g The power supply pins drive distinct groups of logic on chip. The  $V_{\rm CC}$  power supply be bypassed to ground using at least four 0.1  $\mu$ F by-pass capacitors located as closesible to the four sides of the package. The capacitor leads and associated printed traces connecting to chip  $V_{\rm CC}$  and GND should be kept to less than half an inch per callead. A four-layer board is recommended, employing two inner layers as  $V_{\rm CC}$  and planes.

All output pins on the MPC850 have fast rise and fall times. Printed circuit (PC interconnection length should be minimized in order to minimize undershown reflections caused by these fast output switching times. This recommendation partial applies to the address and data busses. Maximum PC trace lengths of six incharge recommended. Capacitance calculations should consider all device loads as a parasitic capacitances due to the PC traces. Attention to proper PCB layout and by becomes especially critical in systems with higher capacitive loads because these create higher transient currents in the V<sub>CC</sub> and GND circuits. Pull up all unused in signals that will be inputs during reset. Special care should be taken to minimize the levels on the PLL supply pins.

# Part VI Bus Signal Timing

Table 6-6 provides the bus operation timing for the MPC850 at 50 MHz, 66 MHz, MHz. Timing information for other bus speeds can be interpolated by equation us MPC850 Electrical Specifications Spreadsheet found at http://www.mot.com/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/netcom/ne

The maximum bus speed supported by the MPC850 is 50 MHz. Higher-speed part be operated in half-speed bus mode (for example, an MPC850 used at 66 MHz m configured for a 33 MHz bus).

The timing for the MPC850 bus shown assumes a 50-pF load. This timing can be oby 1 ns per 10 pF. Derating calculations can also be performed using the MPC850 Electronic Spreadsheet.

Table 6-6. Bus Operation Timing <sup>1</sup>

|     |                                                                 | 50 [  | МHz  | 66 1  | МHz  | 1 08     | МHz  |       | Cap Load |
|-----|-----------------------------------------------------------------|-------|------|-------|------|----------|------|-------|----------|
| Num | Characteristic                                                  |       |      |       |      | <u> </u> |      | FFACT | (default |
|     |                                                                 | Min   | Max  | Min   | Max  | Min      | Max  |       | 50 pF)   |
| B1  | CLKOUT period                                                   | 20    | _    | 30.30 | _    | 25       | _    | _     | _        |
| B1a | EXTCLK to CLKOUT phase<br>skew (EXTCLK > 15 MHz and<br>MF <= 2) | -0.90 | 0.90 | -0.90 | 0.90 | -0.90    | 0.90 | _     | 50.00    |
| B1b | EXTCLK to CLKOUT phase<br>skew (EXTCLK > 10 MHz and<br>MF < 10) | -2.30 | 2.30 | -2.30 | 2.30 | -2.30    | 2.30 | _     | 50.00    |
| B1c | CLKOUT phase jitter (EXTCLK > 15 MHz and MF <= 2) <sup>2</sup>  | -0.60 | 0.60 | -0.60 | 0.60 | -0.60    | 0.60 | _     | 50.00    |
| B1d | CLKOUT phase jitter <sup>2</sup>                                | -2.00 | 2.00 | -2.00 | 2.00 | -2.00    | 2.00 | _     | 50.00    |
| B1e | CLKOUT frequency jitter (MF < 10) <sup>2</sup>                  | _     | 0.50 | _     | 0.50 | _        | 0.50 | _     | 50.00    |
| B1f | CLKOUT frequency jitter (10 < MF < 500) <sup>2</sup>            | _     | 2.00 | _     | 2.00 | _        | 2.00 | _     | 50.00    |
| B1g | CLKOUT frequency jitter (MF > 500) <sup>2</sup>                 | _     | 3.00 | _     | 3.00 | _        | 3.00 | _     | 50.00    |
| B1h | Frequency jitter on EXTCLK <sup>3</sup>                         | _     | 0.50 | _     | 0.50 | _        | 0.50 | _     | 50.00    |
| B2  | CLKOUT pulse width low                                          | 8.00  | _    | 12.12 | _    | 10.00    | _    | _     | 50.00    |
| В3  | CLKOUT width high                                               | 8.00  | _    | 12.12 | _    | 10.00    | _    | _     | 50.00    |
| B4  | CLKOUT rise time                                                | _     | 4.00 | _     | 4.00 | _        | 4.00 | _     | 50.00    |
| B5  | CLKOUT fall time                                                | _     | 4.00 | _     | 4.00 | _        | 4.00 | _     | 50.00    |
| В7  | CLKOUT to A[6-31],<br>RD/WR, BURST, D[0-31],<br>DP[0-3] invalid | 5.00  | _    | 7.58  | _    | 6.25     | _    | 0.250 | 50.00    |
| В7а | CLKOUT to TSIZ[0-1], REG,<br>RSV, AT[0-3], BDIP, PTR invalid    | 5.00  | _    | 7.58  | _    | 6.25     | _    | 0.250 | 50.00    |

Table 6-6. Bus Operation Timing <sup>1</sup> (continued)

| Num  | Characteristic                                                                                                                        | 50 I  | ИНz   | 66 1  | ИНz   | 80 MHz |       | EEACT | Cap Load<br>(default |
|------|---------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|--------|-------|-------|----------------------|
| Num  | Characteristic                                                                                                                        | Min   | Max   | Min   | Max   | Min    | Max   | FFACT | 50 pF)               |
| B7b  | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , $\overline{FRZ}$ , VFLS[0–1], VF[0–2] IWP[0–2], LWP[0–1], $\overline{STS}$ invalid $^4$ | 5.00  | _     | 7.58  | _     | 6.25   | _     | 0.250 | 50.00                |
| B8   | CLKOUT to A[6–31],<br>RD/WR, BURST, D[0–31],<br>DP[0–3] valid                                                                         | 5.00  | 11.75 | 7.58  | 14.33 | 6.25   | 13.00 | 0.250 | 50.00                |
| B8a  | CLKOUT to TSIZ[0-1], REG,<br>RSV, AT[0-3] BDIP, PTR valid                                                                             | 5.00  | 11.75 | 7.58  | 14.33 | 6.25   | 13.00 | 0.250 | 50.00                |
| B8b  | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , VFLS[0–1],<br>VF[0–2], IWP[0–2], FRZ,<br>LWP[0–1], $\overline{STS}$ valid <sup>4</sup>  | 5.00  | 11.74 | 7.58  | 14.33 | 6.25   | 13.00 | 0.250 | 50.00                |
| B9   | CLKOUT to A[6-31] RD/WR,<br>BURST, D[0-31], DP[0-3],<br>TSIZ[0-1], REG, RSV, AT[0-3],<br>PTR high-Z                                   | 5.00  | 11.75 | 7.58  | 14.33 | 6.25   | 13.00 | 0.250 | 50.00                |
| B11  | CLKOUT to TS, BB assertion                                                                                                            | 5.00  | 11.00 | 7.58  | 13.58 | 6.25   | 12.25 | 0.250 | 50.00                |
| B11a | CLKOUT to TA, BI assertion,<br>(When driven by the memory<br>controller or PCMCIA interface)                                          | 2.50  | 9.25  | 2.50  | 9.25  | 2.50   | 9.25  | _     | 50.00                |
| B12  | CLKOUT to TS, BB negation                                                                                                             | 5.00  | 11.75 | 7.58  | 14.33 | 6.25   | 13.00 | 0.250 | 50.00                |
| B12a | CLKOUT to TA, BI negation (when driven by the memory controller or PCMCIA interface)                                                  | 2.50  | 11.00 | 2.50  | 11.00 | 2.50   | 11.00 | _     | 50.00                |
| B13  | CLKOUT to TS, BB high-Z                                                                                                               | 5.00  | 19.00 | 7.58  | 21.58 | 6.25   | 20.25 | 0.250 | 50.00                |
| B13a | CLKOUT to TA, BI high-Z, (when driven by the memory controller or PCMCIA interface)                                                   | 2.50  | 15.00 | 2.50  | 15.00 | 2.50   | 15.00 | _     | 50.00                |
| B14  | CLKOUT to TEA assertion                                                                                                               | 2.50  | 10.00 | 2.50  | 10.00 | 2.50   | 10.00 | _     | 50.00                |
| B15  | CLKOUT to TEA high-Z                                                                                                                  | 2.50  | 15.00 | 2.50  | 15.00 | 2.50   | 15.00 | _     | 50.00                |
| B16  | TA, BI valid to CLKOUT(setup time) 5                                                                                                  | 9.75  | _     | 9.75  |       | 9.75   | _     | _     | 50.00                |
| B16a | TEA, KR, RETRY, valid to CLKOUT (setup time) 5                                                                                        | 10.00 | _     | 10.00 | _     | 10.00  | _     | _     | 50.00                |
| B16b | BB, BG, BR valid to CLKOUT (setup time) 6                                                                                             | 8.50  | _     | 8.50  | _     | 8.50   | _     | _     | 50.00                |
| B17  | CLKOUT to TA, TEA, BI, BB, BG, BR valid (Hold time).5                                                                                 | 1.00  | _     | 1.00  | _     | 1.00   | _     | _     | 50.00                |
| B17a | CLKOUT to KR, RETRY, except TEA valid (hold time)                                                                                     | 2.00  | _     | 2.00  | _     | 2.00   | _     | _     | 50.00                |
| B18  | D[0–31], DP[0–3] valid to CLKOUT rising edge (setup time) <sup>7</sup>                                                                | 6.00  | _     | 6.00  | _     | 6.00   | _     | _     | 50.00                |

Table 6-6. Bus Operation Timing <sup>1</sup> (continued)

|      |                                                                                                                        | 50 [  | ИНz   | 66 1  | ИНz   | 1 08  | ИНz   |       | Cap Load<br>(default<br>50 pF) |
|------|------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------------------------------|
| Num  | Characteristic                                                                                                         | Min   | Max   | Min   | Max   | Min   | Max   | FFACT |                                |
| B19  | CLKOUT rising edge to D[0–31], DP[0–3] valid (hold time) <sup>7</sup>                                                  | 1.00  | _     | 1.00  | _     | 1.00  | _     | _     | 50.00                          |
| B20  | D[0–31], DP[0–3] valid to CLKOUT falling edge (setup time) <sup>8</sup>                                                | 4.00  | _     | 4.00  | _     | 4.00  | _     | _     | 50.00                          |
| B21  | CLKOUT falling edge to D[0–31], DP[0–3] valid (hold time) <sup>8</sup>                                                 | 2.00  | _     | 2.00  | _     | 2.00  | _     | _     | _                              |
| B22  | CLKOUT rising edge to $\overline{\text{CS}}$ asserted GPCM ACS = 00                                                    | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00                          |
| B22a | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0,1                                       | _     | 8.00  | _     | 8.00  | _     | 8.00  | _     | 50.00                          |
| B22b | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 0                               | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00                          |
| B22c | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 1                               | 7.00  | 14.00 | 11.00 | 18.00 | 9.00  | 16.00 | 0.375 | 50.00                          |
| B23  | CLKOUT rising edge to $\overline{\text{CS}}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0 & CSNT = 0 | 2.00  | 8.00  | 2.00  | 8.00  | 2.00  | 8.00  | _     | 50.00                          |
| B24  | A[6–31] to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0.                                                    | 3.00  | _     | 6.00  | _     | 4.00  | _     | 0.250 | 50.00                          |
| B24a | A[6–31] to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 0                                                            | 8.00  | _     | 13.00 | _     | 11.00 | _     | 0.500 | 50.00                          |
| B25  | CLKOUT rising edge to $\overline{\text{OE}}$ , $\overline{\text{WE}[0-3]}$ asserted                                    | _     | 9.00  | _     | 9.00  | _     | 9.00  | _     | 50.00                          |
| B26  | CLKOUT rising edge to OE negated                                                                                       | 2.00  | 9.00  | 2.00  | 9.00  | 2.00  | 9.00  | _     | 50.00                          |
| B27  | A[6–31] to $\overline{\text{CS}}$ asserted GPCM<br>ACS = 10, TRLX = 1                                                  | 23.00 | _     | 36.00 | _     | 29.00 | _     | 1.250 | 50.00                          |
| B27a | A[6–31] to $\overline{\text{CS}}$ asserted GPCM<br>ACS = 11, TRLX = 1                                                  | 28.00 | _     | 43.00 | _     | 36.00 | _     | 1.500 | 50.00                          |
| B28  | CLKOUT rising edge to WE[0-3] negated GPCM write access CSNT = 0                                                       | _     | 9.00  | _     | 9.00  | _     | 9.00  | _     | 50.00                          |
| B28a | CLKOUT falling edge to  WE[0-3] negated GPCM write access TRLX = 0,1 CSNT = 1, EBDF = 0                                | 5.00  | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00                          |

Table 6-6. Bus Operation Timing <sup>1</sup> (continued)

|      |                                                                                                                         | 50 1  | ИНz   | 66 1  | MHz   | 80 MHz |       |       | Cap Load           |
|------|-------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|--------|-------|-------|--------------------|
| Num  | Characteristic                                                                                                          | Min   | Max   | Min   | Max   | Min    | Max   | FFACT | (default<br>50 pF) |
| B28b | CLKOUT falling edge to $\overline{CS}$ negated GPCM write access TRLX = 0,1 CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0    | _     | 12.00 | _     | 14.00 | _      | 13.00 | 0.250 | 50.00              |
| B28c | CLKOUT falling edge to  WE[0-3] negated GPCM write access TRLX = 0,1 CSNT = 1 write access TRLX = 0, CSNT = 1, EBDF = 1 | 7.00  | 14.00 | 11.00 | 18.00 | 9.00   | 16.00 | 0.375 | 50.00              |
| B28d | CLKOUT falling edge to $\overline{CS}$ negated GPCM write access TRLX = 0,1 CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1    | _     | 14.00 | _     | 18.00 | _      | 16.00 | 0.375 | 50.00              |
| B29  | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, CSNT = 0                                            | 3.00  | _     | 6.00  | _     | 4.00   | _     | 0.250 | 50.00              |
| B29a | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, TRLX = 0 CSNT = 1,<br>EBDF = 0                      | 8.00  | _     | 13.00 | _     | 11.00  | _     | 0.500 | 50.00              |
| B29b | CS negated to D[0-31],<br>DP[0-3], high-Z GPCM write<br>access, ACS = 00, TRLX = 0 &<br>CSNT = 0                        | 3.00  | _     | 6.00  | _     | 4.00   | _     | 0.250 | 50.00              |
| B29c | CS negated to D[0-31], DP[0-3] high-Z GPCM write access, TRLX = 0, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0             | 8.00  | _     | 13.00 | _     | 11.00  | _     | 0.500 | 50.00              |
| B29d | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, TRLX = 1, CSNT = 1,<br>EBDF = 0                     | 28.00 | _     | 43.00 | _     | 36.00  | _     | 1.500 | 50.00              |
| B29e | CS negated to D[0-31], DP[0-3] high-Z GPCM write access, TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0             | 28.00 | _     | 43.00 | _     | 36.00  | _     | 1.500 | 50.00              |
| B29f | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>EBDF = 1                      | 5.00  | _     | 9.00  | _     | 7.00   | _     | 0.375 | 50.00              |
| B29g | CS negated to D[0-31], DP[0-3] high-Z GPCM write access TRLX = 0, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1              | 5.00  | _     | 9.00  | _     | 7.00   | _     | 0.375 | 50.00              |

Table 6-6. Bus Operation Timing <sup>1</sup> (continued)

| Num  | Characteristic                                                                                                                                                                             | 50 I  | 50 MHz |       | ИHz  | 80 MHz |      | FFACT | Cap Load<br>(default |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|------|--------|------|-------|----------------------|
| Num  | Characteristic                                                                                                                                                                             | Min   | Max    | Min   | Max  | Min    | Max  | FFACI | 50 pF)               |
| B29h | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                                         | 25.00 | _      | 39.00 | _    | 31.00  | _    | 1.375 | 50.00                |
| B29i | CS negated to D[0-31], DP[0-3]<br>high-Z GPCM write access,<br>TRLX = 1, CSNT = 1, ACS = 10<br>or ACS = 11, EBDF = 1                                                                       | 25.00 | _      | 39.00 | _    | 31.00  | _    | 1.375 | 50.00                |
| B30  | CS, WE[0-3] negated to A[6-31] invalid GPCM write access <sup>9</sup>                                                                                                                      | 3.00  | _      | 6.00  | _    | 4.00   | _    | 0.250 | 50.00                |
| B30a | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1, CS negated to A[6-31] invalid GPCM write access TRLX = 0, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0               | 8.00  | _      | 13.00 | _    | 11.00  | _    | 0.500 | 50.00                |
| B30b | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 1, CSNT = 1. $\overline{CS}$ negated to A[6-31] Invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0  | 28.00 | _      | 43.00 | _    | 36.00  | _    | 1.500 | 50.00                |
| B30c | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1. $\overline{CS}$ negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1 | 5.00  | _      | 8.00  | _    | 6.00   | _    | 0.375 | 50.00                |
| B30d | WE[0-3] negated to A[6-31] invalid GPCM write access TRLX = 1, CSNT =1, CS negated to A[6-31] invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1                 | 25.00 | _      | 39.00 | _    | 31.00  | _    | 1.375 | 50.00                |
| B31  | CLKOUT falling edge to $\overline{\text{CS}}$ valid - as requested by control bit CST4 in the corresponding word in the UPM                                                                | 1.50  | 6.00   | 1.50  | 6.00 | 1.50   | 6.00 | _     | 50.00                |

Table 6-6. Bus Operation Timing <sup>1</sup> (continued)

| Num  | Characteristic                                                                                                                 | 50 I | MHz   | 66 1  | ИНz   | 1 08  | ИНz   | FEACT | Cap Load<br>(default |
|------|--------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------|-------|-------|-------|----------------------|
| Num  | Characteristic                                                                                                                 | Min  | Max   | Min   | Max   | Min   | Max   | FFACT | 50 pF)               |
| B31a | CLKOUT falling edge to $\overline{\mathbb{CS}}$ valid - as requested by control bit CST1 in the corresponding word in the UPM  | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00                |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid - as requested by control bit CST2 in the corresponding word in the UPM            | 1.50 | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | _     | 50.00                |
| B31c | CLKOUT rising edge to $\overline{CS}$ valid - as requested by control bit CST3 in the corresponding word in the UPM            | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00                |
| B31d | CLKOUT falling edge to $\overline{CS}$ valid - as requested by control bit CST1 in the corresponding word in the UPM EBDF = 1  | 9.00 | 14.00 | 13.00 | 18.00 | 11.00 | 16.00 | 0.375 | 50.00                |
| B32  | CLKOUT falling edge to BS valid<br>- as requested by control bit<br>BST4 in the corresponding word<br>in the UPM               | 1.50 | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | _     | 50.00                |
| B32a | CLKOUT falling edge to $\overline{BS}$ valid - as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 0 | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00                |
| B32b | CLKOUT rising edge to BS valid - as requested by control bit BST2 in the corresponding word in the UPM                         | 1.50 | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | _     | 50.00                |
| B32c | CLKOUT rising edge to BS valid<br>- as requested by control bit<br>BST3 in the corresponding word<br>in the UPM                | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00                |
| B32d | CLKOUT falling edge to BS valid<br>- as requested by control bit<br>BST1 in the corresponding word<br>in the UPM, EBDF = 1     | 9.00 | 14.00 | 13.00 | 18.00 | 11.00 | 16.00 | 0.375 | 50.00                |
| B33  | CLKOUT falling edge to GPL valid - as requested by control bit GxT4 in the corresponding word in the UPM                       | 1.50 | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | _     | 50.00                |
| B33a | CLKOUT rising edge to GPL valid - as requested by control bit GxT3 in the corresponding word in the UPM                        | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00                |

Table 6-6. Bus Operation Timing <sup>1</sup> (continued)

| Num  | Characteristic                                                                                                       | 50 MHz |     | 66 MHz |     | 80 MHz |     | FEACT | Cap Load           |
|------|----------------------------------------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|-------|--------------------|
|      |                                                                                                                      | Min    | Max | Min    | Max | Min    | Max | FFACT | (default<br>50 pF) |
| B34  | A[6–31] and D[0–31] to $\overline{CS}$ valid - as requested by control bit CST4 in the corresponding word in the UPM | 3.00   |     | 6.00   | _   | 4.00   | _   | 0.250 | 50.00              |
| B34a | A[6–31] and D[0–31] to $\overline{CS}$ valid - as requested by control bit CST1 in the corresponding word in the UPM | 8.00   |     | 13.00  | _   | 11.00  | _   | 0.500 | 50.00              |
| B34b | A[6–31] and D[0–31] to $\overline{\text{CS}}$ valid - as requested by CST2 in the corresponding word in UPM          | 13.00  | _   | 21.00  | _   | 17.00  | _   | 0.750 | 50.00              |
| B35  | A[6–31] to $\overline{\text{CS}}$ valid - as requested by control bit BST4 in the corresponding word in UPM          | 3.00   | _   | 6.00   | _   | 4.00   | _   | 0.250 | 50.00              |
| B35a | A[6–31] and D[0–31] to BS valid<br>- as requested by BST1 in the<br>corresponding word in the UPM                    | 8.00   | _   | 13.00  | _   | 11.00  | _   | 0.500 | 50.00              |
| B35b | A[6–31] and D[0–31] to $\overline{BS}$ valid - as requested by control bit BST2 in the corresponding word in the UPM | 13.00  | _   | 21.00  | _   | 17.00  | _   | 0.750 | 50.00              |
| B36  | A[6–31] and D[0–31] to GPL valid - as requested by control bit GxT4 in the corresponding word in the UPM             | 3.00   | _   | 6.00   | _   | 4.00   | _   | 0.250 | 50.00              |
| B37  | UPWAIT valid to CLKOUT falling edge 10                                                                               | 6.00   | _   | 6.00   | _   | 6.00   | _   | _     | 50.00              |
| B38  | CLKOUT falling edge to UPWAIT valid <sup>10</sup>                                                                    | 1.00   | _   | 1.00   | _   | 1.00   | _   | _     | 50.00              |
| B39  | AS valid to CLKOUT rising edge                                                                                       | 7.00   | _   | 7.00   | _   | 7.00   | _   | _     | 50.00              |
| B40  | A[6–31], TSIZ[0–1], RD/WR, BURST, valid to CLKOUT rising edge.                                                       | 7.00   | _   | 7.00   | _   | 7.00   | _   | _     | 50.00              |
| B41  | TS valid to CLKOUT rising edge (setup time)                                                                          | 7.00   | —   | 7.00   | _   | 7.00   | _   | _     | 50.00              |
| B42  | CLKOUT rising edge to TS valid (hold time)                                                                           | 2.00   | _   | 2.00   | _   | 2.00   | _   | _     | 50.00              |
| B43  | AS negation to memory controller signals negation                                                                    | _      | TBD | _      | TBD | TBD    | _   | _     | 50.00              |

The minima provided assume a 0 pF load, whereas maxima assume a 50pF load. For frequencies not marked part, new bus timing must be calculated for all frequency-dependent AC parameters. Frequency-dependent parameters are those with an entry in the FFactor column. AC parameters without an FFactor entry do not be calculated and can be taken directly from the frequency column corresponding to the frequency marked part. The following equations should be used in these calculations.

For a frequency F, the following equations should be applied to each one of the above parameters: For minima:

$$D = \frac{FFACTOR \times 1000}{F} + (D_{50} - 20 \times FFACTOR)$$

For maxima:

$$D = \frac{FFACTOR \times 1000}{F} + (D_{50} - 20 \times FFACTOR) + \frac{1ns(CAP LOAD - 50) / 10}{F}$$

where:

D is the parameter value to the frequency required in ns

F is the operation frequency in MHz

D<sub>50</sub> is the parameter value defined for 50 MHz

CAP LOAD is the capacitance load on the signal in question.

FFACTOR is the one defined for each of the parameters in the table.

- <sup>2</sup> Phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed va
- <sup>3</sup> If the rate of change of the frequency of EXTAL is slow (i.e. it does not jump between the minimum and ma values in one cycle) or the frequency of the jitter is fast (i.e., it does not stay at an extreme value for a long tir the maximum allowed jitter on EXTAL can be up to 2%.
- The timing for BR output is relevant when the MPC850 is selected to work with external bus arbiter. The timin output is relevant when the MPC850 is selected to work with internal bus arbiter.
- The setup times required for TA, TEA, and BI are relevant only when they are supplied by an external device when the memory controller or the PCMCIA interface drives them).
- The timing required for BR input is relevant when the MPC850 is selected to work with the internal bus arbitiming for BG input is relevant when the MPC850 is selected to work with the external bus arbiter.
- The D[0–31] and DP[0–3] input timings B20 and B21 refer to the rising edge of the CLKOUT in which the T signal is asserted.
- <sup>8</sup> The D[0:31] and DP[0:3] input timings B20 and B21 refer to the falling edge of CLKOUT. This timing is valid read accesses controlled by chip-selects controlled by the UPM in the memory controller, for data beats when a 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.
- <sup>9</sup> The timing B30 refers to  $\overline{CS}$  when ACS = '00' and to  $\overline{WE[0:3]}$  when CSNT = '0'.
- <sup>10</sup> The signal UPWAIT is considered asynchronous to CLKOUT and synchronized internally. The timings spec B37 and B38 are specified to enable the freeze of the UPM output signals.

Figure 6-2 is the control timing diagram.

<sup>&</sup>lt;sup>11</sup> The  $\overline{AS}$  signal is considered asynchronous to CLKOUT.



- A Maximum output delay specification
- B Minimum output hold time
- C Minimum input setup time specification
- D Minimum input hold time specification

Figure 6-2. Control Timing

Figure 6-3 provides the timing for the external clock.



Figure 6-3. External Clock Timing

Figure 6-4 provides the timing for the synchronous output signals.



Figure 6-4. Synchronous Output Signals Timing

Figure 6-5 provides the timing for the synchronous active pull-up and open-drain signals.



Figure 6-5. Synchronous Active Pullup and Open-Drain Outputs Signals Times

Figure 6-6 provides the timing for the synchronous input signals.



Figure 6-6. Synchronous Input Signals Timing

Figure 6-7 provides normal case timing for input data.



Figure 6-7. Input Data Timing in Normal Case

Figure 6-8 provides the timing for the input data controlled by the UPM in the montroller.



Figure 6-8. Input Data Timing when Controlled by UPM in the Memory Cont

Figure 6-9 through Figure 6-12 provide the timing for the external bus read contro various GPCM factors.



Figure 6-9. External Bus Read Timing (GPCM Controlled—ACS = 00)



Figure 6-10. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS =



Figure 6-11. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS



Figure 6-12. External Bus Read Timing (GPCM Controlled—TRLX = 1, ACS ACS = 11)

Figure 6-13 through Figure 6-15 provide the timing for the external bus write contro various GPCM factors.



Figure 6-13. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT



Figure 6-14. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSN1



Figure 6-15. External Bus Write Timing (GPCM Controlled—TRLX = 1, CSN1

Figure 6-16 provides the timing for the external bus controlled by the UPM.



Figure 6-16. External Bus Timing (UPM Controlled Signals)

Figure 6-17 provides the timing for the asynchronous asserted UPWAIT signal comby the UPM.



Figure 6-17. Asynchronous UPWAIT Asserted Detection in UPM Handled Continuing

Figure 6-18 provides the timing for the asynchronous negated UPWAIT signal conby the UPM.



Figure 6-18. Asynchronous UPWAIT Negated Detection in UPM Handled Cy Timing

Figure 6-19 provides the timing for the synchronous external master access control the GPCM.



Figure 6-19. Synchronous External Master Access Timing (GPCM Handled A

Figure 6-20 provides the timing for the asynchronous external master memory controlled by the GPCM.



Figure 6-20. Asynchronous External Master Memory Access Timing (GPC Controlled—ACS = 00)

Figure 6-21 provides the timing for the asynchronous external master control negation.



Figure 6-21. Asynchronous External Master—Control Signals Negation Tin

Table 6-7 provides interrupt timing for the MPC850.

**Table 6-7. Interrupt Timing** 

| Num | Characteristic <sup>1</sup>                    | 50 MHz |     | 66MHz |     | 80 MHz |     |
|-----|------------------------------------------------|--------|-----|-------|-----|--------|-----|
|     | Sharasteristic                                 |        | Max | Min   | Max | Min    | Max |
| 139 | IRQx valid to CLKOUT rising edge (set up time) | 6.00   | _   | 6.00  | _   | 6.00   | _   |
| 140 | IRQx hold time after CLKOUT.                   | 2.00   | _   | 2.00  | _   | 2.00   | _   |
| I41 | IRQx pulse width low                           | 3.00   | _   | 3.00  | _   | 3.00   | _   |
| 142 | IRQx pulse width high                          | 3.00   | _   | 3.00  | _   | 3.00   | _   |
| 143 | IRQx edge-to-edge time                         | 80.00  | _   | 121.0 | _   | 100.0  | _   |

The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being de level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reto the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the  $\overline{\text{IRQ}}$  lines detection circuitry, and direct relation with the total system interrupt latency that the MPC850 is able to support

Figure 6-22 provides the interrupt detection timing for the external level-sensitive li



Figure 6-22. Interrupt Detection Timing for External Level Sensitive Line

Figure 6-23 provides the interrupt detection timing for the external edge-sensitive li



Figure 6-23. Interrupt Detection Timing for External Edge Sensitive Line

Table 6-8 shows the PCMCIA timing for the MPC850.

## Table 6-8. PCMCIA Timing

| Num | Characteristic                                  | 50MHz |       | 66MHz |       | 80 MHz |       | FFACTO |
|-----|-------------------------------------------------|-------|-------|-------|-------|--------|-------|--------|
|     | Ondituoteristio                                 | Min   | Max   | Min   | Max   | Min    | Max   |        |
| P44 | A[6–31], REG valid to PCMCIA strobe asserted. 1 | 13.00 | _     | 21.00 | _     | 17.00  | _     | 0.750  |
| P45 | A[6–31], REG valid to ALE negation.1            | 18.00 | _     | 28.00 | _     | 23.00  | _     | 1.000  |
| P46 | CLKOUT to REG valid                             | 5.00  | 13.00 | 8.00  | 16.00 | 6.00   | 14.00 | 0.250  |
| P47 | CLKOUT to REG Invalid.                          | 6.00  | _     | 9.00  | _     | 7.00   | _     | 0.250  |
| P48 | CLKOUT to CE1, CE2 asserted.                    | 5.00  | 13.00 | 8.00  | 16.00 | 6.00   | 14.00 | 0.250  |
| P49 | CLKOUT to CE1, CE2 negated.                     | 5.00  | 13.00 | 8.00  | 16.00 | 6.00   | 14.00 | 0.250  |
| P50 | CLKOUT to PCOE, IORD, PCWE, IOWR assert time.   | _     | 11.00 | _     | 11.00 | _      | 11.00 | _      |
| P51 | CLKOUT to PCOE, IORD, PCWE, IOWR negate time.   | 2.00  | 11.00 | 2.00  | 11.00 | 2.00   | 11.00 | _      |
| P52 | CLKOUT to ALE assert time                       | 5.00  | 13.00 | 8.00  | 16.00 | 6.00   | 14.00 | 0.250  |

**Table 6-8. PCMCIA Timing (continued)** 

|     |                                                     | 50MHz   |       | 66MHz |       | 80 MHz |       |        |
|-----|-----------------------------------------------------|---------|-------|-------|-------|--------|-------|--------|
| Num | Characteristic                                      | Min Max |       | Min   | Max   | Min    | Max   | FFACTO |
|     |                                                     |         | wax   |       | IIIAX |        | wax   |        |
| P53 | CLKOUT to ALE negate time                           | —       | 13.00 | —     | 16.00 | _      | 14.00 | 0.250  |
| P54 | PCWE, IOWR negated to D[0–31] invalid. <sup>1</sup> | 3.00    | _     | 6.00  | _     | 4.00   | _     | 0.250  |
| P55 | WAIT_B valid to CLKOUT rising edge.1                | 8.00    | _     | 8.00  | _     | 8.00   | _     | _      |
| P56 | CLKOUT rising edge to WAIT_B invalid.1              | 2.00    | _     | 2.00  | _     | 2.00   | _     | _      |

<sup>&</sup>lt;sup>1</sup> PSST = 1. Otherwise add PSST times cycle time.

These synchronous timings define when the WAIT\_B signal is detected in order to freeze (or relieve) the P current cycle. The WAIT\_B assertion will be effective only if it is detected 2 cycles before the PSL timer exp See PCMCIA Interface in the MPC850 PowerQUICC User's Manual.

Figure 6-24 provides the PCMCIA access cycle timing for the external bus read.



Figure 6-24. PCMCIA Access Cycles Timing External Bus Read

PSHT = 0. Otherwise add PSHT times cycle time.



Figure 6-25 provides the PCMCIA access cycle timing for the external bus write.

Figure 6-25. PCMCIA Access Cycles Timing External Bus Write

Figure 6-26 provides the PCMCIA WAIT signals detection timing.



Figure 6-26. PCMCIA WAIT Signal Detection Timing

D[0:31] -

### **Layout Practices**

Table 6-9 shows the PCMCIA port timing for the MPC850.

Table 6-9. PCMCIA Port Timing

| Num | Characteristic                           | 50 MHz |       | 66 MHz |       | 80 MHz |       |
|-----|------------------------------------------|--------|-------|--------|-------|--------|-------|
|     |                                          | Min    | Max   | Min    | Max   | Min    | Max   |
| P57 | CLKOUT to OPx valid                      | _      | 19.00 |        | 19.00 |        | 19.00 |
| P58 | HRESET negated to OPx drive <sup>1</sup> | 18.00  | _     | 26.00  | _     | 22.00  | _     |
| P59 | IP_Xx valid to CLKOUT rising edge        | 5.00   | _     | 5.00   | _     | 5.00   | _     |
| P60 | CLKOUT rising edge to IP_Xx invalid      | 1.00   | _     | 1.00   | _     | 1.00   | _     |

<sup>&</sup>lt;sup>1</sup> OP2 and OP3 only.

Figure 6-27 provides the PCMCIA output port timing for the MPC850.



Figure 6-27. PCMCIA Output Port Timing

Figure 6-28 provides the PCMCIA output port timing for the MPC850.



Figure 6-28. PCMCIA Input Port Timing

Table 6-10 shows the debug port timing for the MPC850.

**Table 6-10. Debug Port Timing** 

| Num | Characteristic              | 50 MHz |       | 66 MHz |       | 80 MHz |       |   |
|-----|-----------------------------|--------|-------|--------|-------|--------|-------|---|
|     |                             | Min    | Max   | Min    | Max   | Min    | Max   | ' |
| D61 | DSCK cycle time             | 60.00  | _     | 91.00  | _     | 75.00  | _     |   |
| D62 | DSCK clock pulse width      | 25.00  | _     | 38.00  | _     | 31.00  | _     |   |
| D63 | DSCK rise and fall times    | 0.00   | 3.00  | 0.00   | 3.00  | 0.00   | 3.00  |   |
| D64 | DSDI input data setup time  | 8.00   | _     | 8.00   | _     | 8.00   | _     |   |
| D65 | DSDI data hold time         | 5.00   | _     | 5.00   | _     | 5.00   |       |   |
| D66 | DSCK low to DSDO data valid | 0.00   | 15.00 | 0.00   | 15.00 | 0.00   | 15.00 |   |
| D67 | DSCK low to DSDO invalid    | 0.00   | 2.00  | 0.00   | 2.00  | 0.00   | 2.00  |   |

Figure 6-29 provides the input timing for the debug port clock.



Figure 6-29. Debug Port Clock Input Timing

Figure 6-30 provides the timing for the debug port.



Figure 6-30. Debug Port Timings

### **Layout Practices**

Table 6-11 shows the reset timing for the MPC850.

Table 6-11. Reset Timing

| Num | Characteristic                                                                      | 50 MHz |       | 66MHz  |       | 80 MHz |       | FFACTO |  |
|-----|-------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|--|
| Num |                                                                                     | Min    | Max   | Min    | Max   | Min    | Max   | FFACIO |  |
| R69 | CLKOUT to HRESET high impedance                                                     | _      | 20.00 | _      | 20.00 | _      | 20.00 | _      |  |
| R70 | CLKOUT to SRESET high impedance                                                     | _      | 20.00 | _      | 20.00 | _      | 20.00 | _      |  |
| R71 | RSTCONF pulse width                                                                 | 340.00 | _     | 515.00 | _     | 425.00 | _     | 17.000 |  |
| R72 |                                                                                     | _      | _     | _      | _     | _      | _     | _      |  |
| R73 | Configuration data to HRESET rising edge set up time                                | 350.00 | _     | 505.00 | _     | 425.00 | _     | 15.000 |  |
| R74 | Configuration data to RSTCONF rising edge set up time                               | 350.00 | _     | 350.00 | _     | 350.00 | _     | _      |  |
| R75 | Configuration data hold time after RSTCONF negation                                 | 0.00   | _     | 0.00   | _     | 0.00   | _     | _      |  |
| R76 | Configuration data hold time after HRESET negation                                  | 0.00   | _     | 0.00   | _     | 0.00   | _     | _      |  |
| R77 | HRESET and RSTCONF asserted to data out drive                                       | _      | 25.00 | _      | 25.00 | _      | 25.00 | _      |  |
| R78 | RSTCONF negated to data out high impedance.                                         | _      | 25.00 | _      | 25.00 | _      | 25.00 | _      |  |
| R79 | CLKOUT of last rising edge before chip tristates HRESET to data out high impedance. | _      | 25.00 | _      | 25.00 | _      | 25.00 | _      |  |
| R80 | DSDI, DSCK set up                                                                   | 60.00  | _     | 90.00  | _     | 75.00  | _     | 3.000  |  |
| R81 | DSDI, DSCK hold time                                                                | 0.00   | _     | 0.00   | _     | 0.00   | _     | _      |  |
| R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample                       | 160.00 | _     | 242.00 | _     | 200.00 | _     | 8.000  |  |

Figure 6-31 shows the reset timing for the data bus configuration.



Figure 6-31. Reset Timing—Configuration from Data Bus

Figure 6-32 provides the reset timing for the data bus weak drive during configurati



Figure 6-32. Reset Timing—Data Bus Weak Drive during Configuration

Figure 6-33 provides the reset timing for the debug port configuration.



Figure 6-33. Reset Timing—Debug Port Configuration

# Part VII IEEE 1149.1 Electrical Specifications

Table 7-12 provides the JTAG timings for the MPC850 as shown in Figure 7 Figure 7-37.

**Table 7-12. JTAG Timing** 

| Nivers | Characteristic                                         | 50 I   | ИHz   | 661    | ИHz   | 80 MHz |       |
|--------|--------------------------------------------------------|--------|-------|--------|-------|--------|-------|
| Num    | Characteristic                                         | Min    | Max   | Min    | Max   | Min    | Max   |
| J82    | TCK cycle time                                         | 100.00 | _     | 100.00 | _     | 100.00 | _     |
| J83    | TCK clock pulse width measured at 1.5 V                | 40.00  | _     | 40.00  | _     | 40.00  | _     |
| J84    | TCK rise and fall times                                | 0.00   | 10.00 | 0.00   | 10.00 | 0.00   | 10.00 |
| J85    | TMS, TDI data setup time                               | 5.00   | _     | 5.00   | _     | 5.00   | _     |
| J86    | TMS, TDI data hold time                                | 25.00  | _     | 25.00  | _     | 25.00  | _     |
| J87    | TCK low to TDO data valid                              | _      | 27.00 | _      | 27.00 | _      | 27.00 |
| J88    | TCK low to TDO data invalid                            | 0.00   | _     | 0.00   | _     | 0.00   | _     |
| J89    | TCK low to TDO high impedance                          | _      | 20.00 | _      | 20.00 | _      | 20.00 |
| J90    | TRST assert time                                       | 100.00 | _     | 100.00 | _     | 100.00 | _     |
| J91    | TRST setup time to TCK low                             | 40.00  | _     | 40.00  | _     | 40.00  | _     |
| J92    | TCK falling edge to output valid                       | _      | 50.00 | _      | 50.00 | _      | 50.00 |
| J93    | TCK falling edge to output valid out of high impedance | _      | 50.00 | _      | 50.00 | _      | 50.00 |
| J94    | TCK falling edge to output high impedance              | _      | 50.00 | _      | 50.00 | _      | 50.00 |
| J95    | Boundary scan input valid to TCK rising edge           | 50.00  | _     | 50.00  | _     | 50.00  | _     |
| J96    | TCK rising edge to boundary scan input invalid         | 50.00  | _     | 50.00  | _     | 50.00  | _     |



Figure 7-34. JTAG Test Clock Input Timing



Figure 7-35. JTAG Test Access Port Timing Diagram



Figure 7-36. JTAG TRST Timing Diagram



Figure 7-37. Boundary Scan (JTAG) Timing Diagram

## Part VIII CPM Electrical Characteristic

This section provides the AC and DC electrical specifications for the communic processor module (CPM) of the MPC850.

## 8.1 PIO AC Electrical Specifications

Table 8-13 provides the parallel I/O timings for the MPC850 as shown in Figure 8-1. **Table 8-13. Parallel I/O Timing** 

| Num | Characteristic                                                       | All Freque | -   |   |
|-----|----------------------------------------------------------------------|------------|-----|---|
|     | Characteristic                                                       | Min        | Max | U |
| 29  | Data-in setup time to clock high                                     | 15         | _   | n |
| 30  | Data-in hold time from clock high                                    | 7.5        | _   | r |
| 31  | Clock low to data-out valid (CPU writes data, control, or direction) | _          | 25  | r |



Figure 8-38. Parallel I/O Data-In/Data-Out Timing Diagram

## 8.2 IDMA Controller AC Electrical Specifications

Table 8-14 provides the IDMA controller timings as shown in Figure 8-39 to Figure

**Table 8-14. IDMA Controller Timing** 

| Num    | Characteristic –                                                              |      | uencies |
|--------|-------------------------------------------------------------------------------|------|---------|
| Italii |                                                                               |      | Max     |
| 40     | DREQ setup time to clock high                                                 | 7.00 | _       |
| 41     | DREQ hold time from clock high                                                | 3.00 | _       |
| 42     | SDACK assertion delay from clock high                                         | _    | 12.00   |
| 43     | SDACK negation delay from clock low                                           | _    | 12.00   |
| 44     | SDACK negation delay from TA low                                              |      | 20.00   |
| 45     | SDACK negation delay from clock high                                          | _    | 15.00   |
| 46     | TA assertion to falling edge of the clock setup time (applies to external TA) | 7.00 | _       |



Figure 8-39. IDMA External Requests Timing Diagram



Figure 8-40. SDACK Timing Diagram—Peripheral Write, TA Sampled Low at Falling Edge of the Clock

### **IDMA Controller AC Electrical Specifications**



Figure 8-41. SDACK Timing Diagram—Peripheral Write, TA Sampled High a Falling Edge of the Clock



Figure 8-42. SDACK Timing Diagram—Peripheral Read

## 8.3 Baud Rate Generator AC Electrical Specificat

Table 8-15 provides the baud rate generator timings as shown in Figure 8-43.

**Table 8-15. Baud Rate Generator Timing** 

| Num | Characteristic          | All Frequ | Unit  |       |
|-----|-------------------------|-----------|-------|-------|
|     |                         | Min       | Max   | Oliit |
| 50  | BRGO rise and fall time | _         | 10.00 | ns    |
| 51  | BRGO duty cycle         | 40.00     | 60.00 | %     |
| 52  | BRGO cycle              | 40.00     | _     | ns    |



Figure 8-43. Baud Rate Generator Timing Diagram

## 8.4 Timer AC Electrical Specifications

Table 8-16 provides the baud rate generator timings as shown in Figure 8-44.

| Num | Characteristic               | All Frequ | Unit  |      |
|-----|------------------------------|-----------|-------|------|
|     |                              | Min       | Max   | Olin |
| 61  | TIN/TGATE rise and fall time | 10.00     | _     | ns   |
| 62  | TIN/TGATE low time           | 1.00      | _     | clk  |
| 63  | TIN/TGATE high time          | 2.00      | _     | clk  |
| 64  | TIN/TGATE cycle time         | 3.00      | _     | clk  |
| 65  | CLKO high to TOUT valid      | 3.00      | 25.00 | ns   |



Figure 8-44. CPM General-Purpose Timers Timing Diagram

## 8.5 Serial Interface AC Electrical Specifications

Table 8-17 provides the serial interface timings as shown in Figure 8-45 to Figure 8

Table 8-17. SI Timing

| Num    | Characteristic                                               | All Free | Unit            |       |
|--------|--------------------------------------------------------------|----------|-----------------|-------|
| Italii | - Characterione                                              |          | Max             | Offic |
| 70     | L1RCLK, L1TCLK frequency (DSC = 0) 1, 2                      | _        | SYNCCLK/2.<br>5 | MHz   |
| 71     | L1RCLK, L1TCLK width low (DSC = 0) <sup>2</sup>              | P + 10   | _               | ns    |
| 71a    | L1RCLK, L1TCLK width high (DSC = 0) 3                        | P + 10   | _               | ns    |
| 72     | L1TXD, L1STn, L1RQ, L1xCLKO rise/fall time                   | _        | 15.00           | ns    |
| 73     | L1RSYNC, L1TSYNC valid to L1xCLK edge Edge (SYNC setup time) | 20.00    | _               | ns    |

Table 8-17. SI Timing (continued)

| Num | Characteristic                                                       | All Fre | Unit                  |        |  |  |  |
|-----|----------------------------------------------------------------------|---------|-----------------------|--------|--|--|--|
| Num | Cital acteristic                                                     | Min     | Max                   |        |  |  |  |
| 74  | L1xCLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time)            | 35.00   | _                     | ns     |  |  |  |
| 75  | L1RSYNC, L1TSYNC rise/fall time                                      | _       | 15.00                 | ns     |  |  |  |
| 76  | L1RXD valid to L1xCLK edge (L1RXD setup time)                        | 17.00   | _                     | ns     |  |  |  |
| 77  | L1xCLK edge to L1RXD invalid (L1RXD hold time)                       | 13.00   | _                     | ns     |  |  |  |
| 78  | L1xCLK edge to L1STn valid 4                                         | 10.00   | 45.00                 | ns     |  |  |  |
| 78A | L1SYNC valid to L1STn valid                                          | 10.00   | 45.00                 | ns     |  |  |  |
| 79  | L1xCLK edge to L1STn invalid                                         | 10.00   | 45.00                 | ns     |  |  |  |
| 80  | L1xCLK edge to L1TXD valid                                           | 10.00   | 55.00                 | ns     |  |  |  |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                            | 10.00   | 55.00                 | ns     |  |  |  |
| 81  | L1xCLK edge to L1TXD high impedance                                  | 0.00    | 42.00                 | ns     |  |  |  |
| 82  | L1RCLK, L1TCLK frequency (DSC =1)                                    | _       | 16.00 or<br>SYNCCLK/2 | MHz    |  |  |  |
| 83  | L1RCLK, L1TCLK width low (DSC =1)                                    | P + 10  | _                     | ns     |  |  |  |
| 83A | L1RCLK, L1TCLK width high (DSC = 1) <sup>3</sup>                     | P + 10  | _                     | ns     |  |  |  |
| 84  | L1CLK edge to L1CLKO valid (DSC = 1)                                 | _       | 30.00                 | ns     |  |  |  |
| 85  | L1RQ valid before falling edge of L1TSYNC <sup>4</sup>               | 1.00    | _                     | L1TCLK |  |  |  |
| 86  | L1GR setup time <sup>2</sup>                                         | 42.00   | _                     | ns     |  |  |  |
| 87  | L1GR hold time                                                       | 42.00   | _                     | ns     |  |  |  |
| 88  | L1xCLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0) | _       | 0.00                  | ns     |  |  |  |

<sup>1</sup> The ratio SyncCLK/L1RCLK must be greater than 2.5/1.

<sup>&</sup>lt;sup>2</sup> These specs are valid for IDL mode only.

 $<sup>^3</sup>$  Where P = 1/CLKOUT. Thus for a 25-MHz CLKO1 rate, P = 40 ns.

<sup>&</sup>lt;sup>4</sup> These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later.

### **Serial Interface AC Electrical Specifications**



Figure 8-45. SI Receive Timing Diagram with Normal Clocking (DSC = 0



Figure 8-46. SI Receive Timing with Double-Speed Clocking (DSC = 1)

### **Serial Interface AC Electrical Specifications**



Figure 8-47. SI Transmit Timing Diagram



Figure 8-48. SI Transmit Timing with Double Speed Clocking (DSC = 1)

### **Serial Interface AC Electrical Specifications**



Figure 8-49. IDL Timing

## 8.6 SCC in NMSI Mode Electrical Specifications

Table 8-18 provides the NMSI external clock timing.

Table 8-18. NMSI External Clock Timing

| Num | Characteristic                                                                | All Frequenci | es         |    |
|-----|-------------------------------------------------------------------------------|---------------|------------|----|
|     | Characteristic                                                                | Min           | Max        |    |
| 100 | RCLKx and TCLKx frequency <sup>1</sup> (x = 2, 3 for all specs in this table) | 1/SYNCCLK     | <u> </u>   | ns |
| 101 | RCLKx and TCLKx width low                                                     | 1/SYNCCLK +5  | <b>†</b> – | ns |
| 102 | RCLKx and TCLKx rise/fall time                                                | _             | 15.00      | ns |
| 103 | TXDx active delay (from TCLKx falling edge)                                   | 0.00          | 50.00      | ns |
| 104 | RTSx active/inactive delay (from TCLKx falling edge)                          | 0.00          | 50.00      | ns |
| 105 | CTSx setup time to TCLKx rising edge                                          | 5.00          | <u> </u>   | ns |
| 106 | RXDx setup time to RCLKx rising edge                                          | 5.00          | <b>—</b>   | ns |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                            | 5.00          | _          | ns |
| 108 | CDx setup time to RCLKx rising edge                                           | 5.00          | _          | ns |

<sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater than or equal to 2.25/1.

Table 8-19 provides the NMSI internal clock timing.

Table 8-19. NMSI Internal Clock Timing

| Num | Num Characteristic                                                            |       | equencies |   |
|-----|-------------------------------------------------------------------------------|-------|-----------|---|
| Num |                                                                               |       | Max       | ۱ |
| 100 | RCLKx and TCLKx frequency <sup>1</sup> (x = 2, 3 for all specs in this table) | 0.00  | SYNCCLK/3 | M |
| 102 | RCLKx and TCLKx rise/fall time                                                | _     | _         |   |
| 103 | TXDx active delay (from TCLKx falling edge)                                   | 0.00  | 30.00     |   |
| 104 | RTSx active/inactive delay (from TCLKx falling edge)                          | 0.00  | 30.00     | ľ |
| 105 | CTSx setup time to TCLKx rising edge                                          | 40.00 | _         | ı |
| 106 | RXDx setup time to RCLKx rising edge                                          | 40.00 | _         | ı |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                            | 0.00  | _         | ı |
| 108 | CDx setup time to RCLKx rising edge                                           | 40.00 | _         |   |

<sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLK1x must be greater or equal to 3/1.

<sup>&</sup>lt;sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

 $<sup>^2</sup>$  Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.

### **SCC in NMSI Mode Electrical Specifications**

Figure 8-50 through Figure 8-52 show the NMSI timings.



Figure 8-50. SCC NMSI Receive Timing Diagram



Figure 8-51. SCC NMSI Transmit Timing Diagram



Figure 8-52. HDLC Bus Timing Diagram

## 8.7 Ethernet Electrical Specifications

Table 8-20 provides the Ethernet timings as shown in Figure 8-53 to Figure 8-55.

**Table 8-20. Ethernet Timing** 

| Num | um Characteristic                                               |        | All Frequencies |      |
|-----|-----------------------------------------------------------------|--------|-----------------|------|
| Num |                                                                 |        | Max             | Unit |
| 120 | CLSN width high                                                 | 40.00  | _               | ns   |
| 121 | RCLKx rise/fall time (x = 2, 3 for all specs in this table)     | _      | 15.00           | ns   |
| 122 | RCLKx width low                                                 | 40.00  | _               | ns   |
| 123 | RCLKx clock period <sup>1</sup>                                 | 80.00  | 120.00          | ns   |
| 124 | RXDx setup time                                                 | 20.00  | _               | ns   |
| 125 | RXDx hold time                                                  | 5.00   | _               | ns   |
| 126 | RENA active delay (from RCLKx rising edge of the last data bit) | 10.00  | _               | ns   |
| 127 | RENA width low                                                  | 100.00 | _               | ns   |
| 128 | TCLKx rise/fall time                                            | _      | 15.00           | ns   |
| 129 | TCLKx width low                                                 | 40.00  | _               | ns   |
| 130 | TCLKx clock period <sup>1</sup>                                 | 99.00  | 101.00          | ns   |
| 131 | TXDx active delay (from TCLKx rising edge)                      | 10.00  | 50.00           | ns   |
| 132 | TXDx inactive delay (from TCLKx rising edge)                    | 10.00  | 50.00           | ns   |

### **Ethernet Electrical Specifications**

Table 8-20. Ethernet Timing (continued)

| Num   | Characteristic                               |       | All Frequencies |      |
|-------|----------------------------------------------|-------|-----------------|------|
| Nulli |                                              |       | Max             | Unit |
| 133   | TENA active delay (from TCLKx rising edge)   | 10.00 | 50.00           | ns   |
| 134   | TENA inactive delay (from TCLKx rising edge) | 10.00 | 50.00           | ns   |
| 138   | CLKOUT low to SDACK asserted <sup>2</sup>    | _     | 20.00           | ns   |
| 139   | CLKOUT low to SDACK negated <sup>2</sup>     | _     | 20.00           | ns   |

<sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater or equal to 2/1.

<sup>&</sup>lt;sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame destination address into memory



Figure 8-53. Ethernet Collision Timing Diagram



Figure 8-54. Ethernet Receive Timing Diagram



Figure 8-55. Ethernet Transmit Timing Diagram

CSL bit is set in the buffer descriptor at the end of the frame transmission.

## 8.8 SMC Transparent AC Electrical Specifications

Figure 8-21 provides the SMC transparent timings as shown in Figure 8-56.

**Table 8-21. Serial Management Controller Timing** 

| Num  | Num Characteristic                             |        | All Frequencies |      |  |
|------|------------------------------------------------|--------|-----------------|------|--|
| Num  | Gharacteristic                                 | Min    | Max             | Unit |  |
| 150  | SMCLKx clock period <sup>1</sup>               | 100.00 | _               | ns   |  |
| 151  | SMCLKx width low                               | 50.00  | _               | ns   |  |
| 151a | SMCLKx width high                              | 50.00  | _               | ns   |  |
| 152  | SMCLKx rise/fall time                          | _      | 15.00           | ns   |  |
| 153  | SMTXDx active delay (from SMCLKx falling edge) | 10.00  | 50.00           | ns   |  |
| 154  | SMRXDx/SMSYNx setup time                       | 20.00  | _               | ns   |  |
| 155  | SMRXDx/SMSYNx hold time                        | 5.00   | _               | ns   |  |

<sup>1</sup> The ratio SyncCLK/SMCLKx must be greater or equal to 2/1.

### **SPI Master AC Electrical Specifications**



Figure 8-56. SMC Transparent Timing Diagram

Table 8-22. SPI Master Timing

## 8.9 SPI Master AC Electrical Specifications

Table 8-22 provides the SPI master timings as shown in Figure 8-57 and Figure 8-5

**All Frequencies** Characteristic Num Unit Min Max 160 MASTER cycle time 4 1024  $t_{cyc}$ 161 MASTER clock (SCK) high or low time 2 512 t<sub>cyc</sub> 162 MASTER data setup time (inputs) 50.00 ns 163 Master data hold time (inputs) 0.00 ns Master data valid (after SCK edge) 164 20.00 ns 165 Master data hold time (outputs) 0.00 ns 166 Rise time output 15.00 ns 167 Fall time output 15.00 ns



Figure 8-57. SPI Master (CP = 0) Timing Diagram



Figure 8-58. SPI Master (CP = 1) Timing Diagram

## 8.10 SPI Slave AC Electrical Specifications

Table 8-23 provides the SPI slave timings as shown in Figure 8-59 and Figure 8-60

Table 8-23. SPI Slave Timing

| Num | Characteristic                                              | All Frequencies |       | Unit             |
|-----|-------------------------------------------------------------|-----------------|-------|------------------|
| Num | Characteristic                                              | Min             | Max   | Oille            |
| 170 | Slave cycle time                                            | 2               | _     | t <sub>cyc</sub> |
| 171 | Slave enable lead time                                      | 15.00           | _     | ns               |
| 172 | Slave enable lag time                                       | 15.00           | _     | ns               |
| 173 | Slave clock (SPICLK) high or low time                       |                 | _     | t <sub>cyc</sub> |
| 174 | Slave sequential transfer delay (does not require deselect) | 1               | _     | t <sub>cyc</sub> |
| 175 | Slave data setup time (inputs)                              |                 | _     | ns               |
| 176 | Slave data hold time (inputs)                               |                 | _     | ns               |
| 177 | Slave access time                                           | _               | 50.00 | ns               |
| 178 | Slave SPI MISO disable time                                 | _               | 50.00 | ns               |
| 179 | Slave data valid (after SPICLK edge)                        | _               | 50.00 | ns               |
| 180 | Slave data hold time (outputs)                              | 0.00            | _     | ns               |
| 181 | Rise time (input)                                           | _               | 15.00 | ns               |
| 182 | Fall time (input)                                           | _               | 15.00 | ns               |



Figure 8-59. SPI Slave (CP = 0) Timing Diagram

### **I2C AC Electrical Specifications**



Figure 8-60. SPI Slave (CP = 1) Timing Diagram

## 8.11 I<sup>2</sup>C AC Electrical Specifications

Table 8-24 provides the  $I^2C$  (SCL < 100 KHz) timings.

Table 8-24.  $I^2C$  Timing (SCL < 100 KHz)

| Num | Characteristic                                | All Frequ | Unit   |       |
|-----|-----------------------------------------------|-----------|--------|-------|
| Num | Gilaracteristic                               |           | Max    | Ollic |
| 200 | SCL clock frequency (slave)                   | 0.00      | 100.00 | KHz   |
| 200 | 200 SCL clock frequency (master) <sup>1</sup> |           | 100.00 | KHz   |
| 202 | Bus free time between transmissions           | 4.70      | _      | μs    |
| 203 | Low period of SCL                             | 4.70      | _      | μs    |
| 204 | 204 High period of SCL                        |           | _      | μs    |
| 205 | Start condition setup time                    | 4.70      | _      | μs    |
| 206 | Start condition hold time                     | 4.00      | _      | μs    |
| 207 | Data hold time                                | 0.00      | _      | μs    |

Table 8-24. I<sup>2</sup>C Timing (SCL < 100 KHz) (CONTINUED)

| Num | Num Characteristic        | All Frequencies |        | Unit  |  |
|-----|---------------------------|-----------------|--------|-------|--|
| Num | Characteristic            | Min             | Max    | Offic |  |
| 208 | Data setup time           | 250.00          | _      | ns    |  |
| 209 | SDL/SCL rise time         | _               | 1.00   | μs    |  |
| 210 | SDL/SCL fall time         | _               | 300.00 | ns    |  |
| 211 | Stop condition setup time | 4.70            | _      | μs    |  |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1.

Table 8-25 provides the  $I^2C$  (SCL > 100 KHz) timings.

Table 8-25.  $I^2C$  Timing (SCL > 100 KHz)

| Num | Characteristic                            | Expression | All Freq        | uencies       |
|-----|-------------------------------------------|------------|-----------------|---------------|
| Num | Cital acteristic                          | Expression | Min             | Мах           |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     |
| 202 | Bus free time between transmissions       |            | 1/(2.2 * fSCL)  | _             |
| 203 | Low period of SCL                         |            | 1/(2.2 * fSCL)  | _             |
| 204 | High period of SCL                        |            | 1/(2.2 * fSCL)  | _             |
| 205 | Start condition setup time                |            | 1/(2.2 * fSCL)  | _             |
| 206 | Start condition hold time                 |            | 1/(2.2 * fSCL)  | _             |
| 207 | Data hold time                            |            | 0               | _             |
| 208 | Data setup time                           |            | 1/(40 * fSCL)   | _             |
| 209 | SDL/SCL rise time                         |            | _               | 1/(10 * fSCL) |
| 210 | SDL/SCL fall time                         |            | _               | 1/(33 * fSCL) |
| 211 | Stop condition setup time                 |            | 1/2(2.2 * fSCL) | _             |

<sup>1</sup> SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2).
The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1.

### **I2C AC Electrical Specifications**

Figure 8-61 shows the  $I^2C$  bus timing.



Figure 8-61. I<sup>2</sup>C Bus Timing Diagram

## Part IX Mechanical Data and Ordering Information

Table 9-26 provides information on the MPC850 derivative devices.

Table 9-26. MPC850 Family Derivatives

|           | T                |                             | T                          | T                       |
|-----------|------------------|-----------------------------|----------------------------|-------------------------|
| Device    | Ethernet Support | Number of SCCs <sup>1</sup> | 32-Channel HDLC<br>Support | 64-Channel H<br>Support |
| MPC850    | N/A              | One                         | N/A                        | N/A                     |
| MPC850DE  | Yes              | Two                         | N/A                        | N/A                     |
| MPC850SR  | Yes              | Two                         | N/A                        | Yes                     |
| MPC850DSL | Yes              | Two                         | No                         | No                      |

Serial Communication Controller (SCC)

 $<sup>^{2}\,</sup>$  50 MHz version supports 64 time slots on a time division multiplexed line using one SCC

Table 9-27 identifies the packages and operating frequencies available for the MPC

Table 9-27. MPC850 Package/Frequency/Availability

| Package Type                                     | Frequency (MHz) | Temperature (Tj) | Order Number                                                            |
|--------------------------------------------------|-----------------|------------------|-------------------------------------------------------------------------|
| 256-Lead Plastic Ball Grid Array (ZT suffix)     | 50              | 0°C to 95°C      | XPC850ZT50BU<br>XPC850DEZT50BU<br>XPC850SRZT50BU<br>XPC850DSLZT50BU     |
|                                                  | 66              | 0°C to 95°C      | XPC850ZT66BU<br>XPC850DEZT66BU<br>XPC850SRZT66BU                        |
|                                                  | 80              | 0°C to 95°C      | XPC850ZT80BU<br>XPC850DEZT80BU<br>XPC850SRZT80BU                        |
| 256-Lead Plastic Ball Grid Array<br>(CZT suffix) | 50              | -40°C to 95°C    | XPC850CZT50BU<br>XPC850DECZT50BU<br>XPC850SRCZT50BU<br>XPC850DSLCZT50BU |
|                                                  | 66              |                  | XPC850CZT66BU<br>XPC850DECZT66BU<br>XPC850SRCZT66BU                     |
|                                                  | 80              |                  | XPC850CZT80B<br>XPC850DECZT80B<br>XPC850SRCZT80B                        |

## 9.1 Pin Assignments and Mechanical Dimensions the PBGA

The original pin numbering of the MPC850 conformed to a Motorola proprieta numbering scheme that has since been replaced by the JEDEC pin numbering stand this package type. To support customers that are currently using the non-JEDI numbering scheme, two sets of pinouts, JEDEC and non-JEDEC, are presented document.

Figure 9-62 shows the non-JEDEC pinout of the PBGA package as viewed from surface.



Figure 9-62. Pin Assignments for the PBGA (Top View)—non-JEDEC Stand





Figure 9-63. Pin Assignments for the PBGA (Top View)—JEDEC Standar

For more information on the printed circuit board layout of the PBGA package, inc thermal via design and suggested pad layout, please refer to AN-1231/D, Plastic Ba Array Application Note available from your local Motorola sales office.

Figure 9-64 shows the non-JEDEC package dimensions of the PBGA.



- NOTES:
  1. DIMENSIONING AND TOLERANCING PE 14.5M, 1994.
  2. DIMENSIONS IN MILLIMETERS.
  3. DIMENSIONS IS MEASURED ATTHE M. SOLDER BALL DIAMETER, PRABLLEL T DATUM C.
  4. PRIMARY DATUM C AND THE SEATING DEFINED BY THE SPHERICAL CROWN SOLDER BALLS.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 1.91        | 2.35  |  |
| A1  | 0.50        | 0.70  |  |
| A2  | 1.12        | 1.22  |  |
| A3  | 0.29        | 0.43  |  |
| b   | 0.60        | 0.90  |  |
| D   | 23.00       | BSC   |  |
| D1  | 19.05       | REF   |  |
| D2  | 19.00       | 20.00 |  |
| Ε   | 23.00       | BSC   |  |
| E1  | 19.05       | REF   |  |
| E2  | 19.00       | 20.00 |  |
| е   | 1.27        | BSC   |  |

Figure 9-64. Package Dimensions for the Plastic Ball Grid Array (PBGA)—non-JEDEC Standard

Figure 9-65 shows the JEDEC package dimensions of the PBGA.



- NOTES:
  1. DIMENSIONING AND TOLERANCING PE 14.5M, 1994.
  2. DIMENSIONS IN MILLIMETERS.
  3. DIMENSIONS IS MEASURED ATTHE M. SOLDER BALL DIAMETER, PRABLLEL T DATUM C.
  4. PRIMARY DATUM C AND THE SEATING DEFINED BY THE SPHERICAL CROWN SOLDER BALLS.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 1.91        | 2.35  |  |
| A1  | 0.50        | 0.70  |  |
| A2  | 1.12        | 1.22  |  |
| A3  | 0.29        | 0.43  |  |
| b   | 0.60        | 0.90  |  |
| D   | 23.00       | BSC   |  |
| D1  | 19.05       | REF   |  |
| D2  | 19.00       | 20.00 |  |
| Ε   | 23.00       | BSC   |  |
| E1  | 19.05 REF   |       |  |
| E2  | 19.00       | 20.00 |  |
| е   | 1.27        | BSC   |  |

**CASE 1130-01 ISSUE B** 

Figure 9-65. Package Dimensions for the Plastic Ball Grid Array (PBGA)—JI **Standard** 

## **Part X Document Revision History**

Table 10-28 lists significant changes between revisions of this document.

### **Table 10-28. Document Revision History**

| Revision | Date    | Change                                                                                                                                                                               |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1      | 11/2001 | Removed reference to 5 Volt tolerance capability on peripheral interface replaced SI and IDL timing diagrams with better images. Updated to new template, added this revision table. |
| 0.2      | 04/2002 | Updated power numbers and added Rev. C                                                                                                                                               |
| 1        | 10/2002 | Added MPC850DSL. Corrected Figure 6-25 on page 37.                                                                                                                                   |

### THIS PAGE INTENTIONALLY LEFT BLANK

### THIS PAGE INTENTIONALLY LEFT BLANK

### THIS PAGE INTENTIONALLY LEFT BLANK

### **HOW TO REACH US:**

### **USA/EUROPE/LOCATIONS NOT LISTED:**

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447

### JAPAN:

Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569

### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre, 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

### **TECHNICAL INFORMATION CENTER:**

800-521-6274

### **HOME PAGE:**

www.motorola.com/semiconductors

Information in this document is provided solely to enable system and software imple Motorola products. There are no express or implied copyright licenses granted here or fabricate any integrated circuits or integrated circuits based on the information in

Motorola reserves the right to make changes without further notice to any produc Motorola makes no warranty, representation or guarantee regarding the suitability for any particular purpose, nor does Motorola assume any liability arising out of the use of any product or circuit, and specifically disclaims any and all liability, includi limitation consequential or incidental damages. "Typical" parameters which may b Motorola data sheets and/or specifications can and do vary in different application performance may vary over time. All operating parameters, including "Typicals" me for each customer application by customer's technical experts. Motorola does not license under its patent rights nor the rights of others. Motorola products are not of intended, or authorized for use as components in systems intended for surgical in body, or other applications intended to support or sustain life, or for any other applications the failure of the Motorola product could create a situation where personal injury occur. Should Buyer purchase or use Motorola products for any such unintended application, Buyer shall indemnify and hold Motorola and its officers, employees, affiliates, and distributors harmless against all claims, costs, damages, and exper reasonable attorney fees arising out of, directly or indirectly, any claim of persona associated with such unintended or unauthorized use, even if such claim alleges th negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademar digital dna is a trademark of Motorola, Inc. All other product or service names are their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action © Motorola, Inc. 2002