### REFERENCE ONLY #### 32-MBIT FlashFile™ MEMORY DD28F032SA - User-Selectable 3.3 V or 5 V V<sub>CC</sub> - User-Configurable x8 or x16 Operation - 70 ns Maximum Access Time - 28.6 MB/sec Burst Write Transfer Rate - 1 Million Typical Erase Cycles per Block - 56-Lead, 1.2 x 14 x 20 mm Advanced Dual Die TSOP Package Technology - 64 Independently Lockable Blocks - Revolutionary Architecture - 100% Backwards-Compatible with Intel 28F016SA - Pipelined Command Execution - Program during Erase - 2 mA Typical I<sub>CC</sub> in Static Mode - 2 µA Typical Deep Power-Down - State-of-the-Art 0.6 μm ETOX™ IV Flash Technology Intel's DD28F032SA 32-Mbit FlashFile™ memory is a revolutionary architecture which enables the design of truly mobile, high performance, personal computing and communication products. With innovative capabilities, low power operation and very high read/program performance, the DD28F032SA is also the ideal choice for designing embedded mass storage flash memory systems. The DD28F032SA is the result of highly-advanced packaging innovation which encapsulates two 28F016SA die in a single Dual Die Thin Small Outline Package (DDTSOP). The DD28F032SA is the highest density, highest performance nonvolatile read/program solution for solid-state storage applications. Its symmetrically-blocked architecture (100% compatible with the 28F016SA 16-Mbit FlashFile memory), very high-cycling, low-power 3.3 V operation, very fast program and read performance and selective block locking provide a highly flexible memory component suitable for high-density memory cards, Resident Flash Arrays and PCMCIA-ATA Flash Drives. The DD28F032SA's dual read voltage enables the design of memory cards which can be read/written in 3.3 V and 5.0 V systems interchangeably. Its x8/x16 architecture allows the optimization of memory to processor interface. The flexible block locking option enables bundling of executable application software in a Resident Flash Array or memory card. The DD28F032SA will be manufactured on Intel's 0.6 μm ETOX IV technology. ### **New Design Recommendations:** For new 3.3 V and 5 V V<sub>CC</sub> designs with this device, Intel recommends using the Intel StrataFlash™ memory technology. Reference *Intel StrataFlash™ Technology 32 and 64 Mbit 28F320J5, 28F640J5* datasheet, order number 290606. This document is also available at Intel's website, http://www.intel.com/design/flcomp. December 1997 Order Number: 290490-006 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. The DD28F032SA may contain design defects or errors known as errata. Current characterized errata are available upon request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from: Intel Corporation P.O. Box 5937 Denver, CO 80217-9808 or call 1-800-548-4725 or visit Intel's website at http://www.intel.com COPYRIGHT © INTEL CORPORATION 1997, 1998 CG-041493 \*Third-party brands and names are the property of their respective owners PAGE ## **CONTENTS** | PAGE | | |---------------------------------------------------------------|-------------------------------------------------------------| | 1.0 PRODUCT OVERVIEW5 | 6.0 ELECTRICAL | | <b>2.0 DEVICE PINOUT6</b> 2.1 Lead Descriptions8 | 6.1 Absolute Ma<br>6.2 Capacitance<br>6.3 Timing Nom | | 3.0 MODES OF OPERATION10 | 6.4 DC Charact | | 4.0 MEMORY MAPS11 4.1 Extended Status Registers Memory Map 12 | 6.5 DC Charact<br>6.6 AC Charact<br>Operations | | 5.0 BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS | 6.7 Power-Up a<br>6.8 AC Charact<br>Command W | | (BYTE# = V <sub>IH</sub> ) | 6.9 AC Charact<br>Write Operati<br>6.10 AC Chara | | 5.3 28F008SA Compatible Mode Command Bus Definitions | Operations<br>6.11 Erase and<br>Performance<br>Suspend Late | | 5.5 Compatible Status Register | 7.0 DERATING C | | 5.7 Block Status Register18 | | | | | | 6.0 ELECTRICAL SPECIFICATIONS | 19 | |---------------------------------------------------------------------------------------|----| | 6.1 Absolute Maximum Ratings | 19 | | 6.2 Capacitance | 20 | | 6.3 Timing Nomenclature | 21 | | 6.4 DC Characteristics ( $V_{CC} = 3.3V \pm 0.3V$ ) | 24 | | 6.5 DC Characteristics $(V_{CC} = 5.0V \pm 0.5V)$ | 26 | | 6.6 AC Characteristics—Read Only | | | Operations | | | 6.7 Power-Up and Reset Timings | 32 | | 6.8 AC Characteristics for WE#—Controlled Command Write Operations | 33 | | 6.9 AC Characteristics for CE <sub>X</sub> #—Controlled Write Operations | 37 | | 6.10 AC Characteristics for Page Buffer Write Operations | | | 6.11 Erase and Word/Byte Program Performance, Cycling Performance and Suspend Latency | 44 | | 7.0 DERATING CURVES | 45 | | 8.0 MECHANICAL SPECIFICATIONS | 47 | | 9.0 DEVICE NOMENCLATURE/<br>ORDERING INFORMATION | 48 | | 10.0 ADDITIONAL INFORMATION | 49 | ### **REVISION HISTORY** | Number | Description | |--------|-----------------------------------------------------------------------------------------------------------------------------| | -001 | Original Version | | -002 | Never Published | | -003 | Full Datasheet with Specifications | | | CE <sub>0</sub> #, CE <sub>1</sub> # control 28F016SA No. 1 | | | CE <sub>0</sub> #, CE <sub>2</sub> # control 28F016SA No. 2 | | -004 | DC Characteristics (3.3V V <sub>CC</sub> ): I <sub>CCR</sub> <sup>1</sup> (TTL): BYTE# = V <sub>IL</sub> or V <sub>IH</sub> | | | Full Chip Erase Time (3.3V V <sub>CC</sub> ) = 51.2 sec typ | | | Full Chip Erase Time (5.0V V <sub>CC</sub> ) = 38.4 sec typ | | | Section 6.7: Added specifications t <sub>PHEL3</sub> , t <sub>PHEL5</sub> | | | TSOP dimension A <sub>1</sub> = 0.05 mm (min) | | | Revised Product Status to Preliminary | | | $t_{WHGL}(3.3V) = 120 \text{ ns}$ | | | Minor cosmetic changes | | -005 | Updated AC/DC parameters | | -006 | Added New Design Recommendations section to cover page | **SEE NEW DESIGN RECOMMENDATIONS** #### 1.0 PRODUCT OVERVIEW The DD28F032SA is a high-performance 32-Mbit (33,554,432-bit) block erasable nonvolatile random access memory organized as either 2 Mword x 16, or 4 Mbyte x 8. The DD28F032SA is built using two 28F016SA chips encapsulated in a single 56- lead TSOP Type I package. The DD28F032SA includes sixty-four 64-KB (65,536) blocks or sixty-four 32-KW (32,768) blocks. The DD28F032SA architecture allows operations to be performed on a single, 16-Mbit chip at a time. The implementation of a new architecture, with many enhanced features, will improve the device operating characteristics and results in greater product reliability and ease of use. Among the significant enhancements on the DD28F032SA: - 3.3V Low Power Capability - Improved Program Performance - Dedicated Block Program/Erase Protection A 3/5# input pin reconfigures the device internally for optimized 3.3V or 5.0V read/program operation. The DD28F032SA will be available in a 56-lead, 1.2 mm thick, 14 mm x 20 mm Dual Die TSOP Type I package. This form factor and pinout allow for very high board layout densities. The DD28F032SA is pinout and footprint compatible with the 28F016SA. Two Command User Interfaces (CUI) serve as the system interface between the microprocessor or microcontroller and the internal memory operation. Internal algorithm automation allows word/byte programs and block erase operations to be executed using a two-write command sequence to the CUI in the same way as the 28F016SA 16-Mbit FlashFile memory. A super-set of commands has been added to the basic 28F008SA (8-Mbit FlashFile memory) command-set to achieve higher program performance and provide additional capabilities. These new commands and features include: - Page Buffer Writes to Flash - Command Queueing Capability - Automatic Data Programs during Erase - Software Locking of Memory Blocks - Two-Byte Successive Programs in 8-bit Systems - Erase All Unlocked Blocks These operations can only be performed on one 16-Mbit device at a time. If the WSM is busy performing an operation, the system should not attempt to select the other device. Writing of memory data is performed in either byte or word increments typically within 6 $\mu$ s, a 33% improvement over the 28F008SA. A block erase operation erases one of the 64 blocks in typically 0.6 sec, independent of the other blocks, which is a 65% improvement over the 28F008SA. Each block can be written and erased a minimum of 100,000 cycles. Systems can achieve typically 1 million block erase cycles by providing wear-leveling algorithms and graceful block retirement. These techniques have already been employed in many flash file systems. Additionally, wear leveling of block erase cycles can be used to minimize the program/erase performance differences across blocks. The DD28F032SA incorporates two Page Buffers of 256 bytes (128 words) on each 28F016SA to allow page data programs. This feature can improve a system program performance by up to 4.8 times over previous flash memory devices. All operations are started by a sequence of command writes to the device. Three Status Registers (described in detail later) and a RY/BY# output pin provide information on the progress of the requested operation. The DD28F032SA allows queueing of the next operation while the memory executes the current operation. This eliminates system overhead when writing several bytes in a row to the array or erasing several blocks at the same time. The DD28F032SA can also perform program operations to one block of memory while performing erase of another block. However, simultaneous program and/or erase operations are not allowed on both 28F016SA devices. See *Modes of Operation*, Section 3.0. SEE NEW DESIGN RECOMMENDATIONS The DD28F032SA provides user-selectable block locking to protect code or data such as device drivers, PCMCIA card information, ROM-executable O/S or application code. Each block has an associated nonvolatile lock-bit which determines the lock status of the block. In addition, the DD28F032SA has a master Write Protect pin (WP#) which prevents any modifications to memory blocks whose lock-bits are set. The DD28F032SA contains three types of Status Registers to accomplish various functions: - A Compatible Status Register (CSR) which is 100% compatible with the 28F008SA FlashFile memory's Status Register. This register, when used alone, provides a straightforward upgrade capability to the DD28F032SA from a 28F008SA-based design. - A Global Status Register (GSR) which informs the system of Command Queue status, Page Buffer status, and overall Write State Machine (WSM) status. - 64 Block Status Registers (BSRs) which provide block-specific status information such as the block lock-bit status. The GSR and BSR memory maps for byte-wide and word-wide modes are shown in Figures 4 and 5. The DD28F032SA incorporates an open drain RY/BY# output pin. This feature allows the user to OR-tie many RY/BY# pins together in a multiple memory configuration such as a Resident Flash Array. Other configurations of the RY/BY# pin are enabled via special CUI commands and are described in detail in the 16-Mbit Flash Product Family User's Manual. The DD28F032SA also incorporates three chipenable input pins, CE $_0$ #, CE $_1$ # and CE $_2$ #. The active low combination of CE $_0$ # and CE $_1$ # controls the first 28F016SA. The active low combination of CE $_0$ # and CE $_2$ # controls the second 28F016SA. The BYTE# pin allows either x8 or x16 read/programs to the DD28F032SA. BYTE# at logic low selects 8-bit mode with address $A_0$ selecting between low byte and high byte. On the other hand, BYTE# at logic high enables 16-bit operation with address $A_1$ becoming the lowest order address and address $A_0$ is not used (don't care). A device block diagram is shown in Figure The DD28F032SA is specified for a maximum access time of 70 ns ( $t_{ACC}$ ) at 5.0V operation (4.75V to 5.25V) over the commercial temperature range (0°C to +70°C). A corresponding maximum access time of 150 ns at 3.3V (3.0V to 3.6V and 0°C to +70°C) is achieved for reduced power consumption applications. The DD28F032SA incorporates an Automatic Power Saving (APS) feature which substantially reduces the active current when the device is in static mode of operation (addresses not switching). A deep power-down mode of operation is invoked when the RP# (called PWD# on the 28F008SA) pin is driven low. This mode provides additional write protection by acting as a device reset pin during power transitions. In the deep power-down state, the WSM is reset (any current operation will abort) and the CSR, GSR and BSR registers are cleared A CMOS standby mode of operation is enabled when either $CE_0\#$ , or both $CE_1\#$ and $CE_2\#$ , transition high and RP# stays high with all input control pins at CMOS levels. #### 2.0 DEVICE PINOUT The DD28F032SA Standard 56-Lead Dual Die TSOP Type I pinout configuration is shown in Figure 2. 6 Figure 1. Block Diagram of 16-Mbit Devices in DD28F032SA Architectural Evolution Includes Page Buffers, Queue Registers and Extended Registers SEE NEW DESIGN RECOMMENDATIONS ### 2.1 Lead Descriptions | Symbol | Туре | Name and Function | |---------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> | INPUT | BYTE-SELECT ADDRESS: Selects between high and low byte when device is in x8 mode. This address is latched in x8 data programs. Not used in x16 mode (i.e., the A <sub>0</sub> input buffer is turned off when BYTE# is high). | | A <sub>1</sub> -A <sub>15</sub> | INPUT | <b>WORD-SELECT ADDRESSES:</b> Select a word within one 64-Kbyte block. $A_{6-15}$ selects 1 of 1024 rows, and $A_{1-5}$ selects 16 of 512 columns. These addresses are latched during data programs. | | A <sub>16</sub> -A <sub>20</sub> | INPUT | <b>BLOCK-SELECT ADDRESSES:</b> Select 1 of 32 erase blocks in each of the two 28F016SAs. These addresses are latched during data programs, block erase and lock block operations. | | DQ <sub>0</sub> –DQ <sub>7</sub> | INPUT/OUTPUT | <b>LOW-BYTE DATA BUS:</b> Inputs data and commands during CUI write cycles. Outputs array, buffer, identifier or status data in the appropriate read mode. Floated when the chip is de-selected or the outputs are disabled. | | DQ <sub>8</sub> –DQ <sub>15</sub> | INPUT/OUTPUT | HIGH-BYTE DATA BUS: Inputs data during x16 data program operations. Outputs array, buffer or identifier data in the appropriate read mode; not used for Status Register reads. Floated when the chip is deselected or the outputs are disabled. | | CE <sub>0</sub> #<br>CE <sub>X</sub> # =<br>CE <sub>1</sub> # or<br>CE <sub>2</sub> # | INPUT | CHIP ENABLE INPUTS: Activate the device's control logic, input buffers, decoders and sense amplifiers. $CE_0\#/CE_1\#$ enable/disable the first 28F016SA (16 Mbit No. 1) while $CE_0\#/CE_2\#$ enable/disable the second 28F016SA (16 Mbit No. 2). $CE_0\#$ active low enables chip operation while $CE_1\#$ or $CE_2\#$ select between the first and second device, respectively $CE_1\#$ and $CE_2\#$ must not be active low simultaneously. Reference Table 3.0. | | RP# | INPUT | RESET/POWER-DOWN: RP# low places the device in a deep power-down state. All circuits that burn static power, even those circuits enabled in standby mode, are turned off. When returning from deep power-down, a recovery time is required to allow these circuits to power-up. When RP# goes low, any current or pending WSM operation(s) are terminated, and the device is reset. All Status Registers return to ready (with all status flags cleared). | | OE# | INPUT | OUTPUT ENABLE: Gates device data through the output buffers when low. The outputs float to tri-state off when OE# is high. NOTE: | | | | CE <sub>X</sub> # overrides OE#, and OE# overrides WE#. | | WE# | INPUT | WRITE ENABLE: Controls access to the CUI, Page Buffers, Data Queue Registers and Address Queue Latches. WE# is active low, and latches both address and data (command or array) on its rising edge. | | RY/BY# | OPEN DRAIN<br>OUTPUT | READY/BUSY: Indicates status of the internal WSM. When low, it indicates that the WSM is busy performing an operation. RY/BY# high indicates that the WSM is ready for new operations (or WSM has completed all pending operations), or block erase is suspended, or the device is in deep power-down mode. This output is always active (i.e., not floated to tri-state off when OE# or CE <sub>0</sub> #/CE <sub>1</sub> #/CE <sub>2</sub> # are high), except if a RY/BY# Pin Disable command is issued. | SEE NEW DESIGN RECOMMENDATIONS ### 2.1 Lead Descriptions (Continued) | Symbol | Туре | Name and Function | |-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WP# | INPUT | WRITE PROTECT: Erase blocks can be locked by writing a nonvolatile lock-bit for each block. When WP# is low, those locked blocks as reflected by the Block-Lock Status bits (BSR.6), are protected from inadvertent data programs or block erases. When WP# is high, all blocks can be written or erased regardless of the state of the lock-bits. The WP# input buffer is disabled when RP# transitions low (deep power-down mode). | | BYTE# | INPUT | <b>BYTE ENABLE:</b> BYTE# low places device in x8 mode. All data is then input or output on DQ $_{0-7}$ , and DQ $_{8-15}$ float. Address A $_0$ selects between the high and low byte. BYTE# high places the device in x16 mode, and turns off the A $_0$ input buffer. Address A $_1$ then becomes the lowest order address. | | 3/5# | INPUT | 3.3/5.0 VOLT SELECT: 3/5# high configures internal circuits for 3.3V operation. 3/5# low configures internal circuits for 5.0V operation. NOTES: Reading the array with 3/5# high in a 5.0V system could damage the device. | | | | There is a significant delay from 3/5# switching to valid data. | | V <sub>PP</sub> | SUPPLY | <b>ERASE/PROGRAM POWER SUPPLY:</b> For erasing memory array blocks or writing words/bytes/pages into the flash array. | | V <sub>CC</sub> | SUPPLY | DEVICE POWER SUPPLY (3.3V ± 0.3V, 5.0V ± 0.5V, 5.0V ± 0.25V): Do not leave any power pins floating. | | GND | SUPPLY | GROUND FOR ALL INTERNAL CIRCUITRY: Do not leave any ground pins floating. | | NC | | NO CONNECT: Lead may be driven or left floating. | **SEE NEW DESIGN RECOMMENDATIONS** Figure 2. Dual Die TSOP Pinout Configuration #### 3.0 MODES OF OPERATION | RP# | CE <sub>0</sub> # | CE₁# | CE <sub>2</sub> # | 28F016SA<br>No. 1 | 28F016SA<br>No. 2 | DD28F032SA<br>Chip | | | |-----|-------------------|------|-------------------|----------------------|-------------------|--------------------|--|--| | 0 | Х | Х | Х | DPD | DPD | DPD | | | | 1 | 1 | Х | Х | Standby | Standby | Standby | | | | 1 | 0 | 0 | 1 | Standby | Active | Active | | | | 1 | 0 | 1 | 0 | Active | Standby | Active | | | | 1 | 0 | 1 | 1 | Standby Standby Stan | | Standby | | | | 1 | 0 | 0 | 0 | Illegal Condition | | | | | #### NOTES: X = Don't Care DPD = Deep Power-Down 28F016SA No. 1 = First 16-Mbit Device 28F016SA No. 2 = Second 16-Mbit Device 10 ### 4.0 MEMORY MAPS | 15000 | 455555 | | | 45555 | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|----|---------------------------|----------|-----| | 15000 | | 64-Kbyte Block | 31 | 1F0000 | Block 63 | | | 100000 G4-Kbyte Block 29 100000 G4-Kbyte Block 61 100000 G4-Kbyte Block 27 100000 G4-Kbyte Block 28 100000 G4-Kbyte Block 28 100000 G4-Kbyte Block 26 100000 G4-Kbyte Block 26 100000 G4-Kbyte Block 26 100000 G4-Kbyte Block 27 100000 G4-Kbyte Block 28 100000 G4-Kbyte Block 28 100000 G4-Kbyte Block 28 100000 G4-Kbyte Block 28 100000 G4-Kbyte Block 29 100000 G4-Kbyte Block 29 100000 G4-Kbyte Block 29 100000 G4-Kbyte Block 20 100000 G4-Kbyte Block 20 100000 G4-Kbyte Block 20 100000 G4-Kbyte Block 20 100000 G4-Kbyte Block 53 100000 G4-Kbyte Block 54 100000 G4-Kbyte Block 54 100000 G4-Kbyte Block 54 100000 G4-Kbyte Block 56 100000 G4-Kbyte Block 57 100000 G4-Kbyte Block 58 100000 G4-Kbyte Block 59 100000 G4-Kbyte Block 50 100000 G4-Kbyte Block 50 100000 G4-Kbyte Block 51 100000 G4-Kbyte Block 51 100000 G4-Kbyte Block 51 100000 G4-Kbyte Block 51 100000 G4-Kbyte Block 51 100000 G4-Kbyte Block 50 100000 G4-Kbyte Block 50 100000 G4-Kbyte Block 50 100000 G4-Kbyte Block 50 100000 G4-Kbyte Block 50 100000 G4-Kbyte Block 50 1000000 10000 | | 64-Kbyte Block | 30 | I 64-Khyte | Block 62 | | | 1CFFFF 100000 18FFFF 1000000 18FFFF 100000 1000000 18FFFF 100000 18FFFF 100000 18FFFF 100000 18FFFF 100000 18FFFF 1000000 10000000 100000000 18FFFF 100000000 18FFFF 100000000 18FFFF 10000000 18FFFF 100000000 1000000000 18FFFF 100000000 18FFFF 1000000000 18FFFF 1000000000 18FFFF 10000000000 | | 64-Kbyte Block | 29 | I 64-Kbyte | Block 61 | | | 18FFFF 190000 1AFFFF 1900000 1AFFFF 190000 1900000 1AFFFF 190000 1AFFFF 190000 1AFFFF 190000 1AFFFF 190000 1AFFFF 190000 1AFFFF 190000 1AFFFF 1900000 1AFFFF 190000 1AFFFF 190000 1AFFFF 190000 1AFFFF 190000 1AFFFF 1900000 1AFFFF 1900000 1AFFFF 1900000 1AFFFF 1900000 1AFFFF 1900000 1AFFFF 19000000 | 1CFFFF | 64-Kbyte Block | 28 | 1CFFFF 64-Khyte | Block 60 | | | 1AFFFF 140000 | 1BFFFF | 64-Kbyte Block | 27 | 1BFFFF 64-Khyte | Block 59 | | | 19FFFF 190000 1900000 19FFFF 190000 19FFFF 190000 19FFFF 190000 19FFFF 190000 19FFFF 190000 19FFFF 190000 19FFFF 1900000 19FFFF 190000 19FFFF 190000 19FFFF 190000 19FFFF 190000 19FFFF 190000 19FFFF 1900000 190000000 19FFFF 19000000 19FFFF 19000000 19FFFF 19000000 19FFFF 190000000 19FFFF 190000000 19FFFF 190000000 190000000 1900000000000 | 1AFFFF | 64-Kbyte Block | 26 | 1AFFFF 64-Kbyte | Block 58 | | | 18FFFF 1800000 17FFFF 1700000 17FFFF 1700000 17FFFF 1700000 17FFFF 1800000 17FFFF 1800000 17FFFF 1800000 18FFFF 18000000 18FFFF 180000000 18FFFF 1800000000 18FFFF 18000000000 18FFFF 18000000000000 18FFFF 1800000000000000000000000000000000000 | 19FFFF | 64-Kbyte Block | 25 | 19FFFF 64-Kbyte | Block 57 | | | 17FFFF 1700000 16FFFF 1800000 16FFFFF 18FFFFF 180000000 1800000000 18FFFFF 180000000000 | 18FFFF | 64-Kbyte Block | 24 | 18FFFF 64-Kbyte | Block 56 | | | 18FFFF 1800000 18FFFF 1900000 18FFFFF 1900000 18FFFF 19000000 18FFFF 1900000 19000000 18FFFF 1900000 19000000 18FFFF 1900000 19000000 18FFFF 1900000 19000000 18FFFF 1900000 19000000 18FFFF 1900000 18FFFF 1900000 18FFFF 1900000 18FFFF 1900000 18FFFF 1900000 18FFFF 1900000 1800000 1800000 180000000 1800000000 | 17FFFF | 64-Kbyte Block | 23 | 17FFFF 64-Khyte | Block 55 | | | 15FFFF 150000 14FFFF 1500000 14FFFF 150000 1500000 14FFFF 150000 1500000 14FFFF 150000 14FFFF 150000 14FFFF 150000 14FFFF 150000 14FFFF 1500000 150000000 14FFFF 15000000 14FFFF 15000000 14FFFF 15000000 14FFFF 150000000 14FFFF 15000000 14FFFF 150000000 14FFFF 1500000000 14FFFF 1500000000 14FFFF 1500000000 14FFFF 15000000000000000000000000000000000 | 16FFFF | 64-Kbyte Block | 22 | 16FFFF 64-Kbyte | Block 54 | | | 14FFFF 140000 13FFFF 150000 15FFFF 150000 13FFFF 1500000 13FFFF 150000 1500000 13FFFF 150000 1500000 13FFFF 150000 13FFFF 150000 13FFFF 1500000 15000000 13FFFF 1500000 15000000 150000000 13FFFF 150000000 13FFFF 15000000 13FFFF 15000000 13FFFF 15000000 13FFFF 150000000 13FFFF 150000000 13FFFF 150000000 13FFFF 150000000 13FFFF 1500000000 13FFFF 150000000 13FFFF 150000000 13FFFF 150000000 13FFFF 1500000000 13FFFF 15000000000000000000000000000000000 | 15FFFF | 64-Kbyte Block | 21 | 15FFFF 64-Kbyte | Block 53 | | | 139FFFF 130000 12FFFFF 130000 12FFFFF 120000 11FFFFF 120000 11FFFFF 120000 11FFFFF 120000 11FFFFF 110000 1100000 11FFFFF 110000 1100000 11FFFFF 110000 1100000 11FFFFF 110000 11FFFFF 110000 11FFFFF 110000 11FFFFF 1100000 11FFFFF 110000 11FFFFF 110000 11FFFFF 110000 11FFFFF 1100000 11000000 11FFFFF 11000000 11FFFFF 11000000 11FFFF 11000000 11FFFF 110000000 11FFFF 1100000000 | 14FFFF | - | | 14FFFF 64-Khyte | | | | 130000 12FFFF 120000 11FFFF 110000 10FFFF 1100000 0FFFFF 0F00000 0F000000 | 13FFFF | - | | 13FFFF 64-Khyte | | | | 120000 11FFFF 110000 10FFFF 110000 10FFFF 100000 0FFFFF 0F0000 0F00000 0F000000 | 12FFFF | • | 18 | 130000<br>12FFFF 64-Kbyte | | | | 100000 10FFFF 100000 0FFFFF 0F0000 0FFFFF 0F0000 0FFFFF 0F00000 0FFFFF 0F0000 0FFFFF 0F0000 0FFFFF 0FFF 0FF 0FFF 0FF | 11FFFF | - | | 11FFFF 64-Khyte | | | | 100000 | | - | | 10000<br>10FFFF 64-Kbyte | | | | 05-0000 05-0000 05-0000 05-0000 05-0000 05-00000 05-00000 05-00000 05-00000 05-00000 05-00000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-0000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-000000 05-0000000 05-0000000 05-0000000000 | 0FFFFF | - | | 0FFFFF 64-Kbyte | | | | DECOMOD DEFFER DODOGOD DODOGOD DEFFER DODOGOD | 0EFFFF | - | | 0EFFFF 64-Khyte | | | | Cocooo | 0DFFFF | • | | 0E0000<br>0DFFFF 64-Kbyte | | | | 050000 08FFFF 080000 0AFFFF 0A0000 09FFFFF 0A0000 09FFFFF 080000 08FFFF | 0CFFFF | - | | 0CFFFF 64-Khyte | | | | 0A0000 0AFFFF 0A0000 0SFFFF 0S0000 0FFFFF 0S00000 0S000000 0FFFFF 0S00000 0S000000 0FFFFF 0S00000 0S000000 0FFFFF 0S00000 0FFFF 0S000000 0FFFF 0S00000 0S000000 0FFFF 0S000000 0FFFF 0S000000 0FFFF 0S000000 0FFFF 0 | | | | 0C0000 | | | | 0A0000 08FFFF 080000 08FFFF 080000 08FFFF 080000 07FFFF 080000 08FFFF 0800000 0 | | - | | 0B0000 | | | | 080000 08FFFF 080000 07FFFF 070000 08FFFF 080000 05FFFF 0800000 05FFFF 080000 0 | | | | 0A0000 | | | | 0776FFF 0770000 08FFFF 64-Kbyte Block 7 0776000 08FFFF 060000 05FFFF 060000 05FFFF 064-Kbyte Block 5 060000 05FFFF 064-Kbyte Block 5 060000 05FFFF 064-Kbyte Block 37 060000 05FFFF 064-Kbyte Block 4 040000 03FFFF 030000 0300000 03FFFF 030000 03FFFF 030000 03FFFF 030000 03FFFF 030000 03FFFF 030000 03FFFF 030000 030000 03FFFF 0300000 03000000 03FFFF 0300000 03000000 03FFFF 0300000 03FFFF 0300000 03FFFF 0300000 03FFFF 0300000 03FFFF 03000000 03FFFF 03000000 03FFFF 0300000 03FFFF 0300000 03FFFF 030000000 03FFFF 030000000 03FFFF 0300000000 | | | | 090000 | | | | 07/0000 06FFFF 0800000 05FFFF 0500000 04FFFF 040000 03FFFF 040000 03FFFF 040000 03FFFF 0200000 02FFFF 0200000 01FFFF 010000 01FFFF 010000 00FFFF 010000 00FFFF 010000 00FFFF 010000 00FFFF 0000000 00FFFF 0000000 00FFFF 000000 | | • | | 080000 | | | | 0650000 05FFFF 0500000 04FFFF 040000 03FFFFF 040000 03FFFFF 0300000 02FFFFF 0200000 03FFFFF 0200000 04FFFF 04-Kbyte Block 03FFFFF 040000 04FFFF 040000 040000 0400000 0400000 0400000 | | - | | 070000<br>06EEE | | | | 050000 | | • | | 060000 | | | | 040000 64-Kbyte Block 36 03FFFF 030000 03FFFF 04-Kbyte Block 35 030000 02FFFF 020000 04-Kbyte Block 2 01FFFF 010000 04-Kbyte Block 1 010000 00FFFF 000000 04-Kbyte Block 36 01FFFF 010000 04-Kbyte Block 1 010000 04-Kbyte Block 33 01FFFF 010000 04-Kbyte Block 36-Kbyte 36-K | 050000 | • | | 050000 64-KDyte | | | | 030000 | 040000 | - | | 040000<br>03FFFF | | | | 020000<br>01FFFF<br>010000<br>00FFFF<br>000000 64-Kbyte Block 2<br>020000<br>01FFFF<br>010000 64-Kbyte Block 34<br>010000 00FFFF<br>000000 64-Kbyte Block 0 00FFFF<br>000000 64-Kbyte Block 32 | 030000 | - | | 030000<br>02FFFF | | | | 010000 64-Kbyte Block 1 010000 64-Kbyte Block 33 010000 00FFFF 000000 64-Kbyte Block 32 | 020000 | 64-Kbyte Block | 2 | 020000 64-Kbyte | Block 34 | | | 000000 64-Kbyte Block 0 | 010000 | 64-Kbyte Block | 1 | 010000 64-Kbyte | Block 33 | | | | | 64-Kbyte Block | 0 | I 64-Kbyte | Block 32 | | | | | 28F016SA No. 1 | | 28F016 | SA No. 2 | 049 | Figure 3. DD28F032SA Memory Map (Byte-Wide Mode) **SEE NEW DESIGN RECOMMENDATIONS** # 4.1 Extended Status Registers Memory Map for Either 28F016SA No. 1 or 28F016SA No. 2 Figure 4. Extended Status Register Memory Map (Byte-Wide Mode) Figure 5. Extended Status Register Memory Map (Word-Wide Mode) 12 #### 5.0 BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS #### 5.1 Bus Operations for Word-Wide Mode (BYTE# = V<sub>IH</sub>) | Mode | Notes | RP# | CE <sub>X</sub> #(8) | CE <sub>0</sub> # | OE# | WE# | A <sub>1</sub> | DQ <sub>0-15</sub> | RY/BY# | |-----------------|-------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|--------------------|-----------------| | Read | 1,2,7 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | Х | D <sub>OUT</sub> | Х | | Output Disable | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | $V_{IH}$ | V <sub>IH</sub> | Х | High Z | Х | | Standby | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | Х | Х | Х | High Z | Х | | Deep Power-Down | 1,3 | V <sub>IL</sub> | X | Х | Х | Х | Х | High Z | V <sub>OH</sub> | | Manufacturer ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 0089H | V <sub>OH</sub> | | Device ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | 66A0H | V <sub>OH</sub> | | Write | 1,5,6 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | Х | ### 5.2 Bus Operations for Byte-Wide Mode (BYTE# = V<sub>IL</sub>) | Mode | Notes | RP# | CE <sub>X</sub> #(8) | CE <sub>0</sub> # | OE# | WE# | A <sub>0</sub> | DQ <sub>0-7</sub> | RY/BY# | |-----------------|-------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|-------------------|-----------------| | Read | 1,2,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | Х | D <sub>out</sub> | Х | | Output Disable | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | Х | High Z | Х | | Standby | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Х | Х | Х | High Z | Х | | Deep Power-Down | 1,3 | V <sub>IL</sub> | Х | Х | Х | Х | Х | High Z | V <sub>OH</sub> | | Manufacturer ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | 89H | V <sub>OH</sub> | | Device ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | A0H | V <sub>OH</sub> | | Write | 1,5,6 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | Х | D <sub>IN</sub> | Х | #### NOTES: - 1. X can be $V_{IH}$ or $V_{IL}$ for address or control pins except for RY/BY#, which is either $V_{OL}$ or $V_{OH}$ . - RY/BY# output is open drain. When the WSM is ready, block erase is suspended or the device is in deep power-down mode, RY/BY# will be at V<sub>OH</sub> if it is tied to V<sub>CC</sub> through a resistor. RY/BY# at V<sub>OH</sub> is independent of OE# while a WSM operation is in progress. - 3. RP# at GND $\pm$ 0.2V ensures the lowest deep power-down current. - A<sub>0</sub> and A<sub>1</sub> at V<sub>IL</sub> provide device manufacturer codes in x8 and x16 modes respectively. A<sub>0</sub> and A<sub>1</sub> at V<sub>IH</sub> provide device ID codes in x8 and x16 modes respectively. All other addresses are set to zero. - 5. Commands for different block erase operations, data program operations or lock-block operations can only be successfully completed when $V_{pp} = V_{pPH}$ . - While the WSM is running, RY/BY# in level-mode (default) stays at V<sub>OL</sub> until all operations are complete. RY/BY# goes to V<sub>OH</sub> when the WSM is not busy or in erase suspend mode. - RY/BY# may be at V<sub>OL</sub> while the WSM is busy performing various operations; for example, a Status Register read during a data program operation. - 8. $CE_X\# = CE_1\# \text{ or } CE_2\#.$ SEE NEW DESIGN RECOMMENDATIONS #### 5.3 28F008SA Compatible Mode Command Bus Definitions | | | First Bus Cycle | | | Second Bus Cycle | | | | |---------------------------------|-------|-----------------|------|-------|------------------|------|-------|--| | Command | Notes | Oper | Addr | Data | Oper | Addr | Data | | | Read Array | | Write | Х | xxFFH | Read | AA | AD | | | Intelligent Identifier | 1 | Write | × | xx90H | Read | IA | D | | | Read Compatible Status Register | 2 | Write | Х | xx70H | Read | Х | CSRD | | | Clear Status Register | 3 | Write | × | xx50H | | | | | | Word/Byte Program | | Write | Х | xx40H | Write | PA | PD | | | Alternate Word/Byte Program | | Write | Х | xx10H | Write | PA | PD | | | Block Erase/Confirm | | Write | Х | xx20H | Write | ВА | xxD0H | | | Erase Suspend/Resume | | Write | Х | xxB0H | Write | х | xxD0H | | **ADDRESS** A = Array Address BA = Block Address IA = Identifier Address PA = Program Address X = Don't Care DATA AD = Array Data CSRD = CSR Data ID = Identifier Data PD = Program Data #### NOTES: - 1. Following the Intelligent Identifier command, two read operations access the manufacturer and device signature codes. - 2. The CSR is automatically available after device enters data program, block erase, or suspend operations. - 3. Clears CSR.3, CSR.4 and CSR.4. Also clears GSR.4 and all BSR.4 and BSR.2 bits. - 4. The upper byte of the data bus (DQ<sub>8-15</sub>) during command writes is a "Don't Care" in x16 operation of the device. See Status Register definitions. 14 #### 5.4 28F016SA-Performance Enhancement Command Bus Definitions | | | | Fi | rst Bus | Cycle | Sec | ond Bu | s Cycle | Th | Third Bus Cycle | | | |--------------------------------------|------|----------|-------|---------|----------------|-------|----------------|--------------|-------|-----------------|---------|--| | Command | Mode | Notes | Oper | Addr | Data(12) | Oper | Addr | Data(12) | Oper | Addr | Data | | | Read Extended<br>Status Register | | 1 | Write | х | xx71H | Read | RA | GSRD<br>BSRD | | | | | | Page Buffer Swap | | 7 | Write | Х | xx72H | | | | | | | | | Read Page Buffer | | | Write | Х | xx75H | Read | PBA | PD | | | | | | Single Load to Page<br>Buffer | | | Write | х | xx74H | Write | РВА | PD | | | | | | Sequential Load to<br>Page Buffer | x8 | 4,6,10 | Write | Х | xxE0H | Write | Х | BCL | Write | Х | ВСН | | | | x16 | 4,5,6,10 | Write | Х | xxE0H | Write | Х | WCL | Write | х | WCH | | | Page Buffer Write to Flash | х8 | 3,4,9,10 | Write | Х | xx0CH | Write | A <sub>0</sub> | BC(L,H) | Write | PA | BC(H,L) | | | | x16 | 4,5,10 | Write | Х | xx0CH | Write | Х | WCL | Write | PA | WCH | | | Two-Byte Write | x8 | 3 | Write | х | xxFBH | Write | A <sub>0</sub> | WD(L,H) | Write | PA | WD(H,L) | | | Lock Block/Confirm | | | Write | х | xx77H | Write | ВА | xxD0H | | | | | | Upload Status<br>Bits/Confirm | | 2 | Write | х | xx97H | Write | × | xxD0H | | | | | | Upload Device<br>Information | | | Write | х | xx99H | Write | х | xxD0H | | | | | | Erase All Unlocked<br>Blocks/Confirm | | | Write | х | xx <b>A</b> 7H | Write | х | xxD0H | | | | | | RY/BY# Enable to<br>Level-Mode | | 8 | Write | х | xx96H | Write | х | xx01H | | | | | | RY/BY# Pulse-On-<br>Write | | 8 | Write | х | xx96H | Write | х | xx02H | | | | | | RY/BY# Pulse-On-<br>Erase | | 8 | Write | Х | xx96H | Write | Х | xx03H | | | | | | RY/BY# Disable | | 8 | Write | Х | xx96H | Write | Х | xx04H | | | | | | Sleep | | 11 | Write | Х | xxF0H | | | | | | | | | Abort | | | Write | Х | xx80H | | | | | | | | AD = Array Data BSRD = BSR Data GSRD = GSR Data PD = Page Buffer Data #### **ADDRESS** BA = Block Address PBA = Page Buffer Address RA = Extended Register Address PA = Program Address X = Don't Care #### DATA WC (L,H) = Word Count (Low, High) BC (L,H) = Byte Count (Low, High) WD (L,H) = Write Data (Low, High) ### SEE NEW DESIGN RECOMMENDATIONS #### **DD28F032SA** #### NOTES: - 1. RA can be the GSR address or any BSR address. See Figures 4 and 5 for Extended Status Register Memory Maps. - 2. Upon device power-up, all BSR lock-bits come up locked. The Upload Status Bits command must be written to reflect the actual lock-bit status. - 3. $A_0$ is automatically complemented to load the second byte of data. BYTE# must be at $V_{L}$ . The $A_0$ value determines which WD/BC is supplied first: $A_0 = 0$ looks at the WDL/BCL, $A_0 = 1$ looks at the WDH/BCH. - 4. BCH/WCH must be at 00H for this product because of the 256-byte (128-word) Page Buffer size and to avoid writing the Page Buffer contents to more than one 256-byte segment within an array block. They are simply shown for future Page Buffer expandability. - In x16 mode, only the lower byte DQ<sub>0-7</sub> is used for WCL and WCH. The upper byte DQ<sub>8-15</sub> is a don't care. - 6. PBA and PD (whose count is given in cycles 2 and 3) are supplied starting in the fourth cycle, which is notshown. - 7. This command allows the user to swap between available Page Buffers (0 or 1). - 8. These commands reconfigure the RY/BY# output to one of two pulse-modes or enable and disable the RY/BY# function. - 9. Program address, PA, is the destination address in the flash array which must match the source address in the Page Buffer. Refer to the 16-Mbit Flash Product Family User's Manual - 10. BCL = 00H corresponds to a byte count of 1. Similarly, WCL = 00H corresponds to a word count of 1. - 11. To ensure that the DD28F032SA's power consumption during sleep mode reads the deep power-down current level, the system also needs to de-select the chip by taking either or both CE<sub>0</sub># or CE<sub>1</sub>#/CE<sub>2</sub># high. - 12. The upper byte of the data bus (DQ<sub>b-15</sub>) during command programs is a "Don't Care" in x16 operation of the device. #### 5.5 Compatible Status Register | WSMS | ESS | ES | DWS | VPPS | R | R | R | |------|-----|----|-----|------|---|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### NOTES: CSR.7 = WRITE STATE MACHINE STATUS 1 = Ready 0 = Busy RY/BY# output or WSMS bit must be checked to determine completion of an operation (erase suspend, block erase or data program) before the appropriate Status bit (ESS, ES or DWS) is checked for success. CSR.6 = ERASE-SUSPEND STATUS 1 = Erase Suspended 0 = Erase In Progress/Completed CSR.5 = ERASE STATUS 1 = Error in Block Erasure 0 = Successful Block Erase CSR.4 = DATA WRITE STATUS 1 = Error in Data Program 0 = Data Program Successful $CSR.3 = V_{PP} STATUS$ $1 = V_{PP}$ Low Detect, Operation Abort $0 = V_{PP} OK$ If DWS and ES are set to "1" during a block erase attempt, an improper command sequence was entered. Clear the CSR and attempt the operation again. The VPPS bit, unlike an A/D converter, does not provide continuous indication of $V_{\rm PP}$ level. The WSM interrogates $V_{\rm PP}$ 's level only after the Data Program or Block Erase command sequences have been entered, and informs the system if $V_{\rm PP}$ has not been switched on. VPPS is not guaranteed to report accurate feedback between $V_{\rm PPL}$ and $V_{\rm PPL}$ . CSR.2-0 = RESERVED FOR FUTURE ENHANCEMENTS These bits are reserved for future use; mask them out when polling the CSR. 16 ### 5.6 Global Status Register | WSMS | oss | DOS | DSS | QS | PBAS | PBS | PBSS | |------|-----|-----|-----|----|------|-----|------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------|--------------------------------------------------|---------------------------------------------|-----------|---------------------------------------------|-------------------------------------------------|------------------------------------------------------------|----------------------------| | 1 = F | RITE STATE<br>Ready<br>Busy | MACHINE ST | TATUS | to determine<br>lock, erase<br>uration, Upl | e completion o<br>suspend, any<br>oad Status Bi | MS bit must be of an operation RY/BY# reconts, block erase | (block<br>ifig-<br>or data | | 1 = 0 | Operation Sus | USPEND STA<br>pended<br>rogress/Comp | | | efore the appr<br>checked for su | opriate Status<br>uccess. | bit (OSS | | 1 = 0 | Operation Uns<br>Operation Suc | ATION STATU<br>successful<br>scessful or Cu | | | | | | | 1 = [ | EVICE SLEEF<br>Device in Slee<br>Device Not in | р | | | | | | | Runi<br>0 1 =<br>Slee | <br>= Operation S<br>ning<br>= Device in Sk<br>p | uccessful or C | | | | ning, then GSR<br>hen GSR.7 = 0 | | | | = Operation U<br>= Operation U | nsuccessful<br>nsuccessful o | r Aborted | Operation a command. | borted: unsuc | ccessful due to | Abort | | 1 = 0 | UEUE STATI<br>Queue Full<br>Queue Availat | | | | | | | | 1 = 0 | | AVAILABLE<br>age Buffers A<br>er Available | | Each 28F01<br>Buffers. | 6SA device o | contains two Pa | age | | 1 = 5 | AGE BUFFER<br>Selected Page<br>Selected Page | Buffer Read | y | Selected Pa | age Buffer is c | currently busy v | vith WSM | | 1 = F | AGE BUFFER<br>Page Buffer 1<br>Page Buffer 0 | | ATUS | | | | | #### NOTE ## **SEE NEW DESIGN RECOMMENDATIONS** When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7, or CSR.7, provides indication when all queued operations are completed. #### 5.7 Block Status Register | BS | BLS | BOS | BOAS | QS | VPPS | R | R | |----|-----|-----|------|----|------|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | BSR.7 = BLOCK STATUS 1 = Ready 0 = Busy NOTES: checked for success. $^{[1]}$ RY/BY# output or BS bit must be checked to determine completion of an operation (block lock, erase suspend, any RY/BY# reconfiguration, Upload Status Bits, block erase or data program) before the appropriate Status bits (BOS, BLS) is BSR.6 = BLOCK LOCK STATUS 1 = Block Unlocked for Program/Erase 0 = Block Locked for Program/Erase BSR.5 = BLOCK OPERATION STATUS 1 = Operation Unsuccessful 0 = Operation Successful or **Currently Running** BSR.4 = BLOCK OPERATION ABORT STATUS 1 = Operation Aborted 0 = Operation Not Aborted The BOAS bit will not be set until BSR.7 = 1. MATRIX 5/4 0 0 = Operation Successful or Currently Running 0 1 = Not a Valid Combination 1 0 = Operation Unsuccessful 1 1 = Operation Aborted Operation halted via Abort command. BSR.3 = QUEUE STATUS 1 = Queue Full 0 = Queue Available $\begin{aligned} \text{BSR.2} &= \text{V}_{\text{PP}} \text{ STATUS} \\ &= \text{V}_{\text{PP}} \text{ Low Detect, Operation Abort} \end{aligned}$ $0 = V_{PP} OK$ BSR.1-0 = RESERVED FOR FUTURE ENHANCEMENTS These bits are reserved for future use; mask them out when polling the BSRs 1. When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7, or CSR.7, provides indication when all queued operations are completed. 18 #### 6.0 ELECTRICAL SPECIFICATIONS ### 6.1 Absolute Maximum Ratings\* NOTICE: This is a production datasheet. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest datasheet before finalizing a design. \* WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### $V_{CC} = 3.3V \pm 0.3V$ Systems | Symbol | Parameter | Notes | Min | Max | Units | Test Conditions | |------------------|-----------------------------------------------------------------------------------|-------|------|--------------------------|-------|------------------------| | T <sub>A</sub> | Operating Temperature, Commercial | 1 | 0 | 70 | ů | Ambient<br>Temperature | | V <sub>CC</sub> | V <sub>CC</sub> with Respect to GND | 2 | -0.2 | 7.0 | ٧ | | | V <sub>PP</sub> | V <sub>PP</sub> Supply Voltage with Respect to GND | 2,3 | -0.2 | 14.0 | ٧ | | | V | Voltage on any Pin (except V <sub>CC</sub> ,V <sub>PP</sub> ) with Respect to GND | 2 | -0.5 | V <sub>CC</sub><br>+ 0.5 | V | | | I | Current into Any Non-Supply Pin | 5 | | ± 30 | mA | | | I <sub>OUT</sub> | Output Short Circuit Current | 4 | | 100 | mA | | #### $V_{CC} = 5.0V \pm 0.5V, V_{CC} = 5.0V \pm 0.25V \text{ Systems}^{(6)}$ | Symbol | Parameter | Notes | Min | Max | Units | Test Conditions | |------------------|-------------------------------------------------------------------|-------|------|------|-------|------------------------| | T <sub>A</sub> | Operating Temperature, Commercial | 1 | 0 | 70 | ů | Ambient<br>Temperature | | V <sub>CC</sub> | V <sub>CC</sub> with Respect to GND | 2 | -0.2 | 7.0 | ٧ | | | V <sub>PP</sub> | V <sub>PP</sub> Supply Voltage with Respect to GND | 2,3 | -0.2 | 14.0 | ٧ | | | V | Voltage on Any Pin (except $V_{CC}, V_{PP}$ ) with Respect to GND | 2 | -2.0 | 7.0 | ٧ | | | I | Current into Any Non-Supply Pin | 5 | | ± 30 | mA | | | I <sub>OUT</sub> | Output Short Circuit Current | 4 | | 100 | mA | | #### NOTES: - 1. Operating temperature is for commercial product defined by this specification. - Minimum DC voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20 ns. Maximum DC voltage on input/output pins is V<sub>CC</sub> + 0.5V which, during transitions, may overshoot to V<sub>CC</sub> + 2.0V for periods <20 ns.</li> - 3. Maximum DC voltage on $V_{pp}$ may overshoot to +14.0V for periods <20 ns. - 4. Output shorted for no more than one second. No more than one output shorted at a time. - 5. This specification also applies to pins marked "NC." - 6. $5\% V_{CC}$ specifications refer to the DD28F032SA-070 in its High Speed Test configuration. #### SEE NEW DESIGN RECOMMENDATIONS ### 6.2 Capacitance ### For a 3.3V System: | Symbol | Parameter | Notes | Тур | Max | Units | Test Conditions | |-------------------|-----------------------------------------------------------------|-------|-----|-----|-------|----------------------------------------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 1 | 12 | 16 | pF | T <sub>A</sub> = +25°C,<br>f = 1.0 MHz | | C <sub>OUT</sub> | Capacitance Looking into an<br>Output Pin | 1 | 16 | 24 | pF | T <sub>A</sub> = +25°C,<br>f = 1.0 MHz | | C <sub>LOAD</sub> | Load Capacitance Driven by<br>Outputs for Timing Specifications | 1 | | 50 | pF | For $V_{CC} = 3.3V \pm 0.3V$ | | | Equivalent Load Timing Circuit | | | 2.5 | ns | 50Ω Transmission Line<br>Delay | #### For a 5.0V System: | Symbol | Parameter | Notes | Тур | Max | Units | Test Conditions | |-------------------|-----------------------------------------------------------------|-------|-----|-----|-------|----------------------------------------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 1 | 12 | 16 | pF | T <sub>A</sub> = +25°C,<br>f = 1.0 MHz | | C <sub>OUT</sub> | Capacitance Looking into an<br>Output Pin | 1 | 16 | 24 | pF | T <sub>A</sub> = +25°C,<br>f = 1.0 MHz | | C <sub>LOAD</sub> | Load Capacitance Driven by<br>Outputs for Timing Specifications | 1 | | 100 | pF | For $V_{CC} = 5.0V \pm 0.5V$ | | | | | | 30 | pF | For V <sub>CC</sub> = 5.0V ± 0.25V | | | Equivalent Testing Load Circuit for $V_{CC} \pm 10\%$ | | | 2.5 | ns | 25Ω Transmission Line<br>Delay | | | Equivalent Testing Load Circuit for $V_{\text{CC}} \pm 5\%$ | | | 2.5 | ns | 83Ω Transmission Line<br>Delay | #### NOTE: 20 <sup>1.</sup> Sampled, not 100% tested. #### 6.3 Timing Nomenclature All 3.3V system timings are measured from where signals cross 1.5V. For 5.0V systems use the standard JEDEC cross point definitions. Each timing parameter consists of 5 characters. Some common examples are defined below: $t_{CE}$ $t_{ELQV}$ time(t) from CE<sub>X</sub># (E) going low (L) to the outputs (Q) becoming valid (V) $t_{\text{OE}} \qquad t_{\text{GLQV}} \text{ time(t) from OE \# (G) going low (L) to the outputs (Q) becoming valid (V)}$ t<sub>ACC</sub> t<sub>AVQV</sub> time(t) from address (A) valid (V) to the outputs (Q) becoming valid (V) t<sub>AS</sub> t<sub>AVWH</sub> time(t) from address (A) valid (V) to WE# (W) going high (H) $t_{DH}$ $t_{WHDX}$ time(t) from WE# (W) going high (H) to when the data (D) can become undefined (X) | | Pin Characters | | Pin States | |----|---------------------------------|---|-----------------------------------| | А | Address Inputs | Н | High | | D | Data Inputs | L | Low | | Q | Data Outputs | V | Valid | | E | CE <sub>X</sub> # (Chip Enable) | Х | Driven, but not necessarily valid | | F | BYTE# (Byte Enable) | Z | High Impedance | | G | OE# (Output Enable) | | | | W | WE# (Write Enable) | | | | Р | RP# (Deep Power-Down Pin) | | | | R | RY/BY# (Ready Busy) | | | | ٧ | Any Voltage Level | | | | Υ | 3/5# Pin | | | | 5V | V <sub>CC</sub> at 4.5V Minimum | | | | 3V | V <sub>CC</sub> at 3.0V Minimum | | | SEE NEW DESIGN RECOMMENDATIONS Figure 6. Transient Input/Output Reference Waveform ( $V_{CC} = 5.0V$ ) for Standard Test Configuration<sup>(1)</sup> Figure 7. Transient Input/Output Reference Waveform (V<sub>CC</sub> = 3.3V) and High Speed Reference Waveform $^{(2)}$ (V<sub>CC</sub> = 5.0V $\pm$ 5%) #### NOTES: - 1. Testing characteristics for DD28F032SA-080/DD28F032SA-100. - 2. Testing characteristics for DD28F032SA-070/DD28F032SA-150. 22 Figure 8. Transient Equivalent Testing Load Circuit ( $V_{CC} = 5.0V \pm 10\%$ ) Figure 9. Transient Equivalent Testing Load Circuit (V<sub>CC</sub> = 3.3V $\pm$ 0.3V) Figure 10. High Speed Transient Equivalent Testing Load Circuit ( $V_{CC} = 5.0V \pm 5\%$ ) SEE NEW DESIGN RECOMMENDATIONS ### 6.4 DC Characteristics $V_{CC}$ = 3.3V ± 0.3V, $T_A$ = 0°C to +70°C 3/5# = Pin Set High for 3.3V Operations | Symbol | Parameter | Notes | Min | Тур | Max | Units | Test Conditions | |--------------------|--------------------------------------------------------|---------|-----|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sub>IL</sub> | Input Load Current | 1 | | | ± 2 | μΑ | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} or GND$ | | I <sub>LO</sub> | Output Leakage<br>Current | 1 | | | ± 20 | μА | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} or GND$ | | I <sub>ccs</sub> | V <sub>CC</sub> Standby<br>Current | 1,5,6,8 | | 100 | 200 | μА | $V_{\rm CC} = V_{\rm CC}$ Max ${\rm CE_0}$ #, ${\rm CE_X}$ #, ${\rm RP}$ #, $= V_{\rm CC}$ $\pm$ 0.2V ${\rm BYTE}$ #, ${\rm WP}$ #, $3/5$ # $= V_{\rm CC}$ $\pm$ 0.2V or ${\rm GND}$ $\pm$ 0.2V | | | | | | 2 | 8 | mA | $V_{CC} = V_{CC}$ Max<br>$CE_0$ #, $CE_X$ #, $RP$ # = $V_{IH}$<br>BYTE#, $WP$ #, $3/5$ # = $V_{IH}$ or $V_{IL}$ | | Iccd | V <sub>CC</sub> Deep Power-<br>Down Current | 1 | | 2 | 10 | μА | $RP\# = GND \pm 0.2V$ $BYTE\# = V_{CC} \pm 0.2V \text{ or GND}$ $\pm 0.2V$ | | I <sub>CCR</sub> 1 | V <sub>CC</sub> Read Current | 1,4,5,6 | | 25 | 30 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max} \\ &C\text{MOS: } CE_0\#, \text{ CE}_X\# = \text{GND} \\ &\pm 0.2\text{V}, \text{ BYTE}\# = \text{GND} \pm \\ &0.2\text{V or } V_{CC} \pm 0.2\text{V}, \\ &\text{Inputs = GND} \pm 0.2\text{V or} \\ &V_{CC} \pm 0.2\text{V} \\ &\text{f = 6.67 MHz, } I_{OUT} = 0 \text{ mA} \end{split}$ | | | | | | 26 | 34 | mA | $\begin{split} & \text{TTL: CE}_0\#, \text{CE}_X\# = \text{V}_{ \text{L}}, \\ & \text{BYTE}\# = \text{V}_{ \text{L}} \text{ or V}_{ \text{H}'} \\ & \text{Inputs} = \text{V}_{ \text{L}} \text{ or V}_{ \text{H}} \\ & \text{f} = 6.67 \text{ MHz}, \text{I}_{\text{OUT}} = \text{0 mA} \end{split}$ | | Iccw | V <sub>CC</sub> Program<br>Current for Word or<br>Byte | 1,7 | | 8 | 12 | mA | Program in Progress | | I <sub>CCE</sub> | V <sub>CC</sub> Block Erase<br>Current | 1,7 | | 6 | 12 | mA | Block Erase in Progress | | I <sub>CCES</sub> | V <sub>CC</sub> Erase<br>Suspend Current | 1,2,6,7 | | 3 | 6 | mA | CE <sub>0</sub> #, CE <sub>X</sub> # = V <sub>IH</sub><br>Block Erase Suspended | | I <sub>PPS</sub> | V <sub>PP</sub> Standby/ | 1 | | ± 2 | ± 20 | μА | $V_{PP} \le V_{CC}$ | | I <sub>PPR</sub> | Read Current | | | 130 | 400 | μА | $V_{PP} > V_{CC}$ | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-<br>Down Current | 1 | | 0.4 | 10 | μА | RP# = GND ± 0.2V | 24 #### 6.4 DC Characteristics (Continued) $V_{CC} = 3.3V \pm 0.3V$ , $T_A = 0$ °C to +70 °C 3/5# Pin Set High for 3.3V Operations | Symbol | Parameter | Notes | Min | Тур | Max | Units | Test Conditions | |-------------------|--------------------------------------------------------|-------|--------------------------|------|--------------------------|-------|---------------------------------------------------------------| | I <sub>PPW</sub> | V <sub>PP</sub> Program<br>Current for Word or<br>Byte | 1 | | 10 | 15 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Program in Progress | | I <sub>PPE</sub> | V <sub>PP</sub> Block Erase<br>Current | 1 | | 4 | 10 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Block Erase in Progress | | I <sub>PPES</sub> | V <sub>PP</sub> Erase<br>Suspend Current | 1 | | 130 | 400 | μА | V <sub>PP</sub> = V <sub>PPH</sub><br>Block Erase Suspended | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub><br>± 0.3 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | | | 0.4 | ٧ | $V_{CC} = V_{CC} Min$ $I_{OL} = 4 mA$ | | V <sub>OH</sub> 1 | Output High<br>Voltage | | 2.4 | | | ٧ | $V_{CC} = V_{CC} Min$<br>$I_{OH} = -2.0 mA$ | | V <sub>OH</sub> 2 | | | V <sub>CC</sub><br>- 0.2 | | | | $V_{CC} = V_{CC} Min$<br>$I_{OH} = -100 \mu A$ | | V <sub>PPL</sub> | V <sub>PP</sub> during Normal<br>Operations | 3 | 0.0 | | 6.5 | > | | | V <sub>PPH</sub> | V <sub>PP</sub> during<br>Program/Erase<br>Operations | | 11.4 | 12.0 | 12.6 | > | | | V <sub>LKO</sub> | V <sub>CC</sub> Program/Erase<br>Lock Voltage | | 2.0 | | | ٧ | | #### NOTES: - 1. All current are in RMS unless otherwise noted. Typical values at $V_{CC} = 3.3V$ , $V_{pp} = 12.0V$ , T = 25°C. These currents are valid for all product versions (package and speeds). - 2. I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>. - Block erases, word/byte programs and lock block operations are inhibited when V<sub>PP</sub> = V<sub>PPL</sub> and not guaranteed in the range between V<sub>PPH</sub> and V<sub>PPL</sub>. - 4. Automatic Power Savings (APS) reduces $I_{\rm CCR}$ to <1 mA in static operation. - 5. CMOS Inputs are either $V_{CC} \pm 0.2V$ or GND $\pm 0.2V$ . TTL Inputs are either $V_{IL}$ or $V_{IH}$ . - 6. $CE_X# = CE_1# \text{ or } CE_2#.$ - 7. If operating with TTL levels, add 4 mA of V<sub>CC</sub> Standby Current to max I<sub>CCR</sub>1, I<sub>CCR</sub>2, I<sub>CCW</sub>, I<sub>CCE</sub> and I<sub>CCES</sub>. - Standby current levels are not reached when putting the chip in standby mode immediately after reading the page buffer. Default the device into read array or read Status Register mode before entering standby to ensure standby current levels. SEE NEW DESIGN RECOMMENDATIONS ### 6.5 DC Characteristics $V_{CC}$ = 5.0V $\pm$ 0.5V, 5.0V $\pm$ 0.25V, $T_A$ = 0°C to +70°C 3/5# Pin Set Low for 5.0V Operations | Symbol | Parameter | Notes | Min | Тур | Max | Units | Test Conditions | |--------------------|------------------------------------------------|---------------|-----|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sub>IL</sub> | Input Load Current | 1 | | | ± 2 | μА | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} or GND$ | | I <sub>LO</sub> | Output Leakage<br>Current | 1 | | | ± 20 | μА | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | I <sub>ccs</sub> | V <sub>CC</sub> Standby<br>Current | 1,5,6,8 | | 100 | 200 | μА | $V_{\rm CC} = V_{\rm CC}$ Max $CE_0$ #, $CE_x$ #, $RP$ # = $V_{\rm CC}$ ± 0.2 $V$ BYTE#, $WP$ #, 3/5# = $V_{\rm CC}$ ± 0.2 $V$ or GND ± 0.2 $V$ | | | | | | 4 | 8 | mA | $\begin{aligned} & V_{CC} = V_{CC} \text{ Max} \\ & CE_0\#, CE_X\#, RP\# = V_{IH} \\ & \text{BYTE\#, WP\#, 3/5\# = V_{IH} or} \\ & V_{IL} \end{aligned}$ | | I <sub>CCD</sub> | V <sub>CC</sub> Deep Power-<br>Down Current | 1 | | 4 | 25 | μА | $RP\# = GND \pm 0.2V$ $BYTE\# = V_{CC} \pm 0.2V \text{ or GND}$ $\pm 0.2V$ | | I <sub>CCR</sub> 1 | V <sub>CC</sub> Read Current | 1,4,5,<br>6,7 | | 50 | 60 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max} \\ &CMOS: CE_0\#, CE_X\# = GND \pm \\ &0.2V, BYTE\# = GND \pm \\ &0.2V \text{ or } V_{CC} \pm 0.2V, \\ &\text{Inputs} = GND \pm 0.2V \text{ or } \\ &V_{CC} \pm 0.2V \\ &\text{f} = 10 \text{ MHz, } I_{OUT} = 0 \text{ mA} \end{split}$ | | | | | | 52 | 64 | mA | $\begin{split} & \text{TTL: CE}_0\text{\#, CE}_\text{X}\text{\# = V}_\text{IL}, \\ & \text{BYTE}\text{\# = V}_\text{IL} \text{ or V}_\text{IH}, \\ & \text{Inputs = V}_\text{IL} \text{ or V}_\text{IH} \\ & \text{f = 10 MHz, I}_\text{OUT} = 0 \text{ mA} \end{split}$ | | I <sub>CCR</sub> 2 | V <sub>CC</sub> Read Current | 1,4,5,<br>6,7 | | 30 | 35 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max} \\ &C\text{MOS: CE}_0\#, \text{CE}_X\# = \text{GND} \pm \\ &0.2\text{V, BYTE}\# = \text{GND} \pm \\ &0.2\text{V or } V_{CC} \pm 0.2\text{V} \\ &\text{Inputs = GND} \pm 0.2\text{V or} \\ &V_{CC} \pm 0.2\text{V} \\ &\text{f = 5 MHz, } I_{OUT} = 0 \text{ mA} \end{split}$ | | | | | | 32 | 39 | mA | $\begin{split} & \text{TTL: CE}_0\text{#, CE}_\text{X}\text{#} = \text{V}_\text{IL}, \\ & \text{BYTE}\text{#} = \text{V}_\text{IL} \text{ or V}_\text{IH}, \\ & \text{Inputs} = \text{V}_\text{IL} \text{ or V}_\text{IH} \\ & \text{f} = 5 \text{ MHz, I}_\text{OUT} = 0 \text{ mA} \end{split}$ | | Iccw | V <sub>CC</sub> Prog. Current for Word or Byte | 1,7 | | 25 | 35 | mA | Program in Progress | 26 ### 6.5 DC Characteristics (Continued) $V_{CC} = 5.0V \pm 0.5V$ , $5.0V \pm 0.25V$ , $T_A = 0$ °C to +70°C 3/5# Pin Set Low for 5.0V Operations | Symbol | Parameter | Notes | Min | Тур | Max | Units | Test Conditions | |-------------------|--------------------------------------------------|---------|--------------------------|------|--------------------------|-------|---------------------------------------------------------------------------------| | ICCE | V <sub>CC</sub> Block Erase<br>Current | 1,7 | | 18 | 25 | mA | Block Erase in Progress | | I <sub>CCES</sub> | V <sub>CC</sub> Erase Suspend<br>Current | 1,2,6,7 | | 5 | 10 | mA | CE <sub>0</sub> #, CE <sub>X</sub> # = V <sub>IH</sub><br>Block Erase Suspended | | I <sub>PPS</sub> | V <sub>PP</sub> Standby/ | 1 | | ± 2 | ± 20 | μΑ | V <sub>PP</sub> ≤ V <sub>CC</sub> | | I <sub>PPR</sub> | Read Current | | | 130 | 400 | μА | V <sub>PP</sub> > V <sub>CC</sub> | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-<br>Down Current | 1 | | 0.4 | 10 | μА | RP# = GND ± 0.2V | | I <sub>PPW</sub> | V <sub>PP</sub> Prog. Current for Word or Byte | 1 | | 7 | 12 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Program in Progress | | I <sub>PPE</sub> | V <sub>PP</sub> Block Erase<br>Current | 1 | | 5 | 10 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Block Erase in Progress | | I <sub>PPES</sub> | V <sub>PP</sub> Erase<br>Suspend Current | 1 | | 130 | 400 | μΑ | V <sub>PP</sub> = V <sub>PPH</sub><br>Block Erase Suspended | | $V_{IL}$ | Input Low Voltage | | -0.5 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub><br>+ 0.5 | > | | | $V_{OL}$ | Output Low Voltage | | | | 0.45 | ٧ | $V_{\rm CC} = V_{\rm CC}$ Min, $I_{\rm OL} = 5.8$ mA | | V <sub>OH</sub> 1 | Output High<br>Voltage | | 0.85<br>V <sub>CC</sub> | | | ٧ | $V_{\rm CC} = V_{\rm CC} \text{Min}, I_{\rm OH} = -2.5 \text{mA}$ | | V <sub>OH</sub> 2 | | | V <sub>CC</sub><br>- 0.4 | | | | $V_{\rm CC} = V_{\rm CC}$ Min, $I_{\rm OH} = -100 \mu\text{A}$ | | V <sub>PPL</sub> | V <sub>PP</sub> during Normal<br>Operations | 3 | 0.0 | | 6.5 | ٧ | | | V <sub>PPH</sub> | V <sub>PP</sub> during Prog.<br>Erase Operations | | 11.4 | 12.0 | 12.6 | ٧ | | | $V_{LKO}$ | V <sub>CC</sub> Program/Erase<br>Lock Voltage | | 2.0 | | | ٧ | | #### NOTES: - All currents are in RMS unless otherwise noted. Typical values at V<sub>CC</sub> = 5.0V, V<sub>PP</sub> = 12.0V, T = +25°C. These currents are valid for all product versions (package and speeds). - 2. I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>. - 3. Block erases, word/byte programs and lock block operations are inhibited when $V_{PP} = V_{PPL}$ and not guaranteed in the range between $V_{PPH}$ and $V_{PPL}$ . - 4. Automatic Power Saving (APS) reduces $\rm I_{CCR}$ to <2 mA in static operation. - 5. CMOS Inputs are either $V_{CC} \pm 0.2 V$ or GND $\pm 0.2 V$ . TTL Inputs are either $V_{IL}$ or $V_{IH}$ . - 6. $CE_X$ #= $CE_1$ # or $CE_2$ #. - 7. If operating with TTL levels, add 4 mA of $V_{CC}$ standby current, to max $I_{CCR}$ 1, $I_{CCR}$ 2, $I_{CCW}$ , $I_{CCE}$ and $I_{CCES}$ . - Standby current levels are not reached when putting the chip in standby mode immediately after reading the page buffer. Default the device into read array or read Status Register mode before entering standby to ensure standby current levels. #### SEE NEW DESIGN RECOMMENDATIONS ### 6.6 AC Characteristics—Read Only Operations(1) $V_{CC} = 3.3V \pm 0.3V$ , $T_A = 0 \,^{\circ}C$ to $+70 \,^{\circ}C$ | | Versions <sup>(5)</sup> | DD28F0 | | | | |----------------------------------------|-----------------------------------------------------------------------------------|--------|-----|-----|-------| | Symbol | Parameter | Notes | Min | Max | Units | | t <sub>AVAV</sub> | Read Cycle Time | | 150 | | ns | | t <sub>AVQV</sub> | Address to Output Delay | | | 150 | ns | | t <sub>ELQV</sub> | CE <sub>X</sub> # to Output Delay | 2 | | 150 | ns | | t <sub>PHQV</sub> | RP# High to Output Delay | | | 750 | ns | | t <sub>GLQV</sub> | OE# to Output Delay | 2 | | 50 | ns | | t <sub>ELQX</sub> | CE <sub>X</sub> # to Output in Low Z | 3 | 0 | | ns | | t <sub>EHQZ</sub> | CE <sub>X</sub> # to Output in High Z | 3 | | 35 | ns | | t <sub>GLQX</sub> | OE# to Output in Low Z | 3 | 0 | | ns | | t <sub>GHQZ</sub> | OE# to Output in High Z | 3 | | 20 | ns | | t <sub>OH</sub> | Output Hold from Address, CE <sub>X</sub> # or OE# Change, Whichever Occurs First | 3 | 0 | | ns | | t <sub>FLQV</sub><br>t <sub>FHQV</sub> | BYTE# to Output Delay | 3 | | 150 | ns | | t <sub>FLQZ</sub> | BYTE# Low to Output in High Z | 3 | | 40 | ns | | t <sub>ELFL</sub><br>t <sub>ELFH</sub> | CE <sub>X</sub> # Low to BYTE# High or Low | 3 | | 5 | ns | ### For Extended Status Register Reads | t <sub>AVEL</sub> | Address Setup to CE <sub>X</sub> # Going Low | 3,4 | 0 | ns | |-------------------|----------------------------------------------|-----|---|----| | t <sub>AVGL</sub> | Address Setup to OE# Going Low | 3,4 | 0 | ns | 28 ### 6.6 AC Characteristics—Read Only Operations<sup>(1)</sup> (Continued) $V_{CC} = 5.0V \pm 0.5V$ , $5.0V \pm 0.25V$ , $T_A = 0$ °C to +70°C | Versions <sup>(5)</sup> | | V <sub>CC</sub> ± 5% | DD28F032SA-<br>070 <sup>(6)</sup> | | | | | | Units | |----------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------|-----------------------------------|-----|-----------------------|-----|-----------------------|-----|-------| | | | V <sub>CC</sub> ± 10% | | | DD28F032SA-<br>080(7) | | DD28F032SA-<br>100(7) | | | | Sym | Parameter | Notes | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | | 70 | | 80 | | 100 | | ns | | t <sub>AVQV</sub> | Address to<br>Output Delay | | | 70 | | 80 | | 100 | ns | | t <sub>ELQV</sub> | CE <sub>X</sub> # to Output<br>Delay | 2 | | 70 | | 80 | | 100 | ns | | t <sub>PHQV</sub> | RP# to Output<br>Delay | | | 400 | | 480 | | 550 | ns | | t <sub>GLQV</sub> | OE# to Output<br>Delay | 2 | | 30 | | 35 | | 40 | ns | | t <sub>ELQX</sub> | CE <sub>X</sub> # to Output in Low Z | 3 | 0 | | 0 | | 0 | | ns | | t <sub>EHQZ</sub> | CE <sub>X</sub> # to Output<br>in High Z | 3 | | 25 | | 30 | | 30 | ns | | t <sub>GLQX</sub> | OE# to Output in<br>Low Z | 3 | 0 | | 0 | | 0 | | ns | | t <sub>GHQZ</sub> | OE# to Output in<br>High Z | 3 | | 25 | | 15 | | 15 | ns | | t <sub>OH</sub> | Output Hold from<br>Address, CE <sub>X</sub> #<br>or OE# Change,<br>Whichever<br>Occurs First | 3 | 0 | | 0 | | 0 | | ns | | t <sub>FLQV</sub><br>t <sub>FHQV</sub> | BYTE# to Output<br>Delay | 3 | | 70 | | 80 | | 100 | ns | | t <sub>FLQZ</sub> | BYTE# Low to<br>Output in High Z | 3 | | 25 | | 30 | | 30 | ns | | t <sub>ELFL</sub><br>t <sub>ELFH</sub> | CE <sub>X</sub> # Low to<br>BYTE# High or<br>Low | 3 | | 5 | | 5 | | 5 | ns | #### For Extended Status Register Reads | t <sub>AVEL</sub> | Address Setup to CE <sub>X</sub> # Going Low | 3,4 | 0 | 0 | 0 | ns | |-------------------|----------------------------------------------|-----|---|---|---|----| | t <sub>AVGL</sub> | Address Setup to OE# Going Low | 3,4 | 0 | 0 | 0 | ns | ### **SEE NEW DESIGN RECOMMENDATIONS** #### NOTES: - 1. See AC Input/Output Reference Waveforms for timing measurements, Figures 6 and 7. - 2. OE# may be delayed up to $t_{ELQV}$ - $t_{GLQV}$ after the falling edge of $CE_X$ # without impact in $t_{ELQV}$ - $t_{GLQV}$ - 3. Sampled, not 100% tested. - 4. This timing parameter is used to latch the correct BSR data onto the outputs. - 5. Device speeds are defined as: speeds are defined as: $V_{\rm CC} = 5.0$ V equivalent to 150 ns at $V_{\rm CC} = 3.3$ V 100 ns at $V_{\rm CC} = 5.0$ V equivalent to 150 ns at $V_{\rm CC} = 0.0$ V equivalent to 150 ns at $V_{\rm CC} = 0.0$ V equivalent to - 6. See AC Input/Output Reverence Waveforms and AC Testing Load Circuits for High Speed Test Configuration. - 7. See Standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. Figure 11. Read Timing Waveforms 30 Figure 12. BYTE# Timing Waveforms ### 6.7 Power-Up and Reset Timings Figure 13. V<sub>CC</sub> Power-Up and RP# Reset Waveforms | Symbol | Parameter | Notes | Min | Max | Units | |----------------------------------------|---------------------------------------------------------------------------|-------|-----|-----|-------| | t <sub>PLYL</sub> | RP# Low to 3/5# Low (High) | | 0 | | μs | | t <sub>PLYH</sub> | | | | | | | t <sub>YLPH</sub><br>t <sub>YHPH</sub> | 3/5# Low (High) to RP# High | 1 | 2 | | μs | | t <sub>PL5V</sub><br>t <sub>PL3V</sub> | RP# Low to $V_{CC}$ at 4.5V Minimum (to $V_{CC}$ at 3.0V min or 3.6V max) | 2 | 0 | | μs | | t <sub>PHEL3</sub> | RP# High to CE# Low (3.3V V <sub>CC</sub> ) | 1 | 500 | | | | t <sub>PHEL5</sub> | RP# High to CE# Low (5V V <sub>CC</sub> ) | 1 | 330 | | | | t <sub>AVQV</sub> | Address Valid to Data Valid for $V_{CC} = 5.0V \pm 10\%$ | 3 | | 80 | ns | | t <sub>PHQV</sub> | RP# High to Data Valid for $V_{CC} = 5.0V \pm 10\%$ | 3 | | 480 | ns | #### NOTES: $CE_0$ #, $CE_X$ # and OE# are switched low after Power-Up. - 1. The tylph/tyhph and tphel3/tphel5 times must be strictly followed to guarantee all other read and program specifications. - 2. The power supply may start to switch concurrently with RP# going low. - The address access time and RP# high to data valid time are shown for the DD28F032SA-80 and 5.0V V<sub>CC</sub> operation. Refer to the AC Characteristics-Read Only Operations for 3.3V V<sub>CC</sub> operation and all other speed options. 32 ### 6.8 AC Characteristics for WE#—Controlled Command Write Operations<sup>(1)</sup> $V_{CC}$ = 3.3V ± 0.3V, $T_A$ = 0°C to +70°C | | Versions | DD | | | | | |---------------------|--------------------------------------------------------------------------------------|-------|-----|-----|--------|------| | Symbol | Parameter | Notes | Min | Тур | Max | Unit | | t <sub>AVAV</sub> | Write Cycle Time | | 150 | | | ns | | t <sub>VPWH</sub> | V <sub>PP</sub> Setup to WE# Going High | 3 | 100 | | | ns | | t <sub>PHEL</sub> | RP# Setup to CE <sub>X</sub> # Going Low | | 480 | | | ns | | t <sub>ELWL</sub> | CE <sub>X</sub> # Setup to WE# Going Low | | 10 | | | ns | | t <sub>AVWH</sub> | Address Setup to WE# Going High | 2,6 | 75 | | | ns | | t <sub>DVWH</sub> | Data Setup to WE# Going High | 2,6 | 85 | | | ns | | t <sub>WLWH</sub> | WE# Pulse Width | | 75 | | | ns | | t <sub>whDX</sub> | Data Hold from WE# High | 2 | 10 | | | ns | | t <sub>WHAX</sub> | Address Hold from WE# High | 2 | 10 | | | ns | | t <sub>WHEH</sub> | CE <sub>X</sub> # Hold from WE# High | | 10 | | | ns | | t <sub>WHWL</sub> | WE# Pulse Width High | | 75 | | | ns | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | | ns | | t <sub>WHRL</sub> | WE# High to RY/BY# Going Low | | | | 100 | ns | | t <sub>RHPL</sub> | RP# Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY# High | 3 | 0 | | | ns | | t <sub>PHWL</sub> | RP# High Recovery to WE# Going Low | | 1 | | | μs | | t <sub>whGL</sub> | Write Recovery before Read | | 120 | | | ns | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY# High | | 0 | | | μs | | t <sub>WHQV</sub> 1 | Duration of Word/Byte Program Operation | 4,5 | 5 | 9 | Note 7 | μs | | t <sub>WHQV</sub> 2 | Duration of Block Erase Operation | 4 | 0.3 | | 10 | sec | **SEE NEW DESIGN RECOMMENDATIONS** # 6.8 AC Characteristics for WE#—Controlled Command Write Operations(1) $V_{CC}$ = 5.0V ± 0.5V, 5.0V ± 0.25V, $T_A$ = 0°C to +70°C | Versions | | V <sub>CC</sub> ± 5% | DD28 | F032S | A-070 | | | | | | | Unit | |-------------------|------------------------------------------------|-----------------------|------|-------|----------------|-----|-----|----------------|-----|-----|-----|------| | | | V <sub>CC</sub> ± 10% | | | DD28F032SA-080 | | | DD28F032SA-100 | | | | | | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>AVAV</sub> | Write Cycle<br>Time | | 70 | | | 80 | | | 100 | | | ns | | t <sub>VPWH</sub> | V <sub>PP</sub> Setup to<br>WE# Going<br>High | 3 | 100 | | | 100 | | | 100 | | | ns | | t <sub>PHEL</sub> | RP# Setup to<br>CE <sub>X</sub> # Going<br>Low | | 480 | | | 480 | | | 480 | | | ns | | t <sub>ELWL</sub> | CE <sub>X</sub> # Setup<br>to WE# Going<br>Low | | 0 | | | 0 | | | 0 | | | ns | | t <sub>AVWH</sub> | Address<br>Setup to WE#<br>Going High | 2,6 | 50 | | | 50 | | | 50 | | | ns | | t <sub>DVWH</sub> | Data Setup to<br>WE# Going<br>High | 2,6 | 60 | | | 60 | | | 60 | | | ns | | t <sub>WLWH</sub> | WE# Pulse<br>Width | | 40 | | | 50 | | | 50 | | | ns | | t <sub>WHDX</sub> | Data Hold<br>from WE#<br>High | 2 | 0 | | | 0 | | | 0 | | | ns | | t <sub>WHAX</sub> | Address Hold<br>from WE#<br>High | 2 | 10 | | | 10 | | | 10 | | | ns | | t <sub>WHEH</sub> | CE <sub>X</sub> # Hold<br>from WE#<br>High | | 10 | | | 10 | | | 10 | | | ns | | t <sub>WHWL</sub> | WE# Pulse<br>Width High | | 30 | | | 30 | | | 50 | | | ns | | t <sub>GHWL</sub> | Read<br>Recovery<br>before Write | | 0 | | | 0 | | | 0 | | | ns | | t <sub>WHRL</sub> | WE# High to<br>RY/BY#<br>Going Low | | | | 100 | | | 100 | | | 100 | ns | 34 # 6.8 AC Characteristics for WE#—Controlled Command Write Operations(1) (Continued) $V_{CC}$ = 5.0V ± 0.5V, 5.0V ± 0.25V, $T_A$ = 0°C to +70°C | \ | /ersions | V <sub>CC</sub> ± 5% | DD28 | F032S | A-070 | | | | | | | Unit | |---------------------|-----------------------------------------------------------------------------------------------|-----------------------|------|-------|----------------|-----|-----|----------------|-----|-----|-----------|------| | | | V <sub>CC</sub> ± 10% | | | DD28F032SA-080 | | | DD28F032SA-100 | | | | | | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>RHPL</sub> | RP# Hold<br>from Valid<br>Status<br>Register<br>(CSR, GSR,<br>BSR) Data<br>and RY/BY#<br>High | 3 | 0 | | | 0 | | | 0 | | | ns | | t <sub>PHWL</sub> | RP# High<br>Recovery to<br>WE# Going<br>Low | | 1 | | | 1 | | | 1 | | | μs | | twHGL | Write<br>Recovery<br>before Read | | 60 | | | 65 | | | 65 | | | ns | | t <sub>QVVL</sub> | VPP Hold from<br>Valid Status<br>Register<br>(CSR, GSR,<br>BSR) Data<br>and RY/BY#<br>High | | 0 | | | 0 | | | 0 | | | μs | | tw <sub>HQV</sub> 1 | Duration of<br>Word/Byte<br>Program<br>Operation | 4,5 | 4.5 | 6 | Note<br>7 | 4.5 | 6 | Note<br>7 | 4.5 | 6 | Note<br>7 | μs | | t <sub>WHQV</sub> 2 | Duration of<br>Block Erase<br>Operation | 4 | 0.3 | | 10 | 0.3 | | 10 | 0.3 | | 10 | sec | #### NOTES: For 28F016SA No. 1: $CE_x\#$ is defined as the latter of $CE_0\#$ or $CE_1\#$ going low or the first of $CE_0\#$ or $CE_1\#$ going high. For 28F016SA No. 2: $CE_x\#$ is defined as the latter of $CE_0\#$ or $CE_2\#$ going low or the first of $CE_0\#$ or $CE_2\#$ going high. - 1. Read timings during data program and block erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, but not 100% tested - 4. Data program/block erase durations are measured to valid Status Register data. - 5. Word/byte program operations are typically performed with 1 programming pulse. - 6. Address and data are latched on the rising edge of WE# for all command write operations. - This information will be available in a technical paper. Please call Intel's Applications Hotline or your local sales office for more information. SEE NEW DESIGN RECOMMENDATIONS - 5. RP# low transition is only to show $t_{RHPL}$ ; not valid for above Read and Program cycles. Figure 14. AC Waveforms for Command Write Operations 36 # 6.9 AC Characteristics for CE<sub>X</sub>#—Controlled Command Write Operations<sup>(1)</sup> $V_{CC}$ = 3.3V ± 0.3V, $T_A$ = 0°C to +70°C | | Versions | | DD | 28F032S | A-150 | | |---------------------|-----------------------------------------------------------------------------------------|-------|-----|---------|--------|------| | Symbol | Parameter | Notes | Min | Тур | Max | Unit | | t <sub>AVAV</sub> | Write Cycle Time | | 150 | | | ns | | t <sub>VPEH</sub> | V <sub>PP</sub> Setup to CE <sub>X</sub> # Going High | 3 | 100 | | | ns | | t <sub>PHWL</sub> | RP# Setup to WE# Going Low | | 480 | | | ns | | t <sub>WLEL</sub> | WE# Setup to CE <sub>X</sub> # Going Low | | 0 | | | ns | | t <sub>AVEH</sub> | Address Setup to CE <sub>X</sub> # Going High | 2,6 | 75 | | | ns | | t <sub>DVEH</sub> | Data Setup to CE <sub>X</sub> # Going High | 2,6 | 85 | | | ns | | t <sub>ELEH</sub> | CE <sub>X</sub> # Pulse Width | | 75 | | | ns | | t <sub>EHDX</sub> | Data Hold from CE <sub>X</sub> # High | 2 | 10 | | | ns | | t <sub>EHAX</sub> | Address Hold from CE <sub>X</sub> # High | 2 | 10 | | | ns | | t <sub>EHWH</sub> | WE# Hold from CE <sub>X</sub> # High | | 10 | | | ns | | t <sub>EHEL</sub> | CE <sub>X</sub> # Pulse Width High | | 75 | | | ns | | t <sub>GHEL</sub> | Read Recovery before Write | | 0 | | | ns | | t <sub>EHRL</sub> | CE <sub>X</sub> # High to RY/BY# Going Low | | | | 100 | ns | | t <sub>RHPL</sub> | RP# Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY# High | 3 | 0 | | | ns | | t <sub>PHEL</sub> | RP# High Recovery to CE <sub>X</sub> # Going Low | | 1 | | | μs | | t <sub>EHGL</sub> | Write Recovery before Read | | 120 | | | ns | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid Status Register<br>(CSR, GSR, BSR) Data and RY/BY# High | | 0 | | | μs | | t <sub>EHQV</sub> 1 | Duration of Word/Byte Program Operation | 4,5 | 5 | 9 | Note 7 | μs | | t <sub>EHQV</sub> 2 | Duration of Block Erase Operation | 4 | 0.3 | | 10 | sec | **SEE NEW DESIGN RECOMMENDATIONS** # 6.9 AC Characteristics for CE<sub>X</sub>#—Controlled Command Write Operations<sup>(1)</sup> (Continued) $V_{CC}$ = 5.0V ± 0.5V, 5.0V ± 0.25V, $T_A$ = 0°C to +70°C | , | Versions | V <sub>CC</sub> ± 5% | DD28 | F032S | A-070 | | | | | | | Unit | |-------------------|--------------------------------------------------------------------------------------------|-----------------------|------|-------|-------|------|-------|-------|------|-------|-------|------| | | | V <sub>CC</sub> ± 10% | | | | DD28 | F032S | A-080 | DD28 | F032S | A-100 | | | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>AVAV</sub> | Write Cycle<br>Time | | 70 | | | 80 | | | 100 | | | ns | | t <sub>VPEH</sub> | V <sub>PP</sub> Setup to<br>CE <sub>X</sub> # Going<br>High | 3 | 100 | | | 100 | | | 100 | | | ns | | t <sub>PHWL</sub> | RP# Setup to<br>WE# Going<br>Low | 3 | 480 | | | 480 | | | 480 | | | ns | | t <sub>WLEL</sub> | WE# Setup to<br>CE <sub>X</sub> # Going<br>Low | | 0 | | | 0 | | | 0 | | | ns | | t <sub>AVEH</sub> | Address Setup<br>to CE <sub>X</sub> # Going<br>High | 2,6 | 50 | | | 50 | | | 50 | | | ns | | t <sub>DVEH</sub> | Data Setup to<br>CE <sub>X</sub> # Going<br>High | 2,6 | 60 | | | 60 | | | 60 | | | ns | | t <sub>ELEH</sub> | CE <sub>X</sub> # Pulse<br>Width | | 40 | | | 50 | | | 50 | | | ns | | t <sub>EHDX</sub> | Data Hold<br>from CEX#<br>High | 2 | 0 | | | 0 | | | 0 | | | ns | | t <sub>EHAX</sub> | Address Hold<br>from CE <sub>X</sub> #<br>High | 2 | 10 | | | 10 | | | 10 | | | ns | | t <sub>EHWH</sub> | WE# Hold<br>from CE <sub>X</sub> #<br>High | | 10 | | | 10 | | | 10 | | | ns | | t <sub>EHEL</sub> | CE <sub>X</sub> # Pulse<br>Width High | | 30 | | | 30 | | | 50 | | | ns | | t <sub>GHEL</sub> | Read<br>Recovery<br>before Write | | 0 | | | 0 | | | 0 | | | ns | | t <sub>EHRL</sub> | CE <sub>X</sub> # High to<br>RY/BY# Going<br>Low | | | | 100 | | | 100 | | | 100 | ns | | <sup>†</sup> RHPL | RP# Hold from<br>Valid Status<br>Register<br>(CSR, GSR,<br>BSR) Data<br>and RY/BY#<br>High | 3 | 0 | | | 0 | | | 0 | | | ns | 38 # **6.9 AC Characteristics for CE**<sub>X</sub>#—Controlled Command Write Operations<sup>(1)</sup> (Continued) $V_{CC}$ = 5.0V $\pm$ 0.5V, 5.0V $\pm$ 0.25V, $T_A$ = 0 °C to +70 °C | , | Versions | | DD28 | F032S | A-070 | | | | | | Unit | | |---------------------|----------------------------------------------------------------------------------------------------|-----------------------|------|-------|-----------|----------------|-----|----------------|-----|-------|-----------|-----| | | | V <sub>CC</sub> ± 10% | | | | DD28F032SA-080 | | DD28F032SA-100 | | A-100 | | | | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>PHEL</sub> | RP# High<br>Recovery to<br>CE <sub>X</sub> #<br>Going Low | | 1 | | | 1 | | | 1 | | | μs | | t <sub>EHGL</sub> | Write<br>Recovery<br>before Read | | 60 | | | 65 | | | 80 | | | ns | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from<br>Valid Status<br>Register<br>(CSR, GSR,<br>BSR) Data at<br>RY/BY# High | | 0 | | | 0 | | | 0 | | | μѕ | | t <sub>EHQV</sub> 1 | Duration of<br>Word/Byte<br>Program<br>Operation | 4,5 | 4.5 | 6 | Note<br>7 | 4.5 | 6 | Note<br>7 | 4.5 | 6 | Note<br>7 | μs | | t <sub>EHQV</sub> 2 | Duration of<br>Block Erase<br>Operation | 4 | 0.3 | | 10 | 0.3 | | 10 | 0.3 | | 10 | sec | #### NOTES: For 28F016SA No. 1: $CE_x\#$ is defined as the latter of $CE_0\#$ or $CE_1\#$ going low or the first of $CE_0\#$ or $CE_1\#$ going high. For 28F016SA No. 2: $CE_x\#$ is defined as the latter of $CE_0\#$ or $CE_2\#$ going low or the first of $CE_0\#$ or $CE_2\#$ going high. - 1. Read timings during data program and block erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, but not 100% tested. - 4. Data program/block erase durations are measured to valid Status Register data. - 5. Word/byte program operations are typically performed with 1 programming pulse. - 6. Address and data are latched on the rising edge of CE<sub>x</sub># for all command write operations. - 7. This information will be available in a technical paper. Please call Intel's Applications Hotline or your local sales office for more information. 39 Figure 15. Alternate AC Waveforms for Command Write Operations 40 41 # 6.10 AC Characteristics for Page Buffer Write Operations(1) $V_{CC} = 3.3V \pm 0.3V$ , $T_A = 0 \,^{\circ}C$ to $+70 \,^{\circ}C$ | | Versions | DD2 | 8F032SA | ·-150 | | | |-------------------|------------------------------------------|-------|---------|-------|-----|------| | Symbol | Parameter | Notes | Min | Тур | Max | Unit | | t <sub>AVAV</sub> | Write Cycle Time | | 150 | | | ns | | t <sub>ELWL</sub> | CE <sub>X</sub> # Setup to WE# Going Low | | 10 | | | ns | | t <sub>AVWL</sub> | Address Setup to WE# Going Low | 3 | 0 | | | ns | | t <sub>DVWH</sub> | Data Setup to WE# Going High | 2 | 75 | | | ns | | t <sub>WLWH</sub> | WE# Pulse Width | | 75 | | | ns | | t <sub>whox</sub> | Data Hold from WE# High | 2 | 10 | | | ns | | t <sub>whax</sub> | Address Hold from WE# High | 2 | 10 | | | ns | | t <sub>wheh</sub> | CE <sub>X</sub> # Hold from WE# High | | 10 | | | ns | | t <sub>whwL</sub> | WE# Pulse Width High | | 75 | | | ns | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | | ns | | t <sub>whGL</sub> | Write Recovery before Read | | 120 | | | ns | ### 6.10 AC Characteristics for Page Buffer Write Operations(1) (Continued) $V_{CC}$ = 5.0V ± 0.5V, 5.0V ± 0.25V, $T_A$ = 0°C to +70°C | | Versions | | DD28F | F032S | <b>A-</b> 070 | DD28F | -032S | <b>4-080</b> | DD28I | F032S | <b>4-100</b> | | |-------------------|------------------------------------------------|-------|-------|-------|---------------|-------|-------|--------------|-------|-------|--------------|------| | Symbol | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>AVAV</sub> | Write Cycle<br>Time | | 70 | | | 80 | | | 100 | | | ns | | t <sub>ELWL</sub> | CE <sub>X</sub> # Setup to<br>WE# Going<br>Low | | 0 | | | 0 | | | 0 | | | ns | | t <sub>AVWL</sub> | Address Setup<br>to WE# Going<br>Low | 3 | 0 | | | 0 | | | 0 | | | ns | | t <sub>DVWH</sub> | Data Setup to<br>WE# Going<br>High | 2 | 50 | | | 50 | | | 50 | | | ns | | t <sub>WLWH</sub> | WE# Pulse<br>Width | | 40 | | | 50 | | | 50 | | | ns | | t <sub>WHDX</sub> | Data Hold from<br>WE# High | 2 | 0 | | | 0 | | | 0 | | | ns | | t <sub>WHAX</sub> | Address Hold<br>from WE# High | 2 | 10 | | | 10 | | | 10 | | | ns | | t <sub>WHEH</sub> | CE <sub>X</sub> # Hold from<br>WE# High | | 10 | | | 10 | | | 10 | | | ns | | t <sub>WHWL</sub> | WE# Pulse<br>Width High | | 30 | | | 30 | | | 50 | | | ns | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | | 0 | | | 0 | | | ns | | t <sub>WHGL</sub> | Write Recovery before Read | | 60 | | | 65 | | | 80 | | | ns | #### NOTES For 28F016SA No. 1: $CE_X$ # is defined as the latter of $CE_0$ # or $CE_1$ # going low or the first of $CE_0$ # or $CE_1$ # going high. For 28F016SA No. 2: $CE_X$ # is defined as the latter of $CE_0$ # or $CE_2$ # going low or the first of $CE_0$ # or $CE_2$ # going high. - 1. These are WE#-controlled write timings, equivalent CE<sub>x</sub>#-controlled write timings apply. - 2. Sampled, not 100% tested. - 3. Address must be valid during the entire WE# low pulse or the entire $CE_X$ # low pulse (for $CE_X$ #-controlled write timings). 42 Figure 16. Page Buffer Write Timing Waveforms (Loading Data to the Page Buffer) **SEE NEW DESIGN RECOMMENDATIONS** # 6.11 Erase and Word/Byte Write Performance, Cycling Performance and Suspend Latency(3) $V_{CC}$ = 3.3V $\pm$ 0.3V, $V_{PP}$ = 12.0V $\pm$ 0.6V, $T_A$ = 0°C to +70°C | Sym | Parameter | Notes | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions | |---------------------|-----------------------------------------------|-------|---------|--------------------|--------|--------|-----------------| | | Page Buffer Byte Write Time | 2,4 | | 3.26 | Note 6 | μs | | | | Page Buffer Word Write Time | 2,4 | | 6.53 | Note 6 | μs | | | t <sub>WHRH</sub> 1 | Word/Byte Program Time | 2 | | 9 | Note 6 | μs | | | t <sub>WHRH</sub> 2 | Block Program Time | 2 | | 0.6 | 2.1 | sec | Byte Program | | t <sub>WHRH</sub> 3 | Block Program Time | 2 | | 0.3 | 1.0 | sec | Word Program | | | Block Erase Time | 2 | | 0.8 | 10 | sec | | | | Full Chip Erase Time | 2 | | 51.2 | | sec | | | | Erase Suspend Latency Time to Read | | | 7.0 | | μs | | | | Auto Erase Suspend Latency<br>Time to Program | | | 10.0 | · | μѕ | | | | Erase Cycles | 5 | 100,000 | 1,000,000 | | Cycles | | $V_{CC}$ = 5.0V ± 0.5V, $V_{PP}$ = 12.0V ± 0.6V, $T_A$ = 0°C to +70°C | Sym | Parameter | Notes | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions | |---------------------|-----------------------------------------------|-------|---------|--------------------|--------|--------|-----------------| | | Page Buffer Byte Write Time | 2,4 | | 2.76 | Note 6 | μs | | | | Page Buffer Word Write Time | 2,4 | | 5.51 | Note 6 | μs | | | t <sub>WHRH</sub> 1 | Word/Byte Program Time | 2 | | 6 | Note 6 | μs | | | t <sub>WHRH</sub> 2 | Block Program Time | 2 | | 0.4 | 2.1 | sec | Byte Program | | t <sub>WHRH</sub> 3 | Block Program Time | 2 | | 0.2 | 1.0 | sec | Word Program | | | Block Erase Time | 2 | | 0.6 | 10 | sec | | | | Full Chip Erase Time | 2 | | 38.4 | | sec | | | | Erase Suspend Latency Time to Read | | | 5.0 | | μs | | | | Auto Erase Suspend Latency<br>Time to Program | | | 8.0 | | μs | | | | Erase Cycles | 5 | 100,000 | 1,000,000 | | Cycles | | ### NOTES: - 1. +25°C, $V_{CC} = 3.3$ V or 5.0V nominal, $V_{PP} = 12.0$ V nominal, 10K cycles. - 2. Excludes system-level overhead. - 3. These performance numbers are valid for all speed versions. - 4. This assumes using the full Page Buffer to program to the flash memory (256 bytes or 128 words). - $5. \ \ \, 1,\!000,\!000 \text{ cycle performance assumes the application uses block retirement techniques}.$ - 6. This information will be available in a technical paper. Please call Intel's Application hotline or your local Intel sales office for more information. 44 ### 7.0 DERATING CURVES Figure 17. $I_{CC}$ vs. Frequency ( $V_{CC}$ = 5.5V) for x8 or x16 Operation Figure 19. $I_{CC}$ vs. Frequency ( $V_{CC}$ = 3.6V) for x8 or x16 Operation Figure 18. $I_{CC}$ during Block Erase Figure 20. $I_{PP}$ during Block Erase SEE NEW DESIGN RECOMMENDATIONS Figure 21. Access Time $(t_{\mbox{\scriptsize ACC}})$ vs. Output Loading Figure 22. $I_{PP}$ during Word Write Operation Figure 23. I<sub>PP</sub> during Page Buffer Write Operation 46 # 8.0 MECHANICAL SPECIFICATIONS Figure 24. Mechanical Specifications of the Dual Die 56-Lead TSOP Type I Package | | Family: Dual Die Thin Small Out-Line Package | | | | | | | |--------|----------------------------------------------|---------|---------|--|--|--|--| | Symbol | | Notes | | | | | | | | Minimum | Nominal | Maximum | | | | | | Α | | | 1.20 | | | | | | A1 | 0.05 | | | | | | | | A2 | 0.965 | 0.995 | 1.025 | | | | | | b | 0.100 | 0.150 | 0.200 | | | | | | С | 0.115 | 0.125 | 0.135 | | | | | | D1 | 18.20 | 18.40 | 18.60 | | | | | | E | 13.80 | 14.00 | 14.20 | | | | | | е | | 0.50 | | | | | | | D | 19.80 | 20.00 | 20.20 | | | | | | L | 0.500 | 0.600 | 0.700 | | | | | | N | | 56 | | | | | | | Ø | 0° | 3° | 5° | | | | | | Υ | | | 0.100 | | | | | | Z | 0.150 | 0.250 | 0.350 | | | | | **SEE NEW DESIGN RECOMMENDATIONS** ### 9.0 DEVICE NOMENCLATURE/ORDERING INFORMATION | Option | Order Code | Valid Combinations | | | | | | |--------|----------------|-----------------------------------------|---------------------------------------|-----------------------------------------|--|--|--| | | | V <sub>CC</sub> = 3.3V<br>± 0.3V, 50 pF | V <sub>CC</sub> = 5.0V<br>± 5%, 30 pF | V <sub>CC</sub> = 5.0V<br>± 10%, 100 pF | | | | | 1 | DD28F032SA-070 | DD28F032SA-150 | DD28F032SA-070 | DD28F032SA-080 | | | | | 2 | DD28F032SA-100 | DD28F032SA-150 | | DD28F032SA-100 | | | | 48 ### 10.0 ADDITIONAL INFORMATION | Order Number | Document/Tool | |--------------|-----------------------------------------------------------------------------------| | 297372 | 16-Mbit Flash Product Family User's Manual | | 290606 | Intel StrataFlash™ Technology 32 and 64 Mbit Datasheet | | 290429 | 28F008SA 8-Mbit FlashFile™ Memory Datasheet | | 292126 | AP-377 16-Mbit Flash Product Family Software Drivers 28F016SA, 28F016SV, 28F016XD | | 292144 | AP-393 28F016SV Compatibility with 28F016SA | | 292159 | AP-607 Multi-Site Layout Planning with Intel's Flash File™ Components | | 297508 | FLASHBuilder Design Resource Tool | | 297408 | 28F016SA/DD28F032SA Specification Update | ### NOTES: - Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office. - 2. Visit Intel's World Wide Web home page at http://www.Intel.com for technical documentation and tools. 49