# 128Mb (2Mx4Bankx16) Synchronous DRAM

#### Feature

- · Fully synchronous to positive clock edge
- Single 3.3V +/- 0.3V power supply
- · LVTTL compatible with multiplexed address
- Programmable Burst Length (B/L) 1,2,4, 8 or full page
- Programmable CAS Latency (C/L) 2 or 3
- · Data Mask (DQM) for Read / Write masking
- Programmable wrap sequence
  - Sequential (B/ L = 1/2/4/8/full page )
  - Interleave (B/ L = 1/2/4/8)
- · Burst read with single-bit write operation
- · All inputs are sampled at the rising edge of the system clock.
- · Auto refresh and self refresh
- 4,096 refresh cycles / 64ms (15.625us)

#### Description

The EM488M1644VTD is Synchronous Dynamic Random Access Memory (SDRAM) organized as 2Meg words x 4 banks x 16 bits.All inputs and outputs are synchronized with the positive edge of the clock.

The 128Mb SDRAM uses synchronized pipelined architecture to achieve high speed data transfer rates and is designed to operate at 3.3V low power memory system. It also provides auto refresh with power saving / down mode. All inputs and outputs voltage levels are compatible with LVTTL.

Packages: TSOPII 54P 400mil

### **Ordering Information**

| Part No            | Organization | Max. Freq   | Package         | Power      | Pb   |
|--------------------|--------------|-------------|-----------------|------------|------|
| EM488M1644VTD -75F | 8M X16       | 133MHz @CL3 | 54pin TSOP (II) | Commercial | Free |
| EM488M1644VTD -7F  | 8M X16       | 143MHz @CL3 | 54pin TSOP (II) | Commercial | Free |

<sup>\*</sup> EOREX reserves the right to change products or specification without notice.

### **Absolute Maximum Ratings**

| Symbol            | Item                  | Rating     | Units |
|-------------------|-----------------------|------------|-------|
| $V_{IN}, V_{OUT}$ | Input, Output Voltage | -0.3 ~ 4.6 | V     |
| $V_{DD}, V_{DDQ}$ | Power Supply Voltage  | -0.3 ~ 4.6 | V     |
| T <sub>OP</sub>   | Operating Temperature | 0 ~ 70     | °C    |
| T <sub>STG</sub>  | Storage Temperature   | -55 ~ 125  | °C    |
| P <sub>D</sub>    | Power Dissipation     | 1          | W     |
| los               | Short Circuit Current | 50         | mA    |

**Note:** Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

# Recommended DC Operation Conditions ( $Ta = 0 \sim 70$ °C )

| Symbol                  | Parameter                             | Min. | Typical | Typical              | Units    |
|-------------------------|---------------------------------------|------|---------|----------------------|----------|
| <b>V</b> <sub>DD</sub>  | Power Supply Voltage                  | 3.0  | 3.3     | 3.6                  | V        |
| <b>V</b> <sub>DDQ</sub> | Power Supply Voltage (for I/O Buffer) | 3.0  | 3.3     | 3.6                  | <b>V</b> |
| <b>V</b> <sub>IH</sub>  | Input logic high voltage              | 2.0  |         | V <sub>DD</sub> +0.3 | V        |
| <b>V</b> <sub>IL</sub>  | Input logic low voltage               | -0.3 |         | 0.8                  | V        |

Note: 1. All voltage referred to VSS.

2. V<sub>IH</sub> (max) = 5.6V for pulse width ≤3ns

3.  $V_{IL}$  (min) = -2.0V for pulse width  $\leq$  3ns

## Capacitance ( Vcc =3.3V, f = 1MHz, Ta = 25°C )

| Symbol           | Parameter                                     | Min. | Max. | Units |
|------------------|-----------------------------------------------|------|------|-------|
| C <sub>CLK</sub> | Clock capacitance                             | 2.5  | 3.5  | pF    |
| C <sub>1</sub>   | Input capacitance for CLK, CKE, Address, /CS, | 2.5  | 3.8  | pF    |
|                  | /RAS, /CAS, /WE, DQML, DQMU                   |      |      |       |
| Co               | Input/Output capacitance                      | 4.0  | 6.5  | pF    |

### **Recommended DC Operating Conditions**

 $(VDD = 3.3V +/- 0.3 V, Ta = 0 \sim 70 °C)$ 

| Parameter              | Symbol             | Test condition                                             | MAX | Units | Notes |
|------------------------|--------------------|------------------------------------------------------------|-----|-------|-------|
|                        |                    |                                                            |     | mA    |       |
| Operating current      | I <sub>CC1</sub>   | Burst length = 1,                                          | 75  | mA    | 1     |
|                        |                    | $t_{RC} \ge t_{RC}$ (min), $I_{OL}$ = 0 mA,                |     |       |       |
|                        |                    | One bank active                                            |     |       |       |
| Precharge standby      | I <sub>CC2P</sub>  | CKE $\leq$ V <sub>IL</sub> (max.), t <sub>CK</sub> = 15 ns | 2   | mA    |       |
| current in power down  | I <sub>CC2PS</sub> | $CKE \leq V_{IL} \text{ (max.), } t_{CK}\text{= } \infty$  | 1.5 | mA    |       |
| mode                   |                    |                                                            |     |       |       |
| Precharge standby      | I <sub>CC2N</sub>  | CKE $\geq V_{IL}$ (min.), $t_{CK}$ =15ns,                  | 20  | mA    |       |
| current in non-power   |                    | /CS ≥ V <sub>IH</sub> (min.) Input signals are             |     |       |       |
| down mode              |                    | changed one time during 30ns                               |     |       |       |
|                        | I <sub>CC2NS</sub> | CKE $\geq V_{IL}$ (min.), $t_{CK} = \infty$                | 10  | mA    |       |
|                        |                    | Input signals are stable                                   |     |       |       |
| Active standby current | I <sub>CC3P</sub>  | CKE $\leq V_{IL}$ (max), $t_{CK}$ = 15ns                   | 5   | mA    |       |
| in power down mode     | I <sub>CC3PS</sub> | $CKE \le V_{IL}$ (max), $t_{CK} = \infty$                  | 5   | mA    |       |
| Active standby current | I <sub>CC3N</sub>  | $CKE \ge V_{IL}$ (min), $t_{CK}$ = 15ns,                   | 35  | mA    |       |
| in non-power down      |                    | /CS ≥ V <sub>IH</sub> (min) Input signals are              |     |       |       |
| mode                   |                    | changed one time during 30ns                               |     |       |       |
|                        | I <sub>CC3NS</sub> | $CKE \ge V_{IL}$ (min), $t_{CK} = \infty$                  | 25  | mA    |       |
|                        |                    | Input signals are stable                                   |     |       |       |
| operating current      | I <sub>CC4</sub>   | $t_{CCD} \ge 2CLKs$ , $I_{OL} = 0$ mA                      |     | mA    | 2     |
| (Burst mode)           |                    |                                                            | 110 |       |       |
| Refresh current        | I <sub>CC5</sub>   | $t_{RC} \ge t_{RC}(min.)$                                  | 160 | mA    | 3     |
| Self Refresh current   | I <sub>CC6</sub>   | CKE ≤ 0.2V                                                 | 2   | mA    | 4     |
|                        |                    |                                                            |     |       |       |

\* All voltages referenced to Vss.

**Note :** 1. I<sub>CC1</sub> depends on output loading and cycle rates.

Specified values are obtained with the output open.

Input signals are changed only one time during tCK (min)

2.  $I_{\text{CC4}}$  depends on output loading and cycle rates.

Specified values are obtained with the output open.

Input signals are changed only one time during tCK (min)

- 3. Input signals are changed only one time during tCK (min)
- 4. Standard power version.

Recommended DC Operating Conditions (Continued)

| Parameter                 | Symbol          | Test condition                                  | Min. | Max. | Unit |
|---------------------------|-----------------|-------------------------------------------------|------|------|------|
| Input leakage current     | I <sub>IL</sub> | $0 \le V_1 \le V_{DDQ}, V_{DDQ} = V_{DD}$       | -0.5 | +0.5 | uA   |
|                           |                 |                                                 |      |      |      |
|                           |                 |                                                 |      |      |      |
|                           |                 | All other pins not under test=0 V               |      |      |      |
| Output leakage current    | I <sub>OL</sub> | $0 \le V_O \le V_{DDQ}$ , $D_{OUT}$ is disabled | -0.5 | +0.5 | uA   |
| High level output voltage | V <sub>OH</sub> | lo = -2mA                                       | 2.4  |      | V    |
| Low level output voltage  | $V_{OL}$        | Io = +2mA                                       |      | 0.4  | V    |

# **AC Operating Test Conditions**

 $(V_{DD} = 3.3V +/- 0.3 V, Ta = 0 \sim 70^{\circ}C)$ 

| Output Reference Level           | 1.4V / 1.4V          |
|----------------------------------|----------------------|
| Output Load                      | See diagram as below |
| Input Signal Level               | 2.4V / 0.4V          |
| Transition Time of Input Signals | 2ns                  |
| Input Reference Level            | 1.4V                 |



## **Operating AC Characteristics**

 $(VDD = 3.3V +/- 0.3 V, Ta = 0 \sim 70 °C)$ 

| Parameter                                                | Parameter        |                  | -    | 7    | -7.  | .5   | Units | Notes |
|----------------------------------------------------------|------------------|------------------|------|------|------|------|-------|-------|
|                                                          |                  |                  | Min. | Max. | Min. | Max. |       |       |
| Clock cycle time                                         | CL = 3           | tcĸ              | 7    |      | 7.5  |      | ns    |       |
|                                                          | CL = 2           | 1                | 7.5  |      | 10   |      | ns    |       |
| Access time from CLK                                     | CL = 3           | t <sub>AC</sub>  |      | 5.4  |      | 5.4  | ns    |       |
|                                                          | CL = 2           |                  |      | 5.4  |      | 6    | ns    |       |
| CLK high level width                                     |                  | <b>t</b> cH      | 2.5  |      | 2.5  |      | ns    |       |
| CLK low level width                                      |                  | <b>t</b> c∟      | 2.5  |      | 2.5  |      | ns    |       |
| Data-out hold time                                       | CL = 3           | t <sub>oн</sub>  | 3    |      | 3    |      | ns    |       |
|                                                          | CL = 2           |                  |      |      |      |      | ns    |       |
| Data-out high impedance time                             | CL = 3           | t <sub>HZ</sub>  | 3    | 7    | 3    | 7    | ns    |       |
|                                                          | CL = 2           |                  |      |      |      |      | ns    |       |
| Data-out low impedance time                              |                  | t <sub>LZ</sub>  | 0    |      | 0    |      | ns    |       |
| Input hold time                                          |                  | t <sub>iH</sub>  | 1    |      | 1    |      | ns    |       |
| Input setup time                                         |                  | t <sub>IS</sub>  | 1.5  |      | 1.5  |      | ns    |       |
| ACTIVE to ACTIVE command p                               | eriod            | t <sub>RC</sub>  | 62   |      | 67   |      | ns    | 2     |
| ACTIVE to PRECHARGE comm                                 | nand period      | t <sub>RAS</sub> | 42   | 100k | 45   | 100k | ns    | 2     |
| PRECHARGE to ACTIVE comm                                 | nand period      | t <sub>RP</sub>  | 3    |      | 3    |      | CLK   | 2     |
| ACTIVE to READ/WRITE delay                               | time             | t <sub>RCD</sub> | 3    |      | 3    |      | CLK   | 2     |
| ACTIVE(one) to ACTIVE(another                            | r) command       | t <sub>RRD</sub> | 2    |      | 2    |      | CLK   | 2     |
| READ/WRITE command to READ                               | AD/WRITE         | t <sub>CCD</sub> | 1    |      | 1    |      | CLK   |       |
| command                                                  |                  |                  |      |      |      |      |       |       |
| Data-in to PRECHARGE comm                                | t <sub>DPL</sub> | 2                |      | 2    |      | CLK  |       |       |
| Data-in to BURST stop comma                              | t <sub>BDL</sub> | 1                |      | 1    |      | CLK  |       |       |
| Data-out to high impedance CL = 3 from PRECHARGE command |                  | t <sub>ROH</sub> | 3    |      | 3    |      | CLK   |       |
|                                                          | CL = 2           |                  | 2    |      | 2    |      | CLK   |       |
| Refresh time(4,096 cycle)                                |                  | t <sub>EF</sub>  |      | 64   |      | 64   | ms    |       |

 $<sup>\</sup>ast$  All voltages referenced to Vss.

**Note :** 1. tHZ defines the time at which the output achieve the open circuit condition and is not referenced to output voltage levels.

 These parameters account for the number of clock cycles and depend on the operating frequency of the clock, as follows:
 The number of clock cycles = Specified value of timing/clock period (Count fractions as a whole number)

# Block Diagram



Pin Assignment: TSOP 54P



54pin TSOP-II (400mil x 875mil)



Pin Descriptions (Simplified)

| Pin                                 | Name                   | Pin Function                                                                                                 |
|-------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------|
| CLK                                 | System Clock           | Master Clock Input(Active on the Positive rising edge)                                                       |
| /CS                                 | Chip select            | Selects chip when active                                                                                     |
| CKE                                 | Clock Enable           | Activates the CLK when "H" and deactivates when "L".                                                         |
|                                     |                        | CKE should be enabled at least one cycle prior to new                                                        |
|                                     |                        | command. Disable input buffers for power down in standby.                                                    |
| A0 ~ A11                            | Address                | Row address (A0 to A11) is determined by A0 to A11 level at the bank active command cycle CLK rising edge.   |
|                                     |                        | CA (CA0 to CA8) is determined by A0 to A8 level at the read or                                               |
|                                     |                        | write command cycle CLK rising edge.                                                                         |
|                                     |                        | And this column address becomes burst access start address.                                                  |
|                                     |                        | A10 defines the pre-charge mode. When A10= High at the pre-                                                  |
|                                     |                        | charge command cycle, all banks are pre-charged.                                                             |
|                                     |                        | But when A10= Low at the pre-charge command cycle, only the                                                  |
|                                     |                        | bank that is selected by BA0/BA1 is pre-charged.                                                             |
| BA0, BA1                            | Bank Address           | Selects which bank is to be active.                                                                          |
| /RAS                                | Row address strobe     | Latches Row Addresses on the positive rising edge of the CLK with /RAS "L". Enables row access & pre-charge. |
| /CAS                                | Column address strobe  | Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access.        |
| /WE                                 | Write Enable           | Latches Column Addresses on the positive rising edge of the                                                  |
|                                     |                        | CLK with /CAS low. Enables column access.                                                                    |
| UDQM / LDQM                         | Data input/output Mask | DQM controls I/O buffers.                                                                                    |
| DQ0 ~ 15                            | Data input/output      | DQ pins have the same function as I/O pins on a conventional                                                 |
|                                     |                        | DRAM.                                                                                                        |
| V <sub>DD</sub> / V <sub>SS</sub>   | Power supply / Ground  | V <sub>DD</sub> and V <sub>SS</sub> are power supply pins for internal circuits.                             |
| V <sub>DDQ</sub> / V <sub>SSQ</sub> | Power supply / Ground  | $V_{\text{DDQ}}$ and $V_{\text{SSQ}}$ are power supply pins for the output buffers.                          |
| NC                                  | No connection          | This pin is recommended to be left No Connection on the device.                                              |

# **Simplified State Diagram**



# **Address Input for Mode Register Set**



| BA1 | BA0 | A11 | A10 | A9 | A8 | A7 | Operation Mode                   |
|-----|-----|-----|-----|----|----|----|----------------------------------|
| 0   | 0   | 0   | 0   | 0  | 0  | 0  | Normal                           |
| 0   | 0   | 0   | 0   | 1  | 0  | 0  | Burst read with Single-bit Write |

EM488M1644VTD

Burst Type (A3)

| Burst Length | A2 A1 | A0 | Sequential Addressing | Interleave Addressing |
|--------------|-------|----|-----------------------|-----------------------|
| 2            | X X   | 0  | 0 1                   | 0 1                   |
|              | XX    | 0  | 10                    | 1 0                   |
| 4            | X 0   | 0  | 0 1 2 3               | 0123                  |
|              | X 0   | 1  | 1230                  | 1032                  |
|              | X 1   | 0  | 2301                  | 2301                  |
|              | X 1   | 1  | 3012                  | 3 2 1 0               |
| 8            | 0 0   | 0  | 01234567              | 01234567              |
|              | 0 0   | 1  | 12345670              | 10325476              |
|              | 0 1   | 0  | 23456701              | 23016745              |
|              | 0 1   | 1  | 34567012              | 32107654              |
|              | 1 0   | 0  | 45670123              | 45670123              |
|              | 1 0   | 1  | 56701234              | 54761032              |
|              | 1 1   | 0  | 67012345              | 67452301              |
|              | 1 1   | 1  | 70123456              | 76543210              |
| Full Page *  | n n   | n  | Cn Cn+1 Cn+2          | -                     |

<sup>\*</sup> Page length is a function of I/O organization and column addressing

X16 (CA0 ~ CA8) : Full page = 512bits



### **Truth Table**

### 1.Command Truth Table

| Command                    | Symbol | Cł  | (E | /CS | /RAS | /CAS | /WE | BA0, | A10 | A11,  |
|----------------------------|--------|-----|----|-----|------|------|-----|------|-----|-------|
|                            |        | n-1 | n  |     |      |      |     | BA1  |     | A9~A0 |
| Ignore Command             | DESL   | Ι   | Χ  | Η   | Χ    | Χ    | Χ   | Χ    | Χ   | Х     |
| No operation               | NOP    | Ι   | X  | L   | Н    | Н    | Τ   | Χ    | Χ   | Х     |
| Burst stop                 | BSTH   | Ι   | X  | Ш   | Н    | Н    | Ш   | Χ    | Χ   | Х     |
| Read                       | READ   | Ι   | Χ  | L   | Н    | L    | Н   | ٧    | L   | V     |
| Read with auto pre-charge  | READA  | Η   | Х  | L   | Н    | L    | Н   | ٧    | Н   | V     |
| Write                      | WRIT   | Ι   | Χ  | L   | Н    | L    | L   | V    | L   | V     |
| Write with auto pre-charge | WRITA  | Н   | Χ  | L   | L    | Н    | Н   | V    | Н   | V     |
| Bank activate              | ACT    | Η   | Х  | L   | L    | Н    | Н   | ٧    | ٧   | V     |
| Pre-charge select bank     | PRE    | Н   | Х  | L   | L    | Н    | L   | ٧    | L   | Х     |
| Pre-charge all banks       | PALL   | Н   | Χ  | L   | L    | Н    | L   | Χ    | Н   | Х     |
| Mode register set          | MRS    | Н   | Χ  | L   | L    | L    | L   | L    | L   | V     |

### 2. DQM Truth Table

| Command                                 | Symbol | CI  | KE | /CS |
|-----------------------------------------|--------|-----|----|-----|
|                                         |        | n-1 | n  |     |
| Data write / output enable              | ENB    | Н   | х  | Н   |
| Data mask / output disable              | MASK   | Н   | х  | L   |
| Upper byte write enable / output enable | BSTH   | Н   | х  | L   |
| Read                                    | READ   | Н   | х  | L   |
| Read with auto pre-charge               | READA  | Н   | Х  | L   |
| Write                                   | WRIT   | Н   | х  | L   |
| Write with auto pre-charge              | WRITA  | Н   | х  | L   |
| Bank activate                           | ACT    | Н   | Х  | L   |
| Pre-charge select bank                  | PRE    | Н   | х  | L   |
| Pre-charge all banks                    | PALL   | Н   | Х  | L   |
| Mode register set                       | MRS    | Н   | Х  | L   |

### 3. CKE Truth Table

| Command       | Command                  | Command Symbol CKE |     |   |   |      | /CAS | /WE | Addr. |
|---------------|--------------------------|--------------------|-----|---|---|------|------|-----|-------|
|               |                          |                    | n-1 | n |   |      |      |     |       |
| Activating    | Clock suspend mode entry |                    | Н   | L | Χ | Χ    | Х    | Χ   | Х     |
| Any           | Clock suspend mode       |                    | L   | L | Χ | Χ    | Χ    | Χ   | Х     |
| Clock suspend | Clock suspend mode exit  |                    | L   | Ι | Χ | Χ    | Χ    | Χ   | Х     |
| Idle          | CBR refresh command      | REF                | Н   | Ι | Ш | لـــ | L    | Τ   | Х     |
| Idle          | Self refresh entry       | SELF               | I   | L | L | L    | L    | Н   | Х     |
| Self refresh  | Self refresh exit        |                    | Г   | Н | L | Н    | Н    | Н   | Х     |
|               |                          |                    | L   | Η | Н | Χ    | Χ    | Χ   | Х     |
| Idle          | Power down entry         |                    | H   | L | Χ | Χ    | Χ    | Χ   | Х     |
| Power down    | Power down exit          |                    | L   | Н | Χ | Χ    | Х    | Χ   | Х     |

Note: H = High level, L = Low level, X = High or Low level (Don't care), V = Valid data input

4. Operative Command Table

| Operai  | tive Command |    |    |    | Table       |            |                                                |       |
|---------|--------------|----|----|----|-------------|------------|------------------------------------------------|-------|
| Current | /CS          | /R | /C | /W | Addr.       | Command    | Action                                         | Notes |
| state   |              |    |    |    |             |            |                                                |       |
| ldle    | Н            | Χ  | Χ  | Χ  | Х           | DESL       | Nop or power down                              | 2     |
|         | L            | Н  | Н  | Х  | Х           |            | Nop or power down                              | 2     |
|         | L            | Ι  | L  | Н  | BA/CA/A10   | READ/READA | ILLEGAL                                        | 3     |
|         | L            | Ι  | L  | L  | BA/CA/A10   | WRIT/WRITA | ILLEGAL                                        | 3     |
|         | L            | ш  | Τ  | Н  | BA/RA       | ACT        | Row activating                                 |       |
|         | L            | L  | Н  | L  | BA, A10     | PRE/PALL   | Nop                                            |       |
|         | L            | L  | L  | Н  | Х           | REF/SELF   | Refresh or self refresh                        | 4     |
|         | L            | L  | L  | L  | Op-Code     | MRS        | Mode register accessing                        |       |
| Row     | Н            | Χ  | X  | Х  | Х           | DESL       | Nop                                            |       |
| active  | L            | Ι  | Ι  | Х  | Х           | NOP or BST | Nop                                            |       |
|         | L            | Η  | L  | Н  | BA/CA/A10   | READ/READA | Begin read : Determine AP                      | 5     |
|         | L            | Н  | L  | L  | BA/CA/A10   | WRIT/WRITA | Begin write : Determine AP                     | 5     |
|         | L            | L  | Н  | Н  | BA/RA       | ACT        | ILLEGAL                                        | 3     |
|         | L            | L  | Н  | L  | BA, A10     | PRE/PALL   | Pre-charge                                     | 6     |
|         | L            | L  | L  | Н  | Х           | REF/SELF   | ILLEGAL                                        | 4     |
|         | L            | L  | L  | L  | Op-Code     | MRS        | ILLEGAL                                        |       |
| Read    | Н            | Х  | Х  | Х  | Х           | DESL       | Continue burst to end→ Row active              |       |
|         | L            | Н  | Н  | Н  | Х           | NOP        | Continue burst to end→ Row active              |       |
|         | L            | Н  | Н  | L  | Х           | BST        | Burst stop→ Row active                         |       |
|         | L            | Н  | L  | Н  | BA/CA/A10   | READ/READA | Terminate burst, new read : Determine AP       | 7     |
|         | L            | L  | L  | L  | BA/CA/A10   | WRIT/WRITA | Terminate burst, start write : Determine AP    | 7.8   |
|         | L            | L  | Н  | Н  | BA/RA       | ACT        | ILLEGAL                                        | 3     |
|         | L            | L  | Н  | L  | BA/A10      | PRE/PALL   | Terminate burst, pre-charging                  | 4     |
|         | L            | L  | L  | Н  | Х           | REF/SELF   | ILLEGAL                                        |       |
|         | L            | L  | L  | L  | Op-Code     | MRS        | ILLEGAL                                        |       |
| Write   | Н            | Х  | Х  | Х  | Х           | DESL       | Continue burst to end→ Write recovering        |       |
|         | L            | Н  | Н  | Н  | Х           | NOP        | Continue burst to end→ Write recovering        |       |
|         | L            | Н  | Н  | L  | Х           | BST        | Burst stop→ Row active                         |       |
|         | L            | Η  | L  | Н  | BA/CA/A10 I | READ/READA | Terminate burst, start read: Determine AP 7, 8 | 7.8   |
|         | L            | L  | L  | L  | BA/CA/A10   | WRIT/WRITA | Terminate burst, new write: Determine AP 7     | 7     |
|         | L            | L  | Н  | Н  | BA/RA       | ACT        | ILLEGAL                                        | 3     |
|         | L            | L  | Н  | L  | BA/A10      | PRE/PALL   | Terminate burst, pre-charging                  | 9     |
|         | L            | L  | L  | Н  | Х           | REF/SELF   | ILLEGAL                                        |       |
|         | L            | L  | L  | L  | Op-Code     | MRS        | ILLEGAL                                        |       |

**Remark** H = High level, L = Low level, X = High or Low level (Don't care)

EM488M1644VTD

| Current      | /CS     | /R | /C  | /W        | Addr.       | Command    | Action                                 | Notes |
|--------------|---------|----|-----|-----------|-------------|------------|----------------------------------------|-------|
| state        |         |    |     |           |             |            |                                        |       |
| Read with AP | Н       | Х  | Х   | Х         | Х           | DESL       | Continue burst to end→ Pre-charging    |       |
|              | L       | I  | Н   | Н         | Χ           | NOP        | Continue burst to end→ Pre-charging    |       |
|              | L       | Η  | Η   | L         | Χ           | BST        | ILLEGAL                                |       |
|              | Г       | Н  | L   | Н         | BA/CA/A10   | READ/READA | ILLEGAL                                | 3     |
|              | L       | I  | L   | L         | BA/CA/A10   | WRIT/WRITA | ILLEGAL                                | 3     |
|              | L       | L  | Н   | Н         | BA/RA       | ACT        | ILLEGAL                                | 3     |
|              | L       | L  | Н   | L         | BA, A10     | PRE/PALL   | ILLEGAL                                | 3     |
|              | L       | L  | L   | Н         | Χ           | REF/SELF   | ILLEGAL                                |       |
|              | L       | ┙  | L   | L         | Op-Code     | MRS        | ILLEGAL                                |       |
| Write with   | Н       | Х  | Х   | Х         | Х           | DESL       | burst to end→ Write                    |       |
| AP           |         |    |     |           |             |            | recovering with auto pre-charge        |       |
|              | L       | Н  | Н   | Н         | Χ           | NOP        | Continue burst to end→ Write           |       |
|              |         |    |     |           |             |            | recovering with auto pre-charge        |       |
|              | L       | Н  | Н   | L         | Χ           | BST        | ILLEGAL                                |       |
|              | L       | Н  | L   | Н         | BA/CA/A10   | READ/READA | ILLEGAL                                | 3     |
|              | L H L L |    | L   | BA/CA/A10 | WRIT/WRITA  | ILLEGAL    | 3                                      |       |
|              | L       | ┙  | Н   | Н         | BA/RA       | ACT        | ILLEGAL                                | 3     |
|              | L       | L  | Η   | L         | BA, A10     | PRE/PALL   | ILLEGAL                                | 3     |
|              | L       | ┙  | L   | Н         | Χ           | REF/SELF   | ILLEGAL                                |       |
|              | L       | L  | L L |           | Op-Code MRS |            | ILLEGAL                                |       |
| Pre-charging | Н       | Х  | Х   | Х         | Χ           | DESL       | Nop→ Enter idle after t <sub>RP</sub>  |       |
|              | L       | Н  | Н   | Н         | Х           | NOP        | Nop→ Enter idle after t <sub>RP</sub>  |       |
|              | L       | Ι  | Н   | L         | Χ           | BST        | ILLEGAL                                |       |
|              | L       | Η  | L   | Н         | BA/CA/A10   | READ/READA | ILLEGAL                                | 3     |
|              | L       | Ι  | L   | L         | BA/CA/A10   | WRIT/WRITA | ILLEGAL                                | 3     |
|              | L       | L  | Н   | Н         | BA/RA       | ACT        | ILLEGAL                                | 3     |
|              | L       | L  | Н   | L         | BA, A10     | PRE/PALL   | Nop→ Enter idle after t <sub>RP</sub>  |       |
|              | L       | L  | L   | Н         | Х           | REF/SELF   | ILLEGAL                                |       |
|              | L       | L  | L   | L         | Op-Code     | MRS        | ILLEGAL                                |       |
| Row          | Н       | Х  | Х   | Х         | Χ           | DESL       | Nop→ Enter idle after t <sub>RCD</sub> |       |
| activating   | L       | Н  | Н   | Н         | Χ           | NOP        | Nop→ Enter idle after t <sub>RCD</sub> |       |
|              | L       | Η  | Н   | L         | Χ           | BST        | ILLEGAL                                |       |
|              | L       | Н  | L   | Н         | BA/CA/A10   | READ/READA |                                        | 3     |
|              | L       | Н  | L   | L         | BA/CA/A10   | WRIT/WRITA | ILLEGAL                                | 3     |
|              | L       | L  | Н   | Н         | BA/RA       | ACT        | ILLEGAL                                | 3.1   |
|              | L       | L  | Н   | L         | BA, A10     | PRE/PALL   | ILLEGAL                                | 3     |
|              | L       | L  | L   | Н         | Х           | REF/SELF   | ILLEGAL                                |       |
|              | L       | L  | L   | L         | Op-Code     | MRS        | ILLEGAL                                |       |

**Remark** H = High level, L = Low level, X = High or Low level (Don't care), AP = Auto Pre-charge

| Current    | /CS                         | /R  | /C      | /W | Addr.     | Command       | Action                                       | Notes |
|------------|-----------------------------|-----|---------|----|-----------|---------------|----------------------------------------------|-------|
| state      |                             |     |         |    |           |               |                                              |       |
| Write      | Н                           | Χ   | Х       | Х  | Х         | DESL          | Nop→ Enter row active after t <sub>DPL</sub> |       |
| recovering | L                           | Н   | Н       | Н  | Х         | NOP           | Nop→ Enter row active after t <sub>DPL</sub> |       |
|            | L                           | Н   | Н       | L  | Х         | BST           | Nop→ Enter row active after t <sub>DPL</sub> |       |
|            | L                           | Н   | L       | Н  | BA/CA/A10 | READ/READA    | Start read, Determine AP                     |       |
|            | L                           | Τ   | L       | L  | BA/CA/A10 | WRIT/WRITA    | New write, Determine AP                      | 8     |
|            | L                           |     | Н       | Н  | BA/RA     | ACT           | ILLEGAL                                      | 3     |
|            | L                           | L   | Н       | L  | BA, A10   | PRE/PALL      | ILLEGAL                                      | 3     |
|            | L                           | لــ | L       | Н  | Х         | REF/SELF      | ILLEGAL                                      |       |
|            | L                           | L   | L       | L  | Op-Code   | MRS           | ILLEGAL                                      |       |
| Write      | Н                           | Χ   | Х       | Х  | Х         | DESL          | Nop→ Enter pre-charge after t <sub>DPL</sub> |       |
| recovering | L                           | Н   | Н       | Н  | Х         | NOP           | Nop→ Enter pre-charge after t <sub>DPL</sub> |       |
| with AP    | L                           | Τ   | Н       | L  | Х         | BST           | Nop→ Enter pre-charge after t <sub>DPL</sub> |       |
|            | L                           | Τ   | L       | Н  | BA/CA/A10 | READ/READA    | ILLEGAL                                      | 3.8   |
|            | L                           | Η   | L       | L  | BA/CA/A10 | WRIT/WRITA    | ILLEGAL                                      | 3     |
|            | L                           | لــ | Н       | Н  | BA/RA     | ACT           | ILLEGAL                                      | 3     |
|            | L                           | L   | Н       | L  | BA, A10   | PRE/PALL      | ILLEGAL                                      |       |
|            | L                           | L   | L       | Н  | Х         | REF/SELF      | ILLEGAL                                      |       |
|            | L                           | L   | L       | L  | Op-Code   | MRS           | ILLEGAL                                      |       |
| Refreshing | Н                           | Χ   | Х       | Х  | Х         | DESL          | Nop→ Enter idle after t <sub>RC</sub>        |       |
|            | L                           | Н   | Н       | Х  | Х         | NOP/ BST      | Nop→ Enter idle after t <sub>RC</sub>        |       |
|            | L                           | Н   | L       | Х  | Х         | READ/WRIT     | ILLEGAL                                      |       |
|            | L                           | L   | Н       | Х  | Х         | ACT/PRE/PALL  | ILLEGAL                                      |       |
|            | L                           | L   | L       | Х  | Х         | REF/SELF/MRS  | ILLEGAL                                      |       |
| Mode       | Н                           | Χ   | Х       | Х  | Х         | DESL          | Nop                                          |       |
| Register   | L                           | Н   | Н       | Н  | Х         | NOP           | Nop                                          |       |
|            | L                           | Н   | Н       | L  | Х         | BST           | ILLEGAL                                      |       |
| Accessing  | L H L X X READ/WRIT ILLEGAL |     | ILLEGAL |    |           |               |                                              |       |
|            | L                           | L   | Х       | Х  | X         | ACT/PRE/PALL/ | ILLEGAL                                      |       |
|            |                             |     |         |    |           | REF/SELF/MRS  |                                              |       |

Remark H = High level, L = Low level, X = High or Low level (Don't care), AP = Auto Pre-charge

Notes 1. All entries assume that CKE was active (High level) during the preceding clock cycle.

- 2. If all banks are idle, and CKE is inactive (Low level), SDRAM will enter Power down mode.

  All input buffers except CKE will be disabled.
- **3.** Illegal to bank in specified states; Function may be legal in the bank indicated by Bank Address (BA), depending on the state of that bank.
- **4.** If all banks are idle, and CKE is inactive (Low level), SDRAM will enter Self refresh mode. All input buffers except CKE will be disabled.
- **5.** Illegal if  $t_{\text{RCD}}$  is not satisfied.
- **6.** Illegal if  $t_{\text{RAS}}$  is not satisfied.
- 7. Must satisfy burst interrupt condition.
- $\textbf{8.} \ \text{Must satisfy bus contention, bus turn around, and/or write recovery requirements.}$
- 9. Must mask preceding data which don't satisfy  $t_{\text{DPL}}$ .
- **10.** Illegal if  $t_{RRD}$  is not satisfied.

# 5. Command Truth Table for CKE

| Current      | CI  | KE | /CS | /R | /C | /W | Addr.   | Action                                         | Notes |
|--------------|-----|----|-----|----|----|----|---------|------------------------------------------------|-------|
| state        | n-1 | n  |     |    |    |    |         |                                                |       |
| Self refresh | Н   | Χ  | Х   | Χ  | Χ  | Χ  | Х       | INVALID, CLK (n – 1) would exit self refresh   |       |
|              | L   | Η  | Н   | Χ  | Χ  | Χ  | Х       | Self refresh recovery                          |       |
|              | L   | Н  | L   | Н  | Н  | Χ  | Х       | Self refresh recovery                          |       |
|              | L   | Н  | L   | Н  | L  | Х  | Х       | ILLEGAL                                        |       |
|              | L   | Н  | L   | L  | Χ  | Χ  | Х       | ILLEGAL                                        |       |
|              | L   | L  | Х   | Χ  | Χ  | Χ  | Х       | Maintain self refresh                          |       |
| Self refresh | Н   | Н  | Н   | Χ  | Χ  | Χ  | Х       | Idle after t <sub>RC</sub>                     |       |
|              | Н   | Н  | L   | Н  | Н  | Χ  | Х       | Idle after t <sub>RC</sub>                     |       |
| recovery     | Н   | Н  | L   | Н  | L  | Χ  | Х       | ILLEGAL                                        |       |
|              | Н   | Н  | L   | L  | Χ  | Χ  | Х       | ILLEGAL                                        |       |
|              | Н   | L  | Н   | Χ  | Χ  | Χ  | Х       | ILLEGAL                                        |       |
|              | Н   | L  | L   | Н  | Н  | Χ  | Х       | ILLEGAL                                        |       |
|              | Н   | L  | L   | Н  | L  | Χ  | Х       | ILLEGAL                                        |       |
|              | Н   | L  | L   | L  | Χ  | Χ  | Х       | ILLEGAL                                        |       |
| Power        | Н   | Χ  | Х   | Χ  | Χ  | Χ  | Х       | INVALID, CLK(n-1) would exit power down        |       |
| down         | L   | Н  | Х   | Χ  | Χ  | Χ  | Х       | Exit power down→ Idle                          |       |
|              | L   | L  | Х   | Χ  | Χ  | Χ  | Х       | Maintain power down mode                       |       |
| Both banks   | Н   | Н  | Н   | Χ  | Χ  | Х  |         | Refer to operations in Operative Command Table |       |
|              | Н   | Н  | L   | Н  | Χ  | Χ  |         | Refer to operations in Operative Command Table |       |
| idle         | Н   | Н  | L   | L  | Н  | Χ  |         | Refer to operations in Operative Command Table |       |
|              | Н   | Н  | L   | L  | L  | Н  | Х       | Refresh                                        |       |
|              | Н   | Н  | L   | L  | L  | L  | Op-Code | Refer to operations in Operative Command Table |       |
|              | Н   | L  | Н   | Χ  | Χ  | Χ  |         | Refer to operations in Operative Command Table |       |
|              | Н   | L  | L   | Н  | Χ  | Χ  |         | Refer to operations in Operative Command Table |       |
|              | Н   | L  | L   | L  | Н  | Χ  |         | Refer to operations in Operative Command Table |       |
|              | Н   | L  | L   | L  | L  | Н  | Х       | Self refresh                                   | 1     |
|              | Н   | L  | L   | L  | L  | L  | Op-Code | Refer to operations in Operative Command Table |       |
|              | L   | Χ  | Х   | Χ  | Χ  | Χ  | Х       | Power down                                     | 1     |
| Row active   | Н   | Χ  | Х   | Χ  | Х  | Х  | Х       | Refer to operations in Operative Command Table |       |
|              | L   | Χ  | Х   | Χ  | Χ  | Х  | Х       | Power down                                     | 1     |
| Any state    | Н   | Н  | Х   | Χ  | Χ  | Х  |         | Refer to operations in Operative Command Table |       |
|              | Н   | L  | Х   | Χ  | Χ  | Х  | Х       | Begin clock suspend next cycle                 | 2     |
| other than   | L   | Н  | Х   | Χ  | Χ  | Х  | Х       | Exit clock suspend next cycle                  |       |
| listed above | L   | L  | Х   | Х  | Х  | Х  | Х       | Maintain clock suspend                         |       |
|              |     |    |     |    |    |    |         |                                                |       |

**Remark**: H = High level, L = Low level, X = High or Low level (Don't care)

**Notes: 1.** Self refresh can be entered only from the both banks idle state.

Power down can be entered only from both banks idle or row active state.

2. Must be legal command as defined in Operative Command Tabl

EM488M1644VTD

#### **Recommended Power On and Initialization:**

The following power on and initialization sequence guarantees the device is preconditioned to each users specific needs.(Like a conventional DRAM)

During power on, all VDD and VDDQ pins must be built up simultaneously to the specified voltage when the input signals are held in the "NOP" state.

The power on voltage must not exceed VDD+0.3V on any of the input pins or VDD supplies. (CLK signal started at same time)

After power on, an initial pause of 200  $\mu$ s is required followed by a precharge of all banks using the precharge command.

To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the initial pause period.

Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register.

A minimum of eight Auto Refresh cycles (CBR) are also required, and these may be done before or after programming the Mode Register.

## **Package Drawing:**

### TSOPII 54P

| DIM | М     | ILLIMETER: | 5     | INCHES       |       |       |  |
|-----|-------|------------|-------|--------------|-------|-------|--|
| Din | MIN.  | NOM.       | MAX.  | MIN.         | NOM.  | MAX.  |  |
| Α   |       |            | 1.20  |              |       | 0.047 |  |
| A1  | 0.05  |            | 0.15  | 0.002        |       | 0.006 |  |
| A2  | 0.95  | 1.00       | 1.05  | 0.037        | 0.039 | 0.041 |  |
| b   | 0.30  |            | 0.45  | 0.012        |       | 0.018 |  |
| b1  | 0.30  |            | 0.40  | 0.012        |       | 0.016 |  |
| С   | 0.12  |            | 0.21  | 0.005        |       | 0.008 |  |
| c1  | 0.12  |            | 0.16  | 0.005        |       | 0.006 |  |
| D   | 22.09 | 22.22      | 22.35 | 0.870        | 0.875 | 0.880 |  |
| ZD  |       | 0.71 REF.  |       | 0.028 REF.   |       |       |  |
| e   | (     | .80 BASIC  |       | 0.0315 BASIC |       |       |  |
| E   | 11.56 | 11.76      | 11.96 | 0.455        | 0.463 | 0.471 |  |
| E1  | 10.03 | 10.16      | 10.29 | 0.395        | 0.400 | 0.405 |  |
| L   | 0.40  | 0.50       | 0.60  | 0.016        | 0.020 | 0.024 |  |
| R   | 0.12  |            | 0.25  | 0.005        |       | 0.010 |  |
| R1  | 0.12  |            |       | 0.005        |       |       |  |



- NOTE:

  1. CONTROLLING DIMENSION: MILLIMETERS
  2. DIMENSION D DOES NOT INCLUDE MOLD PROTRUSION, MOLD PROTRUSION SHALL NOT EXCEED 0.15mm(0.096") PER SIDE. DIMENSION E1 DOES NOT INCLUDE INTERLEAD PROTRUSION. INTERLEAD PROTRUSION SHALL NOT EXCEED 0.25mm(0.017) PER SIDE.
  3. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSIONS/INTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD TO BE WIDER THAN THE MAX D DIMENSION BY MORE THAN 0.13mm. DAMBAR INTRUSION SHALL NOT CAUSE THE LEAD TO BE WITHOUT SHALL NOT CAUSE THE LEAD TO BE NARROWER THAN THE MIN D DIMENSION BY MORE THAN 0.13mm.

