## 5V or 12V Single Synchronous Buck Pulse-Width Modulation (PWM) Controller

The ISL6545 makes simple work out of implementing a complete control and protection scheme for a DC/DC stepdown converter driving N -channel MOSFETs in a synchronous buck topology. Since it can work with either 5 V or 12 V supplies, this one IC can be used in a wide variety of applications within a system. The ISL6545 integrates the control, gate drivers, output adjustment, monitoring and protection functions into a single 8 Ld SOIC or 10 Ld DFN package.

The ISL6545 provides single feedback loop, voltage-mode control with fast transient response. The output voltage can be precisely regulated to as low as 0.6 V , with a maximum tolerance of $\pm 1.0 \%$ over temperature and line voltage variations. A selectable fixed frequency oscillator (ISL6545 for 300 kHz ; ISL6545A for 600 kHz ) reduces design complexity, while balancing typical application cost and efficiency.

The error amplifier features a 20 MHz gain-bandwidth product and $9 \mathrm{~V} / \mu$ s slew rate which enables high converter bandwidth for fast transient performance. The resulting PWM duty cycles range from $0 \%$ to $100 \%$.

Protection from overcurrent conditions is provided by monitoring the $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ of the lower MOSFET to inhibit PWM operation appropriately. This approach simplifies the implementation and improves efficiency by eliminating the need for a current sense resistor.

## Pinout



ISL6545 (10 LD 3x3 DFN)
TOP VIEW


## Features

- Operates from +5 V or +12 V Supply Voltage (for bias)
- 1.0 V to $12 \mathrm{~V} \mathrm{~V}_{\mathrm{IN}}$ Input Range (up to 20 V possible with restrictions; see Input Voltage Considerations)
- 0.6 V to $\mathrm{V}_{\text {IN }}$ Output Range
- Integrated Gate Drivers use $\mathrm{V}_{\mathrm{CC}}(5 \mathrm{~V}$ to 12 V )
- 0.6V Internal Reference; $\pm 1.0 \%$ tolerance
- Simple Single-Loop Control Design
- Voltage-Mode PWM Control
- Drives N-Channel MOSFETs
- Fast Transient Response
- High-Bandwidth Error Amplifier
- Full 0\% to 100\% Duty Cycle
- Lossless, Programmable Overcurrent Protection
- Uses Lower MOSFET's rDS(ON)
- Small Converter Size in 8 Ld SOIC or 10 Ld DFN
- 300 kHz or 600 kHz Fixed Frequency Oscillator
- Fixed Internal Soft-Start, Capable into a Pre-biased Load
- Integrated Boot Diode
- Enable/Shutdown Function on COMP/SD Pin
- Output Current Sourcing and Sinking
- Pb-Free Plus Anneal Available (RoHS Compliant)


## Applications

- Power Supplies for Microprocessors or Peripherals
- PCs, Embedded Controllers, Memory Supplies
- DSP and Core Communications Processor Supplies
- Subsystem Power Supplies
- PCI, AGP; Graphics Cards; Digital TV
- SSTL-2 and DDR/DDR2/DDR3 SDRAM Bus Termination Supply
- Cable Modems, Set Top Boxes, and DSL Modems
- Industrial Power Supplies; General Purpose Supplies
- 5 V or 12 V -Input DC/DC Regulators
- Low-Voltage Distributed Power Supplies


## Ordering Information

| PART NUMBER | TEMP. <br> RANGE ( $\left.{ }^{\circ} \mathrm{C}\right)$ | PACKAGE |
| :--- | :--- | :--- | :--- | :--- |

*Add "-T" suffix for tape and reel.
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Block Diagram



## Typical Application


Absolute Maximum Ratings
Supply Voltage, V $_{\text {CC }}$. . . . . . . . . . . . . . . . . . . . . GND - 0.3V to 15 V
BOOT Voltage, $\mathrm{V}_{\text {BOOT }} . .$.
UGATE Voltage $V_{\text {UGATE }} \ldots \ldots . V_{\text {PHASE }}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\text {BOOT }}+0.3 \mathrm{~V}$
LGATE/OCSET Voltage, $\mathrm{V}_{\text {LGATE/OCSET }}$ GND -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
PHASE Voltage, $\mathrm{V}_{\text {PHASE }} \ldots . . . . .$. GND -0.3 V to $\mathrm{V}_{\mathrm{BOOT}}+0.3 \mathrm{~V}$
Upper Driver Supply Voltage, $\mathrm{V}_{\mathrm{BOOT}}$ - $\mathrm{V}_{\text {PHASE }}$. . . . . . . . . . . . .15V
Clamp Voltage, V $_{\text {BOOT }}$ - $V_{\text {CC }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . 24 V
FB, COMP/SD Voltage. . . . . . . . . . . . . . . . . . . . . . . GND - 0.3V to 6V
ESD Classification, HBM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.5kV
ESD Classification, MM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
ESD Classification, CDM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.0kV

## Operating Conditions

Supply Voltage, $\mathrm{V}_{\mathrm{C}} \ldots \ldots+5 \mathrm{~V} \pm 10 \%,+12 \mathrm{~V} \pm 20 \%$, or 6.5 V to 14.4 V Ambient Temperature Range
ISL6545C, ISL6545AC
$.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
ISL6545I, ISL6545AI
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Junction Temperature Range
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## Thermal Information

| Thermal Resistance | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| SOIC Package (Note 1) | 95 | N/A |
| DFN Package (Note 3). | 44 | 5.5 |
| Maximum Junction Temperature |  |  |
| Maximum Storage Temperatu | -6 | C to $+150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperatu (Soldering 10s) (SOIC - Lead Tips Only) |  | $+300^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTES:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
2. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air, with "direct attach" features. See Tech Brief TB379 for details.
3. For $\theta_{\mathrm{Jc}}$, the "case temp" location is the center of the exposed metal pad on the package underside
4. Guaranteed by design; not production tested

Electrical Specifications Test Conditions: $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=0$ to $85^{\circ} \mathrm{C}$, Unless Otherwise Noted.

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ SUPPLY CURRENT |  |  |  |  |  |  |
| Input Bias Supply Current | IVCC | $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$; disabled | 4 | 5.2 | 7 | mA |
| POWER-ON RESET |  |  |  |  |  |  |
| Rising $\mathrm{V}_{\text {CC }}$ POR Threshold | $\mathrm{V}_{\text {POR }}$ |  | 3.9 | 4.1 | 4.3 | V |
| $\mathrm{V}_{\text {CC }}$ POR Threshold Hysteresis |  |  | 0.30 | 0.35 | 0.40 | V |
| OSCILLATOR |  |  |  |  |  |  |
| Switching Frequency | fosc | ISL6545C | 270 | 300 | 330 | kHz |
|  |  | ISL6545I | 240 | 300 | 330 | kHz |
|  | fosc | ISL6545AC | 540 | 600 | 660 | kHz |
|  |  | ISL6545AI | 510 | 600 | 660 | kHz |
| Ramp Amplitude (Note 4) | $\Delta \mathrm{V}_{\text {OSC }}$ |  |  | 1.5 |  | $\mathrm{V}_{\mathrm{P}-\mathrm{P}}$ |
| REFERENCE |  |  |  |  |  |  |
| Reference Voltage Tolerance |  | ISL6545C | -1.0 | - | +1.0 | \% |
|  |  | ISL6545I | -1.5 | - | +1.5 | \% |
| Nominal Reference Voltage | $\mathrm{V}_{\text {REF }}$ |  |  | 0.600 |  | V |
| ERROR AMPLIFIER |  |  |  |  |  |  |
| DC Gain (Note 4) | GAIN |  | - | 96 | - | dB |
| Gain-Bandwidth Product (Note 4) | GBWP |  | - | 20 | - | MHz |
| Slew Rate (Note 4) | SR |  | - | 9 | - | V/us |
| GATE DRIVERS |  |  |  |  |  |  |
| Upper Gate Source Impedance | RUG-SRCh | $\mathrm{V}_{C C}=14.5 \mathrm{~V} ; \mathrm{I}=50 \mathrm{~mA}$ | - | 3.0 | - | $\Omega$ |
| Upper Gate Sink Impedance | RUG-SNKh | $\mathrm{V}_{\mathrm{CC}}=14.5 \mathrm{~V} ; \mathrm{I}=50 \mathrm{~mA}$ | - | 2.7 | - | $\Omega$ |
| Lower Gate Source Impedance | RLG-SRCh | $\mathrm{V}_{C C}=14.5 \mathrm{~V} ; \mathrm{I}=50 \mathrm{~mA}$ | - | 2.4 | - | $\Omega$ |

Electrical Specifications Test Conditions: $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=0$ to $85^{\circ} \mathrm{C}$, Unless Otherwise Noted. (Continued)

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Lower Gate Sink Impedance | RLG-SNKh | $\mathrm{V}_{\mathrm{CC}}=14.5 \mathrm{~V} ; \mathrm{I}=50 \mathrm{~mA}$ | - | 2.0 | - | $\Omega$ |
| Upper Gate Source Impedance | RUG-SRCI | $V_{C C}=4.25 \mathrm{~V} ; \mathrm{I}=50 \mathrm{~mA}$ | - | 3.5 | - | $\Omega$ |
| Upper Gate Sink Impedance | RUG-SNKI | $V_{C C}=4.25 \mathrm{~V} ; \mathrm{I}=50 \mathrm{~mA}$ | - | 2.7 | - | $\Omega$ |
| Lower Gate Source Impedance | RLG-SRCI | $V_{C C}=4.25 \mathrm{~V} ; \mathrm{I}=50 \mathrm{~mA}$ | - | 2.75 | - | $\Omega$ |
| Lower Gate Sink Impedance | RLG-SNKI | $V_{C C}=4.25 \mathrm{~V} ; \mathrm{I}=50 \mathrm{~mA}$ | - | 2.1 | - | $\Omega$ |
| PROTECTION/DISABLE |  |  |  |  |  |  |
| OCSET Current Source | Iocset | ISL6545C; LGATE/OCSET = 0V | 19.5 | 21.5 | 23.5 | $\mu \mathrm{A}$ |
|  |  | ISL6545I; LGATE/OCSET = 0V | 18.0 | 21.5 | 23.5 | $\mu \mathrm{A}$ |
| Disable Threshold (COMP/SD pin) | V DISABLE |  | 0.375 | 0.400 | 0.425 | V |

## Functional Pin Description (SOIC,DFN)

## VCC (SOIC Pin 5, DFN Pin 6)

This pin provides the bias supply for the ISL6545, as well as the lower MOSFET's gate, and the BOOT voltage for the upper MOSFET's gate. An internal 5 V regulator will supply bias if $\mathrm{V}_{\mathrm{CC}}$ rises above 6.5 V (but the LGATE/OCSET and BOOT will still be sourced by VCC). Connect a welldecoupled 5 V or 12 V supply to this pin.

## FB (SOIC Pin 6, DFN Pin 8)

This pin is the inverting input of the internal error amplifier. Use FB, in combination with the COMP/SD pin, to compensate the voltage-control feedback loop of the converter. A resistor divider from the output to GND is used to set the regulation voltage.

## GND (SOIC Pin 3, DFN Pin 4)

This pin represents the signal and power ground for the IC. Tie this pin to the ground island/plane through the lowest impedance connection available. For the DFN package, Pin 4 MUST be connected for electrical GND; the metal pad under the package should also be connected to the GND plane for thermal conductivity.

## PHASE (SOIC Pin 8, DFN Pin 10)

Connect this pin to the source of the upper MOSFET, and the drain of the lower MOSFET. It is used as the sink for the UGATE driver, and to monitor the voltage drop across the lower MOSFET for overcurrent protection. This pin is also monitored by the adaptive shoot-through protection circuitry to determine when the upper MOSFET has turned off.

## UGATE (SOIC Pin 2, DFN Pin 2)

Connect this pin to the gate of upper MOSFET; it provides the PWM-controlled gate drive. It is also monitored by the adaptive shoot-through protection circuitry to determine when the upper MOSFET has turned off.

## BOOT (SOIC Pin 1, DFN Pin 1)

This pin provides ground referenced bias voltage to the upper MOSFET driver. A bootstrap circuit is used to create a voltage suitable to drive an N -channel MOSFET (equal to $\mathrm{V}_{\mathrm{CC}}$ minus the on-chip BOOT diode voltage drop), with respect to PHASE.

## COMP/SD (SOIC Pin 7, DFN Pin 9)

This is a multiplexed pin. During soft-start and normal converter operation, this pin represents the output of the error amplifier. Use COMP/SD, in combination with the FB pin, to compensate the voltage-control feedback loop of the converter.

Pulling COMP/SD low ( $\mathrm{V}_{\text {DISABLE }}=0.4 \mathrm{~V}$ nominal $)$ will shut-down (disable) the controller, which causes the oscillator to stop, the LGATE and UGATE outputs to be held low, and the soft-start circuitry to re-arm. The external pulldown device will initially need to overcome up to 5 mA of COMP/SD output current. However, once the IC is disabled, the COMP output will also be disabled, so only a $20 \mu \mathrm{~A}$ current source will continue to draw current.

When the pull-down device is released, the COMP/SD pin will start to rise, at a rate determined by the $20 \mu \mathrm{~A}$ charging up the capacitance on the COMP/SD pin. When the COMP/SD pin rises above the $V_{\text {DISABLE }}$ trip point, the ISL6545 will begin a new Initialization and soft-start cycle.

## LGATE/OCSET (SOIC Pin 4, DFN Pin 5)

Connect this pin to the gate of the lower MOSFET; it provides the PWM-controlled gate drive (from $\mathrm{V}_{\mathrm{C}}$ ). This pin is also monitored by the adaptive shoot-through protection circuitry to determine when the lower MOSFET has turned off.

During a short period of time following Power-On Reset (POR) or shut-down release, this pin is also used to determine the overcurrent threshold of the converter.
Connect a resistor (ROCSET) from this pin to GND. See the Overcurrent Protection section for equations. An overcurrent trip cycles the soft-start function, after two dummy soft-start time-outs. Some of the text describing the LGATE function may leave off the OCSET part of the name, when it is not relevant to the discussion.

## N/C (DFN only; Pin 3, Pin 7)

These two pins in the DFN package are No Connect.

## Functional Description

## Initialization (POR and OCP sampling)

Figure 1 shows a simplified timing diagram. The Power-OnReset (POR) function continually monitors the bias voltage at the $V_{C C}$ pin. Once the rising POR threshold is exceeded ( $\mathrm{V}_{\mathrm{POR}} \sim 4 \mathrm{~V}$ nominal), the POR function initiates the Overcurrent Protection (OCP) sample and hold operation (while COMP/SD is $\sim 1 \mathrm{~V}$ ). When the sampling is complete, $V_{\text {OUT }}$ begins the soft-start ramp.
If the COMP/SD pin is held low during power-up, that will just delay the initialization until it is released, and the COMP/SD voltage is above the $V_{\text {DISABLE }}$ trip point.


FIGURE 1. POR AND SOFT-START OPERATION
Figure 2 shows a typical power-up sequence in more detail. The initialization starts at T 0 , when either $\mathrm{V}_{\mathrm{CC}}$ rises above $V_{\text {POR }}$, or the COMP/SD pin is released (after POR). The COMP/SD will be pulled up by an internal $20 \mu \mathrm{~A}$ current source, but the timing will not begin until the COMP/SD exceeds the $\mathrm{V}_{\text {DISABLE }}$ trip point (at T 1 ). The external capacitance of the disabling device, as well as the compensation capacitors, will determine how quickly the $20 \mu \mathrm{~A}$ current source will charge the COMP/SD pin. With typical values, it should add a small delay compared to the soft-start times. The COMP/SD will continue to ramp to $\sim 1 \mathrm{~V}$.

From T 1 , there is a nominal 6.8 ms delay, which allows the $\mathrm{V}_{\mathrm{CC}}$ pin to exceed 6.5 V (if rising up towards 12 V ), so that the internal bias regulator can turn on cleanly. At the same time, the LGATE/OCSET pin is initialized, by disabling the LGATE driver and drawing IOCSET (nominal $21.5 \mu \mathrm{~A}$ ) through R OCSET. This sets up a voltage that will represent the OCSET trip point. At T 2 , there is a variable time period for the OCP sample and hold operation ( 0 to 3.4 ms nominal; the longer time occurs with the higher overcurrent setting). The sample and hold uses a digital counter and DAC to save the voltage, so the stored value does not degrade, for as long as the $\mathrm{V}_{\mathrm{CC}}$ is above $\mathrm{V}_{\mathrm{POR}}$. See the Overcurrent Protection on page 7 for more details on the equations and variables. Upon the completion of sample and
hold at T3, the soft-start operation is initiated, and the output voltage ramps up between T4 and T5.


FIGURE 2. LGATE/OCSET AND SOFT-START OPERATION

## Soft-Start and Pre-Biased Outputs

Functionally, the soft-start internally ramps the reference on the non-inverting terminal of the error amp from zero to 0.6 V in a nominal 6.8 ms The output voltage will thus follow the ramp, from zero to final value, in the same 6.8 ms (the actual ramp seen on the $\mathrm{V}_{\text {OUT }}$ will be less than the nominal time, due to some initialization timing, between T3 and T4).

The ramp is created digitally, so there will be 64 small discrete steps. There is no simple way to change this ramp rate externally, and it is the same for either frequency version of the IC ( 300 kHz or 600 kHz ).

After an initialization period (T3 to T4), the error amplifier (COMP/SD pin) is enabled, and begins to regulate the converter's output voltage during soft-start. The oscillator's triangular waveform is compared to the ramping error amplifier voltage. This generates PHASE pulses of increasing width that charge the output capacitors. When the internally generated soft-start voltage exceeds the reference voltage ( 0.6 V ), the softstart is complete, and the output should be in regulation at the expected voltage. This method provides a rapid and controlled output voltage rise; there is no large inrush current charging the output capacitors. The entire start-up sequence from POR typically takes up to 17 ms ; up to 10.2 ms for the delay and OCP sample, and 6.8 ms for the soft-start ramp.

Figure 3 shows the normal curve in blue; initialization begins at T0, and the output ramps between T1 and T2. If the output is pre-biased to a voltage less than the expected value, as shown by the magenta curve, the ISL6545 will detect that condition. Neither MOSFET will turn on until the soft-start ramp voltage exceeds the output; $\mathrm{V}_{\text {OUT }}$ starts seamlessly ramping from there. If the output is pre-biased to a voltage above the expected value, as in the red curve, neither MOSFET will turn on until the end of the soft-start, at which time it will pull the output voltage down to the final value. Any
resistive load connected to the output will help pull down the voltage (at the $R C$ rate of the $R$ of the load and the $C$ of the output capacitance).


FIGURE 3. SOFT-START WITH PRE-BIAS

If the $\mathrm{V}_{\text {IN }}$ to the upper MOSFET drain is from a different supply that comes up after $\mathrm{V}_{\mathrm{CC}}$, the soft-start would go through its cycle, but with no output voltage ramp. When $\mathrm{V}_{\mathrm{IN}}$ turns on, the output would follow the ramp of the $\mathrm{V}_{\mathrm{IN}}$ (at close to $100 \%$ duty cycle, with COMP/SD pin $>4 \mathrm{~V}$ ), from zero up to the final expected voltage. If $\mathrm{V}_{\text {IN }}$ is too fast, there may be excessive inrush current charging the output capacitors (only the beginning of the ramp, from zero to $\mathrm{V}_{\text {OUT }}$ matters here). If this is not acceptable, then consider changing the sequencing of the power supplies, or sharing the same supply, or adding sequencing logic to the COMP/SD pin to delay the soft-start until the $\mathrm{V}_{\text {IN }}$ supply is ready (see Input Voltage Considerations).

If the IC is disabled after soft-start (by pulling COMP/SD pin low), and then enabled (by releasing the COMP/SD pin), then the full initialization (including OCP sample) will take place. However, that there is no new OCP sampling during overcurrent retries.

If the output is shorted to GND during soft-start, the OCP will handle it, as described in the next section.

## Overcurrent Protection (OCP)

The overcurrent function protects the converter from a shorted output by using the lower MOSFET's on-resistance, $r_{\mathrm{DS}}(\mathrm{ON})$, to monitor the current. A resistor ( ROCSET ) programs the overcurrent trip level (see Typical Application diagram). This method enhances the converter's efficiency and reduces cost by eliminating a current sensing resistor. If overcurrent is detected, the output immediately shuts off, it cycles the softstart function in a hiccup mode ( 2 dummy soft-start time-outs, then up to one real one) to provide fault protection. If the shorted condition is not removed, this cycle will continue indefinitely.

Following POR (and 6.8ms delay), the ISL6545 initiates the Overcurrent Protection sample and hold operation. The LGATE driver is disabled to allow an internal $21.5 \mu \mathrm{~A}$ current source to develop a voltage across ROCSET. The ISL6545 samples this voltage (which is referenced to the GND pin) at the LGATE/OCSET pin, and holds it in a counter and DAC combination. This sampled voltage is held internally as the Overcurrent Set Point, for as long as power is applied, or until a new sample is taken after coming out of a shut-down.

The actual monitoring of the lower MOSFET's on-resistance starts 200ns (nominal) after the edge of the internal PWM logic signal (that creates the rising external LGATE signal). This is done to allow the gate transition noise and ringing on the PHASE pin to settle out before monitoring. The monitoring ends when the internal PWM edge (and thus LGATE) goes low. The OCP can be detected anywhere within the above window.

If the regulator is running at high UGATE duty cycles (around $75 \%$ for 600 kHz or $87 \%$ for 300 kHz operation), then the LGATE pulse width may not be wide enough for the OCP to properly sample the $r_{\mathrm{DS}}(\mathrm{ON})$. For those cases, if the LGATE is too narrow (or not there at all) for 3 consecutive pulses, then the third pulse will be stretched and/or inserted to the 425ns minimum width. This allows for OCP monitoring every third pulse under this condition. This can introduce a small pulse-width error on the output voltage, which will be corrected on the next pulse; and the output ripple voltage will have an unusual 3-clock pattern, which may look like jitter. This is not necessarily a problem; it is more of a compromise to maintain OCP at the higher duty cycles. If the OCP is disabled (by choosing a too-high value of R OCSET, or no resistor at all), then the pulse stretching feature is also disabled. Figure 4 illustrates the LGATE pulse width stretching, as the width gets smaller.


FIGURE 4. LGATE PULSE STRETCHING

The overcurrent function will trip at a peak inductor current (IPEAK) determined by:
$\mathrm{I}_{\mathrm{PEAK}}=\frac{2 \times \mathrm{I}_{\mathrm{OCSET}} \times \mathrm{R}_{\mathrm{OCSET}}}{\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}}$
where $\mathrm{I}_{\text {OCSET }}$ is the internal OCSET current source $(21.5 \mu \mathrm{~A}$ typical). The scale factor of 2 doubles the trip point of the MOSFET voltage drop, compared to the setting on the ROCSET resistor. The OC trip point varies in a system mainly due to the MOSFET's $r_{D S(O N)}$ variations (over process, current and temperature). To avoid overcurrent tripping in the normal operating load range, find the $\mathrm{R}_{\mathrm{OCSET}}$ resistor from the equation above with:

1. The maximum $r_{\mathrm{DS}(\mathrm{ON})}$ at the highest junction temperature.
2. The minimum IOCSET from the specification table.
3. Determine $\mathrm{I}_{\text {PEAK }}$ for $\mathrm{I}_{\text {PEAK }}>\mathrm{I}_{\mathrm{OUT}(\text { MAX })}+\frac{(\Delta \mathrm{I})}{2}$, where $\Delta l$ is the output inductor ripple current.
For an equation for the ripple current see Output Inductor Selection.

The range of allowable voltages detected ( 2 * IOCSET * $\mathrm{R}_{\text {OCSET }}$ ) is 0 to 475 mV ; but the practical range for typical MOSFETs is typically in the 20 to 120 mV ballpark ( 500 to $3000 \Omega$ ). If the voltage drop across R OCSET is set too low, that can cause almost continuous OCP tripping and retry. It would also be very sensitive to system noise and inrush current spikes, so it should be avoided. The maximum usable setting is around 0.2 V across $\mathrm{R}_{\mathrm{OCSET}}$ ( 0.4 V across the MOSFET); values above that might disable the protection. Any voltage drop across $\mathrm{R}_{\mathrm{OCSET}}$ that is greater than 0.3 V ( 0.6 V MOSFET trip point) will disable the OCP. The preferred method to disable OCP is simply to remove the resistor; that will be detected that as no OCP.

Note that conditions during power-up or during a retry may look different than normal operation. During power-up in a 12 V system, the IC starts operation just above 4 V ; if the supply ramp is slow, the soft-start ramp might be over well before 12 V is reached. So with lower gate drive voltages, the $r_{\mathrm{DS}(\mathrm{ON})}$ of the MOSFETs will be higher during power-up, effectively lowering the OCP trip. In addition, the ripple current will likely be different at lower input voltage.

Another factor is the digital nature of the soft-start ramp. On each discrete voltage step, there is in effect a small load transient, and a current spike to charge the output capacitors. The height of the current spike is not controlled; it is affected by the step size of the output, the value of the output capacitors, as well as the IC error amp compensation. So it is possible to trip the overcurrent with inrush current, in addition to the normal load and ripple considerations.


FIGURE 5. OVERCURRENT RETRY OPERATION
Figure 5 shows the output response during a retry of an output shorted to GND. At time TO, the output has been turned off, due to sensing an overcurrent condition. There are two internal soft-start delay cycles (T1 and T2) to allow the MOSFETs to cool down, to keep the average power dissipation in retry at an acceptable level. At time T2, the output starts a normal soft-start cycle, and the output tries to ramp. If the short is still applied, and the current reaches the OCSET trip point any time during soft-start ramp period, the output will shut off, and return to time TO for another delay cycle. The retry period is thus two dummy soft-start cycles plus one variable one (which depends on how long it takes to trip the sensor each time). Figure 5 shows an example where the output gets about half-way up before shutting down; therefore, the retry (or hiccup) time will be around 17 ms . The minimum should be nominally 13.6 ms and the maximum 20.4 ms . If the short condition is finally removed, the output should ramp up normally on the next T2 cycle.

Starting up into a shorted load looks the same as a retry into that same shorted load. In both cases, OCP is always enabled during soft-start; once it trips, it will go into retry (hiccup) mode. The retry cycle will always have two dummy time-outs, plus whatever fraction of the real soft-start time passes before the detection and shutoff; at that point, the logic immediately starts a new two dummy cycle time-out.

## Output Voltage Selection

The output voltage can be programmed to any level between the 0.6 V internal reference, up to the $\mathrm{V}_{\text {IN }}$ supply. The ISL6545 can run at near 100\% duty cycle at zero load, but the $r_{\text {DS(ON) }}$ of the upper MOSFET will effectively limit it to something less as the load current increases. In addition, the OCP (if enabled) will also limit the maximum effective duty cycle.

An external resistor divider is used to scale the output voltage relative to the internal reference voltage, and feed it back to the inverting input of the error amp. See the Typical

Application schematic on page 2 for more detail; $R_{S}$ is the upper resistor; $\mathrm{R}_{\text {OFFSET }}$ (shortened to $\mathrm{R}_{\mathrm{O}}$ below) is the lower one. The recommended value for $R_{S}$ is $1-5 \mathrm{k} \Omega( \pm 1 \%$ for accuracy) and then ROFFSET is chosen according to the equation below. Since $\mathrm{R}_{\mathrm{S}}$ is part of the compensation circuit (see Feedback Compensation section), it is often easier to change R RFFSET to change the output voltage; that way the compensation calculations do not need to be repeated. If $\mathrm{V}_{\text {OUT }}=0.6 \mathrm{~V}$, then R ROFFSET can be left open. Output voltages less than 0.6 V are not available.
$\mathrm{V}_{\mathrm{OUT}}=0.6 \mathrm{~V} \cdot \frac{\left(\mathrm{R}_{\mathrm{S}}+\mathrm{R}_{\mathrm{O}}\right)}{\mathrm{R}_{\mathrm{O}}}$
$R_{O}=\frac{R_{S} \bullet 0.6 V}{V_{O U T}-0.6 V}$

## Input Voltage Considerations

The Typical Application diagram on page 2 shows a standard configuration where $\mathrm{V}_{\mathrm{CC}}$ is either $5 \mathrm{~V}( \pm 10 \%)$ or $12 \mathrm{~V}( \pm 20 \%)$; in each case, the gate drivers use the $\mathrm{V}_{\mathrm{CC}}$ voltage for LGATE and BOOT/UGATE. In addition, $\mathrm{V}_{\mathrm{CC}}$ is allowed to work anywhere from 6.5 V up to the 14.4 V maximum. The $\mathrm{V}_{\mathrm{CC}}$ range between 5.5 V and 6.5 V is NOT allowed for long-term reliability reasons, but transitions through it to voltages above 6.5 V are acceptable.
There is an internal 5 V regulator for bias; it turns on between 5.5 and 6.5 V ; some of the delay after POR is there to allow a typical power supply to ramp up past 6.5 V before the softstart ramps begins. This prevents a disturbance on the output, due to the internal regulator turning on or off. If the transition is slow (not a step change), the disturbance should be minimal. So while the recommendation is to not have the output enabled during the transition through this region, it may be acceptable. The user should monitor the output for their application, to see if there is any problem.
The $\mathrm{V}_{I N}$ to the upper MOSFET can share the same supply as $\mathrm{V}_{\mathrm{CC}}$, but can also run off a separate supply or other sources, such as outputs of other regulators. If $\mathrm{V}_{\mathrm{CC}}$ powers up first, and the $V_{I N}$ is not present by the time the initialization is done, then the soft-start will not be able to ramp the output, and the output will later follow part of the $\mathrm{V}_{\text {IN }}$ ramp when it is applied. If this is not desired, then change the sequencing of the supplies, or use the COMP/SD pin to disable $V_{\text {OUT }}$ until both supplies are ready.

Figure 6 shows a simple sequencer for this situation. If $\mathrm{V}_{\mathrm{CC}}$ powers up first, Q 1 will be off, and R 3 pulling to $\mathrm{V}_{\mathrm{CC}}$ will turn Q2 on, keeping the ISL6545 in shut-down. When $\mathrm{V}_{\text {IN }}$ turns on, the resistor divider R1 and R2 determines when Q1 turns on, which will turn off Q 2 , and release the shut-down. If $\mathrm{V}_{\mathrm{IN}}$ powers up first, Q1 will be on, turning Q2 off; so the ISL6545 will start-up as soon as $\mathrm{V}_{\mathrm{CC}}$ comes up. The $\mathrm{V}_{\text {DISABLE }}$ trip point is 0.4 V nominal, so a wide variety of NFET's or NPN's or even some logic IC's can be used as Q1 or Q2; but Q2 must be low leakage when off (open-drain or open-collector)
so as not to interfere with the COMP output. Q2 should also be placed near the COMP/SD pin.


FIGURE 6. SEQUENCER CIRCUIT
The $\mathrm{V}_{\text {IN }}$ range can be as low as $\sim 1 \mathrm{~V}$ (for $\mathrm{V}_{\text {OUT }}$ as low as the 0.6 V reference). It can be as high as 20 V (for $\mathrm{V}_{\text {OUT }}$ just below $\left.\mathrm{V}_{\mathrm{IN}}\right)$. There are some restrictions for running high $\mathrm{V}_{\mathrm{IN}}$ voltage.

The first consideration for high $\mathrm{V}_{I N}$ is the maximum BOOT voltage of 36 V . The $\mathrm{V}_{\mathrm{IN}}$ (as seen on PHASE) plus $\mathrm{V}_{\mathrm{CC}}$ (boot voltage - minus the diode drop), plus any ringing (or other transients) on the BOOT pin must be less than 36 V . If $\mathrm{V}_{\text {IN }}$ is 20 V , that limits $\mathrm{V}_{\mathrm{C}}$ plus ringing to 16 V .

The second consideration for high $\mathrm{V}_{I N}$ is the maximum (BOOT - $\mathrm{V}_{\mathrm{CC}}$ ) voltage; this must be less than 24 V . Since BOOT $=\mathrm{V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{CC}}+$ ringing, that reduces to $\left(\mathrm{V}_{\mathrm{IN}}+\right.$ ringing $)$ must be $<24 \mathrm{~V}$. So based on typical circuits, a 20 V maximum $\mathrm{V}_{\text {IN }}$ is a good starting assumption; the user should verify the ringing in their particular application.

Another consideration for high $\mathrm{V}_{\mathrm{IN}}$ is duty cycle. Very low duty cycles (such as 20 V in to 1.0 V out, for $5 \%$ duty cycle) require component selection compatible with that choice (such as low $\mathrm{r}_{\mathrm{DS}}(\mathrm{ON})$ lower MOSFET, and a good LC output filter). At the other extreme (for example, 20 V in to 12 V out), the upper MOSFET needs to be low $\mathrm{r}_{\mathrm{DS}(\mathrm{ON}) \text {. In addition, if }}$ the duty cycle gets too high, it can affect the overcurrent sample time. In all cases, the input and output capacitors and both MOSFETs must be rated for the voltages present.

## Switching Frequency

The switching frequency is either a fixed 300 or 600 kHz , depending on the part number chosen (ISL6545 is 300 kHz ; ISL6545A is 600kHz; the generic name "ISL6545" may apply to either in the rest of this document, except when choosing the frequency). However, all of the other timing mentioned (POR delay, OCP sample, soft-start, etc.) is independent of the clock frequency (unless otherwise noted).

## BOOT Refresh

In the event that the UGATE is on for an extended period of time, the charge on the boot capacitor can start to sag, raising the $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ of the upper MOSFET. The ISL6545 has a circuit that detects a long UGATE on-time (nominal $100 \mu \mathrm{~s}$ ), and forces the LGATE to go high for one clock cycle, which will allow the boot capacitor some time to recharge.
Separately, the OCP circuit has an LGATE pulse stretcher
(to be sure the sample time is long enough), which can also help refresh the boot. But if OCP is disabled (no current sense resistor), the regular boot refresh circuit will still be active.

## Current Sinking

The ISL6545 incorporates a MOSFET shoot-through protection method which allows a converter to sink current as well as source current. Care should be exercised when designing a converter with the ISL6545 when it is known that the converter may sink current.

When the converter is sinking current, it is behaving as a boost converter that is regulating its input voltage. This means that the converter is boosting current into the $\mathrm{V}_{\mathrm{CC}}$ rail, which supplies the bias voltage to the ISL6545. If there is nowhere for this current to go, such as to other distributed loads on the $\mathrm{V}_{\mathrm{CC}}$ rail, through a voltage limiting protection device, or other methods, the capacitance on the $\mathrm{V}_{\mathrm{CC}}$ bus will absorb the current. This situation will allow voltage level of the $\mathrm{V}_{\mathrm{CC}}$ rail to increase. If the voltage level of the rail is boosted to a level that exceeds the maximum voltage rating of the ISL6545, then the IC will experience an irreversible failure and the converter will no longer be operational. Ensuring that there is a path for the current to follow other than the capacitance on the rail will prevent this failure mode.

## Application Guidelines

## Layout Considerations

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible, using ground plane construction or single point grounding.


FIGURE 7. PRINTED CIRCUIT BOARD POWER AND GROUND PLANES OR ISLANDS

Figure 7 shows the critical power components of the converter. To minimize the voltage overshoot, the interconnecting wires indicated by heavy lines should be part of a ground or power
plane in a printed circuit board. The components shown should be located as close together as possible. Please note that the capacitors $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\mathrm{O}}$ may each represent numerous physical capacitors. For best results, locate the ISL6545 within 1 inch of the MOSFETs, $Q_{1}$ and $Q_{2}$. The circuit traces for the MOSFET gate and source connections from the ISL6545 must be sized to handle up to 1A peak current.


## FIGURE 8. PRINTED CIRCUIT BOARD SMALL SIGNAL LAYOUT GUIDELINES

Figure 8 shows the circuit traces that require additional layout consideration. Use single point and ground plane construction for the circuits shown. Minimize any leakage current paths on the COMP/SD pin and locate the resistor, $\mathrm{R}_{\text {OSCET }}$ close to the COMP/SD pin because the internal current source is only $20 \mu \mathrm{~A}$. Provide local $\mathrm{V}_{\mathrm{CC}}$ decoupling between $\mathrm{V}_{\mathrm{CC}}$ and GND pins. Locate the capacitor, $\mathrm{C}_{\mathrm{BOOT}}$ as close as practical to the BOOT and PHASE pins. All components used for feedback compensation (not shown) should be located as close to the IC as practical.

## Feedback Compensation

This section highlights the design consideration for a voltagemode controller requiring external compensation. To address a broad range of applications, a type-3 feedback network is recommended, as shown in the top part of Figure 9.

Figure 9 also highlights the voltage-mode control loop for a synchronous-rectified buck converter, applicable to the ISL6545 circuit. The output voltage ( $\mathrm{V}_{\mathrm{OUT}}$ ) is regulated to the reference voltage, $\mathrm{V}_{\mathrm{REF}}$ The error amplifier output (COMP pin voltage) is compared with the oscillator (OSC) modified sawtooth wave to provide a pulse-width modulated wave with an amplitude of $\mathrm{V}_{I N}$ at the PHASE node. The PWM wave is smoothed by the output filter (L and C). The output filter capacitor bank's equivalent series resistance is represented by the series resistor E .


FIGURE 9. VOLTAGE-MODE BUCK CONVERTER COMPENSATION DESIGN

The modulator transfer function is the small-signal transfer function of $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {COMP }}$. This function is dominated by a DC gain, given by $\mathrm{d}_{\mathrm{MAX}} \mathrm{V}_{\text {IN }} / V_{\text {OSC }}$, and shaped by the output filter, with a double pole break frequency at $F_{\text {LC }}$ and a zero at $F_{C E}$. For the purpose of this analysis, $L$ and $D$ represent the channel inductance and its DCR, while C and E represent the total output capacitance and its equivalent series resistance.
$F_{L C}=\frac{1}{2 \pi \cdot \sqrt{L \cdot C}} \quad F_{C E}=\frac{1}{2 \pi \cdot C \cdot E}$

The compensation network consists of the error amplifier (internal to the ISL6545) and the external R1-R3, C1-C3 components. The goal of the compensation network is to provide a closed loop transfer function with high 0 dB crossing frequency ( $\mathrm{F}_{0}$; typically 0.1 to 0.3 of $\mathrm{F}_{\mathrm{SW}}$ ) and adequate phase margin (better than $45^{\circ}$ ). Phase margin is the difference between the closed loop phase at $\mathrm{F}_{0 \mathrm{~dB}}$ and $180^{\circ}$. The equations that follow relate the compensation network's poles, zeros and gain to the components ( $\mathrm{R} 1, \mathrm{R} 2, \mathrm{R} 3, \mathrm{C} 1, \mathrm{C} 2$, and C 3 ) in Figure 9. Use the following guidelines for locating the poles and zeros of the compensation network:
4. Select a value for R1 ( $1 \mathrm{k} \Omega$ to $5 \mathrm{k} \Omega$, typically). Calculate value for $R 2$ for desired converter bandwidth ( $F_{0}$ ). If setting the output voltage via an offset resistor connected to the FB pin, Ro in Figure 9, the design procedure can be followed as presented.

$$
\mathrm{R} 2=\frac{\mathrm{V}_{\mathrm{OSC}} \cdot \mathrm{R} 1 \cdot \mathrm{~F}_{0}}{\mathrm{~d}_{\mathrm{MAX}} \cdot \mathrm{~V}_{\mathrm{IN}} \cdot \mathrm{~F}_{\mathrm{LC}}}
$$

5. Calculate $C 1$ such that $F_{Z 1}$ is placed at a fraction of the $F_{L C}$, at 0.1 to 0.75 of $\mathrm{F}_{\mathrm{LC}}$ (to adjust, change the 0.5 factor to desired number). The higher the quality factor of the output filter and/or the higher the ratio $F_{C E} / F_{L C}$, the lower the $F_{Z 1}$ frequency (to maximize phase boost at $F_{\mathrm{LC}}$ ).

$$
\mathrm{C} 1=\frac{1}{2 \pi \cdot \mathrm{R} 2 \cdot 0.5 \cdot \mathrm{~F}_{\mathrm{LC}}}
$$

6. Calculate C 2 such that $\mathrm{F}_{\mathrm{P} 1}$ is placed at $\mathrm{F}_{\mathrm{CE}}$.

7. Calculate $R 3$ such that $F_{Z 2}$ is placed at $F_{L C}$. Calculate $C 3$ such that $\mathrm{F}_{\mathrm{P} 2}$ is placed below $\mathrm{F}_{\mathrm{SW}}$ (typically, 0.5 to 1.0 times $\mathrm{F}_{\mathrm{SW}}$ ). F F Change the numerical factor to reflect desired placement of this pole. Placement of $\mathrm{F}_{\mathrm{P} 2}$ lower in frequency helps reduce the gain of the compensation network at high frequency, in turn reducing the HF ripple component at the COMP pin and minimizing resultant duty cycle jitter.

$$
\mathrm{R} 3=\frac{\mathrm{R} 1}{\frac{\mathrm{~F}_{\mathrm{SW}}}{\mathrm{~F}_{\mathrm{LC}}}-1}
$$

$$
\mathrm{C} 3=\frac{1}{2 \pi \cdot \mathrm{R} 3 \cdot 0.7 \cdot \mathrm{~F}_{\mathrm{SW}}}
$$

It is recommended a mathematical model is used to plot the loop response. Check the loop gain against the error amplifier's open-loop gain. Verify phase margin results and adjust as necessary. The following equations describe the frequency response of the modulator ( $G_{M O D}$ ), feedback compensation ( $\mathrm{G}_{\mathrm{FB}}$ ) and closed-loop response ( $\mathrm{G}_{\mathrm{CL}}$ ):

$$
\begin{aligned}
G_{M O D}(f) & =\frac{\mathrm{d}_{\text {MAX }} \cdot V_{I N}}{V_{O S C}} \cdot \frac{1+\mathrm{s}(\mathrm{f}) \cdot \mathrm{E} \cdot \mathrm{C}}{1+\mathrm{s}(\mathrm{f}) \cdot(\mathrm{E}+\mathrm{D}) \cdot \mathrm{C}+\mathrm{s}^{2}(\mathrm{f}) \cdot \mathrm{L} \cdot \mathrm{C}} \\
\mathrm{G}_{\mathrm{FB}}(\mathrm{f})= & \frac{1+\mathrm{s}(\mathrm{f}) \cdot \mathrm{R} 2 \cdot \mathrm{C} 1}{\mathrm{~s}(\mathrm{f}) \cdot \mathrm{R} 1 \cdot(\mathrm{C} 1+\mathrm{C} 2)} \cdot \\
& \frac{1+\mathrm{s}(\mathrm{f}) \cdot(\mathrm{R} 1+\mathrm{R} 3) \cdot \mathrm{C} 3}{(1+\mathrm{s}(\mathrm{f}) \cdot \mathrm{R} 3 \cdot \mathrm{C} 3) \cdot\left(1+\mathrm{s}(\mathrm{f}) \cdot \mathrm{R} 2 \cdot\left(\frac{\mathrm{C} 1 \cdot \mathrm{C} 2}{\mathrm{C} 1+\mathrm{C} 2}\right)\right)} \\
\mathrm{G}_{\mathrm{CL}}(\mathrm{f})= & \mathrm{G}_{\text {MOD }}(\mathrm{f}) \cdot \mathrm{G}_{\mathrm{FB}}(\mathrm{f}) \quad \text { where, } \mathrm{s}(\mathrm{f})=2 \pi \cdot \mathrm{f} \cdot \mathrm{j}
\end{aligned}
$$

## COMPENSATION BREAK FREQUENCY EQUATIONS

$$
\begin{aligned}
& \mathrm{F}_{\mathrm{Z} 1}=\frac{1}{2 \pi \cdot \mathrm{R} 2 \cdot \mathrm{C} 1} \quad \mathrm{~F}_{\mathrm{P} 1}=\frac{1}{2 \pi \cdot \mathrm{R} 2 \cdot \frac{\mathrm{C} 1 \cdot \mathrm{C} 2}{\mathrm{C} 1+\mathrm{C} 2}} \\
& \mathrm{~F}_{\mathrm{Z} 2}=\frac{1}{2 \pi \cdot(\mathrm{R} 1+\mathrm{R} 3) \cdot \mathrm{C} 3} \quad \mathrm{~F}_{\mathrm{P} 2}=\frac{1}{2 \pi \cdot \mathrm{R} 3 \cdot \mathrm{C} 3}
\end{aligned}
$$

Figure 10 shows an asymptotic plot of the DC/DC converter's gain vs. frequency. The actual Modulator Gain has a high gain peak dependent on the quality factor $(\mathrm{Q})$ of the output filter,
which is not shown. Using the above guidelines should yield a compensation gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at $\mathrm{F}_{\mathrm{P} 2}$ against the capabilities of the error amplifier. The closed loop gain, $\mathrm{G}_{\mathrm{CL}}$, is constructed on the log$\log$ graph of Figure 10 by adding the modulator gain, $\mathrm{G}_{\mathrm{MOD}}$ (in $d B$ ), to the feedback compensation gain, $G_{F B}$ (in $d B$ ). This is equivalent to multiplying the modulator transfer function and the compensation transfer function and then plotting the resulting gain.


FIGURE 10. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN

A stable control loop has a gain crossing with close to a $-20 \mathrm{~dB} /$ decade slope and a phase margin greater than $45^{\circ}$. Include worst case component variations when determining phase margin. The mathematical model presented makes a number of approximations and is generally not accurate at frequencies approaching or exceeding half the switching frequency. When designing compensation networks, select target crossover frequencies in the range of $10 \%$ to $30 \%$ of the switching frequency, Fsw.

This is just one method to calculate compensation components; there are variations of the above equations. The error amp is similar to that on other Intersil regulators, so existing tools can be used here as well. Special consideration is needed if the size of a ceramic output capacitance in parallel with bulk capacitors gets too large; the calculation needs to model them both separately (attempting to combine two different capacitors types into one composite component model may not work properly; a special tool may be needed; contact your local Intersil person for assistance).

## Component Selection Guidelines

## Output Capacitor Selection

An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a
function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout.

Modern components and loads are capable of producing transient load rates above $1 \mathrm{~A} / \mathrm{ns}$. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Effective Series Resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the Equivalent Series Inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor.

## Output Inductor Selection

The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations:
$\Delta I=\frac{V_{\text {IN }}-V_{\text {OUT }}}{F S W \times L} \times \frac{V_{\text {OUT }}}{V_{\text {IN }}} \quad \Delta V_{\text {OUT }}=\Delta I \times E S R$
Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.

One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the ISL6545 will provide either $0 \%$ or $100 \%$ duty cycle in response to a load transient. The response time is the time required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient
current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required.

The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load:
$t_{\text {RISE }}=\frac{L \times I_{\text {TRAN }}}{V_{\text {IN }}-V_{\text {OUT }}} \quad t_{\text {FALL }}=\frac{L \times I_{\text {TRAN }}}{V_{\text {OUT }}}$
where: $I_{\text {TRAN }}$ is the transient load current step, trISE is the response time to the application of load, and $\mathrm{t}_{\text {FALL }}$ is the response time to the removal of load. The worst case response time can be either at the application or removal of load. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time.

## Input Capacitor Selection

Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time $\mathrm{Q}_{1}$ turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of $\mathrm{Q}_{1}$ and the source of $\mathrm{Q}_{2}$.

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately $1 / 2$ the DC load current.

For a through hole design, several electrolytic capacitors may be needed. For surface mount designs, solid tantalum capacitors can also be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge current at power-up. Some capacitor series available from reputable manufacturers are surge current tested.

## MOSFET Selection/Considerations

The ISL6545 requires 2 N-Channel power MOSFETs. These should be selected based upon $r^{\mathrm{DS}}(\mathrm{ON})$, gate supply requirements, and thermal management requirements.
In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. The conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty factor. The switching
losses seen when sourcing current will be different from the switching losses seen when sinking current. When sourcing current, the upper MOSFET realizes most of the switching losses. The lower switch realizes most of the switching losses when the converter is sinking current (see the equations below). These equations assume linear voltagecurrent transitions and do not adequately model power loss due the reverse-recovery of the upper and lower MOSFET's body diode. The gate-charge losses are dissipated by the ISL6545 and don't heat the MOSFETs. However, large gatecharge increases the switching interval, tsw which increases the MOSFET switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.

Losses while Sourcing Current

$$
\begin{aligned}
& P_{\text {UPPER }}=10^{2} \times r_{\text {DS }(O N)} \times D+\frac{1}{2} \cdot 10 \times V_{I N} \times t_{S W} \times F_{S} \\
& P_{\text {LOWER }}=10^{2} \times r_{D S(O N)} \times(1-D)
\end{aligned}
$$

Losses while Sinking Current
$\mathrm{P}_{\text {UPPER }}=1 \mathrm{o}^{2} \times \mathrm{r}_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{D}$
$P_{\text {LOWER }}=10^{2} \times r_{\text {DS(ON })} \times(1-D)+\frac{1}{2} \cdot 10 \times V_{\text {IN }} \times t_{\text {SW }} \times F_{S}$ Where: D is the duty cycle $=\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\mathrm{IN}}$, $\mathrm{t}_{\mathrm{SW}}$ is the combined switch ON and OFF time, and $\mathrm{F}_{\mathrm{SW}}$ is the switching frequency.

When operating with a 12 V power supply for $\mathrm{V}_{\mathrm{CC}}$ (or down to a minimum supply voltage of 6.5 V ), a wide variety of N MOSFETs can be used. Check the absolute maximum $\mathrm{V}_{\mathrm{GS}}$ rating for both MOSFETs; it needs to be above the highest $\mathrm{V}_{\mathrm{CC}}$ voltage allowed in the system; that usually means a $20 \mathrm{~V} \mathrm{~V}_{\mathrm{GS}}$ rating (which typically correlates with a $30 \mathrm{~V} \mathrm{~V}_{\mathrm{DS}}$ maximum rating). Low threshold transistors (around 1 V or below) are not recommended, for the reasons explained in the next paragraph.

For 5 V only operation, given the reduced available gate bias voltage ( 5 V ), logic-level transistors should be used for both N -MOSFETs. Look for $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ ratings at 4.5 V . Caution should be exercised with devices exhibiting very low $\mathrm{V}_{\mathrm{GS}(\mathrm{ON})}$ characteristics. The shoot-through protection present aboard the ISL6545 may be circumvented by these MOSFETs if they have large parasitic impedences and/or capacitances that would inhibit the gate of the MOSFET from being discharged below its threshold level before the complementary MOSFET is turned on. Also avoid MOSFETs with excessive switching times; the circuitry is expecting transitions to occur in under 50ns or so.


FIGURE 11. UPPER GATE DRIVE BOOTSTRAP

## BOOTSTRAP Considerations

Figure 11 shows the upper gate drive (BOOT pin) supplied by a bootstrap circuit from $\mathrm{V}_{\mathrm{CC}}$. The boot capacitor, $\mathrm{C}_{\mathrm{BOOT}}$, develops a floating supply voltage referenced to the PHASE pin. The supply is refreshed to a voltage of $\mathrm{V}_{\mathrm{CC}}$ less the boot diode drop ( $\mathrm{V}_{\mathrm{D}}$ ) each time the lower MOSFET, $\mathrm{Q}_{2}$, turns on. Check that the voltage rating of the capacitor is above the maximum $\mathrm{V}_{\mathrm{CC}}$ voltage in the system; a 16 V rating should be sufficient for a 12 V system. A value of $0.1 \mu \mathrm{~F}$ is typical for many systems driving single MOSFETs.

If $\mathrm{V}_{\mathrm{CC}}$ is 12 V , but $\mathrm{V}_{\text {IN }}$ is lower (such as 5 V ), then another option is to connect the BOOT pin to 12 V , and remove the BOOT cap (although, you may want to add a local cap from BOOT to GND). This will make the UGATE $V_{G S}$ voltage equal to $(12 \mathrm{~V}-5 \mathrm{~V}=7 \mathrm{~V})$. That should be high enough to drive most MOSFETs, and low enough to improve the efficiency slightly. Do NOT leave the BOOT pin open, and try to get the same effect by driving BOOT through $\mathrm{V}_{\mathrm{CC}}$ and the internal diode; this path is not designed for the high current pulses that will result.

For low $\mathrm{V}_{\mathrm{CC}}$ voltage applications where efficiency is very important, an external BOOT diode (in parallel with the internal one) may be considered. The external diode drop has to be lower than the internal one; the resulting higher $\mathrm{V}_{\mathrm{G}-\mathrm{S}}$ of the upper FET will lower its $\mathrm{r}_{\mathrm{DS}}(\mathrm{ON})$. The modest gain in efficiency should be balanced against the extra cost and area of the external diode.

For information on the Application circuit, including a complete Bill-of-Materials and circuit board description, can be found in Application Note AN1257.

## Dual Flat No-Lead Plastic Package (DFN)



L10.3×3C
10 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | MIN |
| :---: | :---: | :---: | :---: | :---: |
|  | NOMINAL | MAX | NOTES |  |
| A | 0.80 | 0.90 | 1.00 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.20 REF |  |  | - |
| b | 0.18 | 0.25 | 0.30 | 5,8 |
| D | 3.00 BSC |  |  | - |
| D2 | 2.23 | 2.38 | 2.48 | 7,8 |
| E | 3.00 BSC |  |  |  |
| E2 | 1.49 | 1.64 | 1.74 | 7,8 |
| e | 0.50 BSC |  |  |  |
| k | 0.20 | - | - | - |
| L | 0.30 | 0.40 | 0.50 | 8 |
| N | 10 |  |  |  |
| Nd | 5 |  |  |  |
|  | 5 | 2 |  |  |

Rev. 0 3/05
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. N is the number of terminals.
3. Nd refers to the number of terminals on D.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
9. COMPLIANT TO JEDEC MO-229-WEED-3 except for dimensions E2 \& D2.

## Small Outline Plastic Packages (SOIC)



## NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
4. Dimension " $E$ " does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " L " is the length of terminal for soldering to a substrate.
7. " $N$ " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width " $B$ ", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

