## 74ABT573

## Octal D-Type Latch with 3-STATE Outputs

## Features

- Inputs and outputs on opposite sides of package allow easy interface with microprocessors
■ Useful as input or output port for microprocessors
■ Functionally identical to ABT373
■ 3-STATE outputs for bus interfacing
■ Output sink capability of 64 mA , source capability of 32mA
■ Guaranteed output skew
■ Guaranteed multiple output switching specifications
■ Output switching specified for both 50 pF and 250 pF loads
■ Guaranteed simultaneous switching, noise level and dynamic threshold performance
■ Guaranteed latchup protection
■ High-impedance, glitch-free bus loading during entire power up and power down
■ Nondestructive, hot insertion capability


## General Description

The ABT573 is an octal latch with buffered common Latch Enable (LE) and buffered common Output Enable ( $\overline{\mathrm{OE}}$ ) inputs.
This device is functionally identical to the ABT373 but has broadside pinouts.

Ordering Information

| Order Number | Package Number | Package Description |
| :---: | :---: | :---: |
| 74ABT573CSC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide |
| 74ABT573CSCX_NL ${ }^{(1)}$ | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide |
| 74ABT573CSJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide |
| 74ABT573CMSA | MSA20 | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3 mm Wide |
| 74ABT573CMTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4 mm Wide |
| 74ABT573CMTCX_NL ${ }^{(1)}$ | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4 mm Wide |

Devices also available in Tape and Reel. Specify by appending the suffix letter " $X$ " to the ordering number.
Pb-Free package per JEDEC J-STD-020B.
Note:

1. Device available in Tape and Reel only.

## Connection Diagram



## Pin Descriptions

| Pin Names | Descriptions |
| :--- | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data Inputs |
| LE | Latch Enable Input (Active HIGH) |
| $\overline{\mathrm{OE}}$ | 3-STATE Output Enable Input <br> (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | 3-STATE Latch Outputs |

## Functional Description

The ABT573 contains eight D-type latches with 3-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the $D_{n}$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its $D$ input changes. When LE is LOW the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-STATE buffers are controlled by the Output Enable ( $\overline{\mathrm{OE})}$ input. When $\overline{\mathrm{OE}}$ is LOW, the buffers are in the bi-state mode. When $\overline{\mathrm{OE}}$ is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches.

## Function Table

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{O E}}$ | LE | $\mathbf{D}$ | $\mathbf{O}$ |
| L | H | H | H |
| L | H | L | L |
| L | L | X | $\mathrm{O}_{0}$ |
| $H$ | X | X | Z |

$$
\begin{aligned}
& \mathrm{H}=\mathrm{HIGH} \text { Voltage Level } \\
& \mathrm{L}=\text { LOW Voltage Level } \\
& \mathrm{X}=\text { Immaterial } \\
& \mathrm{O}_{0}=\text { Value stored from previous clock cycle }
\end{aligned}
$$

## Logic Diagram



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

## Absolute Maximum Ratings

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol | Parameter | Rating |
| :---: | :--- | ---: |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Temperature Under Bias | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}}$ | Junction Temperature Under Bias | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ Pin Potential to Ground Pin | -0.5 V to +7.0 V |
| $\mathrm{~V}_{\mathrm{IN}}$ | Input Voltage ${ }^{(2)}$ | -0.5 V to +7.0 V |
| $\mathrm{I}_{\mathrm{IN}}$ | Input Current ${ }^{(2)}$ | -30 mA to +5.0 mA |
| $\mathrm{~V}_{\mathrm{O}}$ | Voltage Applied to Any Output <br> Disabled or Power-Off State <br> HIGH State | -0.5 V to 5.5 V |
|  | Current Applied to Output in LOW State (Max.) | -0.5 V to $\mathrm{V}_{\mathrm{CC}}$ |
|  | DC Latchup Source Current | twice the rated $\mathrm{I}_{\mathrm{OL}}(\mathrm{mA})$ |
|  | Over Voltage Latchup (I/O) | -500 mA |
|  |  | 10 V |

## Note:

2. Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol | Parameter | Rating |
| :---: | :--- | ---: |
| $\mathrm{T}_{\mathrm{A}}$ | Free Air Ambient Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | +4.5 V to +5.5 V |
| $\Delta \mathrm{~V} / \Delta \mathrm{t}$ | Minimum Input Edge Rate |  |
|  | Data Input | $50 \mathrm{mV} / \mathrm{ns}$ |
|  | Enable Input | $20 \mathrm{mV} / \mathrm{ns}$ |

DC Electrical Characteristics

| Symbol | Parameter |  | $\mathrm{V}_{\mathrm{CC}}$ | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage |  |  | Recognized HIGH Signal | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | Recognized LOW Signal |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Diode Voltage |  | Min. | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage |  | Min. | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.5 |  |  | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-32 \mathrm{~mA}$ | 2.0 |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | Min. | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |  |  | 0.55 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  | Max. | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}^{(4)}$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  |  | 1 |  |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | Max. | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |  |  | 7 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {LL }}$ | Input LOW Current |  | Max. | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}^{(4)}$ |  |  | -1 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=0.0 \mathrm{~V}$ |  |  | -1 |  |
| $\mathrm{V}_{\text {ID }}$ | Input Leakage Test |  |  | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$, All Other Pins Grounded | 4.75 |  |  | V |
| $\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}, \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| IOZL | Output Leakage Current |  | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}, \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |  |  | -10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{OS}}$ | Output Short-Circuit Current |  | Max. | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ | -100 |  | -275 | mA |
| $\mathrm{I}_{\text {CEX }}$ | Output HIGH Leakage Current |  | Max. | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |  |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{ZZ}}$ | Bus Drainage Test |  | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$, All Others GND |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CCH}}$ | Power Supply Current |  | Max. | All Outputs HIGH |  |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  | Max. | All Outputs LOW |  |  | 30 | mA |
| $\mathrm{I}_{\text {CCZ }}$ | Power Supply Current |  | Max. | $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{CC}}$, All Others at $\mathrm{V}_{\mathrm{CC}}$ or GND |  |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CCT}}$ | Additional ICC/Input | Outputs Enabled | Max. | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}-2.1 \mathrm{~V}$ |  |  | 2.5 | mA |
|  |  | Outputs 3-STATE |  | Enable Input $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}-2.1 \mathrm{~V}$ |  |  | 2.5 | mA |
|  |  | Outputs 3-STATE |  | Data Input $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}-2.1 \mathrm{~V}$, All Others at $\mathrm{V}_{\mathrm{CC}}$ or GND |  |  | 2.5 | mA |
| $\mathrm{I}_{\text {CCD }}$ | Dynamic I ${ }_{C C}$ No Load ${ }^{(4)}$ |  | Max. | Outputs Open, $\overline{\mathrm{OE}}=\mathrm{GND}$, $L E=V_{C C}{ }^{(3)}$, One-Bit Toggling, 50\% Duty Cycle |  |  | 0.12 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ |

Notes:
3. For 8-bits toggling, $\mathrm{I}_{\mathrm{CCD}}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
4. Guaranteed but not tested.

DC Electrical Characteristics
SOIC package.

| Symbol | Parameter | $\mathrm{V}_{\mathrm{CC}}$ | Conditions $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $V_{\mathrm{OL}}$ | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(5)}$ |  | 0.7 | 1.0 | V |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(5)}$ | -1.5 | -1.2 |  | V |
| $\mathrm{V}_{\mathrm{OHV}}$ | Minimum HIGH Level Dynamic Output Voltage | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(6)}$ | 2.5 | 3.0 |  | V |
| $\mathrm{V}_{\text {IHD }}$ | Minimum HIGH Level Dynamic Input Voltage | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(7)}$ | 2.2 | 1.8 |  | V |
| $\mathrm{V}_{\text {ILD }}$ | Maximum LOW Level Dynamic Input Voltage | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(7)}$ |  | 1.0 | 0.7 | V |

Notes:
5. Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven 0 V to 3 V . One output at LOW. Guaranteed, but not tested.
6. Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven 0 V to 3 V . One output HIGH. Guaranteed, but not tested.
7. Max number of data inputs ( n ) switching. $\mathrm{n}-1$ inputs switching 0 V to 3 V . Input-under-test switching: 3 V to threshold $\left(\mathrm{V}_{\text {ILD }}\right)$, 0 V to threshold $\left(\mathrm{V}_{\text {IHD }}\right)$. Guaranteed, but not tested.

## AC Electrical Characteristics

SOIC and SSOP package.

| Symbol | Parameter | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay, $\mathrm{D}_{\mathrm{n}}$ to $\mathrm{O}_{\mathrm{n}}$ | 1.9 | 2.7 | 4.5 | 1.9 | 4.5 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  | 1.9 | 2.8 | 4.5 | 1.9 | 4.5 |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay, LE to $\mathrm{O}_{\mathrm{n}}$ | 2.0 | 3.1 | 5.0 | 2.0 | 5.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  | 2.0 | 3.0 | 5.0 | 2.0 | 5.0 |  |
| $t_{\text {PZH }}$ | Output Enable Time | 1.5 | 3.1 | 5.3 | 1.5 | 5.3 | ns |
| $\mathrm{t}_{\text {PZL }}$ |  | 1.5 | 3.1 | 5.3 | 1.5 | 5.3 |  |
| $\mathrm{t}_{\text {PHZ }}$ | Output Disable Time | 2.0 | 3.6 | 5.4 | 2.0 | 5.4 | ns |
| $t_{\text {PLZ }}$ |  | 2.0 | 3.4 | 5.4 | 2.0 | 5.4 |  |

## AC Operating Requirements

SOIC and SSOP package.

| Symbol | Parameter | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Max. |  |
| $\mathrm{f}_{\text {TOGGLE }}$ | Max Toggle Frequency |  | 100 |  |  |  | MHz |
| $\mathrm{t}_{\mathrm{s}}(\mathrm{H})$ | Set Time, HIGH or LOW D $n$ to LE | 1.5 |  |  | 1.5 |  | ns |
| $\mathrm{t}_{\mathrm{S}}(\mathrm{L})$ |  | 1.5 |  |  | 1.5 |  |  |
| $\mathrm{t}_{\mathrm{H}}(\mathrm{H})$ | Hold Time, HIGH or LOW $\mathrm{D}_{\mathrm{n}}$ to LE | 1.0 |  |  | 1.0 |  | ns |
| $\mathrm{t}_{\mathrm{H}}(\mathrm{L})$ |  | 1.0 |  |  | 1.0 |  |  |
| $\mathrm{t}_{\mathrm{w}}(\mathrm{H})$ | Pulse Width, LE HIGH | 3.0 |  |  | 3.0 |  | ns |

## Extended AC Electrical Characteristics

SOIC package.

| Symbol | Parameter | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ 8 \text { Outputs } \\ \text { Switching }{ }^{(8)} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF}^{(9)} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF}, \\ 8 \text { Outputs } \\ \text { Switching }{ }^{(10)} \end{gathered}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay,$D_{n} \text { to } O_{n}$ | 1.5 | 5.2 | 2.0 | 6.8 | 2.0 | 9.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  | 1.5 | 5.2 | 2.0 | 6.8 | 2.0 | 9.0 |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay, LE to $\mathrm{O}_{\mathrm{n}}$ | 1.5 | 5.5 | 2.0 | 7.5 | 2.0 | 9.5 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ |  | 1.5 | 5.5 | 2.0 | 7.5 | 2.0 | 9.5 |  |
| $\mathrm{t}_{\text {PZH }}$ | Output Enable Time | 1.5 | 6.2 | 2.0 | 8.0 | 2.0 | 10.5 | ns |
| $t_{\text {PZL }}$ |  | 1.5 | 6.2 | 2.0 | 8.0 | 2.0 | 10.5 |  |
| $t_{\text {PHZ }}$ | Output Disable Time | 1.0 | 5.5 | (11) |  | (11) |  | ns |
| $t_{\text {PLZ }}$ |  | 1.0 | 5.5 |  |  |  |  |  |

Notes:
8. This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
9. This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
10. This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50pF load capacitors in the standard AC load.
11. The 3-STATE delay times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

## Skew ${ }^{(12)}$

SOIC package.

| Symbol | Parameter | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ 8 \text { Outputs } \\ \text { Switching }{ }^{(12)} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { 8 Outputs } \\ \text { Switching }{ }^{(13)} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Max. | Max. |  |
| $\mathrm{t}_{\mathrm{OSHL}}{ }^{(14)}$ | Pin to Pin Skew, HL Transitions | 1.0 | 1.5 | ns |
| $\mathrm{t}_{\mathrm{OSLH}}{ }^{(14)}$ | Pin to Pin Skew, LH Transitions | 1.0 | 1.5 | ns |
| $\mathrm{t}_{\text {PS }}{ }^{(15)}$ | Duty Cycle, LH-HL Skew | 1.4 | 3.5 | ns |
| $\mathrm{t}_{\mathrm{OST}}{ }^{(14)}$ | Pin to Pin Skew, LH/HL Transitions | 1.5 | 3.9 | ns |
| $\mathrm{t}_{\mathrm{PV}}{ }^{(16)}$ | Device to Device Skew LH/HL Transitions | 2.0 | 4.0 | ns |

## Notes:

12. This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.)
13. This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
14. Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW ( $\mathrm{t}_{\mathrm{OSHL}}$ ), LOW-to-HIGH ( $\mathrm{t}_{\mathrm{OSLH}}$ ), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW ( $\mathrm{t}_{\mathrm{OST}}$ ). This specification is guaranteed but not tested.
15. This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.
16. Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Conditions <br> $\left(\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}^{\circ} \mathbf{C}\right)$ | Typ. | Units |
| :---: | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | 5 | pF |
| $\mathrm{C}_{\mathrm{OUT}}{ }^{(17)}$ | Output Capacitance | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 9 | pF |

## Note:

17. $\mathrm{C}_{\text {OUT }}$ is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$ per MIL-STD-883B, Method 3012.

## AC Loading


*Includes jig and probe capacitance
Figure 1. Test Load


Figure 2. Test Input Signal Levels

| Amplitude | Rep. Rate | $\mathbf{t}_{\mathbf{W}}$ | $\mathbf{t}_{\mathbf{r}}$ | $\mathbf{t}_{\mathbf{f}}$ |
| :---: | :---: | :---: | :---: | :---: |
| 3.0 V | 1 MHz | 500 ns | 2.5 ns | 2.5 ns |

Figure 3. Test Input Signal Requirements

## AC Waveforms



Figure 4. Propagation Delay Waveforms for Inverting and Non-Inverting Functions


Figure 5. Propagation Delay, Pulse Width Waveforms


Figure 6. 3-STATE Output HIGH and LOW Enable and Disable Times


Figure 7. Setup Time, Hold Time and Recovery Time Waveforms

## Physical Dimensions

Dimensions are in inches (millimeters) unless otherwise noted.


Figure 8. 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M20B

Physical Dimensions (Continued)
Dimensions are in millimeters unless otherwise noted.


LAND PATTERN RECOMMENDATION


M20DREVC
Figure 9. 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M20D

## Physical Dimensions (Continued)

Dimensions are in millimeters unless otherwise noted.


DIMENSIONS ARE IN MILLIMETERS

NOTES:
A. CONFORMS TO JEDEC REGISTRATION MO-150, VARIATION AE, DATE $1 / 94$.
B. DIMENSIONS ARE IN MILLIMETERS.
C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR EXTRUSIONS.
D. DIMENSIONS AND TOLERANCES PER ASME Y14.5M - 1994.


## MSA20REVB

Figure 10. 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide Package Number MSA20

Physical Dimensions (Continued)
Dimensions are in millimeters unless otherwise noted.


DIMENSIONS ARE IN MILLIMETERS

NOTES:
A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6. DATE 7/93.
b. DIMENSIONS ARE IN MILLIMETERS.
c. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TE BAR EXTRUSIONS.

DETAIL A
D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M. 1982.

## MTC20REVD1

Figure 11. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20

## FAIRCHILD

SEMICONDUCTOR*

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx ${ }^{\text {® }}$ | HiSeCtm | Programmable Active Droop ${ }^{\text {™ }}$ | TinyLogic ${ }^{\text {® }}$ |
| :---: | :---: | :---: | :---: |
| Across the board. Around the world. ${ }^{\text {TM }}$ | $i-L L^{\text {TM }}$ | QFET ${ }^{\circledR}$ | TINYOPTO'm |
| ActiveArray ${ }^{\text {™ }}$ | ImpliedDisconnect ${ }^{\text {™ }}$ | QS ${ }^{\text {™ }}$ | TinyPower ${ }^{\text {TM }}$ |
| Bottomless ${ }^{\text {TM }}$ | IntelliMAX ${ }^{\text {TM }}$ | QT Optoelectronics ${ }^{\text {TM }}$ | TinyWire ${ }^{\text {TM }}$ |
| Build it Now $^{\text {TM }}$ | ISOPLANAR ${ }^{\text {TM }}$ | Quiet Series ${ }^{\text {™ }}$ | TruTranslation ${ }^{\text {TM }}$ |
| CoolFET ${ }^{\text {TM }}$ | MICROCOUPLER ${ }^{\text {TM }}$ | RapidConfigure ${ }^{\text {TM }}$ | $\mu$ SerDes ${ }^{\text {™ }}$ |
| CROSSVOLT ${ }^{\text {TM }}$ | MicroPak ${ }^{\text {TM }}$ | RapidConnect ${ }^{\text {TM }}$ | UHC ${ }^{\text {® }}$ |
| CTL ${ }^{\text {TM }}$ | MICROWIRE ${ }^{\text {TM }}$ | ScalarPump ${ }^{\text {TM }}$ | UniFET ${ }^{\text {TM }}$ |
| Current Transfer Logic ${ }^{\text {TM }}$ | MSX ${ }^{\text {™ }}$ | SMART START ${ }^{\text {TM }}$ | VCX ${ }^{\text {™ }}$ |
| DOME'M | MSXProtm | SPM ${ }^{\text {® }}$ | Wire ${ }^{\text {™ }}$ |
| $\mathrm{E}^{2} \mathrm{CMOS}^{\text {TM }}$ | OCX ${ }^{\text {™ }}$ | STEALTH ${ }^{\text {TM }}$ |  |
| EcoSPARK ${ }^{\text {® }}$ | OCXProm | SuperFET ${ }^{\text {TM }}$ |  |
| EnSigna ${ }^{\text {TM }}$ | OPTOLOGIC ${ }^{\text {® }}$ | SuperSOT ${ }^{\text {Tm-3 }}$ |  |
| FACT Quiet Series ${ }^{\text {TM }}$ | OPTOPLANAR ${ }^{\circledR}$ | SuperSOT ${ }^{\text {TM }}$-6 |  |
| $\mathrm{FACT}^{\text {® }}$ | PACMAN ${ }^{\text {TM }}$ | SuperSOT ${ }^{\text {TM }}$-8 |  |
| FAST $^{\text {® }}$ | РОРтм | SyncFET ${ }^{\text {TM }}$ |  |
| FASTr ${ }^{\text {TM }}$ | Power220 ${ }^{\text {® }}$ | TCM ${ }^{\text {™ }}$ |  |
| FPS ${ }^{\text {TM }}$ | Power247 ${ }^{\text {® }}$ | The Power Franchise ${ }^{\text {® }}$ |  |
| FRFET ${ }^{\text {® }}$ | PowerEdge ${ }^{\text {™ }}$ |  |  |
| GlobalOptoisolator ${ }^{\text {TM }}$ | PowerSaver ${ }^{\text {TM }}$ | TinyBoost ${ }^{\text {TM }}$ |  |
| GTOM | PowerTrench ${ }^{\text {® }}$ | TinyBuck ${ }^{\text {TM }}$ |  |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

PRODUCT STATUS DEFINITIONS
Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or In Design | This datasheet contains the design specifications for product <br> development. Specifications may change in any manner without notice. |
| Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be <br> published at a later date. Fairchild Semiconductor reserves the right to <br> make changes at any time without notice to improve design. |
| No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor <br> reserves the right to make changes at any time without notice to improve <br> design. |
| Obsolete | Not In Production | This datasheet contains specifications on a product that has been <br> discontinued by Fairchild Semiconductor. The datasheet is printed for <br> reference information only. |

