

# 1.5A DDR Termination Regulator

#### **FEATURES**

Source and sink current capability of 1.5A
Low output voltage offset, ±20mV
High accuracy output voltage at full-load
VouT adjustable by external resistors
Low external component count
Current limit protection
Thermal protection
SO-8 package

## **APPLICATIONS**

Mother Board
Graphic Cards
DDR Termination Voltage Supply - supports
DDR1 (1.25VTT), DDR2 (0.9VTT), and meets
JEDEC SSTL-2 and SSTL-3 term. specifications

#### **DESCRIPTION**

The SS6383 linear regulator is designed to provide 1.5A source and sink current while regulating an output voltage to within 25mV.

The SS6383 converts voltage supplies ranging from 1.6V to 6V into an output voltage that is set by two external voltage-divider resistors. It provides an excellent voltage source for active termination schemes for high-speed transmission lines such as those seen in high-speed memory buses.

The built-in current-limiting in source and sink mode, together with thermal shutdown, provides maximum protection to the SS6383 against fault conditions.

#### TYPICAL APPLICATION CIRCUIT



This device is available with Pb-free lead finish (second-level interconnect) as SS6383GS



### ORDERING INFORMATION

### PIN CONFIGURATION



Example: SS6383GSTR

→ in SO-8 package with Pb-free lead finish shipped on tape and reel

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                            |      | -0.4V to 7V  |
|-------------------------------------------|------|--------------|
| Operating Temperature Range               |      |              |
| Junction Temperature Range                |      | 125°C        |
| Lead Temperature (Solder, 10sec)          |      | 260°C        |
| Storage Temperature Range                 |      | -65°C ~150°C |
| Thermal Resistance .JC                    | SO-8 | 40°C /W      |
| Thermal Resistance $\theta_{\text{JA}}$   | SO-8 | 160°C /W     |
| (Assumes no ambient airflow, no heatsink) |      |              |

Note1: Any stress beyond these Absolute Maximum Ratings may cause permanent damage to the device.

# **TEST CIRCUIT**





### **ELECTRICAL CHARACTERISTICS**

 $V_{CNTL}=3.3V$ ,  $V_{IN}=2.5V$ ,  $V_{REF}=0.5V_{IN}$ ,  $C_{OUT}=10\mu F$ ,  $T_{A}=25^{\circ}C$ , unless otherwise specified) (Note 1)

|                                        | 1                                                                         |                   |      |           |      |      |
|----------------------------------------|---------------------------------------------------------------------------|-------------------|------|-----------|------|------|
| PARAMETER                              | TEST CONDITIONS                                                           | SYMBOL            | MIN. | TYP.      | MAX. | UNIT |
| Input Voltage (DDR1/2)                 | Keep V <sub>CNTL</sub> ≥V <sub>IN</sub> during power on and off sequences | V <sub>IN</sub>   | 1.6  | 2.5/1.8   |      | V    |
|                                        |                                                                           | V <sub>CNTL</sub> | 3.0  | 3.3       | 6    |      |
| Output Voltage                         | I <sub>OUT</sub> = 0mA                                                    | V <sub>OUT</sub>  |      | $V_{REF}$ |      | V    |
| Output Voltage Offset                  | I <sub>OUT</sub> = 0mA (Note 2)                                           | Vos               | -20  |           | 20   | mV   |
| Load Regulation (DDR1/2)               | I <sub>OUT</sub> =0.1mA ~ +1.5A                                           | 437               |      | 10        | 25   | mV   |
| Load Regulation (DDR1/2)<br>(Note 3)   | ` '                                                                       | ΔVLOR             |      | 10        | 25   |      |
| Quiescent Current                      | V <sub>REF</sub> <0.2V, V <sub>OUT</sub> = OFF                            | IQ                |      | 8         | 30   | μΑ   |
| Operating Current of V <sub>CNTL</sub> | No load                                                                   | I <sub>CNTL</sub> |      | 3         | 10   | mA   |
| V <sub>REF</sub> Bias Current          | V <sub>REF</sub> =1.25V                                                   |                   |      |           | 1    | μА   |
| Current Limit (Note 4)                 |                                                                           | I <sub>IL</sub>   | 2.1  | 3         | 4.5  | Α    |
| THERMAL PROTECTION                     |                                                                           |                   |      |           |      |      |
| Thermal Shutdown<br>Temperature        | 3.3V≤V <sub>CNTL</sub> ≤5V                                                | T <sub>SD</sub>   | 125  | 150       |      | °C   |
| Thermal Shutdown<br>Hysteresis         | Guaranteed by design                                                      |                   |      | 30        |      | °C   |
| SHUTDOWN SPECIFICATI                   | ONS                                                                       |                   |      |           |      |      |
| Shutdown Threshold                     | Output ON (V <sub>REF</sub> =0V→1.25V)                                    |                   | 0.8  |           |      | - V  |
|                                        | Output OFF (V <sub>REF</sub> =1.25V→0V)                                   |                   |      |           | 0.2  |      |

- Note 1: Specifications are production-tested at  $T_A$ =25°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with Statistical Quality Controls (SQC).
- Note 2:  $V_{OS}$  is the difference between  $V_{OUT}$  and  $V_{REF}$ .
- Note 3: Load regulation is measured at constant junction temperature, using pulse testing with a low duty cycle.
- Note 4: Current limit is measured using a low duty cycle.
- Note 5: To operate safely,  $V_{CNTL}$  must always be greater than  $V_{IN}$ .



# TYPICAL PERFORMANCE CHARACTERISTICS







Fig. 2 Turn-On Threshold vs. Temp



Fig. 3 Output Voltage Offset vs. Temperature



Fig. 4 Current-Limit (Sourcing) vs. Temperature



Fig. 5 Current-Limit (Sinking) vs. Temperature



# **TYPICAL PERFORMANCE CHARACTERISTICS (Continued)**



Fig. 6 Output Short-Circuit (Sinking)



Fig. 7 Output Short-Circuit Protection (Sourcing)



Fig. 8 Transient Response at 1.25V<sub>TT</sub>/1.5A



Fig. 9 Transient Response at 0.9V<sub>TT</sub>/1.5A

### **BLOCK DIAGRAM**





# **PIN DESCRIPTIONS**

PIN 1: VIN - Input supply pin - provides

power to create the external reference voltage using a resistor divider for regulating

V<sub>REF</sub> and V<sub>OUT</sub>.

PIN 2: GND - Ground pin.

PIN 3: VREF - Reference voltage input. Pull this

pin low to shut the device down.

PIN 4: VOUT - Output pin.

PIN 5~8: VCNTL - Input supply pin - supplies all

the internal control circuitry.

#### APPLICATION INFORMATION

#### **Layout Consideration**

The SS6383 is in an SO-8 package and is unable to dissipate heat easily when operating with high currents. In order to avoid exceeding the maximum junction temperature, an appropriate area of copper must be used.

The large copper area around the V<sub>CNTL</sub> pins can be used to assist the heat dissipation. Vias to lead heat into the bottom layer are also recommended.

All capacitors should be placed as close to the relative IC pin as possible.







Fig. 11. Bottom layer



Fig. 12. Placement



# PHYSICAL DIMENSIONS (unit: mm)

#### **SO-8**



| MIN     | MAX                                                                          |  |  |
|---------|------------------------------------------------------------------------------|--|--|
| 1.35    | 1.75                                                                         |  |  |
| 0.10    | 0.25                                                                         |  |  |
| 0.33    | 0.51                                                                         |  |  |
| 0.19    | 0.25                                                                         |  |  |
| 4.80    | 5.00                                                                         |  |  |
| 3.80    | 4.00                                                                         |  |  |
| 1.27BSC |                                                                              |  |  |
| 5.80    | 6.20                                                                         |  |  |
| 0.25    | 0.50                                                                         |  |  |
| 0.40    | 1.27                                                                         |  |  |
| 0°      | 8°                                                                           |  |  |
|         | 1.35<br>0.10<br>0.33<br>0.19<br>4.80<br>3.80<br>1.27<br>5.80<br>0.25<br>0.40 |  |  |

Information furnished by Silicon Standard Corporation is believed to be accurate and reliable. However, Silicon Standard Corporation makes no guarantee or warranty, express or implied, as to the reliability, accuracy, timeliness or completeness of such information and assumes no responsibility for its use, or for infringement of any patent or other intellectual property rights of third parties that may result from its use. Silicon Standard reserves the right to make changes as it deems necessary to any products described herein for any reason, including without limitation enhancement in reliability, functionality or design. No license is granted, whether expressly or by implication, in relation to the use of any products described herein or to the use of any information provided herein, under any patent or other intellectual property rights of Silicon Standard Corporation or any third parties.