Integrated Device Technology, Inc # 16-BIT CMOS MICROPROCESSOR SLICE IDT 49C402 IDT 49C402A **IDT 49C402B** MICROSLICE™ PRODUCT ### **FEATURES:** - Functionally equivalent to four 2901s and one 2902 - IDT49C402B 55% faster than four 2901Cs and one 2902A - Expanded two-address architecture with independent, simultaneous access to two 64 x 16 register files - Expanded destination functions with 8 new operations allowing Direct Data to be loaded directly into the dual-port RAM and Q - Clamp diodes on all inputs provide noise suppression - Fully cascadable - 68-pin plastic and ceramic PGA, Shrink-DIP (600 mil, 70 mil centers), LCC (25 and 50 mil centers) and Ceramic Quad Flatpack (25 mil centers) - Military product compliant to MIL-STD-883, Class B ### **DESCRIPTION:** The IDT49C402s are high-speed, fully cascadable 16-bit CMOS microprocessor slice units which combine the standard functions of four 2901s and a 2902 with additional control features almed at enhancing the performance of bit-slice microprocessor designs. The IDT49C402s include all of the normal functions associated with standard 2901 bit-slice operation: (a) a 3-bit instruction field (lo, $l_1, l_2$ ) which controls the source operand selection for the ALU; (b) a 3-bit microinstruction field (I<sub>3</sub>, I<sub>4</sub>, I<sub>5</sub>) used to control the eight possible functions of the ALU; (c) eight destination control functions which are selected by the microcode inputs (Ie, I7, Ie); and (d) a tenth microinstruction input, Is, offering eight additional destination control functions. This is input, in conjunction with is, it and is, allows for shifting the Q Register up and down, loading the RAM or Q Register directly from the D inputs without going through the ALU and new combinations of destination functions with the RAM A port output available at the Y output pins of the device. Also featured is an on-chip dual-port RAM that contains 64 words by 16 bits—four times the number of working registers in a 2901. The IDT49C402s are fabricated using CEMOS, a CMOS technology designed for high performance and high reliability. These performance enhanced devices feature both bipolar speed and bipolar output drive capabilities while maintaining exceptional microinstruction speeds at greatly reduced CMOS power levels. ### **FUNCTIONAL BLOCK DIAGRAM** CEMOS and MICROSLICE are trademarks of integrated Device Technology, Inc. MILITARY AND COMMERCIAL TEMPERATURE RANGES **JANUARY 1989** 1989 Integrated Device Technology, Inc. MILITARY AND COMMERCIAL TEMPERATURE RANGES # PIN CONFIGURATIONS DIP TOP VIEW T-49-17-51 LCC/PLCC TOP VIEW PGA TOP VIEW CERQUAD TOP VIEW **MILITARY AND COMMERCIAL TEMPERATURE RANGES** # T-49-17-51 ### PIN DESCRIPTIONS | . PIN NAME | 1/0 | DESCRIPTION | |--------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>5</sub> | . 1 | Six address inputs to the register file which selects one register and displays its contents through the A port. | | B <sub>0</sub> -B <sub>5</sub> | İ | Six address inputs to the register file which selects one of the registers in the file, the contents of which is displayed through the B port. It also selects the location into which new data can be written when the clock goes LOW. | | I <sub>0</sub> -I <sub>9</sub> | ı | Ten instruction control lines which determine what data source will be applied to the ALU I (0, 1, 2), what function the ALU will perform I(3, 4, 5) and what data is to be deposited in the Q Register or the register file I(6, 7, 8, 9). Original 2901 destinations are selected if I <sub>B</sub> is disconnected. In this mode, proper I <sub>B</sub> bias is controlled by an internal pullup resistor to V <sub>CC</sub> . | | D <sub>0</sub> -D <sub>15</sub> | . 1 | Sixteen-bit direct data inputs which are the data source for entering external data into the device ALU, $Q$ Register or RAM. $D_0$ is the LSB. | | Y <sub>0</sub> -Y <sub>15</sub> | Ó | Sixteen three-state output lines which, when enabled, display either the sixteen outputs of the ALU or the data on the A port of the register stack. This is determined by the destination code I(e, 7, 8, s). | | ਰ/F <sub>15</sub> | 0 | A multipurpose pin which indicates the carry generate ( $\overline{\mathbf{G}}$ ) function at the least significant and intermediate slices or as $\mathbf{F}_{15}$ the most significant ALU output (sign bit). $\overline{\mathbf{G}}/\overline{\mathbf{F}}_{15}$ selection is controlled by the MSS pin. If MSS = HIGH, $\mathbf{F}_{15}$ is enabled. If MSS = LOW, $\overline{\mathbf{G}}$ is enabled. | | F=0 | 0 | Open drain output which goes HIGH if the $F_0$ - $F_{15}$ ALU outputs are all LOW. This indicates that the result of an ALU operation is zero (positive logic). | | Cn . | :1 | Carry-in to the Internal ALU. | | Cn+16 | 0 | Carry-out of the internal ALU. | | Q <sub>15</sub><br>RAM <sub>15</sub> | 1/0 | Bidirectional lines controlled by $I_{(8,7,8,9)}$ . Both are three-state output drivers connected to the TTL-compatible inputs. When the destination code on $I_{(8,7,8,9)}$ indicates an up shift, the three-state outputs are enabled, the MSB of the Q Register is available on the $\Omega_{15}$ pin when the destination code indicates a down shift, the pins are the data inputs to the MSB of the Q Register and the MSB of the RAM. | | Q <sub>0</sub><br>RAM <sub>0</sub> | .1/0 | Both bidirectional lines function identically to Q <sub>15</sub> and RAM <sub>15</sub> lines except they are the LSB of the Q Register and RAM. | | OE | I | Output enable. When pulled HIGH, the Youtputs are OFF (high impedance). When pulled LOW, the Youtputs are enabled. | | P/OVR | 0 | A multipurpose pin which indicates the carry propagate (P) output for performing a carry lookahead operation or overflow (OVR) the Exclusive-OR of the carry-in and carry-out of the ALU MSB. OVR, at the most significant end of the word, indicates that the result of an arithmetic two's complement operation has overflowed into the sign bit. P/OVR selection is controlled by the MSS pin. If MSS = HIGH, OVR is enabled. If MSS = LOW, P is enabled. | | CP | .: | The clock input. LOW-to-HIGH clock transitions will change the Q Register and the register file outputs. Clock LOW time is internally the write enable time for the 64 x 16 RAM which compromises the master latches of the register file. While the clock is LOW, the slave latches on the RAM outputs are closed, storing the data previously on the RAM outputs. Synchronous MASTER-SLAVE operation of the register file is achieved by this. | | MSS | 1 | When HIGH, enables OVR and $F_{15}$ on the P/OVR and $F_{15}$ pins. When LOW, enables $F_{15}$ and $F_{15}$ on these pins. If left open, internal pullup resistor to $F_{15}$ provides declaration that the device is the most significant slice. | entropie in which was a tell of # **DEVICE ARCHITECTURE:** The IDT49C402 CMOS bit-silice microprocessor is configured sixteen bits wide and is cascadable to any number of bits (16, 32, 48, 64). Key elements which make up this 16-bit microprocessor slice are the (1) register file (64 x 16 dual-port RAM) with shifter, (2) ALU and (3) Q Register and shifter. REGISTER FILE—A 16-bit data word from one of the 64 RAM registers can be read from the A port as selected by the 6-bit A address field. Simultaneously, the same data word, or any other word from the 64 RAM registers, can be read from the B port as selected by the 6-bit B address field. New data is written into the RAM register location selected by the B address field during the clock (CP) LOW time. Two sixteen-bit latches hold the RAM A port and B port during the clock (CP) LOW time, eliminating any data races. During clock HIGH these latches are transparent, reading the data selected by the A and B addresses. The RAM data input field is driven from a four-input multiplexer that selects the ALU output or the D inputs. The ALU output can be shifted up one position, down one position or not shifted. Shifting data operations involve the RAM<sub>15</sub> and RAM<sub>5</sub> I/O pins. For a shift up operation, the RAM shifter MSB is connected to an enabled RAM<sub>15</sub> I/O output while the RAM<sub>0</sub> I/O input is selected as the input to the LSB. During a shift down operation, the RAM shifter LSB is connected to an enabled RAM<sub>0</sub> I/O output while the RAM<sub>15</sub> I/O output while the RAM<sub>15</sub> I/O output while the RAM<sub>15</sub> I/O output while the RAM<sub>15</sub> I/O input is selected as the input to the MSB. ALU - The ALU can perform three binary arithmetic and five logic operations on the two 16-bit input words S and R. The S input field is driven from a 3-input multiplexer and the R input field is driven from a 2-input multiplexer with both having a zero source operand. Both multiplexers are controlled by the I(0, 1, 2) inputs. This multiplexer configuration enables the user to select various pairs of the A, B, D, Q and "0" inputs as source operands to the ALU. Microinstruction inputs I(3, 4, 5) are used to select the ALU function. This high-speed Inputs $|g_i$ , $q_i$ are used to select the ALU function. This high-speed ALU cascades to any word length, providing carry-in $(C_n)$ , carry-out $(C_{n+1})$ and an open-drain (F=0) output. When all bits of the ALU are zero, the pull-down device of F=0 is off, allowing a wire-OR of this pin over all cascaded devices. Multipurpose pins $\overline{G}/F_{16}$ and $\overline{F}/\overline{G}/F_{16}$ and $\overline{F}/\overline{G}/F_{16}$ and $\overline{F}/\overline{G}/F_{16}$ and eat significant slices, the MSS pin is programmed LOW, selecting the carry-generate $(\overline{G})$ and carry-propagate $(\overline{F})$ output functions to be used by carry lookahead logic. For the most significant slice, MSS is programmed bloth, selecting the slore, bit (F-1)nificant slice, MSS is programmed high, selecting the sign-bit (F15) and the two's complement overflow (OVR) output functions. The sign bit (F15) allows the ALU sign bit to be monitored without enabling the three-state ALU outputs. The overflow (OVR) output is high when the two's complement arithmetic operation has overflowed into the sign bit as logically determined from the Exclusive-OR of the carry-in and carry-out of the most significant bit of the ALU. The ALU data outputs are available at the three-state outputs Y(0-15) or as MILITARY AND COMMERCIAL TEMPERATURE RANGES inputs to the RAM register file and Q Register under control of the Inputs to the RAM register file and Q Register under control of the I<sub>(8,7,8,9)</sub> instruction inputs. Q REGISTER—The Q Register is a separate 16-bit file intended for multiplication and division routines and can also be used as an accumulator or holding register for other types of applications. It is driven from a 4-input multiplexer. In the no-shift mode, the multiplexer enters the ALU F output or Direct Data into the Q Register. In either the shift up or shift down mode, the multiplexer selects the Q Register data appropriately shifted up or down. The Q shifter has two ports, Q<sub>0</sub> and Q<sub>15</sub>, which operate comparably to the RAM shifter. They are controlled by the I<sub>(6,7,8,9)</sub> inputs. The clock input of the IDT49C402 controls the RAM, Q Register and A and B data latches. When enabled, the data is clocked into the Q Register on the IDW to HIGH transition. When the clock is HIGH Q Register on the LOW-to-HIGH transition. When the clock is HIGH, the A and B latches are open and pass data that is present at the RAM outputs. When the clock is LOW, the latches are closed and retain the last data entered. When the clock is LOW and $I_{(0, 7, 8, 9)}$ define the RAM as the destination, new data will be written into the RAM file defined by the B address field. # **ALU SOURCE OPERAND CONTROL** | | | WIC | ALU SOURCE<br>OPERANDS | | | | |----------|----------------|----------------|------------------------|------|-----|-----| | MNEMONIC | l <sub>2</sub> | Ι <sub>1</sub> | · Io | CODE | R | S | | AQ | Ľ | L | L. | 0 | Α. | Q | | AB | F. | L | H | 1 | Α | В | | ZQ | L | Н | L | 2 | . 0 | Q | | ZB | L | H. | н | 3 . | Ó | В | | ZA | н. | L | L | 4 | . 0 | A | | DA | Н | L | · H | 5 | Ď | . А | | DQ | н | н | L | 6 | D | Q | | DZ | Н | Н | н | 7 | D | 0 | ## **ALU ARITHMETIC MODE FUNCTIONS** | ОСТ | AL | C <sub>n</sub> = | = L | C <sub>n</sub> | = H | |------------------|--------------------------------------|-------------------------|-----------------------------------------------------------------------------------------|-------------------------|-------------------------------------------| | 15, 4, 3, | | GROUP | FUNCTION | GROUP | FUNCTION | | 0 0 | 0<br>1<br>5<br>6 | ADD | A + Q<br>A + B<br>D + Q | ADD<br>plus one | A+Q+1<br>A+B+1<br>D+A+1<br>D+Q+1 | | 0 0 0 | 2<br>3<br>4<br>7 | PASS | O B ← D | Increment | Q + 1<br>B + 1<br>A + 1<br>D + 1 | | 1 1 1 2 | 2<br>3<br>4<br>7 | Decrement | Q - 1<br>B - 1<br>A - 1<br>D - 1 | PASS | QB & D | | 2<br>2<br>2<br>1 | 2<br>3<br>4<br>7 | 1's Comp. | -Q - 1<br>-B - 1<br>-A - 1<br>-D - 1 | 2's Comp.<br>(Negate) | G B ◀ ₽ | | 1 1 2 2 2 2 2 | 0<br>1<br>5<br>6<br>0<br>1<br>5<br>6 | Subtract<br>(1's Comp.) | Q - A - 1<br>B - A - 1<br>A - D - 1<br>Q - D - 1<br>A - Q - 1<br>D - A - 1<br>D - Q - 1 | Subtract<br>(2's Comp.) | Q - A<br>B - D<br>Q - D<br>A - B<br>D - Q | ## **ALU FUNCTION CONTROL** | | | MIC | ROC | ODE | ALIL | | | |----------|----|-----|----------------|---------------|------------|--------|--| | MNEMONIC | İs | 14" | l <sub>3</sub> | OCTAL<br>CODE | FUNCTION | SYMBOL | | | ADD | L | L | L | 0 | R Plus S | R+S | | | SUBR | L | L | н | 1 | S Minus R | S-R | | | SUBS | L | н | L | 2 | R Minus S | R-S | | | OR | L | н | н | <b>3</b> | RORS | RVS | | | AND | н | L | L | 4 | RANDS | RAS | | | NOTES | н | L | ͺн | 5 | RANDS | ЙAS | | | EXOR | н | н | L | 6 | R EX-OR S | R∕VS | | | EXNOR | н | Н | н | 7 | R EX-NOR S | R∕⊅S | | ## **ALU LOGIC MODE FUNCTIONS** | OCTAL<br>1 <sub>5, 4, 3,</sub> 1 <sub>2,</sub> | GROUP | FUNCTION | |------------------------------------------------|--------|--------------------------------------------| | 4 0<br>4 1<br>4 5<br>4 6 | AND | AAG<br>AAB<br>DAA<br>DAG | | 3 0<br>3 1<br>3 5<br>3 6 | OR | AVQ<br>AVB<br>DVA<br>DVQ | | 6 0<br>6 1<br>6 5<br>6 6 | EX-OR | A ଫ G<br>A ଫ B<br>D ଫ A<br>D ଫ Q | | 7 0<br>7 1<br>7 5<br>7 6 | EX-NOR | <u>ል</u> ଫୁ <u>O</u><br>ልଫୁB<br>ውዮል<br>ውዮር | | 7 2<br>7 3<br>7 4<br>7 7 | INVERT | Q BI KID | | 6 2<br>6 3<br>6 4<br>6 7 | PASS | Q<br>B<br>A<br>D | | 3 2<br>3 3<br>3 4<br>3 7 | PASS | Q<br>B<br>A<br>D | | 4 2<br>4 3<br>4 4<br>4 7 | "ZERO" | 0<br>0<br>0<br>0 | | 5 0<br>5 1<br>5 5<br>5 6 | MASK | ĀAQ<br>ĀAB<br>DAA<br>DAQ | MILITARY AND COMMERCIAL TEMPERATURE RANGES | | ··· | <i>m</i> | _ | _ | |---------|-------|--------------|-----|----------| | | / - 4 | <b>'4-</b> / | /- | <b>~</b> | | . N. T. | 7=4 | ''' | - ( | UI | | OURC | E OPERAND | AND ALU P | ONCHON | MATRIX " | | | | | ب, ب | |----------|----------------------------------|-----------|-----------|----------|----------|--------|-------|-----------|--------| | | | | | | 12, 1, 0 | OCTAL | | 3 (*) | | | OCTAL | ALU | 0 | 1 | 2 | 3 | . 4 | . 5 | 6 | 7 | | 15, 4, 3 | FUNCTION | •: | | | ALU SOUR | CE | • | -: | | | | | A, Q | A, B | 0, Q | 0, B | 0, A | D, A | D, Q | D, 0 | | 0 | C <sub>n</sub> = L<br>R Plus S | A + Q | A + B | a | В, | A | D + A | D + Q | D | | | C <sub>n</sub> = H | A + Q + 1 | A + B + 1 | Q + 1· | B + 1 | A + 1, | D+A+1 | D+Q+1 | D + 1 | | 1 | C <sub>n</sub> = L<br>S Minus R | Q-A-1 | B-A-1 | Q-1 | B - 1 | A-1 | A-D-1 | Q - D - 1 | -D - 1 | | | C <sub>n</sub> = H | Q-A | B-A | 0 | В | A | A-D | Q-D | -D | | 2 | C <sub>rr</sub> = L<br>R Minus S | A - Q - 1 | A-B-1 | -Q - 1 | -B - 1 | -A - 1 | D-A-1 | D-Q-1 | D - 1 | | - | C <sub>n</sub> = H | A-Q | A-B | -Q | -В | -À | D-A | D-Q | D | | 3 | RORS | AVQ | AVB | Q | В | A | DVA | DVQ | D | | 4 | R AND S | AAQ | AAB | 0 | . 0 | 0 | DAA | DAQ | 0 | | 5 | R AND S | ÃΛQ | ÄAB | Q | В | A | ÐΛΑ | ĒΛQ | 0 | | 6 | R EX-OR S | ATQ | AT∕B | Q | В | Α | D/PA | D∕PQ | D | | 7 | R EX-NOR S | ĀΦQ | Ā∕ĀB | ō | B | Ā | DŶĀ | D∕₹Q | Ď | 1. += Plus; - = Minus; A = AND; ♥= EX-OR; V = OR # ALLI DESTINATION CONTROL (1) | | | N | IICRO | COD | E | RA<br>FUNC | M<br>CTION | | GISTER<br>CTION | Y | RAM<br>SHIFTER | | SHI | TER | | |----------|----|----|-------|-----|-------------|------------|------------|-------|-----------------|--------|------------------|-------------------|-----------------|------------------|------------------------| | MNEMONIC | i, | 18 | 17 | 16 | HEX<br>CODE | SHIFT | LOAD | SHIFT | LOAD | OUTPUT | RAM <sub>o</sub> | RAM <sub>15</sub> | Q, | Q <sub>15</sub> | | | OREG | Н | L | L | L | 8 | х | NONE | NONE | F→Q | F | X | × | Х | × | | | NOP | Н | ٦ | L | Н | 9 | X | NONE | Х | NONE | F | × | х | Х | × | | | RAMA | Н | L | Н | L | Α | NONE | F→B | Х | NONE | Α | х | х | Х | х | | | RAMF | Н | L | Н | Н | В | NONE | F→B | Х | NONE | F | Х | х | х | х | Eviating 2004 | | RAMOD | H | Н | L | L | С | DOWN | F/2→B | DOWN | Q/2 <b>→</b> Q | F | Fo | IN <sub>15</sub> | O <sub>o</sub> | IN <sub>15</sub> | <del></del> | | RAMD | H | Н | L | Н | D | DOWN | F/2-→B | Х | NONE | F | Fo | IN <sub>15</sub> | Q <sub>0</sub> | Х | | | RAMQU | Н | Н | Н | ي. | E | UP | 2F→B | · UP | 2Q-→Q | F | IN <sub>0</sub> | F <sub>15</sub> | INo | Q <sub>15</sub> | | | RAMU | H | Н | Н | Н | F | UP | 2F→B | Х | NONE | F | INo | F <sub>15</sub> | Х | Q <sub>16</sub> | | | DFF | L | L | L | L | 0 | NONE | D→B | NONE | F→Q | F | Х | X | Х | X · | | | DFA | L | L | L | Н | 1 | NONE | D→B | NONE | F→Q | Α | Х | Х | х | X | | | FDF | L | L | Н | Ĺ | 2 | NONE | F→B | NONE | D→Q | F | Х | х | Х | Х | ٠, | | FDA | Г | L | Н | H | 3 | NONE | F→B | NONE | D-+Q | Α | Х | × | Х | Х | New Added | | XQDF | L | Н | L | L | 4 | х | NONE | DOWN | Q/2-→Q | F | х | × | Q <sub>0</sub> | IN <sub>15</sub> | IDT49C402<br>Functions | | DXF | ٦ | Н | L | Н | 5 | NONE | D→B | х | NONE | F | Х | Х | Q <sub>0</sub> | Х | | | XQUF | L | Н | Н | L | 6 | х | NONE | UP | 2Q <b>→</b> Q | F | Х | Х | IN <sub>o</sub> | Q <sub>15</sub> | | | XDF | L | Н | Н | Н | 7 | Х | NONE | NONE | D→Q | F | х | х | Х | Q <sub>15</sub> | | X = Don't Care. Electrically, the shift pin is a TTL input internally connected to a three-state output which is in the high-impedance state. B = Register Addressed by B inputs. UP is toward MSB; DOWN is toward LSB. # MILITARY AND COMMERCIAL TEMPERATURE RANGES. 7-49-17-51 ABSOLUTE MAXIMUM RATINGS (1) | SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT | |-------------------|--------------------------------------------|--------------|--------------|------| | V <sub>TERM</sub> | Terminal Voltage<br>with Respect to<br>GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧- | | TA | Operating<br>Temperature | 0 to +70 | -55 to +125 | °C | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | •c | | T <sub>STG</sub> | Storage<br>Temperature | -55 to +125 | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.5 | 1.5 | W | | ют | DC Output Current | 50 | 50 | mA | NOTE: Stresses greater than those listed under ABSOLUTE MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rat-ing only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating con-ditions for extended periods may affect reliability. # CAPACITANCE (TA = +25°C, f = 1.0MHz) | SYMBOL | PARAMETER(1) | CONDITIONS | TYP. | UNIT | |-----------------|--------------------|------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 5 | . pF | | Cour | Output Capacitance | V <sub>0UT</sub> == 0V | 7 | pF. | ### NOTE: 1. This parameter is sampled and not 100% tested. # DC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 5.0V ± 5% (Commercial) V<sub>CC</sub> = 5.0V ± 10% (Military) | SYMBOL | PARAMETER | TEST | CONDITIONS (1) | MIN. | TYP.(2) | MAX. | UNIT | |-------------------------|------------------------------|---------------------------------------------------------|------------------------------|-----------------|----------|-----------------|-----------| | V <sub>iH</sub> | Input HIGH Level | Guaranteed Logic High | Level (4) | 2.0 | | | · v | | | Input LOW Level | Guaranteed Logio Low | Level (4) | | <u> </u> | 0.8 | <u> v</u> | | l <sub>tet</sub> | Input HIGH Current | Vcc = Max., ViN = Vcc | | | | 5 | μΑ | | | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = GNE | ) | - | -0.1 | -5 | μA | | <u>.</u> | | | юн = -300µА | V <sub>HC</sub> | Vcc | _ | ٧ | | VoH Output HIGH Voltage | Output HIGH Voltage | $V_{CC} = Min.$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | I <sub>OH</sub> = -12mA MIL. | 2.4 | 4.3 | - | | | ·Oii | | AIM = AIH OL AIF | IOH = -15mA COM'L. | 2.4 | 4.3 | _ | | | | | | lot = 300µA | - | GND | V <sub>LC</sub> | | | VoL | Output LOW Voltage | V <sub>CC</sub> = Min. | lot = 20mA Mil. | <b>—</b> | 0.3 | 0,5 | V | | *OL | - | $V_{iN} = V_{iH} \text{ or } V_{iL}$ | IOL = 24mA COM'L. | T - | 0.3 | 0.5 | | | | Off State (High Impedance) | 7 | Vo = 0V | | -0.1 | -10 | | | loz | Output Current | V <sub>CC</sub> = Max. | $V_0 = V_{CC}$ (Max.) | | 0.1 | 10 | μA | | los | Output Short Circuit Current | Vcc = Min., Vout = 0\ | <sub>/</sub> (3) | -15 | -30 | _ | mA | ### NOTES: - 1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics. - 2. Typical values are at $V_{CO}$ = 5.0V, $\pm 25^{\circ}$ C ambient and maximum loading. - 3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second. - 4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment. Guaranteed by design. **MILITARY AND COMMERCIAL TEMPERATURE RANGES** # DC ELECTRICAL CHARACTERISTICS (Cont'd) $T_A = 0$ °C to +70°C $T_A = -55$ °C to +125°C $V_{CC} = 5.0V \pm 5\%$ (Commercial) $V_{CC} = 5.0V \pm 10\%$ (Military) $\hat{V_{LC}} = 0.2V$ $= V_{aa} - 0.2V$ | SYMBOL | PARAMETER | TEST CONDITIONS (1) | | MIN. | TYP. <sup>(2)</sup> | MAX. | UNIT | |-----------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------|--------|------|---------------------|------|---------| | | Quiescent Power Supply Current | V <sub>CC</sub> = Max. | MIL. | - | 150 | 265 | mA | | ССОН | CP = H (CMOS Inputs) | $V_{HC} \leq V_{H}$ , $V_{IL} \leq V_{LC}$<br>$f_{CP} = 0$ , $CP = H$ | COM'L. | | 150 | 215 | IIIA | | | Quiescent Power Supply Current | V <sub>CC</sub> = Max,<br>V <sub>HC</sub> ≤ V <sub>HL</sub> V <sub>IL</sub> ≤ V <sub>LC</sub> | MIL. | - | 80 | 135 | ] | | ccor | CP = L (CMOS Inputs) | f <sub>CP</sub> = 0, CP = L | COM'L. | • | 80 | 110 | mA<br>· | | , | Quiescent Input Power Supply (5) | V <sub>CC</sub> = Max. V <sub>H</sub> = 3.4V, f <sub>CP</sub> = 0 | MIL. | 1 | 0.3 | 0.6 | mA/ | | †ccT | Current (per Input @ TTL High) | ¥CC = MISS. VIII = 0.44, ICP = 0 | COM'L. | | 0.3 | 0.5 | Input | | | Dominio Bourne Stranks Coment | rent $V_{CO} = Max$ .<br>$V_{HO} \le V_{IH}$ , $V_{L} \le V_{LO}$<br>Outputs Open, $\overline{OE} = L$ | MIL. | | 2.0 | 3.0 | mA/ | | 1cco | Dynamic Power Supply Current | | COM'L. | - | 2.0 | 2.5 | MHz | | | | V <sub>CC</sub> = Max., f <sub>CP</sub> = 10MHz<br>Outputs Open, OE = L | MIL. | - | 135 | 255 | | | <sup>r</sup> cc | Total Power Supply Current <sup>(6)</sup> | CP = 50% Duty cycle<br>V <sub>HO</sub> ≤ V <sub>IH</sub> , V <sub>IL</sub> ≤ V <sub>LC</sub> | COM'L. | - | 135 | 190 | mA | | Total Fonds Gup | Total Total Cappy Culton | V <sub>CC</sub> = Max., f <sub>CP</sub> = 10MHz<br>Outputs Open, OE = L | MIL. | - | 145 | 265 | | | | | CP = 50% Duty cycle<br>V <sub>iH</sub> = 3.4V, V <sub>iL</sub> = 0.4V | COM'L. | _ | 145 | 200 | | ### NOTES: 5. Icct is derived by measuring the total current with all the inputs tied together at 3.4V, subtracting out Iccor, then dividing by the total number of inputs. 6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation: CD<sub>H</sub> = Clock duty cycle high period $D_H$ = Data duty cycle TTL high period ( $V_{IN}$ = 3.4V) N<sub>T</sub> = Number of dynamic inputs driven at TTL levels fcp = Clock Input frequency Special test board considerations must be taken into account when applying high-speed CMOS products to the automatic test environment. Large output currents are being switched in very short periods and proper testing demands that test set-ups have minimized inductance and guaranteed zero voltage grounds. The techniques listed below will assist the user in obtaining accurate testing results: - 1) All input pins should be connected to a voltage potential during testing. If left floating, the device may oscillate, causing improper device operation and possible latchup. - 2) Placement and value of decoupling capacitors is critical. Each physical set-up has different electrical characteristics and it is recommended that various decoupling capacitor sizes be experimented with. Capacitors should be positioned using the minimum lead lengths. They should also be distributed to decouple power supply lines and be placed as close as possible to the DUT power pins. - 3) Device grounding is extremely critical for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is necessary. The ground plane must be sustained from the performance board to the DUT interface board and wiring unused interconnect pins to the ground plane is recommended. Heavy gauge stranded wire should be used for power wiring, with twisted pairs being recommended for minimized inductance. - 4) To guarantee data sheet compliance, the input thresholds should be tested per input pin in a static environment. To allow for testing and hardware-induced noise, IDT recommends using $V_{1L} \le 0\overline{V}$ and $V_{IH} \ge 3V$ for AC tests. MILITARY AND COMMERCIAL TEMPERATURE RANGES T-49-17-51 # IDT49C402B AC ELECTRICAL CHARACTERISTICS (Military and Commercial Temperature Ranges) The tables below specify the guaranteed performance of the IDT49C402B over the -55°C to + 125°C and 0°C to + 70°C temperature ranges. All times are in nanoseconds and are measured at the 1.5V signal level. The inputs switch between 0V and 3V with signal transition rates of 1V per nanosecond. All outputs have maximum DC current loads. | CHARAC | CTERIS | rics _ | |--------|---------------------|------------------------| | MIL(6) | COM'L | UNIT | | 23 | 19 | ns | | 42 | <b>49</b> | MHz | | 11 | 9 | ns | | 11 | 9 | ns | | 24 | 20 | ns | | | MIL. <sup>(6)</sup> | 23 19<br>42 49<br>11 9 | # COMBINATIONAL PROPAGATION DELAYS (1) CL = 50pF | | | <b>.</b> ; | | | - | | ٠. | TO OL | JTPUT | | - | . " | | <u>"</u> | 1 - 1 | `. | | |----------------------------------------|-------------|------------|----------------------------------|--------|-------|--------|------|------------------------|-------|-------------|-----------------------------------|--------|------|----------|-------|-------|----| | FROM INPUT | Y (MSS = L) | | (MSS = H)<br>F <sub>15</sub> OVR | | Cn+16 | | 4 | F = Q RAM <sub>0</sub> | | • | Ο <sub>0</sub><br>Ο <sub>15</sub> | | UNIT | | | | | | | MIL. | COM'L | MIL. | COM'L. | MIL | COM'L. | MIL. | COM, L | MIL. | COM'L. | MIL. | COM'L. | MIL | COM'L. | MIL. | COM'L | | | A, B Address | 31 | 28 | 29 | 26 | 31 | 28 | 31 | 28 | 28 | 26 | 31 | 28 | .32 | 29 | | - | ns | | D | 26 | 23 | 23 | 21 | 23 | 21 | 25 | 22 | 22 | 20 | 26 | 23 | 24 | 23 | _ | | ns | | Cn | 22 | 20 | _ | - | 20 | 18 | 19 | 17 | 15 | //14 | 22 | » 20 | 18 | 17 | - | | ns | | lo, 1, 2 | 28 | 26 | 24 | 22 | 28 | 26 | 27 | 25 | 23 : | .21 | 28 | 26 | 26 | 24 | - | | ns | | 13, 4, 5 | 28 | 26 | 22 | 21 | 27 | 25 | 27 | 25 | 22 | 20 | 28 | 26 | 25 | 23 | | - | ns | | 18, 7, 8, 9 | 20 | 18 | - | l – | | - | - | _ | | <b>≫</b> -~ | 1 | - | 16 | 14 | 16 | 14 | ns | | A Bypass<br>ALU (I = AXX,<br>1XX, 3XX) | 24 | 22 | | - | - | _ | - | - | | ) j | - | - | 7 | - | - | - | ns | | Cłock 4 | 27 | 25 | 25 | 22 | 26 | 24 | 27 | 26 | 25 | 23 | 27 | 25 | 27 | 25 | 20 | 18 | ns | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT) | | CP: | | | | | | | · · · · · · · · · · · · · · · · · · · | • | |-----------------------|------|-------------------|---------------------------------------|------------------|----------------------|---------------------|--------------|---------------------------------------|------| | INPUT | | P TIME<br>RE H-→L | | D TIME<br>ER H→L | SET-UP<br>BEFOR | | HOLD<br>AFTE | TIME<br>R L→H | UNIT | | 11.501 | MIL. | COM'L | MIL | COM'L | MIL. | COM'L | MIL | COM'L. | | | A, B Source Address | 10 | 9 & | 2(3) | 1 (3) | 20, 9 + | TPWL <sup>(4)</sup> | 2 | 1 | ns | | B Destination Address | - 10 | 9 | | Do not o | hange <sup>(2)</sup> | | 2 | 1 | ns | | D | (1) | -/// | · · · · · · · · · · · · · · · · · · · | _ | 12/22 <sup>(5)</sup> | 10/20 (5) | 2 | 11 | ns | | Cn | | #// | <b>3</b> - | | 16 | 14 | 0 | 0 | ns | | l <sub>0, 1, 2</sub> | _ | 200 | <i>/// -</i> | _ | 26 | 24 | 0 | 0 | ns | | 13, 4, 5 | - | ( - m | <b>y</b> - | _ | 26 | 24 | 0 | 0 | ns | | 18, 7, 8, 9 | 10 | .0 | | Do not o | hange (2) | | 0 | 0 | ns | | RAMo, 15, Qo, 15 | | - 💚 | _ | _ | 12 | 10 | 0 | 0 | ns | ### NOTES - A dash indicates a propagation delay or set-up time constraint does not exist. - 2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation. - Source addresses must be stable prior to the H L transition to allow time to access the source data before the latches close. The A address may then be changed. The B address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally A and B are not changed during the clock LOW time. - 4. The set-up time prior to the clock L→ H transition is to allow time for data to be accessed, passed through the ALU and returned to the RAM. It includes all the time from stable A and B addresses to the clock L→ H transition, regardless of when the H → L transition occurs. TPWL is the minimum clock Low time. - 5. First value is direct path (DATA<sub>IN</sub> $\rightarrow$ RAM/Q Register). Second value is indirect path (DATA<sub>IN</sub> $\rightarrow$ ALU $\rightarrow$ RAM/Q Register). - 6. Guaranteed by design. ### IDT49C402A **AC ELECTRICAL CHARACTERISTICS** (Military and Commercial Temperature Ranges) The tables below specify the guaranteed performance of the IDT49C402A over the -55°C to +125°C and 0°C to +70°C temperature ranges. All times are in nanoseconds and are measured at the 1.5V signal level. The inputs switch between 0V and 3V with signal transition rates of 1V per nanosecond. All outputs have maximum DC current foads. # MILITARY AND COMMERCIAL TEMPERATURE RANGES 7-49-17-51 CYCLE TIME AND CLOCK CHARACTERISTICS | to the second | MIL.(8) | COMIL | UNIT | |----------------------------------------------------------------------------------|---------|-------|------| | Read-Modify-Write Cycle (from<br>selection of A, B registers to end<br>of cycle) | 28 | 24 | ns | | Maximum Clock Frequency to<br>shift Q (50% duty cycle,<br>I = C32 or E32) | 35 | 41 | MHz | | Minimum Clock LOW Time | 13 | 11 | ns | | Minimum Clock HIGH Time | 13 | 11 | ns | | Minimum Clock Period | 36 | 31 | ns | # COMBINATIONAL PROPAGATION DELAYS (1) CL = 50pF | | 1 | | | | | • • | | TO OI | JTPUT | • | | | | | | | | |----------------------------------------|-------|--------|------|-----------|------|--------|------|--------|-------|--------|-------|--------|---------------------------------------|--------|----------------|--------|------| | FROMINPUT | Υ (Μ: | | (MS | (MSS = L) | | (MSS | | VR | Cn+16 | | F = 0 | | RAM <sub>0</sub><br>RAM <sub>15</sub> | | O <sub>0</sub> | | דואט | | , | MIL. | COM'L. | | A, B Address | 41 | 37 | 39 | 35 | 41 | 37 | 41 | 37 | 37 | 34 | 41 | 37 | 40 | 36 | | | ns | | D | 32 | 29 | 29 | 26 | 29 | 26 | 31 | - 28 | 27 | 25 | 32 | 29 | 28 | 26 | · – | _ | ns | | Cn | 28 | 25 | _ | _ | 26 | 24 | 25 | 23 | 20 | 18 | 29 | 26 | 23 | 21 | - | _ | ns | | lo. 1. 2 | 35 | 32 | 30 | 27 | 35 | 32 | 34 | 31 | 29 | 26 | 35 | 32 | 30 | 27 | | | ns | | 3, 4, 5 | 35 | 32 | 28 | 26 | 34 | 31 | 34 | 31 | 27 | 25 | 35 | 32 | 28 | 26 | - | - 1 | ns | | 18, 7, 8, 9 | 25 | 23 | - | - | _ | - | | _ | - | - | - | 1 | 20 | 18 | 20 | 18 | ns | | A Bypass<br>ALU (I = AXX,<br>1XX, 3XX) | 30 | 27 | - | - | _ | - | - | - | _ | _ | - | - | | - | _ | _ | ns | | Clockf | 34 | 31 | 31 | 28 | 33 | 30 | 34 | 31 | 30 | 27 | 34 | 31 | 34 | 31 | 25 | 23 | ns | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT) | | CP: | TIME | HOLL | O TIME | SET-UP | | HOLD | TILLE | | |-------------------------------------------|------|--------|-------|------------------|------------------------------|----------------------|------|--------------|-------| | INPUT | | E H→L | | R H-+L | BEFOR | | | ≀ime<br>RL→H | וואט | | | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | 0,411 | | A, B Source Address | 11 | 10 | 2 (3) | 1 <sup>(3)</sup> | 21, 10 + TPWL <sup>(4)</sup> | | 2 | 1 | ns | | B Destination Address | 11 | 10 | | Do not c | hange (2) | | 2 | 1 | ns | | D | (1) | - | | _ | 12/22 (5) | 10/20 <sup>(5)</sup> | 2 | 1 | ns | | Cn | | - | | _ | 17 | 15 | 0 | 0 | ns | | l <sub>0, 1, 2</sub> | | - | | | 28 | 25 | 0 | 0 | ns | | 13, 4, 5 | - `` | - | | - | 28 | 25 | 0 | 0 | ns | | 8, 7, 8, 9 | 11 | 10 | | Do not c | hange (2) | | 0 | 0 | ns | | RAM <sub>0, 15</sub> , Q <sub>0, 15</sub> | _ | _ | | | 12 | 11 | 0 | 0 | ns | ### NOTES: - 1. A dash indicates a propagation delay or set-up time constraint does not exist. - 2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation. - Source addresses must be stable prior to the H → L transition to allow time to access the source data before the latches close. The A address may then be changed. The B address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally A and B are not changed during the clock LOW time. - 4. The set-up time prior to the clock L→ H transition is to allow time for data to be accessed, passed through the ALU and returned to the RAM. It includes all the time from stable A and B addresses to the clock L→ H transition, regardless of when the H→L transition occurs. - 5. First value is direct path (DATA<sub>IN</sub> → RAM/Q Register). Second value is Indirect path (DATA<sub>IN</sub> → ALU → RAM/Q Register). - 8. Guaranteed by design. MILITARY AND COMMERCIAL TEMPERATURE RANGES ## IDT49C402 **AC ELECTRICAL CHARACTERISTICS** (Military and Commercial Temperature Ranges) The tables below specify the guaranteed performance of the IDT49C402 over the -55°C to +125°C and 0°C to +70°C temperature ranges. All times are in nanoseconds and are measured at the 1.5V signal level. The inputs switch between 0V and 3V with signal transition rates of 1V per nanosecond. All outputs have maximum DC current loads. | | MIL(8) | COM'L. | UNIT | |----------------------------------------------------------------------------------|--------|--------|------| | Read-Modify-Write Cycle (from<br>selection of A, B registers to end<br>of cycle) | 50 | 48 | ns | | Maximum Clock Frequency to shift Q (50% duty cycle, 1 = C32 or E32) | 20 | 21 | MHz | | Minimum Clock LOW Time | 30 | 30 | ns | | Minimum Clock HIGH Time | 20 | 20 | ns | | Minimum Clock Period | 50 | 48 | ns | # COMBINATIONAL PROPAGATION DELAYS (1) Cr = 500F | | | | | | | | | TO OL | JTPUT | | | | | - : | | | | |----------------------------------------|-------------|-------|----------------------------------|--------|-------------------|--------|-------|--------|---------------------------------------|--------|-----------------------------------|--------|------|--------|----------|--------|----| | FROM INPUT | Y (MSS = L) | | (MSS = H)<br>F <sub>15</sub> OVR | | C <sub>n+16</sub> | | F = 0 | | RAM <sub>0</sub><br>RAM <sub>15</sub> | | Q <sub>0</sub><br>Q <sub>15</sub> | | UNIT | | | | | | | MIL. | COM'L | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COW, L | MIL. | сом'ц. | | | A, B Address | 52 | 47 | 47 | 42 | 52 | 47 | 47 | 42 | 38 | 34 | 52 | 47 | .44 | 40 | | _ | ns | | D | 35 | 32 | 34 | 31 | 35 | 32 | 34 | 31 | 27 | 25 | 35 | 32 | 28 | 26 | <u> </u> | - | ns | | Cn - | 29 | 26 | | · - | 29 | 26 | 27 | 25 | 20 | 18 | 29 | 26 | 23 | 21 | _ | | ns | | lo, 1, 2 | 41 | 37 | 30 | 27 | 41 | 37 | 38 | 35 | 29 | 26 | 41 | 37 | 30 | 27 | _ | | ns | | 13, 4, 5 | 40 | 36 | 28 | 26 | 40 | 36 | 37 | 34 | 27 | 25 | 40 | 36 | 28 | 26 | _ | · - | ns | | 18, 7, 8, 9 | 26 | 24 | - | _ | _ | _ | - | _ | _ | | - | | 20 | 18 | 20 | 18 | ns | | A Bypass<br>ALU (I = AXX,<br>1XX, 3XX) | 30 | 27 | | - | | _ | _ | | _ | - | - | | - | - | - | _ | ns | | Clock 4 | 42 | 38 | 41 | 37 | 42 | 38 | 4.1 | 37 | 30 | 27 | 42 | 38 | 41 | 37 | 25 | 23 | ns | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT) | - | CP: | | | · | | | | <del>-</del> | . • | |-----------------------|-------|------------------|------------------|------------------|------------------------------|----------------------|---------------|----------------|------| | INPUT | SET-U | P TIME<br>RE H→L | | O TIME<br>IR H→L | SET-UP<br>BEFOR | | HOLD<br>AFTER | TIME<br>R L—+H | UNIT | | INPUT | MIL. | COM'L. | MIL | COM'L. | MIL. | COM'L. | MIL. | COM'L | | | A, B Source Address | 20 | 18 | 2 <sup>(3)</sup> | 1 <sup>(3)</sup> | 50, 20 + TPWL <sup>(4)</sup> | | 2 | 1 | ns | | B Destination Address | 20 | 18 | • . | Do not o | hange <sup>(2)</sup> | | 2 | 1 | ns | | D | _ (1) | _ | | _ ] | 30/40 <sup>(5)</sup> | 26/36 <sup>(5)</sup> | 2 | 1 | ns | | Cn | | _ | - | · _ | 35 | 32 | . 0 | 0 | ns | | ĺ <sub>0, 1, 2</sub> | | _ | _ | | 45 | . 41 | 0 | 0 | ns | | 13, 4, 5 | _ | - | _ | - | 45 | . 41 | 0 | . 0 | ns | | 18, 7, 8, 9 | 12 | 11 | | Do not o | hange (2) | | 0 | . 0 | ns | | RAMo, 15, Qo, 15 | | _ | | _ | 12 | 11 | 0 | 0 | ns | - 1. A dash indicates a propagation delay or set-up time constraint does not exist. - 2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation. - Source addresses must be stable prior to the H → L transition to allow time to access the source data before the latches close. The A address may then be changed. The B address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally A and B are not changed during the clock LOW time. - 4. The set-up time prior to the clock L→ H transition is to allow time for data to be accessed, passed through the ALU and returned to the RAM. It includes all the time from stable A and B addresses to the clock L→ H transition, regardless of when the H→L transition occurs. - First value is direct path (DATA<sub>IN</sub> → RAM/Q Register). Second value is Indirect path (DATA<sub>IN</sub> → ALU → RAM/Q Register). - 6. Guaranteed by design. ## **MILITARY AND COMMERCIAL TEMPERATURE RANGES** ### IDT49C402B **OUTPUT ENABLE/DISABLE TIMES** (C<sub>L</sub> = 5pF, measured to 0.5V change of V<sub>OUT</sub> in nanoseconds) | | | EN | ABLE | DISABLE | | | |--------|--------|-----|-------|---------|--------|--| | INPUT | OUTPUT | MIL | COM'L | MIL | COM'L. | | | Ø OE S | MANC | 20 | 18. | ₩18.W | | | # IDT49C402A ### **OUTPUT ENABLE/DISABLE TIMES** (C<sub>L</sub> = 5pF, measured to 0.5V change of V<sub>OUT</sub> In nanoseconds) | | | EN | ABLE | DIS | ABLE | |-------|--------|------|--------|------|--------| | INPUT | OUTPUT | MIL. | COM'L. | MIL. | COM'L. | | ŌĒ | ŌĒ Y | | 20 | 20 | 18 | ### IDT49C402 # **OUTPUT ENABLE/DISABLE TIMES** (C<sub>L</sub> = 5pF, measured to 0.5V change of V<sub>out</sub> in nanoseconds) | ļ | | | EN | ABLE | DISABLE | | | | |---|-------|--------|------|--------|---------|--------|--|--| | | INPUT | OUTPUT | MIL. | COM'L. | MIL | COM'L. | | | | ļ | ŌĒ | Y | 25 | 23 | 25 | 23 | | | ### **AC TEST CONDITIONS** Input Pulse Levels GND to 3.0V Input Rise/Fall Times 1V/ns Input Timing Reference Levels 1.5V Output Reference Levels : 1.5V Output Load See Figure 1 ## **TEST LOAD CIRCUIT** Figure 1. Switching Test Circuit (All Outputs) # INPUT/OUTPUT INTERFACE CIRCUIT Figure 2. Input Structure (All Inputs) Figure 3. Output Structure (All Outputs Except F = 0) Figure 4. Output Structure MILITARY AND COMMERCIAL TEMPERATURE RANGES T=49-17-51 # CRITICAL SPEED PATH ANALYSIS Critical speed paths are for the IDT49C402A versus the equivalent bipolar circuit implementation using four 2901Cs and one 2902A is shown below. The IDT49C402A operates faster than the theoretically achievable values of the discrete bipolar implementation. Actual speed values for the discrete bipolar circuit will increase due to on-chip/off-chip circuit board delays. ## TIMING COMPARISON: IDT49C402A vs 2901C w/2902A | 16-BIT<br>µP SYSTEM | DATA PATH<br>(COM'L.) | | DATA PATH<br>(MIL) | | UNIT | |---------------------|-----------------------|--------------------------------|-----------------------------|--------------------------------|------| | | AB ADDR → F = 0 | AB ADDR → RAM <sub>0, 15</sub> | AB ADDR $\rightarrow F = 0$ | AB ADDR → RAM <sub>0, 15</sub> | | | Four 2901Cs + 2902A | ≥71 | ≥71 | ≥83.5 | ≥83.5 | ns | | IDT49C402A | 37 | 36 | 41 | 40 | ns | | Speed Savings | 34 | 35 | 42.5 | 43,5 | ns | ### TIMING COMPARISON: IDT49C402 vs 2901C w/2902A | 16-BIT<br>µP SYSTEM | DATA PATH<br>(COM'L.) | | DATA PATH<br>(MIL) | | UNIT | |---------------------|-----------------------|--------------------------------|--------------------|--------------------------------|------| | | AB ADDR → F = 0 | AB ADDR → RAM <sub>0, 15</sub> | AB ADDR → F = 0 | AB ADDR → RAM <sub>0, 15</sub> | · · | | Four 2901Cs + 2902A | ≥71 | ≥71 | ≥83.5 | ≥83.5 | ns | | IDT49C402 | 47 | 40 | 52 | 44 | ns | | Speed Savings | 24 | 31 | - 31.5 | 39.5 | ns | # ORDERING INFORMATION \_\_\_ 88-12 •