## LMH6611/LMH6612

## PowerWise ${ }^{\circledR}$ Single Supply 345 MHz Rail-to-Rail Output Amplifiers

## General Description

The LMH6611 (single, with shutdown) and LMH6612 (dual) are 345 MHz rail-to-rail output amplifiers consuming just 3.2 mA of quiescent current per channel and designed to deliver high performance in power conscious single supply systems. The LMH6611 and LMH6612 have precision trimmed input offset voltages with low noise and low distortion performance as required for high accuracy video, test and measurement, and communication applications. The LMH6611 and LMH6612 are members of the PowerWise family and have an exceptional power-to-performance ratio.
With a trimmed input offset voltage of 0.022 mV and a high open loop gain of 103 dB the LMH6611 and LMH6612 meet the requirements of DC sensitive high speed applications such as low pass filtering in baseband I and Q radio channels. These specifications combined with a $0.01 \%$ settling time of 100 ns , a low noise of $10 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and better than 102 dBc SFDR at 100 kHz make these amplifiers particularly suited to driving 10, 12 and 14-bit high speed ADCs. The 45 MHz 0.1 dB bandwidth $\left(\mathrm{A}_{\mathrm{V}}=2\right)$ driving $2 \mathrm{~V}_{\mathrm{PP}}$ into $150 \Omega$ allows the amplifiers to be used as output drivers in 1080i and 720p HDTV applications.
The input common mode range extends from 200 mV below the negative supply rail up to 1.2 V from the positive rail. On a single 5 V supply with a ground terminated $150 \Omega$ load the output swings to within 55 mV of the ground, while a mid-rail terminated $1 \mathrm{k} \Omega$ load will swing to 77 mV of either rail.
The amplifiers will operate on a 2.7 V to 11 V single supply or $\pm 1.35 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}$ split supply. The LMH6611 single is available in 6-Pin TSOT23 and has an independent active low disable pin which reduces the supply current to $120 \mu \mathrm{~A}$. The LMH6612 is available in 8-Pin SOIC. Both the LMH6611 and LMH6612 are available in $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ extended industrial temperature grade.

## Features

$V_{S}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{A}_{\mathrm{V}}=+1$, unless otherwise specified.

- Operating voltage range
2.7V to 11 V
- Supply current per channel 3.2 mA
- Small signal bandwidth

345 MHz

- Open loop gain 103 dB
- Input offset voltage
- Slew rate
0.022 mV
- 0.1 dB bandwidth 460 V/us
- Settling time to $0.1 \%$ 45 MHz 67 ns
- Settling time to $0.01 \%$

100 ns

- SFDR ( $\mathrm{f}=100 \mathrm{kHz}, \mathrm{A}_{\mathrm{V}}=2, \mathrm{~V}_{\mathrm{OUT}}=2 \mathrm{~V}_{\mathrm{PP}}$ )

102 dBc

- Low voltage noise $10 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ $\pm 100 \mathrm{~mA}$
- Output current -0.2 V to 3.8 V
- CMVR
- Rail-to-Rail output
- $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range


## Applications

- ADC driver
- DAC buffer
- Active filters
- High speed sensor amplifier
- Current sense amplifier
- 1080i and 720p analog video amplifier
- STB, TV video amplifier
- Video switching and muxing


## Typical Application



30033629
PowerWise ${ }^{\circledR}$ is a registered trademark of National Semiconductor.
WEBENCH ${ }^{\circledR}$ is a registered trademark of National Semiconductor Corporation.

## Absolute Maximum Ratings (Note 1) <br> If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

ESD Tolerance (Note 2)
Human Body Model
For input pins only
2000V
2000V
200 V
1000V

Supply Voltage ( $\mathrm{V}_{\mathrm{S}}=\mathrm{V}^{+}-\mathrm{V}-$ )
12V
Junction Temperature (Note 3)
$150^{\circ} \mathrm{C}$ max

## Operating Ratings (Note 1)

Supply Voltage ( $\left.\mathrm{V}_{\mathrm{S}}=\mathrm{V}^{+}-\mathrm{V}^{-}\right)$
2.7V to 11 V

Ambient Temperature Range (Note 3) $\quad-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Package Thermal Resistance ( $\theta_{\mathrm{JA}}$ )
6-Pin TSOT23
$231^{\circ} \mathrm{C} / \mathrm{W}$
8 -Pin SOIC
$160^{\circ} \mathrm{C} / \mathrm{W}$
$+3 V$ Electrical Characteristics Unless otherwise specified, all limits are guaranteed for $\mathrm{T}_{J}=+25^{\circ} \mathrm{C}$,
$\mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=\mathrm{V}+-\mathrm{V}-$, DISABLE $=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=\mathrm{V}+/ 2, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=0 \Omega$, when $\mathrm{A}_{\mathrm{V}} \neq+1$ then $\mathrm{R}_{\mathrm{F}}=560 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$.
Boldface limits apply at temperature extremes. (Note 4)

| Symbol | Parameter | Condition | $\begin{gathered} \text { Min } \\ \text { (Note 8) } \end{gathered}$ | $\begin{aligned} & \text { Typ } \\ & \text { (Note 7) } \end{aligned}$ | $\begin{gathered} \text { Max } \\ \text { (Note 8) } \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Domain Response |  |  |  |  |  |  |
| SSBW | -3 dB Bandwidth Small Signal | $\mathrm{A}_{\mathrm{V}}=1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\text {PP }}$ |  | 305 |  | MHz |
|  |  | $\mathrm{A}_{\mathrm{V}}=2,-1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\mathrm{PP}}$ |  | 115 |  |  |
| GBW | Gain Bandwidth | $\begin{aligned} & A_{V}=10, R_{F}=2 \mathrm{k} \Omega, R_{G}=221 \Omega, R_{L}=1 \mathrm{k} \Omega, \\ & V_{\text {OUT }}=0.2 \mathrm{~V}_{\mathrm{PP}} \end{aligned}$ | 115 | 135 |  | MHz |
| LSBW | -3 dB Bandwidth Large Signal | $\mathrm{A}_{\mathrm{V}}=1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}_{\mathrm{PP}}$ |  | 90 |  | MHz |
|  |  | $A_{V}=-1, R_{L}=150 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 85 |  |  |
| Peak | Peaking | $\mathrm{A}_{\mathrm{V}}=1$ |  | 1.0 |  | dB |
| $0.1$ | 0.1 dB Bandwidth | $\mathrm{A}_{\mathrm{V}}=1, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V}_{\text {PP }}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 33 |  | MHz |
|  |  | $\begin{aligned} & A_{V}=2, V_{\text {OUT }}=0.5 \mathrm{~V}_{\mathrm{PP}}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=560 \Omega \end{aligned}$ |  | 65 |  |  |
|  |  | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=2, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}_{\mathrm{PP}}, \mathrm{R}_{\mathrm{L}}=150 \Omega, \\ & \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=510 \Omega \end{aligned}$ |  | 47 |  |  |
| DG | Differential Gain | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=2,4.43 \mathrm{MHz}, 0.6 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<2 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } \mathrm{V}+/ 2 \end{aligned}$ |  | 0.03 |  | \% |
| DP | Differential Phase | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=2,4.43 \mathrm{MHz}, 0.6 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<2 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } \mathrm{V}+/ 2 \end{aligned}$ |  | 0.06 |  | deg |
| Time Domain Response |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{t}} / \mathrm{t}_{\mathrm{f}}$ | Rise \& Fall Time | 1.5 V Step, $\mathrm{A}_{\mathrm{V}}=1$ |  | 2.8 |  | ns |
| SR | Slew Rate | 2 V Step, $\mathrm{A}_{\mathrm{V}}=1$ |  | 330 |  | V/us |
| $\mathrm{t}_{\mathrm{s}, 0.1}$ | 0.1\% Settling Time | 2 V Step, $\mathrm{A}_{\mathrm{V}}=-1$ |  | 74 |  | ns |
| $\mathrm{t}_{\text {s_0 } 0.01}$ | 0.01\% Settling Time | 2 V Step, $\mathrm{A}_{\mathrm{V}}=-1$ |  | 116 |  |  |
| Noise and Distortion Performance |  |  |  |  |  |  |
| SFDR | Spurious Free Dynamic Range | $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{A}_{\mathrm{V}}=-1, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 109 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{A}_{\mathrm{V}}=-1, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\mathrm{PP}}$ |  | 97 |  |  |
|  |  | $\mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{A}_{\mathrm{V}}=-1, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 80 |  |  |
| $\mathrm{e}_{\mathrm{n}}$ | Input Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 10 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{i}_{n}$ | Input Current Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 2 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| CT | $\begin{array}{\|l\|} \hline \begin{array}{l} \text { Crosstalk } \\ \text { (LMH6612) } \end{array} \\ \hline \end{array}$ | $\mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\mathrm{PP}}$ |  | 71 |  | dB |
| Input, DC Performance |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage (LMH6611) | $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}$ |  | 0.022 | $\begin{gathered} \pm 0.600 \\ \pm 1.0 \end{gathered}$ | mV |
|  | Input Offset Voltage (LMH6612) | $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}$ |  | 0.015 | $\begin{gathered} \pm 0.600 \\ \pm 1.2 \\ \hline \end{gathered}$ |  |


| Symbol | Parameter | Condition | $\begin{gathered} \text { Min } \\ \text { (Note 8) } \end{gathered}$ | $\begin{aligned} & \text { Typ } \\ & \text { (Note 7) } \end{aligned}$ | $\begin{gathered} \text { Max } \\ \text { (Note 8) } \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{TCV}_{\text {OS }}$ | Input Offset Voltage Average Drift | (Note 5) |  | 0.1 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}$ |  | -5.9 | $\begin{aligned} & \hline-10.1 \\ & -11.1 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{0}$ | Input Offset Current |  |  | 0.01 | $\begin{aligned} & \pm 0.5 \\ & \pm 0.7 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 2.5 |  | pF |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance |  |  | 6 |  | $\mathrm{M} \Omega$ |
| CMVR | Input Voltage Range | DC, CMRR $\geq 76 \mathrm{~dB}$ | -0.2 |  | 1.8 | V |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}$ Stepped from -0.1V to 1.7V | 79 | 98 |  | dB |
| $\mathrm{A}_{\mathrm{OL}}$ | Open Loop Gain | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ to 0.3 V | 89 | 101 |  | dB |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\text {OUT }}=2.5 \mathrm{~V}$ to 0.5 V | 78 | 85 |  |  |

## Output DC Characteristics

| $\mathrm{V}_{\mathrm{O}}$ | Output Swing High (LMH6611) (Voltage from V+ Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}+/ 2$ | 59 | $\begin{aligned} & 72 \\ & 76 \end{aligned}$ | mV |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}+/ 2$ | 133 | $\begin{aligned} & 169 \\ & 182 \end{aligned}$ |  |
|  | Output Swing High (LMH6612) (Voltage from V+ Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}+/ 2$ | 58 | $\begin{aligned} & 68 \\ & 73 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}+/ 2$ | 131 | $\begin{aligned} & 157 \\ & 172 \end{aligned}$ |  |
|  | Output Swing Low (LMH6611) (Voltage from V- Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}+/ 2$ | 59 | $\begin{aligned} & \hline 74 \\ & 80 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}+/ 2$ | 133 | $\begin{aligned} & \hline 171 \\ & 188 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to V - | 42 | $\begin{aligned} & 52 \\ & 56 \end{aligned}$ |  |
|  | Output Swing Low (LMH6612) (Voltage from V- Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}+/ 2$ | 61 | $\begin{aligned} & 71 \\ & 79 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}+/ 2$ | 139 | $\begin{aligned} & 168 \\ & 187 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to V - | 45 |  |  |
| $\mathrm{I}_{\text {OUT }}$ | Linear Output Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}+/ 2$ (Note 6) | $\pm 70$ |  | mA |
| $\mathrm{R}_{\mathrm{O}}$ | Output Resistance | $\mathrm{f}=1 \mathrm{MHz}$ | 0.07 |  | $\Omega$ |

Enable Pin Operation

|  | Enable High Voltage Threshold | Enabled (Note 9) | 2.0 |  |  | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Enable Pin High Current | $\mathrm{V}_{\overline{\text { IISABLE }}}=3 \mathrm{~V}$ |  | 0.001 |  | $\mu \mathrm{~A}$ |
|  | Enable Low Voltage Threshold | Disabled (Note 9) |  |  | 1.0 | V |
|  | Enable Pin Low Current | $\mathrm{V}_{\overline{\text { DISABLE }}}=0 \mathrm{~V}$ |  | 0.8 |  | $\mu \mathrm{~A}$ |
| $\mathrm{t}_{\text {on }}$ | Turn-On Time |  |  | 18 | ns |  |
| $\mathrm{t}_{\text {off }}$ | Turn-Off Time |  |  | 50 | ns |  |

Power Supply Performance

| PSRR | Power Supply Rejection Ratio | DC, $\mathrm{V}_{C M}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=2.7 \mathrm{~V}$ to 11 V | 81 | 96 |  | dB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{S}$ | Supply Current (LMH6611) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 3.0 | $\begin{aligned} & 3.4 \\ & 3.8 \end{aligned}$ | mA |
|  | Supply Current (LMH6612) (per channel) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 2.95 | $\begin{gathered} 3.45 \\ 3.9 \end{gathered}$ |  |
| $\mathrm{I}_{\text {SD }}$ | Disable Shutdown Current (LMH6611) | $\overline{\text { DISABLE }}=0 \mathrm{~V}$ |  | 101 | 132 | $\mu \mathrm{A}$ |

+5 V Electrical Characteristics Unless otherwise specified, all limits are guaranteed for $T_{J}=+25^{\circ} \mathrm{C}$,
$\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=\mathrm{V}+-\mathrm{V}-$, $\overline{\mathrm{DISABLE}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=\mathrm{V}+/ 2, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=0 \Omega$, when $\mathrm{A}_{\mathrm{V}} \neq+1$ then $\mathrm{R}_{\mathrm{F}}=560 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$.
Boldface limits apply at temperature extremes.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $($ Note 8) | (Note 7) | (Note 8) |  |  |  |  |

Frequency Domain Response

| SSBW | -3 dB Bandwidth Small Signal | $\mathrm{A}_{\mathrm{V}}=1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\text {PP }}$ |  | 345 | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{A}_{\mathrm{V}}=2,-1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\text {PP }}$ |  | 112 |  |
| GBW | Gain Bandwidth | $\begin{aligned} & A_{V}=10, R_{F}=2 \mathrm{k} \Omega, R_{G}=221 \Omega, R_{L}=1 \mathrm{k} \Omega, \\ & V_{\text {OUT }}=0.2 \mathrm{~V}_{\mathrm{PP}} \end{aligned}$ | 115 | 135 | MHz |
| LSBW | -3 dB Bandwidth Large Signal | $A_{V}=1, R_{L}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\mathrm{PP}}$ |  | 77 | MHz |
|  |  | $\mathrm{A}_{\mathrm{V}}=2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 85 |  |
| Peak | Peaking | $\mathrm{A}_{\mathrm{V}}=1$ |  | 0.3 | dB |
| $\begin{aligned} & 0.1 \\ & \text { dBBW } \end{aligned}$ | 0.1 dB Bandwidth | $\mathrm{A}_{\mathrm{V}}=1, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V}_{\text {PP }}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 45 | MHz |
|  |  | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=2, \mathrm{~V}_{\mathrm{OUT}}=0.5 \mathrm{~V}_{\mathrm{PP}}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=680 \Omega \end{aligned}$ |  | 68 |  |
|  |  | $\begin{aligned} & A_{V}=2, V_{\text {OUT }}=2 V_{P P}, R_{L}=150 \Omega, \\ & R_{F}=R_{G}=665 \Omega \end{aligned}$ |  | 45 |  |
| DG | Differential Gain | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=2,4.43 \mathrm{MHz}, 0.6 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<2 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } \mathrm{V}+2 \end{aligned}$ |  | 0.05 | \% |
| DP | Differential Phase | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=2,4.43 \mathrm{MHz}, 0.6 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<2 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } \mathrm{V}+/ 2 \end{aligned}$ |  | 0.06 | deg |

Time Domain Response

| $\mathrm{t}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ | Rise \& Fall Time | 2V Step, $\mathrm{A}_{\mathrm{V}}=1$ |  | 3.6 |  | ns |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| SR | Slew Rate | 2V Step, $\mathrm{A}_{\mathrm{V}}=1$ |  | 460 |  | $\mathrm{~V} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{s} \_0.1}$ | $0.1 \%$ Settling Time | 2 V Step, $\mathrm{A}_{\mathrm{V}}=-1$ |  | 67 |  | ns |
| $\mathrm{t}_{\mathrm{s} \_0.01}$ | $0.01 \%$ Settling Time | 2V Step, $\mathrm{A}_{\mathrm{V}}=-1$ |  | 100 |  |  |

Distortion and Noise Performance

| SFDR | Spurious Free Dynamic Range | $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{A}_{\mathrm{V}}=2, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\mathrm{PP}}$ | 102 | dBc |
| :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{A}_{\mathrm{V}}=2, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}_{\mathrm{PP}}$ | 96 |  |
|  |  | $\mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{A}_{\mathrm{V}}=2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \mathrm{PP}$ | 82 |  |
| $\mathrm{e}_{\mathrm{n}}$ | Input Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ | 10 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $i_{n}$ | Input Current Noise | $\mathrm{f}=100 \mathrm{kHz}$ | 2 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| CT | Crosstalk <br> (LMH6612) | $\mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\mathrm{PP}}$ | 71 | dB |

Input, DC Performance

| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage (LMH6611) | $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}$ |  | 0.013 | $\begin{gathered} \pm 0.600 \\ \pm 1.0 \end{gathered}$ | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Input Offset Voltage (LMH6612) | $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}$ |  | 0.022 | $\begin{gathered} \pm 0.600 \\ \pm 1.2 \end{gathered}$ |  |
| $\mathrm{TCV}_{\text {OS }}$ | Input Offset Voltage Average Drift | (Note 5) |  | 0.1 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}$ |  | -6.3 | $\begin{aligned} & \hline-10.1 \\ & -11.1 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{0}$ | Input Offset Current |  |  | 0.01 | $\begin{aligned} & \pm 0.5 \\ & \pm 0.7 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 2.5 |  | pF |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance |  |  | 6 |  | $\mathrm{M} \Omega$ |
| CMVR | Input Voltage Range | DC, CMRR $\geq 78 \mathrm{~dB}$ | -0.2 |  | 3.8 | V |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}$ Stepped from -0.1V to 3.7V | 81 | 98 |  | dB |


| Symbol | Parameter | Condition | $\begin{gathered} \text { Min } \\ \text { (Note 8) } \end{gathered}$ | $\begin{gathered} \text { Typ } \\ \text { (Note 7) } \end{gathered}$ | $\begin{gathered} \text { Max } \\ \text { (Note 8) } \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{A}_{\mathrm{OL}}$ | Open Loop Gain | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=4.6 \mathrm{~V}$ to 0.4 V | 92 | 103 |  | dB |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\text {OUT }}=4.4 \mathrm{~V}$ to 0.6 V | 80 | 86 |  |  |
| Output DC Characteristics |  |  |  |  |  |  |
| $\mathrm{V}_{\text {O }}$ | Output Swing High (LMH6611) (Voltage from V+ Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}+/ 2$ |  | 76 | $\begin{aligned} & \hline 90 \\ & 93 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}+/ 2$ |  | 195 | $\begin{aligned} & 239 \\ & 256 \end{aligned}$ |  |
|  | Output Swing High (LMH6612) (Voltage from V+ Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}+/ 2$ |  | 75 | $\begin{aligned} & \hline 86 \\ & 91 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}+/ 2$ |  | 195 | $\begin{aligned} & 223 \\ & 241 \end{aligned}$ |  |
|  | Output Swing Low (LMH6611) (Voltage from V- Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}+/ 2$ |  | 74 | $\begin{aligned} & 92 \\ & 98 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}+/ 2$ |  | 193 | $\begin{aligned} & 243 \\ & 265 \end{aligned}$ | m |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to V - |  | 48 | $60$ |  |
|  | Output Swing Low (LMH6612) (Voltage from V- Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}+/ 2$ |  | 77 | $\begin{aligned} & 88 \\ & 98 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to $\mathrm{V}+/ 2$ |  | 202 | $\begin{aligned} & 234 \\ & 261 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to V - |  | 55 |  |  |
| $\mathrm{I}_{\text {OUT }}$ | Linear Output Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}+/ 2$ (Note 6) |  | $\pm 100$ |  | mA |
| $\mathrm{R}_{\mathrm{O}}$ | Output Resistance | $\mathrm{f}=1 \mathrm{MHz}$ |  | 0.07 |  | $\Omega$ |
| Enable Pin Operation |  |  |  |  |  |  |
|  | Enable High Voltage Threshold | Enabled (Note 9) | 3.0 |  |  | V |
|  | Enable Pin High Current | $\mathrm{V}_{\text {DISABLE }}=5 \mathrm{~V}$ |  | 1.2 |  | $\mu \mathrm{A}$ |
|  | Enable Low Voltage Threshold | Disabled (Note 9) |  |  | 2.0 | V |
|  | Enable Pin Low Current | $\mathrm{V}_{\text {DISABLE }}=0 \mathrm{~V}$ |  | 2.8 |  | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {on }}$ | Turn-On Time |  |  | 20 |  | ns |
| $\mathrm{t}_{\text {off }}$ | Turn-Off Time |  |  | 60 |  | ns |
| Power Supply Performance |  |  |  |  |  |  |
| PSRR | Power Supply Rejection Ratio | DC, $\mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=2.7 \mathrm{~V}$ to 11 V | 81 | 96 |  | dB |
| $\mathrm{I}_{\mathrm{S}}$ | Supply Current (LMH6611) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 3.2 | $\begin{aligned} & 3.6 \\ & 4.0 \end{aligned}$ | mA |
|  | Supply Current (LMH6612) (per channel) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 3.2 | $\begin{gathered} 3.7 \\ 4.25 \\ \hline \end{gathered}$ |  |
| $\mathrm{I}_{\text {SD }}$ | Disable Shutdown Current (LMH6611) | $\overline{\text { DISABLE }}=0 \mathrm{~V}$ |  | 120 | 162 | $\mu \mathrm{A}$ |

$\pm 5 \mathrm{~V}$ Electrical Characteristics Unless otherwise specified, all limits are guaranteed for $\mathrm{T}_{J}=+25^{\circ} \mathrm{C}$,
$\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=\mathrm{V}^{+}-\mathrm{V}-$, DISABLE $=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=0 \Omega$, when $\mathrm{A}_{\mathrm{V}} \neq+1$ then $\mathrm{R}_{\mathrm{F}}=560 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$.
Boldface limits apply at temperature extremes.

| Symbol | Parameter | Condition | $\begin{gathered} \text { Min } \\ \text { (Note 8) } \end{gathered}$ | $\begin{aligned} & \text { Typ } \\ & \text { (Note 7) } \end{aligned}$ | $\begin{gathered} \text { Max } \\ \text { (Note 8) } \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Domain Response |  |  |  |  |  |  |
| SSBW | -3 dB Bandwidth Small Signal | $A_{V}=1, R_{L}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\text {PP }}$ |  | 365 |  | MHz |
|  |  | $\mathrm{A}_{\mathrm{V}}=2,-1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\mathrm{PP}}$ |  | 110 |  |  |
| GBW | Gain Bandwidth | $\begin{aligned} & A_{V}=10, R_{F}=2 \mathrm{k} \Omega, R_{G}=221 \Omega, R_{L}=1 \mathrm{k} \Omega, \\ & V_{\text {OUT }}=0.2 V_{P P} \end{aligned}$ | 115 | 135 |  | MHz |



| Symbol | Parameter | Condition | $\begin{gathered} \text { Min } \\ \text { (Note 8) } \end{gathered}$ | $\begin{aligned} & \text { Typ } \\ & \text { (Note 7) } \end{aligned}$ | $\begin{gathered} \text { Max } \\ \text { (Note 8) } \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output DC Characteristics |  |  |  |  |  |  |
| $\mathrm{V}_{0}$ | Output Swing High (LMH6611) (Voltage from V+ Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | 107 | $\begin{aligned} & 125 \\ & 130 \end{aligned}$ | mV |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to GND |  | 339 | $\begin{aligned} & 402 \\ & 433 \end{aligned}$ |  |
|  | Output Swing High (LMH6612) (Voltage from V+ Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | 107 | $\begin{aligned} & 118 \\ & 125 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to GND |  | 340 | $\begin{aligned} & 375 \\ & 407 \end{aligned}$ |  |
|  | Output Swing Low (LMH6611) (Voltage from V- Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | 103 | $\begin{aligned} & 123 \\ & 132 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to GND |  | 332 | $\begin{aligned} & 404 \\ & 445 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to V - |  | 54 | $\begin{aligned} & \hline 70 \\ & 74 \end{aligned}$ |  |
|  | Output Swing Low (LMH6612) (Voltage from V- Supply Rail) | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | 108 | $\begin{aligned} & 120 \\ & 135 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to GND |  | 348 | $\begin{aligned} & 389 \\ & 434 \end{aligned}$ |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to V - |  | 65 |  |  |
| $\mathrm{I}_{\text {OUT }}$ | Linear Output Current | $\mathrm{V}_{\text {OUT }}=$ GND (Note 6) |  | $\pm 120$ |  | mA |
| $\mathrm{R}_{\mathrm{O}}$ | Output Resistance | $\mathrm{f}=1 \mathrm{MHz}$ |  | 0.07 |  | $\Omega$ |
| Enable Pin Operation |  |  |  |  |  |  |
|  | Enable High Voltage Threshold | Enabled (Note 9) | 0.5 |  |  | V |
|  | Enable Pin High Current | $\mathrm{V}_{\text {DISABLE }}=+5 \mathrm{~V}$ |  | 17.0 |  | $\mu \mathrm{A}$ |
|  | Enable Low Voltage Threshold | Disabled (Note 9) |  |  | -0.5 | V |
|  | Enable Pin Low Current | $\mathrm{V}_{\text {DISABLE }}=-5 \mathrm{~V}$ |  | 18.6 |  | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {on }}$ | Turn-On Time |  |  | 19 |  | ns |
| $\mathrm{t}_{\text {off }}$ | Turn-Off Time |  |  | 60 |  | ns |
| Power Supply Performance |  |  |  |  |  |  |
| PSRR | Power Supply Rejection Ratio | DC, $\mathrm{V}_{\mathrm{CM}}=-4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=2.7 \mathrm{~V}$ to 11 V | 81 | 96 |  | dB |
| $\mathrm{I}_{\mathrm{S}}$ | Supply Current (LMH6611) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 3.3 | $\begin{aligned} & \hline 3.8 \\ & 4.4 \end{aligned}$ | mA |
|  | Supply Current (LMH6612) (per channel) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 3.45 | $\begin{aligned} & 4.05 \\ & 4.85 \end{aligned}$ |  |
| $\mathrm{I}_{\text {SD }}$ | Disable Shutdown Current (LMH6611) | DISABLE $=-5 \mathrm{~V}$ |  | 160 | 212 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
Note 2: Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
Note 3: The maximum power dissipation is a function of $T_{J(M A X)}, \theta_{J A}$. The maximum allowable power dissipation at any ambient temperature is $\left.P_{D}=\left(T_{J(M A X)}\right)-T_{A}\right) / \theta_{J A}$. All numbers apply for packages soldered directly onto a PC Board.
Note 4: Boldface limits apply to temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Note 5: Voltage average drift is determined by dividing the change in $\mathrm{V}_{\mathrm{OS}}$ by temperature change.
Note 6: Do not short circuit the output. Continuous source or sink currents larger than the $\mathrm{I}_{\mathrm{OUT}}$ typical are not recommended as they may damage the part.
Note 7: Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.
Note 8: Limits are $100 \%$ production tested at $25^{\circ} \mathrm{C}$. Limits over the operating temperature range are guaranteed through correlations using the Statistical Quality Control (SQC) method.
Note 9: This parameter is guaranteed by design and/or characterization and is not tested in production.

## Connection Diagrams



## Ordering Information

| Package | Part Number | Package Marking | Transport Media | NSC Drawing | Status |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 6-Pin TSOT23 | LMH6611MK | AX4A | 1k Units Tape and Reel | MK06A | Released |
|  | LMH6611MKE |  | 250 Units Tape and Reel |  |  |
|  | LMH6611MKX |  | 3k Units Tape and Reel |  |  |
| 8-Pin SOIC | LMH6612MA | LMH6612MA | 95 Rail/Units | M08A | Preliminary |
|  | LMH6612MAE |  | 250 Units Tape and Reel |  |  |
|  | LMH6612MAX |  | 2.5k Units Tape and Reel |  |  |

## Typical Performance Characteristics

At $T_{J}=25^{\circ} \mathrm{C}, A_{V}=+1\left(R_{F}=0 \Omega\right)$, otherwise $R_{F}=560 \Omega$ for $A_{V} \neq+1$, unless otherwise specified.


30033625
Closed Loop Frequency Response for Various Supplies


30033604
Closed Loop Gain vs. Frequency for Various Temperatures


Closed Loop Frequency Response for Various Supplies


30033624
Closed Loop Frequency Response for Various Supplies (Gain =+2)


Closed Loop Gain vs. Frequency for Various Temperatures


Closed Loop Gain vs. Frequency for Various Gains


30033623

## Large Signal Frequency Response


$\pm 0.1 \mathrm{~dB}$ Gain Flatness for Various Supplies


Large Signal Frequency Response

$\pm 0.1 \mathrm{~dB}$ Gain Flatness for Various Supplies


30033626
$\pm 0.1 \mathrm{~dB}$ Gain Flatness for Various Supplies


## $\pm 0.1 \mathrm{~dB}$ Gain Flatness for Various Supplies



30033607
Small Signal Frequency Response with Various Capacitive Load


30033608
HD2 and HD3 vs. Frequency and Supply Voltage

$\mathbf{\pm 0 . 1} \mathrm{dB}$ Gain Flatness for Various Supplies (Gain $=\mathbf{+ 2}$ )


30033675

Small Signal Frequency Response with Capacitive Load and Various $\mathrm{R}_{\text {ISO }}$


30033609
HD2 and HD3 vs. Frequency and Load


HD2 and HD3 vs. Common Mode Voltage


30033677
HD2 vs. Frequency and Gain


Open Loop Gain and Phase


HD2 and HD3 vs. Common Mode Voltage


30033681
HD3 vs. Frequency and Gain


30033652


HD3 vs. Output Swing


30033683
HD2 vs. Output Swing


30033694

HD2 vs. Output Swing


HD3 vs. Output Swing


## Settling Time vs. Input Step Amplitude



Settling Time vs. Input Step Amplitude


30033687


30033661


Input Noise vs. Frequency



30033668


30033669
$I_{B}$ vs. $V_{S}$


30033659

$$
\mathrm{V}_{\text {OUT }} \text { vs. } \mathrm{V}_{\mathrm{s}}
$$




30033672
$I_{s}$ vs. $V_{S}$


30033657
$\mathrm{V}_{\text {OUT }}$ vs. $\mathrm{V}_{\mathbf{S}}$

$V_{\text {OUT }}$ vs. $V_{S}$


30033671
Circuit for Positive (+) PSRR Measurement


Closed Loop Output Impedance vs. Frequency $\mathrm{A}_{\mathbf{V}}=\boldsymbol{+ 1}$


30033696
+PSRR vs. Frequency


30033633
Circuit for Negative (-) PSRR Measurement




30033697
Small Signal Step Response

$12.5 \mathrm{~ns} /$ DIV
30033610

Crosstalk vs. Frequency


30033632

Small Signal Step Response


Small Signal Step Response


Small Signal Step Response


Small Signal Step Response


30033617

Small Signal Step Response


Small Signal Step Response


Large Signal Step Response


$I_{S}$ vs. $V_{\text {DISABLE }}$


## Application Information

The LMH6611 and LMH6612 are based on National Semiconductor's proprietary VIP10 dielectrically isolated bipolar process. This device family architecture features the following:

- Complimentary bipolar devices with exceptionally high $f_{t}$ ( $\sim 8 \mathrm{GHz}$ ) even under low supply voltage ( 2.7 V ) and low bias current.
- Common emitter push-push output stage. This architecture allows the output to reach within millivolts of either supply rail.
- Consistent performance with little variation from any supply voltage ( $2.7 \mathrm{~V}-11 \mathrm{~V}$ ) for the most important specifications (e.g. BW, SR, I Iout.)
- Significant power saving compared to competitive devices on the market with similar performance.
With 3V supplies and a common mode input voltage range that extends beyond either supply rail, the LMH6611 is well suited to many low voltage/low power applications. Even with 3 V supplies, the -3 dB BW (at $\mathrm{A}_{\mathrm{V}}=+1$ ) is typically 305 MHz . The LMH6611 and LMH6612 are designed to avoid output phase reversal. With input overdrive, the output is kept near the supply rail (or as close to it as mandated by the closed loop gain setting and the input voltage). Figure 1 shows the input and output voltage when the input voltage significantly exceeds the supply voltages.


FIGURE 1. Input and Output Shown with CMVR Exceeded
If the input voltage range is exceeded by more than a diode drop beyond either rail, the internal ESD protection diodes will start to conduct. The current flow in these ESD diodes should be externally limited.

## SHUTDOWN CAPABILITY AND TURN ON/OFF BEHAVIOR

The LMH6611 can be shutdown by connecting the $\overline{\text { DISABLE }}$ pin to a voltage 0.5 V below the supply midpoint which will reduce the supply current to typically $120 \mu \mathrm{~A}$. The DISABLE pin is "active low" and can be connected through a resistor to $\mathrm{V}+$ or left floating for normal operation. Shutdown is guaranteed when the DISABLE pin is 0.5 V below the supply midpoint at any operating supply voltage and temperature. Typical turn on time is 20 ns and the turn off time is 60 ns .
In the shutdown mode, essentially all internal device biasing is turned off in order to minimize supply current flow and the output goes into high impedance mode. During shutdown, the input stage has an equivalent circuit as shown in Figure 2.


30033639
FIGURE 2. Input Equivalent Circuit During Shutdown
When the LMH6611 is shutdown, there may be current flow through the internal diodes shown, caused by input potential, if present. This current may flow through the external feedback resistor and result in an apparent output signal. In most shutdown applications the presence of this output is inconsequential. However, if the output is "forced" by another device, the other device will need to conduct the current described in order to maintain the output potential.
To keep the output at or near ground during shutdown when there is no other device to hold the output low, a switch using a transistor can be used to shunt the output to ground.

## SELECTION OF R $\mathrm{F}_{\mathrm{F}}$ AND EFFECT ON STABILITY AND PEAKING

The peaking of the LMH6611 depends on the value of the $R_{F}$. From the graph shown in Figure 3, as the $R_{F}$ value increases, the peaking increases.
For $A_{V}=2$, at $R_{F}=1 \mathrm{k} \Omega$, the -3 dB bandwidth is 113 MHz and peaking is about 0.6 dB whereas at $R_{F}=665 \Omega$, the -3 dB bandwidth is about 110 MHz and peaking is $0 \mathrm{~dB} . \mathrm{R}_{\mathrm{F}}$ and the input capacitance form a pole in the amplifier's response. If the time constant is too big, it will cause peaking and ringing. Except for $A_{V}=1$ when $R_{F}$ should be $0 \Omega$, across all other gain settings it is recommended that $R_{F}$ remain between $500 \Omega$ and $1 \mathrm{k} \Omega$ to ensure optimum performance.


FIGURE 3. Closed Loop Gain vs. Frequency and $R_{F}=R_{G}$

| $\mathbf{R}_{\mathbf{F}}=\mathbf{R}_{\mathbf{G}}$ | $\mathbf{f} \mathbf{- 3} \mathbf{~ d B}(\mathbf{M H z})$ | Peaking (dB) |
| :---: | :---: | :---: |
| 665 | 110 | 0 |
| 1000 | 113 | 0.6 |

## MINIMIZING NOISE

With a low input voltage noise of $10 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and an input current noise of $2 \mathrm{pA} \sqrt{\mathrm{Hz}}$ the LMH6611 and LMH6612 are suitable for high accuracy applications. Still being able to reduce the frequency band of operation of the various noise sources (i.e. op amp noise voltage, resistor thermal noise, input noise current) can further improve the noise performance of a system. In a non-inverting amplifier configuration inserting a capacitor, $C_{G}$, in series with the gain setting resistor, $R_{G}$, will reduce the gain of the circuit below frequency, $f=$ $1 / 2 \pi R_{G} C_{G}$. This can be set to reduce the contribution of noise from the $1 / f$ region. Alternatively applying a feedback capacitor, $C_{F}$, in parallel with the feedback resistor, $R_{F}$, will introduce a pole into your system at $f=1 / 2 \pi R_{F} C_{F}$ and create a low pass filter. This filter can be set to reduce high frequency noise and harmonics. Finally remember to keep resistor values as small as possible for a given application in order to reduce resistor thermal noise.

## POWER SUPPLY BYPASS

Since the LMH6611 and LMH6612 are wide bandwidth amplifiers, proper power supply bypassing is critical for optimum performance. Improper power supply bypassing can result in large overshoot, ringing or oscillation. $0.1 \mu \mathrm{~F}$ capacitors should be connected from the supply pins, $\mathrm{V}^{+}$and $\mathrm{V}^{-}$, to ground, as close to the device as is practical. Additionally, a $10 \mu \mathrm{~F}$ electrolytic capacitor should be connected from both supply pins to ground reasonably close to the device. Finally, near the device a $0.1 \mu \mathrm{~F}$ ceramic capacitor between the supplies will provide the best harmonic distortion performance.

## INTERFACING HIGH PERFORMANCE OP AMPS WITH ADCs

These amplifiers are designed for ease of use in a wide range of applications requiring high speed, low supply current, low noise, and the ability to drive complex ADC and video loads. The source that drives the modern high resolution analog-todigital converters (ADCs) sees a high frequency AC load and a DC load of a few hundred ohms or more. Thus, a high performance op amp with high input impedance of a few mega ohms and low output impedance would be an ideal choice as an input ADC driver. The LMH6611/LMH6612 have the low output impedance of $0.07 \Omega$ at $f=1 \mathrm{MHz}$. The ADC driver acts as a buffer and a low pass filter to reduce the overall system noise. To utilize the full dynamic range of the ADC, the ADC input has to be driven to full scale input voltage.
As signals travel through the traces of a printed circuit board (PCB) and long cables, system noise accumulates in the signals and a differential ADC rejects any signals noise that appears as a common mode voltage. There are a couple of advantages to using differential signals rather than singleended signals. First, differential signals double the dynamic range of the ADC and second, they offer better harmonic distortion performance. There are several ways to produce differential signals from a dual op amp configuration. One method is to utilize the single-ended to differential conversion technique and the other is the differential to differential conversion technique. The first method requires a single input source and the second method requires differential input source.
A real world input source can have non-ideal impedance thus the buffer amplifier, with very low output impedance, is re-
quired to drive the input of the ADC. To minimize the droop in the input voltage, external shunt capacitance $\left(\mathrm{C}_{\mathrm{L}}\right)$ should be about ten times larger than the internal input capacitance of the ADC and external series resistance $\left(R_{L}\right)$ should be large enough to maintain the phase delay at the output of the op amp and hence maintain the stability (See Figure 4) . Most applications benefit from the inclusion of a series isolation resistor connected between the op amp output and ADC input. This series resistor helps to limit the output current of the op amp. The value chosen for this series resistor is very important, as a higher value will increase the load impedance seen by the op amp and improve the total harmonic distortion (THD) performance of the op amp; however, the ADC prefers a low impedance source driving it. Thus, the optimum value for this series resistor must be found so that it will offer the best performance in terms of THD, SNR and SFDR of the combined op amp and ADC.

## Important Specifications of Op Amp and ADC

When interfacing an ADC with an op amp it is imperative to understand the specifications that are important to get the expected performance results. Modern ADC AC specifications such as THD, SNR, settling time and SFDR are critical for filtering, test and measurement, video and reconstruction applications. The high performance op amp's settling time, THD, and noise performance must be better than that of the ADC it is driving to maintain the proper system accuracy with minimal or no error.
Some system applications require low THD, low SFDR and wide dynamic range (SNR), whereas some system applications require high SNR and they may sacrifice THD and SFDR to focus on the noise performance.
Noise is a very important specification for both the op amp and the ADC. There are three main sources of noise that contribute to the overall performance of the ADC: Quantization noise, noise generated by the ADC itself (particularly at higher frequencies) and the noise generated by the application circuit. The impedance of the input source affects the noise performance of the op amp. Theoretically, an ADC's signal to noise ratio (SNR) can be found from the equation:

$$
\mathrm{SNR}(\text { in } \mathrm{dB})=6.02^{*} \mathrm{~N}+1.72
$$

where N is the resolution of the ADC. For example, according to this equation a 12 -bit ADC has an SNR of 74 dB . However, the practical SNR number would be about 72 dB . In order to achieve better SNR, the ADC driver noise should be as small as possible. The LMH6611/LMH6612 have the low voltage noise of only $10 \mathrm{nV} / \sqrt{\mathrm{Hz}}$.
The combined settling time of the op amp and the ADC must be within 1 LSB. The $0.01 \%$ settling time of the LMH6611/ LMH6612 is 100 ns .
The ADC driver's THD should be inherently lower than that of the ADC. The LMH6611/LMH6612 have an SFDR of 96 dBc at $2 \mathrm{~V}_{\mathrm{PP}}$ output and 1 MHz input frequency.
Signal to Noise and Distortion (SINAD) is a parameter which is the combination of the SNR and THD specifications. SINAD is defined as the RMS value of the output signal to the RMS value of all of the other spectral components below half the clock frequency, including harmonics but excluding DC. It can be calculated from SNR and THD according to the equation:

$$
\operatorname{SINAD}=20^{*} \operatorname{LOG} \sqrt{10^{\frac{-\mathrm{SNR}}{10}}+10^{\frac{\mathrm{THD}}{10}}}
$$

Because SINAD compares all undesired frequency components with the input frequency, it is an overall measure of an ADC's dynamic performance. The following sections will discuss the three different ADC driver architectures in detail.

## SINGLE TO SINGLE ADC DRIVER

This architecture has a single-ended input source connected to the input of the op amp and the single-ended output of the op amp is then fed to the single-ended input of the ADC. The low noise of only $10 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and a wide bandwidth of 345 MHz make the LMH6611 an excellent choice for driving the 12-bit ADC121S101 500 KSPS to 1 MSPS ADC, which has a successive approximation architecture with internal sample and hold circuits. Figure 2 shows the schematic of the LMH6611 in a 2 nd order multiple-feedback with gain of -1 (inverting) configuration, driving an ADC121S101. The inverting config-
uration is preferred over the non-inverting configuration, as it offers more linear output response. Table 1 shows the performance data of the LMH6611 combined with the ADC121S101. The ADC driver's cutoff frequency of 500 kHz is found from the equation:

$$
f_{0}=\frac{1}{2 \pi} \times \sqrt{\frac{1}{R_{2} \times R_{5} \times C_{2} \times C_{5}}}
$$

The op amp's gain is set by the equation:

$$
\text { GAIN }=-\frac{R_{2}}{R_{1}}
$$



30033629
FIGURE 4. Single to Single ADC Driver

TABLE 1. Performance of the LMH6611 Combined with the ADC121S101

| Amplifier <br> Output/ADC Input | SINAD | SNR | THD | SFDR | ENOB | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | (dB) | (dB) | (dB) | (dBc) |  |  |
| 4 | 70.2 | 71.6 | -75.7 | 77.6 | 11.4 | ADC121S101 @ $\mathrm{f}=200 \mathrm{kHz}$ |

When the op amp and the ADC are using the same supply, it is important that both devices are well bypassed. A $0.1 \mu \mathrm{~F}$ ceramic capacitor and a $10 \mu \mathrm{~F}$ tantalum capacitor should be located as close as possible to each supply pin. A sample layout is shown in Figure 5. The $0.1 \mu \mathrm{~F}$ capacitors (C13 and C 6 ) and the $10 \mu \mathrm{~F}$ capacitors (C11 and C5) are located very close to the supply pins of the LMH6611 and the ADC121S101.
The following are recommendations for the design of PCB layout in order to obtain the optimum high frequency performance:

- Place ADC and amplifier as close together as possible.
- Put the supply bypassing capacitors as close as possible to the device (<1").
- Utilize surface mount instead of through-hole components and ground and power planes.
- Keep the traces short where possible.
- Use terminated transmission lines for long traces.



## SINGLE-ENDED TO DIFFERENTIAL ADC DRIVER

The single-ended to differential ADC driver in Figure 3 utilizes an LMH6612 dual op amp to buffer a single-ended source to drive an ADC with differential inputs. One of the op amps is configured as a unity gain buffer that drives the inverting (IN-) input of the op amp U2 and non-inverting ( $\mathrm{IN}+$ ) input of the ADC121S625. U2 inverts the input signal and drives the inverting input of the ADC121S625. U2 is configured for a gain of +2 to reduce the noise without sacrificing THD performance. The common mode voltage of 2.5 V is set up at the
non-inverting inputs of both op amps U1 and U2. This configuration produces differential $\pm 2.5 \mathrm{~V}_{\mathrm{PP}}$ output signals, when the single-ended input signal of 0 to $V_{\text {REF }}$ is $A C$ coupled into the non-inverting terminal of the op amp and each non-inverting terminal of the op amp is biased at the mid-scale of 2.5 V . The two output RC anti-aliasing filters are used between both the outputs of U1 and U2 and the input of the ADC121S625 to minimize the effect of undesired high frequency noise coming from the input source. Each RC filter has the cutoff frequency of approximately 22 MHz .


30033680
FIGURE 6. Single-Ended to Differential ADC Driver

The performance of the LMH6612 with the ADC121S625 is shown in Table 2.

TABLE 2. Performance of the LMH6612 Combined with the ADC121S625

| Amplifier <br> Output/ADC Input | SINAD | SNR | THD | SFDR | ENOB | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | (dB) | (dB) | (dB) | (dBc) |  |  |
| 2.5 | 68.8 | 69 | -81.5 | 75.1 | 11.2 | ADC121S625 @ $\mathrm{f}=20 \mathrm{kHz}$ |

DIFFERENTIAL TO DIFFERENTIAL ADC DRIVER
The LMH6612 dual op amp can be configured as a differential to differential ADC driver to buffer a differential source to a differential input ADC as shown in Figure 7. The differential to differential ADC driver can be formed using two single to
single ADC drivers. Each output from these drivers goes to a separate input of the differential ADC. Here, each single to single ADC driver uses the same components and is configured for a gain of -1 (inverting).


FIGURE 7. Differential to Differential ADC Driver

The following table summarizes the performance of the LMH6612 combined with the ADC121S625 at two different frequencies. In order to utilize the full dynamic range of the

ADC, the maximum input of $2.5 \mathrm{~V}_{\mathrm{PP}}$ is applied to the ADC input. Figure 8 shows the FFT plot of the LMH6612 and ADC121S625 combination tested at $\mathrm{f}=20 \mathrm{kHz}$ input frequency.

TABLE 3. Performance of the LMH6612 Combined with the ADC121S625

| Amplifier <br> Output/ADC Input | SINAD | SNR | THD | SFDR | ENOB | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | (dB) | (dB) | (dB) | (dBc) |  |  |
| 2.5 | 72.2 | 72.3 | -87.7 | 92.1 | 11.7 | ADC121S625 @ $\mathrm{f}=20 \mathrm{kHz}$ |
| 2.5 | 72.2 | 72.2 | -87.8 | 90.8 | 11.7 | ADC121S625 @ $\mathrm{f}=200 \mathrm{kHz}$ |



FIGURE 8. The FFT Plot of Differential to Differential ADC Driver

## DC LEVEL SHIFTING

Often a signal must be both amplified and level shifted while using a single supply for the op amp. The circuit in Figure 9 can do both of these tasks. The procedure for specifying the resistor values is as follows.

1. Determine the input voltage.
2. Calculate the input voltage midpoint, $\mathrm{V}_{\text {INMID }}=\mathrm{V}_{\text {INMIN }}+$ $\left(\mathrm{V}_{\text {Inmax }}-\mathrm{V}_{\text {INMII }}\right) / 2$.
3. Determine the output voltage needed.
4. Calculate the output voltage midpoint, $\mathrm{V}_{\text {OUTMID }}=$
$\mathrm{V}_{\text {OUtMIN }}+\left(\mathrm{V}_{\text {OUtmax }}-\mathrm{V}_{\text {OUtmin }}\right) / 2$.
5. Calculate the gain needed, gain $=\left(\mathrm{V}_{\text {OUTMAX }}-\mathrm{V}_{\text {OUTMIN }}\right) /$ ( $\mathrm{V}_{\text {INMAX }}-\mathrm{V}_{\text {INMII }}$ )
6. Calculate the amount the voltage needs to be shifted from input to output, $\Delta \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OUTMID }}-$ gain $\times \mathrm{V}_{\text {INMID }}$.
7. Set the supply voltage to be used.
8. Calculate the noise gain, noise gain $=$ gain $+\Delta \mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{S}}$.
9. Set $R_{F}$.
10. Calculate $R_{1}, R_{1}=R_{F} /$ gain.
11. Calculate $R_{2}, R_{2}=R_{F} /$ (noise gain-gain).
12. Calculate $R_{G}, R_{G}=R_{F} /($ noise gain - 1$)$.

Check that both the $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {OUT }}$ are within the voltage ranges of the LMH6611.

## 4th ORDER MULTIPLE FEEDBACK LOW-PASS FILTER

Figure 10 shows the LMH6612 used as the amplifier in a multiple feedback low pass filter. This filter is set up to have a gain


30033648
FIGURE 9. DC Level Shifting
The following example is for a $\mathrm{V}_{\text {IN }}$ of 0 V to 1 V with a $\mathrm{V}_{\text {OUT }}$ of 2 V to 4 V .

1. $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 1 V
2. $\mathrm{V}_{\text {INMID }}=0 \mathrm{~V}+(1 \mathrm{~V}-0 \mathrm{~V}) / 2=0.5 \mathrm{~V}$
3. $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ to 4 V
4. $\mathrm{V}_{\text {OUTMID }}=2 \mathrm{~V}+(4 \mathrm{~V}-2 \mathrm{~V}) / 2=3 \mathrm{~V}$
5. $\mathrm{Gain}=(4 \mathrm{~V}-2 \mathrm{~V}) /(1 \mathrm{~V}-0 \mathrm{~V})=2$
6. $\Delta \mathrm{V}_{\text {OUT }}=3 \mathrm{~V}-2 \times 0.5 \mathrm{~V}=2$
7. For the example the supply voltage will be +5 V .
8. Noise gain $=2+2 / 5 \mathrm{~V}=2.4$
9. $R_{F}=2 \mathrm{k} \Omega$
10. $R_{1}=2 \mathrm{k} \Omega / 2=1 \mathrm{k} \Omega$
11. $\mathrm{R}_{2}=2 \mathrm{k} \Omega /(2.4-2)=5 \mathrm{k} \Omega$
12. $R_{G}=2 \mathrm{k} \Omega /(2.4-1)=1.43 \mathrm{k} \Omega$
of +1 and a -3 dB point of 1 MHz . Values can be determined by using the WEBENCH ${ }^{\circledR}$ Active Filter Designer found at www.amplifiers.national.com.


30033628
FIGURE 10. $4^{\text {th }}$ Order Multiple Feedback Low-Pass Filter

## CURRENT SENSE AMPLIFIER AND OPTIMIZING ACCURACY IN PRECESION APPLICATIONS

With it's rail-to-rail output capability, low $\mathrm{V}_{\mathrm{OS}}$, and low $\mathrm{I}_{\mathrm{B}}$ the LMH6611 is an ideal choice for a current sense amplifier application. Figure 11 shows the schematic of the LMH6611 set up in a low-side sense configuration which provides a conversion gain of $2 \mathrm{~V} / \mathrm{A}$. Voltage error due to $\mathrm{V}_{\text {Os }}$ can be calculated to be $\mathrm{V}_{\mathrm{OS}} \times\left(1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)$ or $0.6 \mathrm{mV} \times 21=12.6 \mathrm{mV}$. Voltage error due to $\mathrm{I}_{\mathrm{O}}$ is $\mathrm{I}_{\mathrm{O}} \times \mathrm{R}_{\mathrm{F}}$ or $0.5 \mu \mathrm{~A} \times 1 \mathrm{k} \Omega=0.5 \mathrm{mV}$. Hence worst case total voltage error is $12.6 \mathrm{mV}+0.5 \mathrm{mV}$ or 13.1 mV which translates into a current error of $13.1 \mathrm{mV} /(2 \mathrm{~V} /$ A) $=6.55 \mathrm{~mA}$.

This circuit employs DC source resistance matching at the two input terminals in order to minimize the output DC error caused by input bias current. Another technique to reduce output offset in a non-inverting amplifier configuration is to introduce a DC offset current into the inverting input of the amplifier. To ensure minimal impact on frequency response be sure to inject the DC offset current through large resistors. Conversely if optimizing an inverting amplifier configuration simply apply offset adjustment to the non-inverting input.


FIGURE 11. Current Sense Amplifier

## TRANSIMPEDANCE AMPLIFIER

By definition, a photodiode produces either a current or voltage output from exposure to a light source. A Transimpedance Amplifier (TIA) is utilized to convert this low-level current to a usable voltage signal. The TIA often will need to be compensated to insure proper operation.


FIGURE 12. Photodiode Modeled with Capacitance Elements

Figure 12 shows the LMH6611 modeled with photodiode and the internal op amp capacitances. The LMH6611 allows circuit operation of a low intensity light due to its low input bias
current by using larger values of gain $\left(\mathrm{R}_{\mathrm{F}}\right)$. The total capacitance ( $\mathrm{C}_{\mathrm{T}}$ ) on the inverting terminal of the op amp includes the photodiode capacitance ( $\mathrm{C}_{\mathrm{PD}}$ ) and the input capacitance of the op amp ( $\mathrm{C}_{\text {IN }}$ ). This total capacitance ( $\mathrm{C}_{\mathrm{T}}$ ) plays an important role in the stability of the circuit. The noise gain of this circuit determines the stability and is defined by:

$$
\begin{equation*}
N G=\frac{1+s R_{F}\left(C_{T}+C_{F}\right)}{1+s C_{F} R_{F}} \tag{1}
\end{equation*}
$$

$$
\begin{equation*}
\text { Where, } f_{Z} \cong \frac{1}{2 \pi R_{F} C_{T}} \text { and } f_{P}=\frac{1}{2 \pi R_{F} C_{F}} \tag{2}
\end{equation*}
$$



30033665
FIGURE 13. Bode Plot of Noise Gain Intersecting with Op Amp Open Loop Gain

Figure 13 shows the bode plot of the noise gain intersecting the op amp open loop gain. With larger values of gain, $\mathrm{C}_{\mathrm{T}}$ and $R_{F}$ create a zero in the transfer function. At higher frequencies the circuit can become unstable due to excess phase shift around the loop.
A pole at $f_{P}$ in the noise gain function is created by placing a feedback capacitor ( $C_{F}$ ) across $R_{F}$. The noise gain slope is flattened by choosing an appropriate value of $\mathrm{C}_{\mathrm{F}}$ for optimum performance.
Theoretical expressions for calculating the optimum value of $\mathrm{C}_{\mathrm{F}}$ and the expected -3 dB bandwidth are:

$$
\begin{gather*}
C_{F}=\sqrt{\frac{C_{T}}{2 \pi R_{F}(G B W P)}}  \tag{3}\\
f_{-3 \mathrm{~dB}}=\sqrt{\frac{G B W P}{2 \pi R_{F} C_{T}}} \tag{4}
\end{gather*}
$$

Equation 4 indicates that the -3 dB bandwidth of the TIA is inversely proportional to the feedback resistor. Therefore, if the bandwidth is important then the best approach would be to have a moderate transimpedance gain stage followed by a broadband voltage gain stage.
Table 4 shows the measurement results of the LMH6611 with different photodiodes having various capacitances ( $\mathrm{C}_{\mathrm{PD}}$ ) and a feedback resistance $\left(\mathrm{R}_{\mathrm{F}}\right)$ of $1 \mathrm{k} \Omega$.

TABLE 4. TIA (Figure 1) Compensation and Performance Results

| $\mathbf{C}_{\mathbf{P D}}$ | $\mathbf{C}_{\mathbf{T}}$ | $\mathbf{C}_{\mathbf{F C A L}}$ | $\mathbf{C}_{\mathbf{F} \text { USED }}$ | $\mathbf{f}_{-3 \mathrm{~dB} \mathbf{C A L}}$ | $\mathbf{f}_{-3 \mathrm{~dB} \text { MEAS }}$ | Peaking |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $(\mathbf{p F})$ | $\mathbf{( p F})$ | $\mathbf{( p F})$ | $\mathbf{( p F})$ | $\mathbf{( M H z )}$ | $\mathbf{( M H z )}$ | $\mathbf{( d B )}$ |
| 22 | 24 | 5.42 | 5.6 | 29.3 | 27.1 | 0.5 |
| 47 | 49 | 7.75 | 8 | 20.5 | 21 | 0.5 |
| 100 | 102 | 11.15 | 12 | 14.2 | 15.2 | 0.5 |
| 222 | 224 | 20.39 | 18 | 9.6 | 10.7 | 0.5 |
| 330 | 332 | 20.2 | 22 | 7.9 | 9 | 0.8 |

Note:
GBWP $=130 \mathrm{MHz}$
$\mathrm{C}_{\mathrm{T}}=\mathrm{C}_{\mathrm{PD}}+\mathrm{C}_{\mathrm{IN}}$
$\mathrm{C}_{\mathrm{IN}}=2 \mathrm{pF}$
$\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$

Figure 14 shows the frequency response for the various photodiodes in Table 4.


FIGURE 14. Frequency Response for Various Photodiode and Feedback Capacitors

When analyzing the noise at the output of the TIA, it is important to note that the various noise sources (i.e. op amp noise voltage, feedback resistor thermal noise, input noise current, photodiode noise current) do not all operate over the same frequency band. Therefore, when the noise at the output is calculated, this should be taken into account. The op amp noise voltage will be gained up in the region between the noise gain's zero and pole ( $f_{z}$ and $f_{p}$ in Figure 13). The higher the values of $R_{F}$ and $C_{T}$, the sooner the noise gain peaking starts and therefore its contribution to the total output noise will be larger. It is advantageous to minimize $\mathrm{C}_{\text {IN }}$ by proper choice of op amp or by applying a reverse bias across the diode but this will be at the expense of excess dark current and noise.

Physical Dimensions inches (millimeters) unless otherwise noted


For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Products |  | Design Support |  |
| :--- | :--- | :--- | :--- |
| Amplifiers | www.national.com/amplifiers | WEBENCH | www.national.com/webench |
| Audio | www.national.com/audio | Analog University | www.national.com/AU |
| Clock Conditioners | www.national.com/timing | App Notes | www.national.com/appnotes |
| Data Converters | www.national.com/adc | Distributors | www.national.com/contacts |
| Displays | www.national.com/displays | Green Compliance | www.national.com/quality/green |
| Ethernet | www.national.com/ethernet | Packaging | www.national.com/packaging |
| Interface | www.national.com/interface | Quality and Reliability | www.national.com/quality |
| LVDS | www.national.com/lvds | Reference Designs | www.national.com/refdesigns |
| Power Management | www.national.com/power | Feedback | www.national.com/feedback |
| Switching Regulators | www.national.com/switchers |  |  |
| LDOs | www.national.com/ldo |  |  |
| LED Lighting | www.national.com/led |  |  |
| PowerWise | www.national.com/powerwise |  |  |
| Serial Digital Interface (SDI) | www.national.com/sdi |  |  |
| Temperature Sensors | www.national.com/tempsensors |  |  |
| Wireless (PLL/VCO) | www.national.com/wireless |  |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.
TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.
EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.
Copyright® 2007 National Semiconductor Corporation
For the most current product information visit us at www.national.com


## National Semiconductor Europe

 Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support @ nsc.com Deutsch Tel: +49 (0) 6995086208 English Tel: +49 (0) 8702402171 Français Tel: +33 (0) 141918790National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com

National Semiconductor Japan Customer Support Center
Fax: 81-3-5639-7507
Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560

[^0]
[^0]:    www.national.com

