

# HMC468LP3 / 468LP3E





# 1 dB LSB GaAs MMIC 3-BIT DIGITAL POSITIVE CONTROL ATTENUATOR, DC - 6 GHz

### **Typical Applications**

The HMC468LP3 / HMC468LP3E is ideal for:

- Cellular; UMTS/3G Infrastructure
- Fixed Wireless & WLL
- Microwave Radio & VSAT
- Test Equipment

## **Functional Diagram**



#### **Features**

1 dB LSB Steps to 7 dB

High IP3: +50 dBm

± 0.25 dB Typical Bit Error

Single Control Line Per Bit

Single +5V Supply

16 Lead 3x3mm SMT Package: 9mm<sup>2</sup> Included in the HMC-DK004 Designer's Kit

### **General Description**

The HMC468LP3 & HMC468LP3E are broadband 3-bit GaAs IC digital attenuators in low cost leadless surface mount packages. Covering DC to 6.0 GHz, the insertion loss is less than 1 dB typical up to 4 GHz. The attenuator bit values are 1 (LSB), 2 and 4 dB for a total attenuation of 7 dB. Attenuation accuracy is excellent at ±0.4 dB typical step error with an IIP3 of +50 dBm. Three control voltage inputs, toggled between 0 and +5V, are used to select each attenuation state. A single Vdd bias of +5V is required.

## Electrical Specifications, $T_A = +25^{\circ}$ C, With Vdd = +5V & VctI = 0/+5V

| Parameter                                                                                      | Frequency (GHz)                                | Min.                                                                                                        | Тур.              | Max.              | Units          |
|------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------|-------------------|----------------|
| Insertion Loss                                                                                 | DC - 2.5 GHz<br>2.5 - 4.5 GHz<br>4.5 - 6.0 GHz |                                                                                                             | 0.7<br>0.9<br>1.3 | 1.0<br>1.3<br>1.8 | dB<br>dB<br>dB |
| Attenuation Range                                                                              | DC - 6 GHz                                     |                                                                                                             | 7                 |                   | dB             |
| Return Loss (RF1 & RF2, All Atten. States)                                                     | DC - 4 GHz<br>4.0 - 6.0 GHz                    |                                                                                                             | 20<br>15          |                   | dB<br>dB       |
| Attenuation Accuracy:  (Referenced to Insertion Loss)  All State 1 - 4 dB State 5 - 7 dB State | s 2.5 - 6.0 GHz                                | ± 0.2 + 2% of Atten. Setting Max.<br>± 0.3 + 3% of Atten. Setting Max.<br>± 0.4 + 4% of Atten. Setting Max. |                   | dB<br>dB<br>dB    |                |
| Input Power for 0.1 dB Compression                                                             | 0.25 - 6.0 GHz                                 |                                                                                                             | 20                |                   | dBm            |
| Input Third Order Intercept Point<br>(Two-Tone Input Power= 0 dBm Each Tone)                   | 0.25 - 6.0 GHz                                 |                                                                                                             | 50                |                   | dBm            |
| Switching Characteristics                                                                      | DC - 6 GHz                                     |                                                                                                             |                   |                   |                |
| tRISE, tFALL (10/90% RF)<br>tON, tOFF (50% CTL to 10/90% RF)                                   |                                                |                                                                                                             | 110<br>135        |                   | ns<br>ns       |

<sup>\*</sup> Bypass capacitor connecting ACG1, ACG2 & ACG3 to RF ground required per pin description herein.





#### **Insertion Loss**



### Return Loss RF1, RF2

(Only Major States are Shown)



#### **Normalized Attenuation**

(Only Major States are Shown)



#### Bit Error vs. Attenuation State



#### Bit Error vs. Frequency

(Only Major States are Shown)



## Relative Phase vs. Frequency

(Only Major States are Shown)







### Worst Case Step Error Between Successive Attenuation States



#### **Truth Table**

| Control Voltage Input |            |            |                                  |
|-----------------------|------------|------------|----------------------------------|
| V1<br>4 dB            | V2<br>2 dB | V3<br>1 dB | Attenuation Setting<br>RF1 - RF2 |
| High                  | High       | High       | Reference I.L.                   |
| High                  | High       | Low        | 1 dB                             |
| High                  | Low        | High       | 2 dB                             |
| Low                   | High       | High       | 4 dB                             |
| Low                   | Low        | Low        | 7 dB                             |

Any combination of the above states will provide an attenuation approximately equal to the sum of the bits selected.

### Bias Voltage & Current

| Vdd Range= +5.0 Vdc ± 10% |                    |                    |
|---------------------------|--------------------|--------------------|
| Vdd<br>(Vdc)              | ldd (Typ.)<br>(mA) | Idd (Max.)<br>(mA) |
| +5.0                      | 1.05               | 1.8                |

## TTL/CMOS Control Voltages

| State | Bias Condition                |  |
|-------|-------------------------------|--|
| Low   | 0 to 0.8 Vdc @ -5 uA Typ.     |  |
| High  | +2.0 to +5.0 Vdc @ 40 uA Typ. |  |





### **Absolute Maximum Ratings**

| Control Voltage (V1 to V3) | -0.5 Vdc to Vdd +1 Vdc |
|----------------------------|------------------------|
| Bias Voltage (Vdd)         | +7 Vdc                 |
| Storage Temperature        | -65 to +150 °C         |
| Operating Temperature      | -40 to +85 °C          |
| RF Input Power             | +30 dBm                |
| ESD Sensitivity (HBM)      | Class 1A               |



## **Outline Drawing**





#### **BOTTOM VIEW**



#### NOTES:

- 1. LEADFRAME MATERIAL: COPPER ALLOY
- 2. DIMENSIONS ARE IN INCHES [MILLIMETERS]
- 3. LEAD SPACING TOLERANCE IS NON-CUMULATIVE
- 4. PAD BURR LENGTH SHALL BE 0.15mm MAXIMUM. PAD BURR HEIGHT SHALL BE 0.05mm MAXIMUM.
- 5. PACKAGE WARP SHALL NOT EXCEED 0.05mm.
- 6. ALL GROUND LEADS AND GROUND PADDLE MUST BE SOLDERED TO PCB RF GROUND.
- 7. REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED LAND PATTERN.

### Package Information

| Part Number | Package Body Material                              | Lead Finish   | MSL Rating | Package Marking [3] |
|-------------|----------------------------------------------------|---------------|------------|---------------------|
| HMC468LP3   | Low Stress Injection Molded Plastic                | Sn/Pb Solder  | MSL1 [1]   | 468<br>XXXX         |
| HMC468LP3E  | RoHS-compliant Low Stress Injection Molded Plastic | 100% matte Sn | MSL1 [2]   | 468<br>XXXX         |

- [1] Max peak reflow temperature of 235 °C
- [2] Max peak reflow temperature of 260 °C
- [3] 4-Digit lot number XXXX





### **Pin Descriptions**

| Pin Number               | Function    | Description                                                                                                                             | Interface Schematic   |
|--------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 1, 3, 4, 8,<br>9, 10, 12 | N/C         | These pins should be connected to PCB RF ground to maximize performance.                                                                |                       |
| 2, 11                    | RF1, RF2    | This pin is DC coupled and matched to 50 Ohm.<br>Blocking capacitors are required                                                       | (RF1) (RF2)           |
| 13 - 15                  | V1 - V3     | See truth table and control voltage table.                                                                                              | V1 (V2) 0 133K (V3) = |
| 5 - 7                    | ACG1 - ACG3 | External capacitor to ground is required. Select value for lowest frequency of operation. Place capacitor as close to pins as possible. |                       |
| 16                       | Vdd         | Supply Voltage                                                                                                                          |                       |
|                          | GND         | Package bottom has an exposed metal paddle that must be connected to RF/DC ground.                                                      | GND<br>=              |

## **Application Circuit**







#### **Evaluation PCB**



### List of Materials for Evaluation PCB 107302 [1]

| Item    | Description                                  |
|---------|----------------------------------------------|
| J1 - J2 | PCB Mount SMA Connector                      |
| J3 - J7 | DC Pin                                       |
| C1      | 1000 pF Capacitor, 0603 Pkg.                 |
| C2, C3  | 100 pF Capacitor, 0402 Pkg.                  |
| C4      | 3300 pF Capacitor, 0603 Pkg.                 |
| U1      | HMC468LP3 / HMC468LP3E<br>Digital Attenuator |
| PCB [2] | 107300 Evaluation PCB                        |

<sup>[1]</sup> Reference this number when ordering complete evaluation PCB

The circuit board used in the final application should use RF circuit design techniques. Signal lines should have 50 ohm impedance while the package ground leads and exposed paddle should be connected directly to the ground plane similar to that shown. A sufficient number of via holes should be used to connect the top and bottom ground planes. The evaluation circuit board shown is available from Hittite upon request.

<sup>[2]</sup> Circuit Board Material: Rogers 4350