



ClockWorks™ 125MHz/25MHz Ultra-Low Jitter, LVCMOS Frequency Synthesizer

#### **General Description**

The SM802123 is a member of the ClockWorks<sup>™</sup> family of devices from Micrel and provides an extremely low-noise timing solution. It is based upon a unique patented RotaryWave<sup>®</sup> architecture that provides very-low phase noise.

The device operates from a 2.5V or 3.3V power supply and synthesizes 16 LVCMOS output clocks, eight at 125MHz and eight at 25MHz. The SM802123 accepts a 25MHz LVCMOS reference input.

Data sheets and support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

#### **Features**

- Generates eight LVCMOS output clocks at 125MHz and eight LVCMOS output clocks at 25MHz
- 2.5V or 3.3V operating range
- Typical phase jitter @ 125MHz (1.875MHz to 20MHz): 115fs
- Industrial temperature range
- Green, RoHS, and PFOS compliant
- Available in 44-pin 7mm × 7mm QFN package

#### **Applications**

• Gigabit Ethernet – (GbE)



ClockWorks is a trademark of Micrel, Inc RotaryWave is a registered trademark of Multigig, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

## **Ordering Information**

| Part Number   | Marking | Shipping      | Junction Temperature<br>Range <sup>(1)</sup> | Package    |
|---------------|---------|---------------|----------------------------------------------|------------|
| SM802123UMG   | 802123  | Tray          | –40°C to +85°C                               | 44-Pin QFN |
| SM802123UMGTR | 802123  | Tape and Reel | –40°C to +85°C                               | 44-Pin QFN |

Note:

1. Devices are Green, RoHS, and PFOS compliant.

## **Pin Configuration**



**44-Pin QFN** (Top View)

#### **Pin Description**

| Pin Number                           | Pin Name                                        | Pin Type | Pin Level | Pin Function                                                                         |
|--------------------------------------|-------------------------------------------------|----------|-----------|--------------------------------------------------------------------------------------|
| 25, 26<br>28, 29<br>32, 33<br>35, 36 | Q1, Q2<br>Q3, Q4<br>/Q5, /Q6<br>/Q7, /Q8        | O, (DIF) | LVCMOS    | Clock Outputs from Bank 1 (25MHz) .                                                  |
| 41, 42<br>1, 2<br>4, 5<br>7, 8       | Q9, Q10<br>/Q11, /Q12<br>/Q13, /Q14<br>Q15, Q16 | O, (DIF) | LVCMOS    | Clock Outputs from Bank 2 (125MHz).                                                  |
| 31, 37, 38                           | VDDO1                                           | PWR      |           | Power Supply for the Outputs on Bank 1.                                              |
| 43, 44, 16                           | VDDO2                                           | PWR      |           | Power Supply for the Outputs on Bank 2.                                              |
| 24, 39                               | VSSO1                                           | PWR      |           | Power Supply Ground for the Outputs on Bank 1.                                       |
| 3, 6, 40                             | VSSO2                                           | PWR      |           | Power Supply Ground for the Outputs on Bank 2.                                       |
| 11, 14, 18, 19,<br>20, 27, 30, 34    | TEST                                            |          |           | Factory Test Pins. Do not connect anything to these pins.                            |
| 12, 13                               | VDD                                             | PWR      |           | Core Power Supply.                                                                   |
| 10, 21, 23                           | VSS (Exposed Pad)                               | PWR      |           | Core Power Supply Ground. The exposed pad must be connected to the VSS ground plane. |

## Pin Description (Continued)

| Pin Number | Pin Name   | Pin Type | Pin Level | Pin Function                                                                                                             |
|------------|------------|----------|-----------|--------------------------------------------------------------------------------------------------------------------------|
| 17         | REF_IN     | I, (SE)  | LVCMOS    | Reference Clock Input                                                                                                    |
| 9          | PLL_BYPASS | I, (SE)  | LVCMOS    | PLL Bypass, Selects Output Source<br>0 = Normal PLL Operation<br>1 = Output from Input Reference Clock<br>45KΩ Pull-Down |
| 15         | OE1        | I, (SE)  | LVCMOS    | Output Enable, Q1-/Q8 disables to tri-state,<br>0 = Disabled, 1 = Enabled, $45K\Omega$ Pull-Up                           |
| 22         | OE2        | I, (SE)  | LVCMOS    | Output Enable, Q9-Q16 disables to tri-state,<br>0 = Disabled, 1 = Enabled, $45K\Omega$ Pull-Up                           |

## **Truth Table**

| OE1/2 | OUTPUTS   |
|-------|-----------|
| 0     | Tri-State |
| 1     | LVCMOS    |

## Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>DD</sub> , V <sub>DDO1/2</sub> ) | +4.6V           |
|---------------------------------------------------------|-----------------|
| Input Voltage (V <sub>IN</sub> )                        |                 |
| Lead Temperature (soldering, 20s.)                      |                 |
| Case Temperature                                        | 115°C           |
| Storage Temperature (T <sub>s</sub> )                   | –65°C to +150°C |

## **Operating Ratings**<sup>(2)</sup>

| Supply Voltage ( $V_{DD, V_{DDO1/2}}$ ) +2.375V to +3.465V<br>Ambient Temperature ( $T_A$ ) |
|---------------------------------------------------------------------------------------------|
| Junction Thermal Resistance <sup>(3)</sup>                                                  |
| Sunction merma Resistance                                                                   |
| QFN ( $\theta_{JA}$ )                                                                       |
| Still-Air                                                                                   |
| QFN (ψ <sub>JB</sub> )                                                                      |
| Junction-to-Board 8°C/W                                                                     |

## **DC Electrical Characteristics**<sup>(4)</sup>

 $V_{DD}$  =  $V_{DDO1/2}$  = 3.3V  $\pm 5\%$  or 2.5V  $\pm 5\%$ 

$$\label{eq:VDD} \begin{split} V_{DD} &= 3.3V \pm 5\%, \, V_{DDO1/2} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \\ T_A &= -40^\circ C \text{ to } +85^\circ C \end{split}$$

| Symbol                                | Parameter              | Condition                             | Min.  | Тур. | Max.  | Units |
|---------------------------------------|------------------------|---------------------------------------|-------|------|-------|-------|
| V <sub>DD</sub> , V <sub>DDO1/2</sub> | 3.3V Operating Voltage | $V_{DDO1} = V_{DDO2}$                 | 3.135 | 3.3  | 3.465 | V     |
| V DD, V DD01/2                        | 2.5V Operating Voltage | V <sub>DDO1</sub> = V <sub>DDO2</sub> | 2.375 | 2.5  | 2.625 | V     |
| I <sub>DD</sub>                       | Total supply current   | Outputs floating                      |       | 130  | 170   | mA    |

## LVCMOS INPUT (OE1, OE2, PLL\_BYPASS) DC Electrical Characteristics<sup>(4)</sup>

 $V_{DD}$  = 3.3V ±5%, or 2.5V ±5%,  $T_A$  = -40°C to +85°C

| Symbol          | Parameter          | Condition                                      | Min. | Тур. | Max.                  | Units |
|-----------------|--------------------|------------------------------------------------|------|------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                                | 2    |      | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IN</sub> | Input Low Voltage  |                                                | -0.3 |      | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | $V_{DD} = V_{IN} = 3.465V$                     |      |      | 150                   | μA    |
| IIL             | Input Low Current  | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 |      |                       | μA    |

## LVCMOS OUTPUT DC Electrical Characteristics<sup>(4)</sup>

 $V_{DD}$  =  $V_{DDO1/2}$  = 3.3V ±5% or 2.5V ±5%

 $V_{DD}$  = 3.3V ±5%,  $V_{DDO1/2}$  = 3.3V ±5% or 2.5V ±5%

 $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ .  $R_L = 50\Omega$  to  $V_{DDO}/2$ 

| Symbol          | Parameter           | Condition | Min.            | Тур. | Max. | Units |
|-----------------|---------------------|-----------|-----------------|------|------|-------|
| V <sub>OH</sub> | Output High Voltage | Figure 4  | $V_{DDO} - 0.7$ |      |      | V     |
| V <sub>OL</sub> | Output Low Voltage  | Figure 4  |                 |      | 0.6  | V     |

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

- 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.
- 4. The circuit is designed to meet the AC and DC specifications shown in the above table after thermal equilibrium has been established.

## **REF\_IN DC Electrical Characteristics**<sup>(4)</sup>

 $V_{DD}$  = 3.3V ±5%, or 2.5V ±5%, T<sub>A</sub> = -40°C to +85°C

| Symbol          | Parameter          | Condition                 | Min. | Тур. | Max.                  | Units |
|-----------------|--------------------|---------------------------|------|------|-----------------------|-------|
| VIH             | Input High Voltage |                           | 1.1  |      | V <sub>DD</sub> + 0.3 | V     |
| VIL             | Input Low Voltage  |                           | -0.3 |      | 0.6                   | V     |
| l <sub>IN</sub> | Input Current      | $V_{IN} = 0V$ to $V_{DD}$ | -5   |      | 5                     | μA    |

## AC Electrical Characteristics<sup>(4, 5)</sup>

 $V_{DD}$  =  $V_{DDO1/2}$  = 3.3V  $\pm 5\%$  or 2.5V  $\pm 5\%$ 

 $V_{\text{DD}}$  = 3.3V ±5%,  $V_{\text{DDO1/2}}$  = 3.3V ±5% or 2.5V ±5%

 $T_A$  = –40°C to +85°C.  $R_L$  = 500 to  $V_{DDO}/2$ 

| Symbol                         | Parameter                                           | Condition                                                               | Min | Тур | Max | Units |
|--------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|-------|
| Fout                           | Output Frequency                                    | Q1 – /Q8                                                                |     | 25  |     | – MHz |
| FOUT                           | Output Frequency                                    | Q9 – Q16                                                                |     | 125 |     |       |
| T <sub>R</sub> /T <sub>F</sub> | LVCMOS Output Rise/Fall<br>Time                     | 20% – 80%, Fig. 2                                                       | 100 | 200 | 500 | ps    |
| ODC                            | Output Duty Cycle                                   |                                                                         | 45  | 50  | 55  | %     |
| TLOCK                          | PLL Lock Time                                       |                                                                         |     |     | 20  | ms    |
| T(Q)                           | RMS Phase Jitter <sup>(6)</sup><br>(Output = 25MHz) | Integration Range:(12kHz – 5MHz)<br>5MHz limited by phase-noise system. |     | 315 |     | fs    |
| T <sub>jit</sub> (∅)           | RMS Phase Jitter (6)                                | Integration Range:(12kHz – 20MHz)                                       |     | 340 |     | fs    |
|                                | (Output = 125MHz)                                   | Integration Range:(1.875MHz – 20MHz)                                    |     | 115 |     | fs    |
|                                | Spurious Noise Components                           | 25MHz                                                                   |     | -64 |     | dBc   |

Notes:

1. All phase-noise measurements were taken with an Agilent 5052B phase-noise system.

2. REF\_IN driven with a low-noise source ClockWorks<sup>™</sup> SM802001 programmed for a 25MHz CMOS output. Phase noise will track the input phase noise up to about 1MHz offset frequency.

## **Phase Noise Plots**



125MHz LVCMOS Integrated Jitter 12kHz – 20MHz 339fs



125MHz LVCMOS Integrated Jitter 1.875MHz – 20MHz 114fs

## Phase Noise Plots (Continued)



25MHz LVCMOS Integrated Jitter 12kHz – 5MHz 315fs



Input Source (25MHz LVCMOS) Programmed from a Clockworks<sup>™</sup> Part

## Phase Noise Plots (Continued)



125MHz LVCMOS Output Waveform



25MHz LVCMOS Output Waveform



Figure 1. Duty Cycle Tlming









Figure 4. LVCMOS Output Load and Test Circuit

#### **Package Information**



MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability

property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2012 Micrel, Incorporated.

## **Revision Template History**

| Date   | Change Description/Edits by:                                                 | Rev. |
|--------|------------------------------------------------------------------------------|------|
| 8/4/10 | Added new paragraph to disclaimer in boiler plate. Per Colin Sturt. M.Galvan | 14   |

# HBW Datasheet Revision History

#### Part Number:

#### Initial Release Date:

| Rev. | Date | Revisions | Reason | Engineer |
|------|------|-----------|--------|----------|
| Α    |      |           |        |          |
|      |      |           |        |          |
|      |      |           |        |          |
|      |      |           |        |          |
|      |      |           |        |          |
|      |      |           |        |          |
|      |      |           |        |          |
|      |      |           |        |          |
|      |      |           |        |          |