#### Data Sheet 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset #### Features - ANSI X3T11 Fibre Channel Compatible at 1.0625 Gbps - Compliant With FCSI Gigabaud Link Module Specification - On-chip Clock Multiplication Relieves System of High Speed Clock Generation - 20 Bit TTL Compatible Parallel Interface - Serial I/O Function on VSC7115 Transmitter for Class 1 Fibre Channel Switch - High Sensitivity Differential Receiver Suitable For Both Coaxial And Optical Link Applications - Single +3.3V Supply Operation ## General Description The VSC7115/VSC7116 chipset is compatible with the ANSI X3T11 Fibre Channel Standard and the FCSI Gigabaud Link Module specification (FCSI-301-Rev 1.0). It is ideal for building cost effective, very high speed point-to-point communications links. The chipset is designed for 1.0625 Gb/s operation. The VSC7115 accepts 8B/10B encoded TTL input data. Two parallel 10B characters are clocked into the device at 1/20 of the desired baud rate and are serialized for transmission. The VSC7116 accepts differential high speed serial inputs, extracts the clock and retimes the data from the input serial bit stream. The VSC7116 then outputs 20 bit TTL level parallel data. ## Gigabaud Link Module Block Diagram G52093-0 Rev. 2.5 ® VITESSE Semiconductor Corporation Page 1 Data Sheet ## VSC7115 Transmitter Functional Description The VSC7115 is an ANSI X3T11 (FC-PH) compatible Fibre Channel (FC) transmitter designed to work at the FC baud rate of 1.0625 Gb/s. The VSC7115 accepts 8B/10B encoded TTL input data as two parallel 10-bit characters clocked into the device at 1/20 of the desired baud rate. The VSC7115 has an on-chip PLL clock multiplier that uses the 53.125 MHz Transmit Byte Clock (TBC) to generate a 1.0625 GHz bit clock. This PLL requires no external components. Two high speed outputs are provided to facilitate loopback testing and an additional serial bypass path is provided as well. The serial bypass path is intended for use in Class I Fibre Channel switches. See Figure #1 for a block diagram of the VSC7115. Parallel data is latched into the transmitter on the rising edge of TBC. The internally generated 53.125 MHz byte clock is the select line on a 20 to 10 bit mux which selects one of T00:09 or T10:19 to load into the 10 bit serial shift register. The shift register is clocked out to the serial outputs by the bit clock which is 20x the TBC input frequency with T00 clocked out first. Output Enable controls are provided for each of the serial output ports. OE0 controls the primary outputs, TX+ and TX-, while OE1 controls the secondary outputs, TLX+ and TLX-. When an OE control is brought HIGH, it enables the differential output to transmit serial data. When an OE control is brought LOW, the respective output is forced to a logical HIGH state. A logical HIGH on the differential outputs will cause TX- to be LOW and TX+ to be HIGH. The secondary outputs can be used as a local loopback for system testing. The VSC7115 controls the serial input (SI) and serial output (SO) functions defined in the Gigabaud Link Module specification through the TSELEXT signal. When TSELEXT is HIGH, data from the differential serial input, SI, is routed to the primary and loopback serial data outputs TX and TLX respectively and serialized 20-bit parallel data is routed onto the serial output SO+/SO-. When TSELEXT is LOW, the serialized 20-bit data is routed to the TX and TLX outputs and the differential SO output is set to a logical HIGH state. Shown in Table 1 are how the VSC7115 outputs are effected by TSELEXT and OE. A TEST input is provided which replaces the PLL generated bit clock by TBC to facilitate functional testing when asserted HIGH. For normal operation, this input should be pulled LOW. **Table 15: Output Control** | | VSC7115 INPUTS | | | VSC7115 OUTPUTS | | | | |---------|----------------|-----|--------|-----------------|--------|--|--| | TSELEXT | OE1 | OE0 | SO | TLX | TX | | | | 0 | 0 | 0 | HIGH | HIGH | HIGH | | | | 0 | 0 | 1 | HIGH | HIGH | T00:19 | | | | 0 | 1 | 0 | HIGH | T00:19 | HIGH | | | | 0 | 1 | 1 | HIGH | T00:19 | T00:19 | | | | 1 | 0 | 0 | T00:19 | HIGH | HIGH | | | | 1 | 0 | 1 | T00:19 | HIGH | SI | | | | 1 | 1 | 0 | T00:19 | SI | HIGH | | | | 1 | 1 | 1 | T00:19 | SI | SI | | | #### Data Sheet 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset PLL Clk Multiplier F0 = TBC x 20 TBC · Phase Detector 53.125MHz Byte Clock 1.0625 GHz Bit Clock CLK **÷** 20 RST SHIFT REGISTER TEST\_ OE0 TX+/TX-OE1 TLX+/TLX-R0:9 T00:19 R10:19 SI+/SI-SO+/SO-TSELEXT - Figure 15: VSC7115 Transmitter Block Diagram #### **Transmission Character Interface** In Fibre Channel, an encoded byte is 10 bits and is referred to as a transmission character. A Fibre Channel word is 32 bits which is encoded into a transmission word of 40 bits. The 20 bit interface on the VSC7115 corresponds to a half transmission word. The bit ordering and its relationship to Fibre Channel bit position is shown in Figure for the VSC7115. Data Sheet ### VSC7116 Receiver Functional Description The VSC7116 is an ANSI compatible Fibre Channel (FC) receiver designed to work at the FC baud rate of 1.0625 Gb/s. This device is compliant with ANSI X3T11 Fibre Channel Physical Layer (FC-PH, Rev 4.4) receiver specifications. The VSC7116 accepts differential high speed serial inputs, extracts the clock and retimes the data from the input serial bit stream. The VSC7116 has internal PLL-based clock recovery circuitry which requires no external components. The serial input stream is the result of the serialization of 8B/10B encoded data by a FC compatible transmitter or any other source which produces a data stream with a transition density of 40% or greater and has a maximum run length less than 6 bit times. The retimed serial bit stream is converted into a 20 bit parallel output word. Figure 17 shows a block diagram of the VSC7116. Serial data is received on the RX, RLX differential pairs. The PLL clock recovery circuit will lock to the serial data stream if the clock to be recovered is within 1.0% of the internally generated bit rate clock. The recovered byte clock, -RBC, is used to retime the input data stream. The 20 bit wide TTL data output (R00:19) is staggered by 5 bit times to reduce noise caused by simultaneously switching outputs. Refer to Figure 18 for the timing waveform. Staggering the 5 bit time reduces the output noise and meets the GLM receive data valid times. Word synchronization is enabled in the VSC7116 by tying the EN\_CDET pin HIGH or to $V_{DD}$ . When synchronization is enabled, the VSC7116 constantly examines the serial data for the presence of the Fibre Channel negative beginning disparity "Comma" pattern. This pattern is "0011111". The comma pattern is not a normal data character, but the first seven bits of special characters defined specifically for synchronization or testing by Fibre Channel. Improper alignment is defined as any of the following conditions: - 1) The comma sequence is not properly aligned within a the 10-bit transmission character such that R00...R06 does not equal "0011111." - 2) The comma sequence straddles the boundary between two 10 bit transmission characters. When the parallel data alignment changes in response to a comma pattern, some data which would have been presented on the parallel output port will be lost. The detection of the comma is pipelined. Depending on the required new output phase, the sync character itself may be destroyed by the synchronization operation. Nonetheless, data following the sync character will be correctly aligned. Thus if downstream logic requires detection of the sync character (for example, to accomplish ordered set alignment) then more than one sync character must be transmitted in order to guarantee that one will be forwarded out of the VSC7116 uncorrupted. Fibre Channel compliant systems require the receipt of a minimum of three ordered sets called IDLE's for word Page 4 ® VITESSE Semiconductor Corporation #### Data Sheet 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset synchronization. Ordered sets are special Fibre Channel transmission words (40-bits) that have the K28.5 sync character as the first character received. The first of these ordered sets will cause resynchronization in the VSC7116. The subsequent two ordered sets will be correctly aligned when they are received. In systems where synchronization is undesired, a LOW on EN\_CDET will disable the comma detect function, and the data will be unframed. On encountering a comma, a pulse is generated on the COM\_DET output to signal that realignment of the parallel data field may have occurred. The COM\_DET pulse is presented simultaneously with the actual synchronization bit sequence, (which may be corrupted as discussed above,) and has a duration equal to the data. Functional waveforms for synchronization in both modes are given in Figure 18 and Figure 19. Figure 18 shows the case when a comma is detected and no phase adjustment is necessary. It illustrates the position of the COM\_DET pulse in relation to the sync character. Figure 19 shows the case where the K28.5 is detected, but out of alignment and a change in -RBC and the output data is required. Note that the VSC7116 always stretches the -RBC so it will never create a clock sliver on resynchronization. TEST REFCLK-RX1/2 Bit Phase Loop Delay RLX EWRAP CLOCK RECOVERY 1.0625 GHz SR(9:3 SR(9:0) 7 Bit OUTPUT REG OUTPUT REG Comparator CLK **OUTPUT REG ÷**20 R00:09 R10:19 D EN\_CDET COMDET -RBC Figure 17: VSC7116 Receiver Block Diagram G52093-0 Rev. 2.5 ® VITESSE Semiconductor Corporation Page 5 Data Sheet Page 6 ® VITESSE Semiconductor Corporation ### Data Sheet 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset Figure 20: VSC7115 Timing Waveforms Table 16: VSC7115 AC Characteristics | Parameters | Description | Min | Max | Unit | Conditions | |-----------------------|-------------------------------------------------|----------|--------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------| | T <sub>0</sub> | TBC min clock pulsewidth HIGH | 6.0 | _ | ns | Measured 2.0V to 2.0V | | $T_1$ | TBC min clock period LOW | 6.0 | _ | ns | Measured 0.8V to 0.8V | | T <sub>2</sub> | Data setup w.r.t. TBC rising edge | 2.0 | _ | ns | Measured from TBC midpoint to a valid HIGH (2.0V) or valid LOW (0.8V) level. | | T <sub>3</sub> | Data hold w.r.t. TBC rising edge | | | Measured from TBC midpoint to a valid HIGH (2.0V) or valid LOW (0.8V) level. | | | $T_{TCR}, T_{TCF}$ | TBC Rise and Fall Time | 0.5 | 3.2 | ns | 0.6V to 2.2V | | $T_{SDR}$ , $T_{SDF}$ | TX+/TX-/TLX+/TLX-/SO+/SO-<br>Rise and Fall Time | | 300 | ps | 20% to 80%, tested on a sample basis 50Ω load to $V_{DD}$ -2V | | $T_{TBCJ}$ | TBC Jitter (Peak to Peak) | to Peak) | | ps | | | FT | TBC Frequency Tolerance | | <u>±</u> .01 | % | | | $T_{DC}$ | TBC Duty Cycle | | 65 | % | Refer to GLM Duty Cycle Calculation | | | Transmitter | Output J | litter Allo | cation | | | T <sub>RJ</sub> (RMS) | Serial data output random jitter (RMS) | _ | 20 | ps | RMS, tested on a sample basis | | $T_{\mathrm{DJ}}$ | Serial data output deterministic jitter (p-p) | | 100 | ps | Peak to peak, tested on a sample basis | Data Sheet #### **Random Jitter Measurement** Random jitter (RJ) measurements performed according to Fibre Channel 4.1 Annex A, Test Methods, Section A.4.4. Measure standard deviation of all 50% crossing points. Peak to peak RJ is $\pm$ #### **Deterministic Jitter Measurement** Page 8 ® VITESSE Semiconductor Corporation ### Data Sheet 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset Figure 22: VSC7116 AC Timing Waveforms Table 17: VSC7116 AC Characteristics | Parameters | Description Min | | Max | Unit | Conditions | |---------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------| | T <sub>1</sub> | Data valid setup prior to -RBC fall | 2.5 | _ | ns | Measured from -RBC midpoint to a valid HIGH (2.0V) or valid LOW (0.8V). | | $T_2$ | | | Measured from -RBC midpoint to a valid HIGH(2.0V) or valid LOW (0.8V) | | | | $T_{RCR}$ , $T_{RCF}$ | -RBC rise and fall time | 0.7 2.4 ns 0.8V to 2.0V, tested on a sample 10pF load | | 0.8V to 2.0V, tested on a sample basis, 10pF load | | | $T_{DR}$ , $T_{DF}$ | Data output rise and fall time — 4.0 ns 0.8V to 2.0V, tested on a sa 10pF load | | 0.8V to 2.0V, tested on a sample basis, 10pF load | | | | $T_{LOCK}$ | Data acquisition lock time @ 1.0625Gb/s | — 2.4 μs 8B/10B IDLE pattern, tested of sample basis | | 8B/10B IDLE pattern, tested on a sample basis | | | Input Jitter<br>Tolerance | Input data eye opening allocation at receiver input for BER ≤ 1E-12 | | _ | bit<br>time | As specified in Fibre Channel FC-PH standard eye diagram jitter mask. | 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset Data Sheet | Power Supply Voltage, (V <sub>DD</sub> ) | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | PECL DC Input Voltage, (V <sub>INP</sub> ) | | | TTL DC Input Voltage, (V <sub>INT</sub> ) | 0.5V to 6.0V | | DC Voltage Applied to Outputs for High Output State, (V <sub>IN TTL</sub> ) | 0.5V to $V_{DD} + 0.5V$ | | TTL Output Current (I <sub>OUT</sub> ), (DC, Output High) | 50mA | | PECL Output Current, (I <sub>OUT</sub> ), (DC, Output High) | 50mA | | Case Temperature Under Bias, (T <sub>C</sub> ) | 55° to +125°C | | Storage Temperature, (T <sub>STG</sub> ) | 65° to + 150°C | | Maximum Input ESD | | | Recommended Operating Conditions <sup>(2)</sup> | | | Power Supply Voltage, (V <sub>DD</sub> ) | +3.3V ± 5% | | Operating Temperature Range, (T) (3) | 0°C to +110°C | | Notes: | | | <ol> <li>CAUTION: Stresses listed under "Absolute Maximum Ratings" may be applied to a permanent damage. Functionality at or above the values listed is not implied. Expos periods may affect device reliability.</li> </ol> | 8 | | periods may agreet device remaining. | 1.10 0 | 2) Vitesse guarantees the functional and parametric operation of the part under "Recommended Operating Conditions" except where specifically noted in the AC and DC Parametric Tables.3) Lower limit is ambient temperature and upper limit is case temperature. ### Data Sheet 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset Table 18: VSC7115 DC Characteristics (Over recommended operating conditions). | Parameters | Description | Min | Тур | Max | Unit | Conditions | |------------------------|---------------------------------------------------------------------------------------------|------|-----|------|------|-------------------------------------------------------| | V <sub>IH(TTL)</sub> | Input HIGH voltage (TTL) | 2.0 | | 5.5 | V | $I_{IH} \le 6.6 \text{ mA } @ V_{IH} = 5.5 \text{ V}$ | | V <sub>IL(TTL)</sub> | Input LOW voltage (TTL) | 0 | _ | 0.8 | V | _ | | I <sub>IH(TTL)</sub> | Input HIGH current (TTL) | _ | _ | 50 | μΑ | $V_{IN} = 2.4 \text{ V}$ | | I <sub>IL(TTL)</sub> | Input LOW current (TTL) | -500 | _ | -50 | μΑ | $V_{IN} = 0.5 V$ | | $V_{ m DD}$ | Supply voltage | 3.14 | 3.3 | 3.47 | V | $\pm 5\%$ of $V_{DD} = 3.30V$ | | $I_{\mathrm{DD}}$ | Supply current | _ | _ | 350 | mA | Outputs open, $V_{DD} = V_{DD}$ max | | $P_{\mathrm{D}}$ | Power dissipation | _ | 1.0 | 1.2 | W | Outputs open, $V_{DD} = V_{DD}$ max | | $\Delta V_{ m IN(DF)}$ | Serial data differential peak to peak input swing SI+/SI- | 300 | | 2600 | mVpp | AC Coupled Internally biased at V <sub>DD</sub> /2 | | $\Delta V_{ m OUT}$ | TX+/TX-/TLX+/TLX-/SO+/SO-<br>Single-ended output differential<br>peak to peak voltage swing | 1200 | _ | 2200 | mVpp | $50\Omega$ to $V_{DD} - 2.0 \text{ V}$ | Table 19: VSC7116 DC Characteristics (Over recommended operating conditions). | Parameters | Description | Min | Тур | Max | Unit | Conditions | |----------------------|------------------------------------------------------------|-----------|------|------------------|------|-------------------------------------------------------| | V <sub>OH(TTL)</sub> | Output HIGH voltage (TTL) | | | | V | $I_{OH} = -1.2 \text{ mA}$ | | V <sub>OL(TTL)</sub> | Output LOW voltage (TTL) | _ | _ | 0.6 | V | $I_{OL} = +1.2 \text{ mA}$ | | V <sub>IH(TTL)</sub> | Input HIGH voltage (TTL) | 2.0 | _ | 5.5 | V | $I_{IH} \le 6.6 \text{ mA } @ V_{IH} = 5.5 \text{ V}$ | | V <sub>IL(TTL)</sub> | Input LOW voltage (TTL) | 0 | | 0.8 | V | _ | | $I_{\mathrm{IH}}$ | Input HIGH current (TTL) | | | 50 | μA | $V_{IN} = 2.4 V$ | | ${ m I}_{ m IL}$ | Input LOW current (TTL) | -500 | _ | -50 | μA | $V_{IN} = 0.5 V$ | | $V_{ m DD}$ | Supply voltage | 3.14 | 3.3 | 3.47 | V | $\pm 5\%$ of $V_{DD} = 3.30v$ | | $I_{\mathrm{DD}}$ | Supply current | _ | _ | 520 | mA | Outputs open, $V_{DD} = V_{DD}$ max | | $P_{\mathrm{D}}$ | Power dissipation | _ | 1.6 | 1.8 | W | Outputs open, $V_{DD} = V_{DD}$ max | | $V_{\mathrm{IB}}$ | Input Bias Voltage for HS Differential Inputs | 1.63<br>0 | 1.65 | 1.67<br><b>0</b> | V | V <sub>DD</sub> = 3.30V, Measure open input voltage | | $\Delta V_{ m INSI}$ | Serial data differential peak to peak input (RX/RLX) swing | 300 | _ | 3200 | mV | AC coupled<br>Internally biased at V <sub>DD</sub> /2 | Data Sheet Page 12 ® VITESSE Semiconductor Corporation ## Data Sheet 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset #### Table 20: VSC7115 Pin Description | Pin # | Name | Description | | | | |--------------------------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 18, 20, 22, 24,<br>30, 32, 35, 37,<br>43, 49, 19, 21,<br>23, 29, 31, 34,<br>36, 42, 44, 50 | T00:19 | INPUT - TTL Parallel data on the T00:19 bus is clocked in on the rising edge of TBC. Bit T00 corresponding to 8b/10b bit a for the first character is transmitted first. | | | | | 45 | TSELEXT | INPUT - TTL Transmit SELEct EXTernal control. When HIGH, data from the serial inputs SI+, SI- is multiplexed onto the primary outputs TX and TLX, and serialized data from T00:19 is gated onto SO+, SO When LOW, SO+ is driven HIGH and SO- is driven LOW, and TX and TLX transmit the serialized data. | | | | | 8 | TEST | INPUT - TTL When HIGH, this pin puts the transmitter in test mode for factory testing. In this mode, T is used to serialize 20 bit input data, and the internal PLL/VCO are bypassed. In normal mode this test pin is low. | | | | | 11, 9 | SO+, SO- | OUTPUTS - Differential (PECL Levels Referenced to 3.3V) High speed serial outputs. When TSELEXT is high, these pins carry the serialized T00:19 data. When TSELEXT is low, these pins are gated to a valid high logic level. AC coupling recommended. | | | | | 14, 16 | SI+, SI- | INPUTS - Differential (Biased at VDD/2) High speed serial inputs. When TSELEXT is HIGH, this data is muxed onto the TX and TLX outputs. | | | | | 47, 48 | OE0, OE1 | INPUT - TTL Output Enable inputs. When OE0 is high, it enables the primary outputs TX+, TX In test mode, when OE0 is low it is mapped to a reset for internal registers. When OE1 is high it enables the loopback outputs of TLX+, TLX | | | | | 46 | ТВС | TRANSMIT BYTE CLOCK INPUT - TTL Reference Clock for the PLL clock multiplier, nominally at 53.125 MHz. Parallel data on T00:19 is latched in on the rising edge of TBC. The rising edge is also used to phase lock the internal VCO clock. | | | | | 1, 3 | TLX+,<br>TLX- | OUTPUTS - DIFFERENTIAL (Biased at VDD-1.32V) Transmitter loop back outputs, enabled when OE1 is high, otherwise driven to a valid high logic level. Logic high is TLX+ = high and TLX- = low. AC coupled is required when tying TX to TLX. | | | | | 7, 5 | TX+, TX- | OUTPUTS - DIFFERENTIAL (Biased at VDD-1.32V) Primary transmitter outputs. These outputs carry the serialized data in the normal mode of operation. Enabled when OE0 is high. When OE0 is low, TX+ and TX- are disabled and driven to a valid high logic level. Logic high is TX+ = high and TX- = low. When TSELEXT is high, these outputs carry serial data from the SO+, SO- lines. AC coupling recommended | | | | | 17, 28, 51 | VDDD | Digital Power Supply | | | | | 4, 12, 13, 15, 25,<br>26, 27, 39, 40,<br>41, 52 | VSSD | Digital Ground | | | | | 2, 6, 10 | VDDP | PECL Power Supply | | | | | 38 | VDDA | Analog Power Supply | | | | | 33 | VSSA | Analog Ground | | | | G52093-0 Rev. 2.5 ® VITESSE Semiconductor Corporation Data Sheet ### Table 21: VSC7116 Pin Description | Pin # | Name | Description | |--------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15, 25, 28,<br>30, 35, 37,<br>41, 44, 48,<br>50, 16, 26,<br>29, 31, 36,<br>38, 42, 45,<br>49, 51 | R00:19 | OUTPUTS - TTL R0 is the first bit received on the serial data stream. The data bus R00:19 meets a setup and hold time specification with respect to the falling edge of the recovered clock -RBC. To minimize bounce due to SSO noise, bits R00:09 are clocked out 5 bit periods earlier than bits R10:19. | | 18 | REFCLK | INPUT - TTL REFerence Clock for the PLL clock multiplier, nominally at 53.125 MHz. The PLL will lock if the incoming serial baud rate is $\pm 1.0\%$ of 20X the REFCLK. For GLM applications this input will be tied to the system supplied TBC. | | 17 | EWRAP | INPUT - TTL Loopback Enable, Electrical WRAP enable. When HIGH this pin selects the loopback serial inputs RLX for serial to parallel conversion. When low, the RX inputs are selected. | | 22 | -RBC | OUTPUT - TTL Recovered byte clock, nominally at 53 MHz, supplied to strobe the parallel output data. On recognizing a +comma sync character in the serial data stream, -RBC is stretched, if necessary, to re-sync, and outputs the sync character on bits R00:06. The recovered clock is always extended, never truncated when resynchronization occurs | | 14 | COMDET | OUTPUT - TTL Upon detection of a positive comma (0011111) this output goes high for one -RBC period if EN_CDET is HIGH. This output meets the same setup and hold time specified for the R00:19 parallel data outputs with respect to the falling edge of -RBC. | | 12, 10 | RLX+,<br>RLX- | INPUT - DIFFERENTIAL (Biased at VDD/2) Serial loopback data inputs. AC coupling recommended | | 3, 4 | RX+, RX- | INPUT - DIFFERENTIAL (Biased at VDD/2) Received serial data inputs, AC coupling recommended. | | 2 | EN_CDET | INPUT - TTL ENable Comma DETect. When pulled high, enables word synchronization. Word synchronization occurs when the VSC7116 detects a positive comma (0011111) in the serial data stream. In systems where the word synchronization is undesired, a low on the EN_CDET input disables the synchronization function and the data will be "un-framed". | | 5 | TEST | INPUT - TTL When high, this pin puts the 7116 in test mode. REFCLK replaces the internal bitclk for factory testing. Normally LOW. | | 11, 23, 24, 39 | VDDD | Digital Power Supply | | 9, 13, 43 | VSSD | Digital Ground | | 19, 21, 32,<br>34, 46, 47 | VDDT | TTL Power Supply | | 1, 20, 27,33,<br>40, 52 | VSST | TTL Ground | | 6, 7 | VDDA | Analog Power Supply | | 8 | VSSA | Analog Ground | Page 14 ® VITESSE Semiconductor Corporation ### Data Sheet 1.0625 Gbit/sec Fibre Channel Transmitter/Receiver Chipset G52093-0 Rev. 2.5 ® VITESSE Semiconductor Corporation Page 15 Data Sheet ## Ordering Information The order number for this product is formed by a combination of the device number and package type. #### **Notice** Vitesse Semiconductor Corporation reserves the right to make changes in its products specifications or other information at any time without prior notice. Therefore, the reader is cautioned to confirm that this datasheet is current prior to placing any orders. The company assumes no responsibility for any circuitry described other than circuitry entirely embodied in a Vitesse product. #### Warning Vitesse Semiconductor Corporation's product are not intended for use in life support appliances, devices or systems. Use of a Vitesse product in such applications without the written consent is prohibited. Page 16 ® VITESSE Semiconductor Corporation