Octal ARINC 429 Receivers with Label Recognition and SPI Interface November, 2009 ### **GENERAL DESCRIPTION** The HI-359x family from Holt Integrated Circuits are silicon gate CMOS ICs for interfacing up to eight ARINC 429 receive buses to a high-speed Serial Peripheral Interface (SPI) enabled microcontroller. Each receiver has user-programmable label recognition for up to 16 labels, a four-word data buffer (FIFO), and an on-chip analog line receiver. Receive FIFO status can be monitored using the programmable external interrupt pins. or by polling the status register. Other features include the ability to switch the bit-signifiance of the ARINC 429 label and to recognize the 32<sup>nd</sup> received ARINC bit as either data or a parity flag. Some versions provide a digital transmit channel which can be utilized with an external line driver such as HI-8570 to relay information from multiple sources, for example sensors, to a single collection point such as a flight computer and can also be configured as a loopback test register for each receive channel. Versions are also available with different input resistance values to provide flexibility when using external lightning protection circuitry. The SPI and all control signals are CMOS and TTL compatible and support 3.3V or 5V operation. The HI-3596 and HI-3598 are full featured parts. The HI-3597 and HI-3599 give the user the option of utilizing a smaller 24-pin SOIC package with very little trade off in features. In this case, a global interrupt flag is provided instead of individual external FIFO interrupt pins. The HI-3597 is identical to the HI-3599 except that it offers the digital transmit feature and seven receive channels. #### **FEATURES** - · ARINC 429 compliant - Up to 8 independent receive channels - Digital transmit channel (except HI-3599) - 3.3V or 5.0V logic supply operation - On-chip analog line receivers connect directly to ARINC 429 bus - Programmable label recognition for 16 labels per channel - · Independent data rate selection for each receiver - · Four-wire SPI interface - Label bit-order control - 32<sup>nd</sup> bit can be data or parity - · Low Power - Industrial & extended temperature ranges # **PIN CONFIGURATION (TOP VIEW)** HI-3598 Full function, full pin-out version 52 - Pin Plastic Quad Flat Pack (PQFP) HI-3597 minimum footprint, reduced pin-out version 24 - Pin Plastic Small Outline package (SOIC) (See page 13 for additional package pin configurations) ## **BLOCK DIAGRAMS** Figure 1. Block Diagrams # **PIN DESCRIPTIONS** Table 1. Pin Descriptions | Pin | Function | Description | 3596 | 3597 | 3598 | 3599 | |----------------------|----------------|---------------------------------------------------------------------------------------------------------------|------|------|------|------| | VDD | POWER | 3.3V or 5.0V power supply | | Х | Х | Х | | GND | POWER | Chip 0V supply | Х | Х | Х | Х | | <u>cs</u> | INPUT | Chip select. Data is shifted into SI and out of SO when CS is low | Х | Х | х | х | | SCK | INPUT | SPI Clock. Data is shifted into or out of the SPI interface using SCK | Х | Х | х | х | | SI | INPUT | SPI interface serial data input | Х | Х | Х | Х | | SO | OUTPUT | SPI interface serial data output | Х | Х | Х | Х | | ACLK | INPUT | Master 1 MHz timing reference for the ARINC 429 receiver and transmitter | Х | Х | х | х | | RIN1A* - RIN8A | ARINC<br>INPUT | ARINC receiver positive input. Direct connection to ARINC 429 bus | | Std | х | Std | | RIN1B* - RIN8B | ARINC<br>INPUT | ARINC receiver negative input. Direct connection to ARINC 429 bus | | Std | х | Std | | RIN1A-40* - RIN8A-40 | ARINC<br>INPUT | Alternate ARINC receiver positive input. Requires external $40 \text{K}\Omega$ resistor | | -40 | х | -40 | | RIN1B-40* - RIN8B-40 | ARINC<br>INPUT | Alternate ARINC receiver negative input. Requires external 40KΩ resistor | | -40 | Х | -40 | | FLAG1 - FLAG8 | OUTPUT | Goes high when ARINC 429 receiver FIFO is not empty (CR1=0), or full (CR1=1) | | - | х | - | | FLAG | OUTPUT | Logical OR of FLAG1 through FLAG8 | | Х | Х | Х | | TX1 | OUTPUT | ARINC 429 test word ONE state serial output pin | | Х | Х | - | | TX0 | OUTPUT | ARINC 429 test word ZERO state serial output pin | | Х | Х | - | | MR | INPUT | Hardware active high Master Reset. Clears all receivers and FIFOs. Does not affect Control Register contents. | Х | - | Х | - | <sup>\*</sup> NOTE: RIN1A & RIN1B are not available on HI-3597 #### **INSTRUCTIONS** Instruction op codes are used to read, write and configure the HI-359x devices. The instruction format is illustrated in Figure 2. When $\overline{\text{CS}}$ goes low, the next 8 clocks at the SCK pin shift an instruction op code into the decoder, starting with the first rising edge. The op code is fed into the SI pin, most significant bit first. For write instructions, the most significant bit of the data word must immediately follow the instruction op code and is clocked into its register on the next rising SCK edge. Data word length varies depending on word type written: 16-bit Control Register writes, 32-bit transmit register writes or 128-bit writes to a channel's label-matching enable/disable memory. For read instructions, the most significant bit of the requested data word appears at the SO pin after the last op code bit is clocked into the decoder, at the next falling SCK edge. As in write instructions, the data field bit-length varies with read instruction type. Channel-specific instructions use the upper four bits to specify an ARINC 429 receiver channel, 1-8 hex. The lower four bits specify the op code, described in Table 2. The four channel assignment bits are "don't care" for instructions that are not channel-specific, such as Master Reset. Figure 2. SPI Instruction Format | | _ | | | | |---------|------|--------|--------|---------| | Table 1 | 2 04 | ofined | Inetri | ıctione | | ARINC<br>Channel | OP CODE<br>Hex | DATA<br>FIELD | Description | |------------------|----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X | 0h | None | Instruction not implemented. No operation. | | 1h - 8h | 1h | 128 bits | Load label values to label memory. The data field consists of 16, 8-bit labels. If fewer than 16 labels are needed for the application, the memory must be padded with redundant (duplicate) label values. | | 1h - 8h | 2h | 128 bits | Read the contents of the label memory for this channel. | | 1h - 8h | 3h | 32 bits | Read an ARINC word from the receive FIFO for this channel. If the FIFO is empty all zeros will be read. | | 1h - 8h | 4h | 16 bits | Load the specified channel's Control Register and clear that channel's FIFO. | | 1h - 8h | 5h | 16 bits | Read the specified channel's Control Register. | | Х | 6h | 16 bits | Read the Status Register. | | Х | 7h | None | Master Reset (All channels). | | Х | 8h | 32 bits | Load the Transmit Register (High-speed data rate). This can also be used as a test word for each receiver (Loopback self-test). | | Х | 9h | 32 bits | Load the Transmit Register (Low-speed data rate). This can also be used as a test word for each receiver (Loopback self-test). | | Х | Ah - Fh | None | Instruction not implemented. No operation. | ### **FUNCTIONAL DESCRIPTION** ## **Control Word Register** Each HI-359x receive channel is assigned a 16-bit Control Register which configures that receiver. Control Register bits CR15 - CR0 are loaded from a 16-bit data value appended to SPI instruction n4 hex, where "n" is the channel number 1-8 hex. Writing to the Control Register also clears the data FIFO for that channel. The Control Register contents may be read using SPI instruction n5 hex. Table 3 summarizes the Control Register bits functions. Table 3. Control Register Bits Functions | CR Bit | Function | State | Description | |-----------------------------|--------------------------|-------|----------------------------------------------------------------------------------------------------------| | CR0 | Receiver<br>Data Rate | 0 | Data rate = ACLK/10 (ARINC 429<br>High-Speed) | | (LSB) | Select | 1 | Data rate = ACLK/80 (ARINC 429<br>Low-Speed) | | CR1 | RFLAG | 0 | FLAG goes high when receive FIFO is not empty (Contains at least one word) | | CKI | Definition | 1 | FLAG goes high when receive FIFO is full | | CR2 | Enable<br>Label | 0 | Label recognition disabled | | CRZ | Recognition | 1 | Label recognition enabled | | | | 0 | Normal Operation | | CR3 | Reset<br>Receiver | 1 | Reset this receiver (Clear receiver logic and FIFO). The receive channel is disabled if CR3 is left high | | CR4 | Receiver<br>Parity Check | 0 | Receiver parity check disabled | | CR4 | Enable | 1 | Receiver odd parity check enabled | | CR5 | Self-Test | 0 | Receiver's inputs are connected to the Transmit Register serial data output. | | | (Loopback) | 1 | Normal operation | | | Receiver | 0 | Receiver Decoder Disabled | | CR6 | Decoder | 1 | ARINC bits 10 and 9 must match CR7 and CR8 | | CR7 | - | - | If receiver decoder is enabled, the ARINC bit 10 must match this bit | | CR8 | - | - | If receiver decoder is enabled, the ARINC bit 9 must match this bit | | | ARINC | 0 | Label bit order reversed (See Table 5) | | CR9 | CR9 Label Bit<br>Order | | Label bit order same as received (See Table 5) | | CR10<br>to<br>CR15<br>(MSB) | Not Used | Х | Control register read returns "0" for these bits | ### **Status Register** The HI-359x devices have a single 16-bit Status Register which is read to determine status for the eight received data FIFOs. The Status Register is read using SPI instruction n6 hex. Table 4 summarizes the Status Register bits functions. Table 4. Status Register Bits Functions | CR Bit | Function | State | Description | |------------------|----------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | SR0<br>(LSB) | | | Receiver 1 FIFO contains valid data.<br>Resets to Zero when all data has been<br>read. FLAG pin reflects the state of<br>this bit when CR1="0" | | | | 1 | Receiver 1 FIFO is empty | | SR1 | Receiver 2 | 0 | Receiver 2 FIFO contains valid data. | | SKI | FIFO Empty | 1 | Receiver 2 FIFO is empty | | SR2<br>to<br>SR6 | Receiver 3<br>to<br>Receiver 7<br>FIFO Empty | : : : : : : : : : : : : : : : : : : : : | : | | SR7 | Receiver 8 | 0 | Receiver 8 FIFO contains valid data. | | JIV! | FIFO Empty | 1 | Receiver 8 FIFO is empty | | SR8 | Receiver 1 | 0 | Receiver 1 FIFO not full. FLAG pin reflects the state of this bit when CR1="1" | | SKO | FIFO Full | 1 | Receiver 1 FIFO full. To avoid data loss, the FIFO must be read within one ARINC word period. | | SR9 | Receiver 2 | 0 | Receiver 2 FIFO not full. | | SINS | FIFO Full | 1 | Receiver 2 FIFO full. | | SR10 | Receiver 3 | : | : | | to<br>SR14 | Receiver 7<br>FIFO Full | : | : | | SR15 | Receiver 8 | 0 | Receiver 8 FIFO not full. | | (MSB) | FIFO Full | 1 | Receiver 8 FIFO full. | #### **ARINC 429 Data Format** Control Register bit CR9 controls how individual bits in the received ARINC word are mapped to the HI-359x SPI data word during data read operations. Table 5 describes this mapping. Table 5. SPI / ARINC bit-mapping | | | SP | I / A | RIN | C bit | -ma <sub>l</sub> | ppin | g | | | | | |-----------|--------|---------|-------|-----|-------------|------------------|-------|-------|-------|-------|-------|-------------| | SPI Order | 1 | 2 - 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | | ARINC bit | 32 | 31 - 11 | 10 | 9 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | CR11 = 0 | Parity | Data | SDI | SDI | Label (MSB) | Label (LSB) | | ARINC bit | 32 | 31 - 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | CR11 = 1 | Parity | Data | SDI | SDI | Label (LSB) | Label (MSB) | #### **ARINC 429 Receiver** #### **ARINC Bus Interface** Figure 3 shows the input circuit for each on-chip ARINC 429 line receiver. The ARINC 429 specification requires detection levels summarized in Table 6. Table 6. ARINC 429 Detection Levels | STATE | DIFFERENTIAL VOLTAGE | | | | |-------|--------------------------|--|--|--| | ONE | +6.5 Volts to +13 Volts | | | | | NULL | +2.5 Volts to -2.5 Volts | | | | | ZERO | -6.5 Volts to -13 Volts | | | | Figure 3. ARINC Receiver Input The HI-359x family guarantees recognition of these levels with a common mode Voltage with respect to GND less than ±30V for the worst case condition (3.15V supply and 13V signal level). The tolerances in the design guarantee detection of the above levels, so the actual acceptance ranges are slightly larger. If the ARINC signal is out of the actual acceptance ranges, including the nulls, the chip rejects the data. #### **Receiver Logic Operation** Figure 4 is a block diagram showing the logic for each receiver. #### **Bit Timing** The ARINC 429 specification defines timing tolerances for received data according to Table 7. Table 7. ARINC 429 Receiver Timing Tolerances | | HIGH SPEED | LOW SPEED | |-----------------|--------------|----------------| | Bit Rate | 100Kbps ± 1% | 12K - 14.5Kbps | | Pulse Rise Time | 1.5 ± 0.5µs | 10 ± 5µs | | Pulse Fall Time | 1.5 ± 0.5µs | 10 ± 5µs | | Pulse Width | 5µs ± 5% | 34.5 to 41.7µs | Figure 4. Receiver Block Diagram The HI-359x family accept signals within these tolerances and rejects signals outside these tolerances. Receiver logic achieves this as described below: - An accurate 1MHz clock source is required to validate the receive signal timing. Less than 0.1% error is recommended. - 2. The receiver uses three separate 10-bit sampling shift registers for Ones detection, Zeros detection and Null detection. When the input signal is within the differential voltage range for any shift register's state (One Zero or Null) sampling clocks a high bit into that register. When the receive signal is outside the differential voltage range defined for any shift register, a low bit is clocked. Only one shift register can clock a high bit for any given sample. All three registers clock low bits if the differential input voltage is between defined state voltage bands. Valid data bits require at least three consecutive One or Zero samples (three high bits) in the upper half of the Ones or Zeros sampling shift register, and at least three consecutive Null samples (three high bits) in the lower half of the Null sampling shift register within the data bit interval. A word gap Null requires at least three consecutive Null samples (three high bits) in the upper half of the Null sampling shift register and at least three consecutive Null samples (three high bits) in the lower half of the Null sampling shift register. This guarantees the minimum pulse width. To validate the receive data bit rate, each bit must follow its preceding bit by not less than 8 samples and not more than 12 samples. With exactly 1MHz input clock frequency, the acceptable data bit rates are shown in Table 8. Table 8. Acceptable Data Bit Rates at 1MHz Input Clock Frequency | | HIGH SPEED | LOW SPEED | |-------------------|------------|-----------| | Data Bit Rate Min | 83Kbps | 10.4Kbps | | Data Bit Rate Max | 125Kbps | 15.6Kbps | 4. Following the last data bit of a valid reception, the Word Gap timer samples the Null shift register every 10 input clocks (every 80 clocks for low speed). If a Null is present, the Word Gap counter is incremented. A Word Gap count of 3 enables the next reception. #### **Receiver Parity** If enabled by setting Control Register CR4 bit to "1", the receiver parity circuit counts Ones received, including the parity bit. If the result is odd, then a "0" appears in the $32^{nd}$ bit. Setting Control Register CR4 bit to "0" disables parity checking and all 32 bits are treated as data. #### **Retrieving Data** Once 32 valid bits are recognized, the receiver logic generates an End of Sequence (EOS). Depending on the state of Control Register bits CR2, CR6, CR7 and CR8, the received 32-bit ARINC word is then checked for correct decoding and label match before it is loaded into the 4 x 32 Receive FIFO. ARINC words that do not match required 9th and 10th ARINC bit and do not have a label match are ignored and are not loaded into the Receive FIFO. Table 9 describes this operation. Table 9. FIFO Loading Control | CR2 | ARINC word<br>matches<br>Enabled<br>label | CR6 | ARINC word<br>bits 10, 9<br>match CR7, 8 | FIFO | |-----|-------------------------------------------|-----|------------------------------------------|-------------| | 0 | Х | 0 | Х | Load FIFO | | 1 | No | 0 | Х | Ignore Data | | 1 | Yes | 0 | Х | Load FIFO | | 0 | Х | 1 | No | Ignore Data | | 0 | Х | 1 | Yes | Load FIFO | | 1 | Yes | 1 | No | Ignore Data | | 1 | No | 1 | Yes | Ignore Data | | 1 | No | 1 | No | Ignore Data | | 1 | Yes | 1 | Yes | Load FIFO | Once a valid ARINC word is loaded into the FIFO, the EOS signal clocks the Data Ready flip-flop to a "1", and the corresponding channel's Status Register FIFO Empty bit (SR0- SR7) goes to a "0". The channel's Empty bit remains low until the corresponding Receive FIFO is empty. Each received ARINC word is retrieved via the SPI interface using SPI instruction n3 hex where "n" is the channel number 1-8 hex. Up to 4 ARINC words may be held in each channel's Receive FIFO. The Status Register FIFO Full bit (SR8 - SR15) goes high when the corresponding channel's Receive FIFO is full. Failure to offload a full Receive FIFO causes additional received valid ARINC words to overwrite the last received word. #### Label Recognition The user loads the 16 byte label look-up table to specify which 8-bit incoming ARINC labels are captured by the receiver, and which are discarded. If fewer than 16 labels are required, spare label memory locations must be filled with duplicate copies of any valid label. After the look-up table is initialized, set channel Control Register bit CR2 to enable label recognition for that channel. If label recognition is enabled, the receiver compares the label in each new ARINC word against the channel's stored label look-up table. If a label match is found, the received word is processed. If no match occurs, the new ARINC word is discarded and no indicators of received ARINC data are presented. Note that 00 hex is treated in the same way as any other label value. Label memory bit significance is not changed by the status of Control Register bit CR9. The most significant label bit is always compared to the first (MSB) bit of each SPI 8-bit data field from SPI instruction n1 hex, where "n" is the channel number 1-8 hex. If a channel Control Register CR2 bit equals "0," the corresponding receiver recognizes all label values as valid, as shown in Table 9. #### **Reading the Label Memory** The contents of each channel's Label Memory may be read via the SPI interface using instruction n2 hex where "n" equals the channel number 1-8 hex, as described in Table 2. ### **Digital Transmit Function** The Transmit Register can be used as a digital transmitter by connecting the TX1 and TX0 pins to an external ARINC 429 line driver such as the HI-8570 or HI-8571 (except HI-3599). #### **Loopback Self-Test** The HI-359x devices may use the Transmit Register to execute user-defined self-test sequences (loopback test) for each receiver. This feature may be individually enabled for each receiver by resetting Control Register CR5 bit to "0". A 32-bit test word is loaded to the Transmit Register using SPI instructions n8 hex (for ARINC 429 high-speed data rate) or n9 hex (for ARINC 429 low speed). Upon completion of the instruction, the word is shifted out of the register and routed to all receivers. If self-test mode is enabled and the receive channel is set to the correct speed, each channel will receive the test word as if it came from an external ARINC 429 bus. If loopback is not enabled, the channel ignores the self-test word and continues to respond to the external ARINC 429 bus (Note: In the case of HI-3597, RIN1A and RIN1B pins are not available). In all cases, the serial test word may be observed at the TX1 and TX0 pins (except HI-3599), as shown in Table 10. **NOTE:** The first bit shifted into the Self Test register will be the first bit sent to the receivers and the TX1 and TX0 pins. In ARINC 429 protocol, this bit is the LSB. Table 10. Test Outputs | TX1 | TX0 | ARINC 429 State | |-----|-----|-----------------| | 0 | 0 | NULL | | 1 | 0 | ONE | | 0 | 1 | ZERO | #### **Line Receiver Input Pins** The HI-3598 has two sets of Line Receiver input pins, RINA/B and RINA/B-40. Only one pair may be used to connect to the ARINC 429 bus. THE RINA/B pins may be connected directly to the ARINC 429 bus. The RINA/B-40 pins require an external 40K $\Omega$ resistor to be added in series with each ARINC input without affecting the ARINC input thresholds. This option is especially useful in applications where lightning protection circuitry is also required. When using the RINA/B-40 pins, each side of the ARINC bus must be connected through a 40K $\Omega$ series resistor in order for the chip to detect the correct ARINC levels. The typical 10V differential signal is translated and input to a window comparator and latch. The comparator levels are set so that with the external 40K $\Omega$ resistors, they are just below the standard 6.5V minimum ARINC data threshold and just above the standard 2.5V maximum ARINC null threshold. When using HI-3596, HI-3597 or HI-3599, only one set of ARINC 429 receive inputs are provided for each channel. The standard HI-3596, HI-3597 and HI-3599 use the direct-connection RINA / RINB pins. The HI-3596-40, HI-3597-40 and HI-3599-40 devices use the RINA-40 / RINB-40 pins and require external $40 \mathrm{K}\Omega$ series resistors. See the Ordering Information table for complete part number options. Please refer to the Holt AN-300 Application Note for additional information and recommendations on lightning protection of Holt line drivers and line receivers. ## Master Reset (MR) Assertion of Master Reset (MR) causes immediate termination of data reception. The eight Receive FIFOs are cleared. Status Register FIFO flags and FIFO status output signals are also cleared. Master Reset does not affect the eight channel Control Registers. Master Reset may be asserted using the MR input pin (HI-3596 and HI-3598 only) or by executing SPI instruction n7 hex. An individual receive channel can be reset by setting its corresponding Control Register CR3 bit to "1". This clears the channel's receiver logic and Receive FIFO and disables the receiver until CR3 is reset to "0". For applications requiring less than eight channels, unused receivers should be held in reset by setting the corresponding Control Register CR3 bits. # **TIMING DIAGRAMS** Figure 5. Timing Diagrams # **ABSOLUTE MAXIMUM RATINGS** | Supply Voltages V <sub>DD</sub> 0.3 to +7.0V | Power dissipation at 25°C Plastic Quad Flat Pack 1.5 W, derate 10mW/°C | |-------------------------------------------------------|------------------------------------------------------------------------| | Voltage at pins RIN1A, RIN1B, RIN2A, RIN2B29V to +29V | DC Current Drain per pin | | Voltage at any other pin0.3V to V <sub>DD</sub> +0.3V | Storage Temperature Range65°C to +150°C | | Solder temperature (Leads) | 0 | **NOTE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** Table 11. DC Electrical Characteristics $V_{\rm DD}$ = 3.3V or 5.0V, GND = 0V, $T_{\rm A}$ = Operating Temperature Range (unless otherwise stated) | Parameters | | | Test Conditions | | I I in it | | | | |-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------|--------------------------|--------------------|--------------------------|----------------|--| | | | | | Min | Тур | Max | Unit | | | ARINC INPUTS - Pins | ARINC INPUTS - Pins RINA, RINB, RINA-40 (with external 40KΩ), RINB-40 (with external 40KΩ) | | | | | | | | | Differential Input Voltage<br>(RIN1A to RIN1B, RIN2A<br>to RIN2B, etc.) | ONE<br>ZERO<br>NULL | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>NUL</sub> | Common mode voltages<br>less than ±30V with<br>respect to GND | 6.5<br>-13.0<br>-2.5 | 10.0<br>-10.0<br>0 | 13.0<br>-6.5<br>2.5 | V<br>V<br>V | | | Input Resistance | Differential<br>To GND<br>To V <sub>DD</sub> | R <sub>I</sub><br>R <sub>G</sub><br>R <sub>H</sub> | | - | 140<br>140<br>100 | | kΩ<br>kΩ<br>kΩ | | | Input Current | Input Sink<br>Input Source | I <sub>IH</sub> | | -<br>-450 | - | 200 | μA<br>μA | | | Inpit Capacitance<br>(Guaranteed but not<br>tested) | Differential<br>To GND<br>To V <sub>DD</sub> | С <sub>1</sub><br>С <sub>G</sub><br>С <sub>H</sub> | (RINA to RINB) | -<br>-<br>- | -<br>-<br>- | 20<br>20<br>20 | pF<br>pF<br>pF | | | LOGIC INPUTS | | | | | | | | | | Input Voltage | Input Voltage HI<br>Input Voltage LO | V <sub>IH</sub><br>V <sub>IL</sub> | | 70% V <sub>DD</sub> | -<br>- | -<br>30% V <sub>DD</sub> | V<br>V | | | Input Current | Input Sink<br>Input Source<br>Pull-down Current (MR, SI, SCK,<br>ACLK p <u>ins</u> )<br>Pull-up Current (CS) | I <sub>IH</sub> I <sub>IL</sub> I <sub>PD</sub> | | -<br>-1.5<br>250<br>-600 | -<br>-<br>- | 1.5<br>-<br>600<br>-250 | μΑ<br>μΑ<br>μΑ | | | LOGIC OUTPUTS | | | | | | | | | | Output Voltage | Logic "1" Output Voltage<br>Logic "0" Output Voltage | V <sub>OH</sub><br>V <sub>OL</sub> | I <sub>OH</sub> = -100μA<br>I <sub>OL</sub> = 1.0mA | 90% V <sub>DD</sub> | -<br>- | -<br>10% V <sub>DD</sub> | V<br>V | | | Dovementore | | Symbol | Test Conditions | Limits | | | llinit | | |-------------------------------------------------------------|------------------------------|------------------------------------|--------------------------------------------|----------|-----|-----------|----------|--| | Parameters Parameters | Min | | | Тур | Max | Unit | | | | Output Current<br>(All outputs and Bi-<br>directional pins) | Output Sink<br>Output Source | I <sub>oh</sub><br>I <sub>ol</sub> | $V_{OUT} = 0.4V$ $V_{OUT} = V_{DD} - 0.4V$ | 1.6<br>- | - | -<br>-1.0 | mA<br>mA | | | Output Capacitance | | C <sub>o</sub> | | - | 15 | - | pF | | | OPERATING VOLTAGE RANGE | | | | | | | | | | | | V <sub>DD</sub> | | 3.15 | - | 5.25 | V | | | OPERATING SUPPLY CURRENT | | | | | | | | | | | | I <sub>DD</sub> | | - | 2.5 | 7.0 | mA | | Table 12. AC electrical characteristics VDD = 3.3V or 5.0V, GND = 0V, $T_A$ = Operating Temperature Range and $f_{clk}$ =1MHz ±0.1% with 60/40 duty cycle | Danamatana | | Limits | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------|-----|-----------|----------| | Parameters | Symbol | Min | Тур | Max | Units | | SPI INTERFACE TIMING | | | | | | | SCK clock Period | t <sub>cyc</sub> | 130 | - | - | ns | | CS active after last SCK rising edge | t <sub>chh</sub> | 25 | - | - | ns | | CS setup time to first SCK rising edge | t <sub>ces</sub> | 10 | - | - | ns | | CS hold time after last SCK falling edge | t <sub>ceh</sub> | 10 | - | - | ns | | CS inactive between SPI instructions | t <sub>cph</sub> | 30 | - | - | ns | | SPI SI Data set-up time to SCK rising edge | t <sub>DS</sub> | 10 | - | - | ns | | SPI SI Data hold time after SCK rising edge | t <sub>DH</sub> | 30 | - | - | ns | | SCK rise time | t <sub>sckr</sub> | - | - | 10 | ns | | SCK fall time | t <sub>sckf</sub> | - | - | 10 | ns | | SCK high time | t <sub>sckн</sub> | 45 | - | - | ns | | SCK low time | t <sub>sckl</sub> | 25 | - | - | ns | | SO valid after SCK falling edge | t <sub>DV</sub> | - | - | 65 | ns | | SO high-impedance after SCK falling edge | t <sub>CHZ</sub> | - | - | 65 | ns | | RECEIVER TIMING | | | | | | | Delay - Last bit of received ARINC word to FLAG (Full or Empty) - Hi Speed Delay - Last bit of received ARINC word to FLAG (Full or Empty) - Lo Speed | t <sub>RFLG</sub><br>t <sub>RFLG</sub> | - | - | 16<br>126 | μs<br>μs | | Received data available to SPI interface. FLAG to CS active | t <sub>RXR</sub> | 0 | - | - | ns | | SPI receiver read | t <sub>SPIF</sub> | - | - | 85 | ns | # **HEAT SINK - CHIP SCALE PACKAGE (QFN) ONLY** The HI-3596PCx, HI-3598PCx, and HI3599PCx use 44-pin or 64-pin plastic chip-scale (QFN) packages. These packages have a metal heat sink pad on the bottom surface that is electrically connected to the die. For these receivers, small size is the primary advantage of this package style. Heat sinking provides little benefit because power dissipation is low. If connected, the bottom heat sink pad should be connected to VDD. Do not connect heat sink pad to GND. ### **ADDITIONAL PIN / PACKAGE CONFIGURATIONS** #### HI-3599PCx 44-Pin Plastic 7mm x 7mm Chip-Scale Package (QFN) #### HI-3599PCx-40 44-Pin Plastic 7mm x 7mm Chip-Scale Package (QFN) #### HI-3599PSx 24 - Pin Plastic Small Outline Package (SOIC) #### HI-3599PSx-40 24 - Pin Plastic Small Outline Package (SOIC) # **ORDERING INFORMATION (HI-3598 all pins)** # **ORDERING INFORMATION (HI-35961, HI-35972 & HI-3599)** HOLT INTEGRATED CIRCUITS # **REVISION HISTORY** | Rev | rision | Date | Description of Change | |---------|--------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DS3598, | Rev. NEW | 6/12/08 | Initial Release. | | | Rev. A | 5/22/09 | Clarified relationship between SPI bit order and ARINC 429 bit order. | | | Rev. B 11/23/09 an | | Corrected typo on receivers pin nomenclature on page 3. Added and updated Figure and Table cross-references. Condensed Control and Status Register tables. Corrected minor typos. Clarified certain functional descriptions. Added HI3596 & HI-3597 variants to datasheet. | ## PACKAGE DIMENSIONS