

# PSoC® Programmable System-on-Chip

#### **Features**

- Powerful Harvard-architecture processor
  - □ M8C processor speeds up to 24 MHz
  - □ 8 × 8 multiply, 32-bit accumulate
  - □ Low power at high speed
  - □ Operating voltage: 2.4 V to 5.25 V
  - Operating voltages down to 1.0 V using on-chip switch mode pump (SMP)
  - ☐ Industrial temperature range: -40 °C to +85 °C
- Advanced peripherals (PSoC<sup>®</sup> blocks)
  - □ Six rail-to-rail analog PSoC blocks provide:
    - Up to 14-bit analog-to-digital converters (ADCs)
    - Up to 9-bit digital-to-analog converters (DACs)
    - Programmable gain amplifiers (PGAs)
    - · Programmable filters and comparators
  - ☐ Four digital PSoC blocks provide:
    - 8- to 32-bit timers and counters, 8- and 16-bit pulse-width modulators (PWMs)
    - Cyclical redundancy check (CRC) and pseudo random sequence (PRS) modules
    - Full-duplex universal asynchronous receiver transmitter (UART)
    - · Multiple serial peripheral interface (SPI) masters or slaves
    - · Can connect to all general-purpose I/O (GPIO) pins
  - □ Complex peripherals by combining blocks
- Precision, programmable clocking
  - □ Internal ±2.5% 24- / 48-MHz main oscillator
  - □ High accuracy 24 MHz with optional 32 kHz crystal and phase-locked loop (PLL)
  - □ Optional external oscillator up to 24 MHz
  - □ Internal oscillator for watchdog and sleep
- Flexible on-chip memory
  - □ 4 KB flash program storage 50,000 erase/write cycles
  - □ 256-bytes SRAM data storage
  - □ In-system serial programming (ISSP)
  - □ Partial flash updates
  - ☐ Flexible protection modes
  - □ Electronically erasable programmable read only memory (EEPROM) emulation in flash
- Programmable pin configurations
  - □ 25-mA sink, 10-mA source on all GPIOs
  - □ Pull-up, pull-down, high Z, strong, or open-drain drive modes on all GPIOs
  - Eight standard analog inputs on all GPIOs, and four additional analog inputs with restricted routing
  - □ Two 30 mA analog outputs on all GPIOs
  - Configurable interrupt on all GPIOs

- New CY8C24x23A PSoC device
  - □ Derived from the CY8C24x23 device
  - □ Low power and low voltage (2.4 V)
- Additional system resources
  - □ I<sup>2</sup>C slave, master, and multi-master to 400 kHz
  - Watchdog and sleep timers
  - □ User-configurable low-voltage detection (LVD)
  - □ Integrated supervisory circuit
  - □ On-chip precision voltage reference
- Complete development tools
  - □ Free development software (PSoC Designer™)
  - ☐ Full-featured, in-circuit emulator (ICE), and programmer
  - □ Full-speed emulation
  - Complex breakpoint structure
  - □ 128 KB trace memory

# Logic Block Diagram





# **Contents**

| PSoC Functional Overview          | 3  |
|-----------------------------------|----|
| PSoC Core                         | 3  |
| Digital System                    | 3  |
| Analog System                     | 4  |
| Additional System Resources       | 5  |
| PSoC Device Characteristics       | 5  |
| Getting Started                   | 6  |
| Application Notes                 | 6  |
| Development Kits                  | 6  |
| Training                          | 6  |
| CYPros Consultants                | 6  |
| Solutions Library                 | 6  |
| Technical Support                 | 6  |
| Development Tools                 | 6  |
| PSoC Designer Software Subsystems | 6  |
| Designing with PSoC Designer      | 7  |
| Select User Modules               |    |
| Configure User Modules            | 7  |
| Organize and Connect              | 7  |
| Generate, Verify, and Debug       | 7  |
| Pinouts                           |    |
| 8-Pin Part Pinout                 |    |
| 20-Pin Part Pinout                |    |
| 28-Pin Part Pinout                |    |
| 32-Pin Part Pinout                |    |
| 56-Pin Part Pinout                |    |
| Register Reference                | 13 |
| Register Conventions              |    |
| Register Mapping Tables           | 13 |
| Electrical Specifications         | 16 |

| Absolute Maximum Ratings                | 16 |
|-----------------------------------------|----|
| Operating Temperature                   |    |
| DC Electrical Characteristics           | 17 |
| AC Electrical Characteristics           | 34 |
| Packaging Information                   | 47 |
| Packaging Dimensions                    |    |
| Thermal Impedances                      |    |
| Capacitance on Crystal Pins             | 53 |
| Solder Reflow Specifications            |    |
| Development Tool Selection              |    |
| Software                                |    |
| Development Kits                        |    |
| Evaluation Tools                        |    |
| Device Programmers                      | 55 |
| Accessories (Emulation and Programming) |    |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Acronyms                                |    |
| Acronyms Used                           | 57 |
| Reference Documents                     |    |
| Document Conventions                    |    |
| Units of Measure                        |    |
| Numeric Conventions                     |    |
| Glossary                                |    |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC Solutions                          |    |



#### **PSoC Functional Overview**

The PSoC family consists of many programmable system-on-chips with on-chip controller devices. These devices are designed to replace multiple traditional MCU-based system components with a low-cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, and programmable interconnects. This architecture makes it possible for you to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages.

The PSoC architecture, shown in Figure 1, consists of four main areas: PSoC core, digital system, analog system, and system resources. Configurable global busing allows combining all the device resources into a complete custom system. The PSoC CY8C24x23A family can have up to three I/O ports that connect to the global digital and analog interconnects, providing access to four digital blocks and six analog blocks.

#### **PSoC Core**

The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIOs.

The M8C CPU core is a powerful processor with speeds up to 24 Hz, providing a four-MIPS 8-bit Harvard-architecture microprocessor. The CPU uses an interrupt controller with 11 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included sleep and watchdog timers (WDT).

Memory encompasses 4 KB of flash for program storage, 256 bytes of SRAM for data storage, and up to 2 KB of EEPROM emulated using the flash. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The PSoC device incorporates flexible internal clock generators, including a 24 MHz internal main oscillator (IMO) accurate to 2.5% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz internal low speed oscillator (ILO) is provided for the sleep timer and WDT. If crystal accuracy is required, the ECO (32.768 kHz external crystal oscillator) is available for use as a real time clock (RTC) and can optionally generate a crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

PSoC GPIOs provide connection to the CPU, digital, and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin can generate a system interrupt on high level, low level, and change from last read.

### **Digital System**

The digital system consists of four digital PSoC blocks. Each block is an 8-bit resource that may be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user module references.

Figure 1. Digital System Block Diagram



Digital peripheral configurations are:

- PWMs (8- and 16-bit)
- PWMs with dead band (8- and 16-bit)
- Counters (8- to 32-bit)
- Timers (8- to 32-bit)
- UART 8-bit with selectable parity
- SPI master and slave
- I<sup>2</sup>C slave and multi-master (one is available as a system resource)
- CRC generator (8- to 32-bit)
- IrDA
- PRS generators (8- to 32-bit)

The digital blocks may be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This gives a choice of system resources for your application. Family resources are shown in Table 1 on page 5.



### **Analog System**

The analog system consists of six configurable blocks, each consisting of an opamp circuit that allows the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are:

- ADCs (up to two, with 6- to 14-bit resolution, selectable as incremental, delta sigma, and SAR)
- Filters (two and four pole band-pass, low-pass, and notch)
- Amplifiers (up to two, with selectable gain to 48x)
- Instrumentation amplifiers (one with selectable gain to 93x)
- Comparators (up to two, with 16 selectable thresholds)
- DACs (up to two, with 6 to 9-bit resolution)
- Multiplying DACs (up to two, with 6 to 9-bit resolution)
- High current output drivers (two with 30 mA drive as a PSoC Core resource)
- 1.3 V reference (as a system resource)
- DTMF dialer
- Modulators
- Correlators
- Peak detectors
- Many other topologies possible

Analog blocks are arranged in a column of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 2

Figure 2. Analog System Block Diagram





### **Additional System Resources**

System resources, some of which are listed in the previous sections, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, switch-mode pump, low-voltage detection, and power-on-reset (POR). Statements describing the merits of each system resource follow:

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks may be generated using digital PSoC blocks as clock dividers.
- A multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate, to assist in both general math and digital filters.

- The decimator provides a custom hardware filter for digital signal processing applications including the creation of Delta Sigma ADCs.
- The I<sup>2</sup>C module provides 100- and 400-kHz communication over two wires. slave, master, and multi-master are supported.
- Low-voltage detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor.
- An internal 1.3 V reference provides an absolute reference for the analog system, including ADCs and DACs.
- An integrated switch-mode pump generates normal operating voltages from a single 1.2 V battery cell, providing a low cost boost converter.

#### **PSoC Device Characteristics**

Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks, and 12, 6, or 4 analog blocks. Table 1 on page 5 lists the resources available for specific PSoC device groups. The PSoC device covered by this datasheet is highlighted in this table.

**Table 1. PSoC Device Characteristics** 

| PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks               | SRAM<br>Size | Flash<br>Size |
|---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|--------------|---------------|
| CY8C29x66           | up to 64       | 4               | 16                | up to 12         | 4                 | 4                 | 12                             | 2 K          | 32 K          |
| CY8C28xxx           | up to 44       | up to 3         | up to 12          | up to 44         | up to 4           | up to 6           | up to<br>12 + 4 <sup>[1]</sup> | 1 K          | 16 K          |
| CY8C27x43           | up to 44       | 2               | 8                 | up to 12         | 4                 | 4                 | 12                             | 256          | 16 K          |
| CY8C24x94           | up to 56       | 1               | 4                 | up to 48         | 2                 | 2                 | 6                              | 1 K          | 16 K          |
| CY8C24x23A          | up to 24       | 1               | 4                 | up to 12         | 2                 | 2                 | 6                              | 256          | 4 K           |
| CY8C23x33           | up to 26       | 1               | 4                 | up to 12         | 2                 | 2                 | 4                              | 256          | 8 K           |
| CY8C22x45           | up to 38       | 2               | 8                 | up to 38         | 0                 | 4                 | 6 <sup>[1]</sup>               | 1 K          | 16 K          |
| CY8C21x45           | up to 24       | 1               | 4                 | up to 24         | 0                 | 4                 | 6 <sup>[1]</sup>               | 512          | 8 K           |
| CY8C21x34           | up to 28       | 1               | 4                 | up to 28         | 0                 | 2                 | 4[1]                           | 512          | 8 K           |
| CY8C21x23           | up to 16       | 1               | 4                 | up to 8          | 0                 | 2                 | 4 <sup>[1]</sup>               | 256          | 4 K           |
| CY8C20x34           | up to 28       | 0               | 0                 | up to 28         | 0                 | 0                 | 3 <sup>[1,2]</sup>             | 512          | 8 K           |
| CY8C20xx6           | up to 36       | 0               | 0                 | up to 36         | 0                 | 0                 | 3 <sup>[1,2]</sup>             | up to<br>2 K | up to<br>32 K |

#### Notes

- 1. Limited analog functionality.
- 2. Two analog blocks and one CapSense<sup>®</sup>.



# **Getting Started**

For in depth information, along with detailed programming details, see the PSoC® Technical Reference Manual.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web.

#### **Application Notes**

Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs.

#### **Development Kits**

PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

#### **Training**

Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs.

# **Development Tools**

PSoC Designer™ is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
  - ☐ Hardware and software I<sup>2</sup>C slaves and masters
  - □ Full-speed USB 2.0
  - □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

#### **CYPros Consultants**

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to the CYPros Consultants web site.

# **Solutions Library**

Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

#### **Technical Support**

Technical support – including a searchable knowledge base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736.

# **PSoC Designer Software Subsystems**

#### Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this lets you to use more than 100 percent of PSoC's resources for an application.

#### Code Generation Tools

The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two.

**Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

C Language Compilers. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.



#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also lets you to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer.

# **Designing with PSoC Designer**

The development process for the PSoC device differs from that of a traditional fixed-function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and lowering inventory costs. These configurable resources, called PSoC blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is:

- 1. Select user modules.
- 2. Configure user modules.
- 3. Organize and connect.
- 4. Generate, verify, and debug.

### **Select User Modules**

PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple.

#### **Configure User Modules**

Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a PWM User Module configures one or more digital PSoC blocks, one for each eight bits of resolution. Using these parameters, you can establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All of the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information that you may need to successfully implement your design.

#### In-Circuit Emulator

A low-cost, high-functionality in-circuit emulator (ICE) is available for development support. This hardware can program single devices.

The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24 MHz) operation.

#### **Organize and Connect**

Build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. Perform the selection, configuration, and routing so that you have complete control over all on-chip resources.

### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides APIs with high-level functions to control and respond to hardware events at run time, and interrupt service routines that you can adapt as needed.

A complete code development environment lets you to develop and customize your applications in C, assembly language, or both.

The last step in the development process takes place inside PSoC Designer's Debugger (accessed by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full-speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint, and watch-variable features, the debug interface provides a large trace buffer. It lets you to define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals.



# **Pinouts**

This section describes, lists, and illustrates the CY8C24x23A PSoC device pins and pinout configurations. Every port pin (labeled with a "P") is capable of digital I/O. However,  $V_{SS}$ ,  $V_{DD}$ , SMP, and XRES are not capable of digital I/O.

### **8-Pin Part Pinout**

Table 2. 8-Pin PDIP and SOIC

| Pin | Ту      | ре     | Pin      | Description                                                                             |
|-----|---------|--------|----------|-----------------------------------------------------------------------------------------|
| No. | Digital | Analog | Name     | Description                                                                             |
| 1   | I/O     | I/O    | P0[5]    | Analog column mux input and column output                                               |
| 2   | I/O     | I/O    | P0[3]    | Analog column mux input and column output                                               |
| 3   | I/O     |        | P1[1]    | Crystal input (XTALin), I <sup>2</sup> C serial clock (SCL), ISSP-SCLK <sup>[3]</sup>   |
| 4   | Pov     | wer    | $V_{SS}$ | Ground connection                                                                       |
| 5   | I/O     |        | P1[0]    | Crystal output (XTALout), I <sup>2</sup> C serial data (SDA), ISSP-SDATA <sup>[3]</sup> |
| 6   | I/O     | I      | P0[2]    | Analog column mux input                                                                 |
| 7   | I/O     | I      | P0[4]    | Analog column mux input                                                                 |
| 8   | Pov     | wer    | $V_{DD}$ | Supply voltage                                                                          |

Figure 3. CY8C24123A 8-Pin PSoC Device



**LEGEND**: A = Analog, I = Input, and O = Output.

#### Note

Document Number: 38-12028 Rev. \*R

<sup>3.</sup> These are the ISSP pins, which are not high Z at POR. See the PSoC Technical Reference Manual for details.



Table 3. 20-Pin PDIP, SSOP, and SOIC

| Pin | Ту      | ре     | Pin      | Description                                              |
|-----|---------|--------|----------|----------------------------------------------------------|
| No. | Digital | Analog | Name     | Description                                              |
| 1   | I/O     | ı      | P0[7]    | Analog column mux input                                  |
| 2   | I/O     | I/O    | P0[5]    | Analog column mux input and column output                |
| 3   | I/O     | I/O    | P0[3]    | Analog column mux input and column output                |
| 4   | I/O     | ı      | P0[1]    | Analog column mux input                                  |
| 5   | Po      | wer    | SMP      | SMP connection to external components required           |
| 6   | I/O     |        | P1[7]    | I <sup>2</sup> C SCL                                     |
| 7   | I/O     |        | P1[5]    | I <sup>2</sup> C SDA                                     |
| 8   | I/O     |        | P1[3]    |                                                          |
| 9   | I/O     |        | P1[1]    | XTALin, I <sup>2</sup> C SCL, ISSP-SCLK <sup>[4]</sup>   |
| 10  | Po      | wer    | $V_{SS}$ | Ground connection.                                       |
| 11  | I/O     |        | P1[0]    | XTALout, I <sup>2</sup> C SDA, ISSP-SDATA <sup>[4]</sup> |
| 12  | I/O     |        | P1[2]    |                                                          |
| 13  | I/O     |        | P1[4]    | Optional external clock input (EXTCLK)                   |
| 14  | I/O     |        | P1[6]    |                                                          |
| 15  | In      | out    | XRES     | Active high external reset with internal pull-down       |
| 16  | I/O     | I      | P0[0]    | Analog column mux input                                  |
| 17  | I/O     |        | P0[2]    | Analog column mux input                                  |
| 18  | I/O     |        | P0[4]    | Analog column mux input                                  |
| 19  | I/O     |        | P0[6]    | Analog column mux input                                  |
| 20  | Po      | wer    | $V_{DD}$ | Supply voltage                                           |

Figure 4. CY8C24223A 20-Pin PSoC Device



**LEGEND**: A = Analog, I = Input, and O = Output.

#### Note

<sup>4.</sup> These are the ISSP pins, which are not high Z at POR. See the PSoC Technical Reference Manual for details.



Table 4. 28-Pin PDIP, SSOP, and SOIC

| Pin | Ту      | ре     | Pin      | Description                                              |  |  |  |
|-----|---------|--------|----------|----------------------------------------------------------|--|--|--|
| No. | Digital | Analog | Name     | Description                                              |  |  |  |
| 1   | I/O     | I      | P0[7]    | Analog column mux input                                  |  |  |  |
| 2   | I/O     | I/O    | P0[5]    | Analog column mux input and column output                |  |  |  |
| 3   | I/O     | I/O    | P0[3]    | Analog column mux input and column output                |  |  |  |
| 4   | I/O     | I      | P0[1]    | Analog column mux input                                  |  |  |  |
| 5   | I/O     |        | P2[7]    |                                                          |  |  |  |
| 6   | I/O     |        | P2[5]    |                                                          |  |  |  |
| 7   | I/O     | I      | P2[3]    | Direct switched capacitor block input                    |  |  |  |
| 8   | I/O     | I      | P2[1]    | Direct switched capacitor block input                    |  |  |  |
| 9   | Po      | wer    | SMP      | SMP connection to external components required           |  |  |  |
| 10  | I/O     |        | P1[7]    | I <sup>2</sup> C SCL                                     |  |  |  |
| 11  | I/O     |        | P1[5]    | I <sup>2</sup> C SDA                                     |  |  |  |
| 12  | I/O     |        | P1[3]    |                                                          |  |  |  |
| 13  | I/O     |        | P1[1]    | XTALin, I <sup>2</sup> C SCL, ISSP-SCLK <sup>[5]</sup>   |  |  |  |
| 14  | Po      | wer    | $V_{SS}$ | Ground connection.                                       |  |  |  |
| 15  | I/O     |        | P1[0]    | XTALout, I <sup>2</sup> C SDA, ISSP-SDATA <sup>[5]</sup> |  |  |  |
| 16  | I/O     |        | P1[2]    |                                                          |  |  |  |
| 17  | I/O     |        | P1[4]    | Optional EXTCLK                                          |  |  |  |
| 18  | I/O     |        | P1[6]    |                                                          |  |  |  |
| 19  | Inp     | out    | XRES     | Active high external reset with internal pull-down       |  |  |  |
| 20  | I/O     | I      | P2[0]    | Direct switched capacitor block input                    |  |  |  |
| 21  | I/O     | I      | P2[2]    | Direct switched capacitor block input                    |  |  |  |
| 22  | I/O     |        | P2[4]    | External analog ground (AGND)                            |  |  |  |
| 23  | I/O     |        | P2[6]    | External voltage reference (V <sub>REF</sub> )           |  |  |  |
| 24  | I/O     | I      | P0[0]    | Analog column mux input                                  |  |  |  |
| 25  | I/O     | I      | P0[2]    | Analog column mux input                                  |  |  |  |
| 26  | I/O     | I      | P0[4]    | Analog column mux input                                  |  |  |  |
| 27  | I/O     | I      | P0[6]    | Analog column mux input                                  |  |  |  |
| 28  | Po      | wer    | $V_{DD}$ | Supply voltage                                           |  |  |  |

Figure 5. CY8C24423A 28-Pin PSoC Device



LEGEND : A = Analog, I = Input, and O = Output.

#### Note

<sup>5.</sup> These are the ISSP pins, which are not high Z at POR. See the PSoC Technical Reference Manual for details.



Table 5. 32-Pin QFN<sup>[6]</sup>

| D' M    | Ту      | ре     | Pin      | B d. etc                                                 |
|---------|---------|--------|----------|----------------------------------------------------------|
| Pin No. | Digital | Analog | Name     | Description                                              |
| 1       | I/O     |        | P2[7]    |                                                          |
| 2       | I/O     |        | P2[5]    |                                                          |
| 3       | I/O     | I      | P2[3]    | Direct switched capacitor block input                    |
| 4       | I/O     | I      | P2[1]    | Direct switched capacitor block input                    |
| 5       | Po      | wer    | $V_{SS}$ | Ground connection                                        |
| 6       | Po      | wer    | SMP      | SMP connection to external components required           |
| 7       | I/O     |        | P1[7]    | I <sup>2</sup> C SCL                                     |
| 8       | I/O     |        | P1[5]    | I <sup>2</sup> C SDA                                     |
| 9       |         |        | NC       | No connection. Pin must be left floating                 |
| 10      | I/O     |        | P1[3]    |                                                          |
| 11      | I/O     |        | P1[1]    | XTALin, I <sup>2</sup> C SCL, ISSP-SCLK <sup>[7]</sup>   |
| 12      | Po      | wer    | $V_{SS}$ | Ground Connection                                        |
| 13      | I/O     |        | P1[0]    | XTALout, I <sup>2</sup> C SDA, ISSP-SDATA <sup>[7]</sup> |
| 14      | I/O     |        | P1[2]    |                                                          |
| 15      | I/O     |        | P1[4]    | Optional EXTCLK                                          |
| 16      |         |        | NC       | No connection. Pin must be left floating                 |
| 17      | I/O     |        | P1[6]    |                                                          |
| 18      | In      | put    | XRES     | Active high external reset with internal pull-down       |
| 19      | I/O     | I      | P2[0]    | Direct switched capacitor block input                    |
| 20      | I/O     | I      | P2[2]    | Direct switched capacitor block input                    |
| 21      | I/O     |        | P2[4]    | External AGND                                            |
| 22      | I/O     |        | P2[6]    | External V <sub>REF</sub>                                |
| 23      | I/O     | I      | P0[0]    | Analog column mux input                                  |
| 24      | I/O     | I      | P0[2]    | Analog column mux input                                  |
| 25      |         |        | NC       | No connection. Pin must be left floating                 |
| 26      | I/O     | I      | P0[4]    | Analog column mux input                                  |
| 27      | I/O     | I      | P0[6]    | Analog column mux input                                  |
| 28      | Po      | wer    | $V_{DD}$ | Supply voltage                                           |
| 29      | I/O     | I      | P0[7]    | Analog column mux input                                  |
| 30      | I/O     | I/O    | P0[5]    | Analog column mux input and column output                |
| 31      | I/O     | I/O    | P0[3]    | Analog column mux input and column output                |
| 32      | I/O     | I      | P0[1]    | Analog column mux input                                  |

Figure 6. CY8C24423A 32-Pin PSoC Device



**LEGEND**: A = Analog, I = Input, and O = Output.

<sup>6.</sup> The center pad on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal.
7. These are the ISSP pins, which are not high Z at POR. See the PSoC Technical Reference Manual for details.



The 56-pin SSOP part is for the CY8C24000A On-Chip Debug (OCD) PSoC device.

**Note** This part is only used for in-circuit debugging. It is NOT available for production.

Table 6. 56-Pin SSOP OCD

| Table 6. | 5. 56-PIN 550P OCD |          |                 |                                                                                    |  |  |  |  |  |
|----------|--------------------|----------|-----------------|------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin No.  | Ту                 | ре       | Pin             | Description                                                                        |  |  |  |  |  |
| FIII NO. | Digital            | Analog   | Name            | Description                                                                        |  |  |  |  |  |
| 1        |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 2        | I/O                |          | P0[7]           | Analog column mux input                                                            |  |  |  |  |  |
| 3        | I/O                | ı        | P0[5]           | Analog column mux input and column output                                          |  |  |  |  |  |
| 4        | I/O                | ı        | P0[3]           | Analog column mux input and column output                                          |  |  |  |  |  |
| 5        | I/O                | I        | P0[1]           | Analog column mux input                                                            |  |  |  |  |  |
| 6        | I/O                |          | P2[7]           |                                                                                    |  |  |  |  |  |
| 7        | I/O                |          | P2[5]           |                                                                                    |  |  |  |  |  |
| 8        | I/O                | ı        | P2[3]           | Direct switched capacitor block input                                              |  |  |  |  |  |
| 9        | I/O                | ı        | P2[1]           | Direct switched capacitor block input                                              |  |  |  |  |  |
| 10       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 11       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 12       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 13       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 14       | OCD                |          | OCDE            | OCD even data I/O                                                                  |  |  |  |  |  |
| 15       | OCD                |          | OCDO            | OCD odd data output                                                                |  |  |  |  |  |
| 16       | Po                 | wer      | SMP             | SMP connection to required external components                                     |  |  |  |  |  |
| 17       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 18       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 19       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 20       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 21       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 22       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 23       | I/O                |          | P1[7]           | I <sup>2</sup> C SCL                                                               |  |  |  |  |  |
| 24       | I/O                |          | P1[5]           | I <sup>2</sup> C SDA                                                               |  |  |  |  |  |
| 25       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 26       | I/O                |          | P1[3]           |                                                                                    |  |  |  |  |  |
| 27       | I/O                |          | P1[1]           | XTALin, I <sup>2</sup> C SCL, ISSP-SCLK <sup>[8]</sup>                             |  |  |  |  |  |
| 28       | Po                 | wer      | $V_{DD}$        | Supply voltage                                                                     |  |  |  |  |  |
| 29       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 30       | 110                | •        | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 31       | 1/0                |          | P1[0]           | XTALout, I <sup>2</sup> C SDA, ISSP-SDATA <sup>[8]</sup>                           |  |  |  |  |  |
| 32       | 1/0                |          | P1[2]           | O. C. C. LEVTOLK                                                                   |  |  |  |  |  |
| 33       | 1/0                |          | P1[4]           | Optional EXTCLK                                                                    |  |  |  |  |  |
| 34       | I/O                |          | P1[6]           | No serve stice. Discussed by left flooties.                                        |  |  |  |  |  |
| 35       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 36       |                    |          | NC              | No connection. Pin must be left floating  No connection. Pin must be left floating |  |  |  |  |  |
| 37<br>38 |                    |          | NC<br>NC        | No connection. Pin must be left floating  No connection. Pin must be left floating |  |  |  |  |  |
| 39       |                    |          | NC<br>NC        | No connection. Pin must be left floating  No connection. Pin must be left floating |  |  |  |  |  |
| 40       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 41       | In                 | out      | XRES            | Active high external reset with internal pull-down.                                |  |  |  |  |  |
| 42       | OCD                | T        | HCLK            | OCD high speed clock output.                                                       |  |  |  |  |  |
| 43       | OCD                |          | CCLK            | OCD CPU clock output.                                                              |  |  |  |  |  |
| 44       | OCD                |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 45       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 46       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 47       |                    |          | NC              | No connection. Pin must be left floating                                           |  |  |  |  |  |
| 48       | I/O                | I I      | P2[0]           | Direct switched capacitor block input.                                             |  |  |  |  |  |
| 49       | 1/0                | i        | P2[2]           | Direct switched capacitor block input.                                             |  |  |  |  |  |
| 50       | 1/0                | <u>'</u> | P2[4]           | External AGND.                                                                     |  |  |  |  |  |
| 51       | 1/0                |          | P2[6]           | External V <sub>RFF</sub> .                                                        |  |  |  |  |  |
| 52       | I/O                | ı        | P0[0]           | Analog column mux input.                                                           |  |  |  |  |  |
| 53       | I/O                | i        | P0[2]           | Analog column mux input and column output.                                         |  |  |  |  |  |
| 54       | I/O                | i        | P0[4]           | Analog column mux input and column output.                                         |  |  |  |  |  |
| 55       | I/O                | i        | P0[6]           | Analog column mux input.                                                           |  |  |  |  |  |
| 56       |                    | wer      | V <sub>DD</sub> | Supply voltage.                                                                    |  |  |  |  |  |
|          | . 0                |          | . 00            |                                                                                    |  |  |  |  |  |

Figure 7. CY8C24000A 56-Pin PSoC Device



**Not for Production** 

56 | Power | V<sub>DD</sub> | Supply voltage. **LEGEND**: A = Analog, I = Input, O = Output, and OCD = On-Chip Debug.

#### Note

<sup>8.</sup> These are the ISSP pins, which are not high Z at POR. See the PSoC Technical Reference Manual for details.



# **Register Reference**

This section lists the registers of the CY8C24x23A PSoC device. For detailed register information, see the PSoC Programmable Sytem-on-Chip Reference Manual.

# **Register Conventions**

Abbreviations Used

The register conventions specific to this section are listed in the following table.

Table 7. Abbreviations

| Convention | Description                  |
|------------|------------------------------|
| R          | Read register or bit(s)      |
| W          | Write register or bit(s)     |
| L          | Logical register or bit(s)   |
| С          | Clearable register or bit(s) |
| #          | Access is bit specific       |

# **Register Mapping Tables**

The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks, Bank 0 and Bank 1. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set, the user is in Bank 1.

**Note** In the following register mapping tables, blank fields are reserved and must not be accessed.



Table 8. Register Map Bank 0 Table: User Space

| Name     | Addr (0,Hex) |    | Name     | Addr (0,Hex) | Access | Name          | Addr (0,Hex) | Access                                           | Name        | Addr (0,Hex) | Access                                           |
|----------|--------------|----|----------|--------------|--------|---------------|--------------|--------------------------------------------------|-------------|--------------|--------------------------------------------------|
| PRT0DR   | 00           | RW |          | 40           |        | ASC10CR0      | 80           | RW                                               |             | C0           |                                                  |
| PRT0IE   | 01           | RW |          | 41           |        | ASC10CR1      | 81           | RW                                               |             | C1           |                                                  |
| PRT0GS   | 02           | RW |          | 42           |        | ASC10CR2      | 82           | RW                                               |             | C2           |                                                  |
| PRT0DM2  | 03           | RW |          | 43           |        | ASC10CR3      | 83           | RW                                               |             | C3           |                                                  |
| PRT1DR   | 04           | RW |          | 44           |        | ASD11CR0      | 84           | RW                                               |             | C4           |                                                  |
| PRT1IE   | 05           | RW |          | 45           |        | ASD11CR1      | 85           | RW                                               |             | C5           |                                                  |
| PRT1GS   | 06           | RW |          | 46           |        | ASD11CR2      | 86           | RW                                               |             | C6           |                                                  |
| PRT1DM2  | 07           | RW |          | 47           |        | ASD11CR3      | 87           | RW                                               |             | C7           |                                                  |
| PRT2DR   | 08           | RW |          | 48           |        |               | 88           |                                                  |             | C8           |                                                  |
| PRT2IE   | 09           | RW |          | 49           |        |               | 89           |                                                  |             | C9           |                                                  |
| PRT2GS   | 0A           | RW |          | 4A           |        |               | 8A           |                                                  |             | CA           |                                                  |
| PRT2DM2  | 0B           | RW |          | 4B           |        |               | 8B           |                                                  |             | СВ           |                                                  |
|          | 0C           |    |          | 4C           |        |               | 8C           |                                                  |             | CC           |                                                  |
|          | 0D           |    |          | 4D           |        |               | 8D           |                                                  |             | CD           |                                                  |
|          | 0E           |    |          | 4E           |        |               | 8E           |                                                  |             | CE           |                                                  |
|          | 0F           |    |          | 4F           |        |               | 8F           |                                                  |             | CF           |                                                  |
|          | 10           |    |          | 50           |        | ASD20CR0      | 90           | RW                                               |             | D0           |                                                  |
|          | 11           |    |          | 51           |        | ASD20CR1      | 91           | RW                                               |             | D1           |                                                  |
|          | 12           |    |          | 52           |        | ASD20CR2      | 92           | RW                                               |             | D2           |                                                  |
|          | 13           |    |          | 53           |        | ASD20CR3      | 93           | RW                                               |             | D3           | <del>                                     </del> |
|          | 14           |    |          | 54           |        | ASC21CR0      | 94           | RW                                               |             | D4           | <del>                                     </del> |
|          | 15           |    |          | 55           |        | ASC21CR1      | 95           | RW                                               |             | D5           | <del>                                     </del> |
|          | 16           |    |          | 56           |        | ASC21CR2      | 96           | RW                                               | I2C CFG     | D6           | RW                                               |
|          | 17           |    |          | 57           |        | ASC21CR3      | 97           | RW                                               | I2C_CFG     | D7           | #                                                |
|          | 18           |    |          | 58           |        | ,100210110    | 98           | 144                                              | I2C_DR      | D8           | RW                                               |
|          | 19           |    |          | 59           |        |               | 99           |                                                  | I2C MSCR    | D9           | #                                                |
|          | 1A           |    |          | 5A           |        |               | 9A           |                                                  | INT_CLR0    | DA           | RW                                               |
|          | 1B           |    |          | 5B           |        |               | 9B           |                                                  | INT_CLR1    | DB           | RW                                               |
|          | 1C           |    |          | 5C           |        |               | 9C           |                                                  | INI_CLKI    | DC           | KVV                                              |
|          | 1D           |    |          | 5D           |        |               | 9D           |                                                  | INT_CLR3    | DD           | RW                                               |
|          | 1E           |    |          | 5E           |        |               | 9E           |                                                  | INT_CLK3    | DE           | RW                                               |
|          | 1F           |    |          | 5F           |        |               |              |                                                  | IIVI_IVISK3 | DF           | KVV                                              |
| DDDOODDO |              | ш  | ANAV INI | 60           | DW     |               | 9F           |                                                  | INIT MOKO   |              | DW/                                              |
| DBB00DR0 | 20           | #  | AMX_IN   |              | RW     |               | A0           |                                                  | INT_MSK0    | E0           | RW                                               |
| DBB00DR1 | 21           | W  |          | 61           |        |               | A1           |                                                  | INT_MSK1    | E1           | RW                                               |
| DBB00DR2 | 22           | RW | 4DE 0D   | 62           | DIA.   |               | A2           |                                                  | INT_VC      | E2           | RC                                               |
| DBB00CR0 | 23           | #  | ARF_CR   | 63           | RW     |               | A3           |                                                  | RES_WDT     | E3           | W                                                |
| DBB01DR0 | 24           | #  | CMP_CR0  | 64           | #      |               | A4           |                                                  | DEC_DH      | E4           | RC                                               |
| DBB01DR1 | 25           | W  | ASY_CR   | 65           | #      |               | A5           |                                                  | DEC_DL      | E5           | RC                                               |
| DBB01DR2 | 26           | RW | CMP_CR1  | 66           | RW     |               | A6           |                                                  | DEC_CR0     | E6           | RW                                               |
| DBB01CR0 | 27           | #  |          | 67           |        |               | A7           |                                                  | DEC_CR1     | E7           | RW                                               |
| DCB02DR0 | 28           | #  |          | 68           |        |               | A8           |                                                  | MUL_X       | E8           | W                                                |
| DCB02DR1 | 29           | W  |          | 69           |        |               | A9           |                                                  | MUL_Y       | E9           | W                                                |
| DCB02DR2 | 2A           | RW |          | 6A           |        |               | AA           |                                                  | MUL_DH      | EA           | R                                                |
| DCB02CR0 | 2B           | #  |          | 6B           |        |               | AB           |                                                  | MUL_DL      | EB           | R                                                |
| DCB03DR0 | 2C           | #  |          | 6C           |        |               | AC           |                                                  | ACC_DR1     | EC           | RW                                               |
| DCB03DR1 | 2D           | W  |          | 6D           |        |               | AD           |                                                  | ACC_DR0     | ED           | RW                                               |
| DCB03DR2 | 2E           | RW |          | 6E           |        |               | AE           |                                                  | ACC_DR3     | EE           | RW                                               |
| DCB03CR0 | 2F           | #  |          | 6F           |        |               | AF           |                                                  | ACC_DR2     | EF           | RW                                               |
|          | 30           |    | ACB00CR3 | 70           | RW     | RDI0RI        | B0           | RW                                               |             | F0           |                                                  |
|          | 31           |    | ACB00CR0 | 71           | RW     | RDI0SYN       | B1           | RW                                               |             | F1           |                                                  |
|          | 32           |    | ACB00CR1 | 72           | RW     | RDI0IS        | B2           | RW                                               |             | F2           |                                                  |
|          | 33           |    | ACB00CR2 | 73           | RW     | RDI0LT0       | B3           | RW                                               |             | F3           |                                                  |
|          | 34           |    | ACB01CR3 | 74           | RW     | RDI0LT1       | B4           | RW                                               |             | F4           |                                                  |
|          | 35           |    | ACB01CR0 | 75           | RW     | RDI0RO0       | B5           | RW                                               |             | F5           |                                                  |
|          | 36           |    | ACB01CR1 | 76           | RW     | RDI0RO1       | B6           | RW                                               |             | F6           |                                                  |
|          | 37           |    | ACB01CR2 | 77           | RW     |               | B7           |                                                  | CPU_F       | F7           | RL                                               |
|          | 38           |    |          | 78           |        |               | B8           |                                                  |             | F8           |                                                  |
|          | 39           |    |          | 79           |        |               | B9           |                                                  |             | F9           |                                                  |
|          | 3A           |    |          | 7A           |        |               | BA           |                                                  |             | FA           | <del>                                     </del> |
|          | 3B           |    |          | 7B           |        |               | BB           | <del>                                     </del> |             | FB           | <del>                                     </del> |
|          | 3C           |    |          | 7C           |        |               | BC           |                                                  |             | FC           | <del>                                     </del> |
|          | 3D           |    |          | 7D           |        |               | BD           |                                                  | -           | FD           | <del>                                     </del> |
|          | 3E           |    |          | 7E           |        |               | BE           | -                                                | CPU SCR1    | FE           | #                                                |
|          | 3F           |    |          | 7F           |        | <b></b>       | BF           | 1                                                | CPU_SCR1    | FF           | #                                                |
|          | I UI         |    |          | 1 "          | l      | # Access is b |              | 1                                                | 01 0_00KU   | 1            | π                                                |

Blank fields are Reserved and must not be accessed.

# Access is bit specific.



Table 0-1. Register Map Bank 1 Table: Configuration Space

|                    | -1. Register wap Bank |          |                      |              |           |                      |              |           |                      |              |           |
|--------------------|-----------------------|----------|----------------------|--------------|-----------|----------------------|--------------|-----------|----------------------|--------------|-----------|
| Name               | Addr (1,Hex)          | Access   | Name                 | Addr (1,Hex) | Access    | Name                 | Addr (1,Hex) | Access    | Name                 | Addr (1,Hex) | Access    |
| PRT0DM0            | 00                    | RW       |                      | 40           |           | ASC10CR0             | 80           | RW        |                      | C0           |           |
| PRT0DM1            | 01                    | RW       |                      | 41           |           | ASC10CR1             | 81           | RW        |                      | C1           |           |
| PRT0IC0            | 02                    | RW       |                      | 42           |           | ASC10CR2             | 82           | RW        |                      | C2           |           |
| PRT0IC1            | 03                    | RW       |                      | 43           |           | ASC10CR3             | 83           | RW        |                      | C3           |           |
| PRT1DM0            | 04                    | RW       |                      | 44           |           | ASD11CR0             | 84<br>85     | RW        |                      | C4<br>C5     | ļ         |
| PRT1DM1            | 05                    | RW       |                      | 45           |           | ASD11CR1             |              | RW        |                      |              |           |
| PRT1IC0            | 06                    | RW       |                      | 46           |           | ASD11CR2             | 86           | RW        |                      | C6<br>C7     |           |
| PRT1IC1<br>PRT2DM0 | 07<br>08              | RW<br>RW |                      | 47           |           | ASD11CR3             | 87<br>88     | RW        |                      |              |           |
| PRT2DM1            | 09                    | RW       |                      | 48           |           | <b> </b>             | 89           |           |                      | C8<br>C9     |           |
| PRT2IC0            | 0A                    | RW       |                      | 49<br>4A     |           | <b> </b>             | 8A           |           |                      | CA           |           |
| PRT2IC0<br>PRT2IC1 | 0B                    | RW       |                      | 4A<br>4B     | <b>——</b> |                      | 8B           | <b>—</b>  |                      | СВ           |           |
| FRIZICI            | 0C                    | ICAA     |                      | 4C           |           |                      | 8C           | -         |                      | CC           | $\vdash$  |
|                    | 0D                    |          |                      | 4D           |           |                      | 8D           | -         |                      | CD           | $\vdash$  |
|                    | 0E                    |          |                      | 4E           |           |                      | 8E           | -         |                      | CE           | $\vdash$  |
|                    | 0F                    |          |                      | 4F           |           | <b> </b>             | 8F           |           |                      | CF           |           |
|                    | 10                    |          |                      | 50           |           | ASD20CR0             | 90           | RW        | GDI_O_IN             | D0           | RW        |
|                    | 11                    |          |                      | 51           |           | ASD20CR0<br>ASD20CR1 | 91           | RW        | GDI_O_IN             | D1           | RW        |
|                    |                       |          |                      |              |           |                      | 92           | RW        |                      | D2           | RW        |
|                    | 12                    |          |                      | 52           | ļ         | ASD20CR2             | 92           |           | GDI_O_OU             |              |           |
|                    | 13                    |          |                      | 53           |           | ASD20CR3             |              | RW        | GDI_E_OU             | D3           | RW        |
|                    | 14                    |          |                      | 54<br>55     | <b></b>   | ASC21CR0             | 94<br>95     | RW        | <b></b>              | D4           | <b></b> _ |
|                    | 15                    |          |                      |              |           | ASC21CR1             |              | RW        |                      | D5           |           |
|                    | 16                    |          |                      | 56           |           | ASC21CR2             | 96           | RW        | <b></b>              | D6           |           |
|                    | 17                    |          |                      | 57           |           | ASC21CR3             | 97           | RW        |                      | D7           |           |
|                    | 18                    |          |                      | 58           |           |                      | 98           |           |                      | D8           |           |
|                    | 19                    |          |                      | 59           |           |                      | 99           |           |                      | D9           |           |
|                    | 1A                    |          |                      | 5A           |           |                      | 9A           |           |                      | DA           |           |
|                    | 1B                    |          |                      | 5B           |           |                      | 9B           |           |                      | DB           |           |
|                    | 1C                    |          |                      | 5C           |           |                      | 9C           |           | 000 00 FN            | DC           | DW        |
|                    | 1D                    |          |                      | 5D           |           |                      | 9D           |           | OSC_GO_EN            | DD           | RW        |
|                    | 1E                    |          |                      | 5E           |           | <u> </u>             | 9E           |           | OSC_CR4              | DE           | RW        |
| DDDOOEN            | 1F                    | DV4/     | OLIK ODO             | 5F           | DW        |                      | 9F           |           | OSC_CR3              | DF           | RW        |
| DBB00FN            | 20                    | RW       | CLK_CR0              | 60           | RW        |                      | A0           |           | OSC_CR0              | E0           | RW        |
| DBB00IN<br>DBB00OU | 21                    | RW       | CLK_CR1              | 61<br>62     | RW        |                      | A1           |           | OSC_CR1              | E1           | RW<br>RW  |
| DBB0000            |                       | RW       | ABF_CR0              | 63           | RW        |                      | A2           |           | OSC_CR2              | E2           |           |
| DDDO4EN            | 23                    | DV4/     | AMD_CR0              |              | RW        |                      | A3           |           | VLT_CR               | E3           | RW        |
| DBB01FN<br>DBB01IN | 24                    | RW       |                      | 64<br>65     |           |                      | A4           |           | VLT_CMP              | E4<br>E5     | R         |
|                    | 25                    | RW<br>RW | AMD CD4              |              | DW        |                      | A5           |           |                      |              |           |
| DBB01OU            | 26<br>27              | KVV      | AMD_CR1<br>ALT_CR0   | 66<br>67     | RW<br>RW  |                      | A6<br>A7     |           |                      | E6<br>E7     |           |
| DCB02FN            | 28                    | D\A/     | ALI_CRU              |              | KVV       |                      |              |           | IMO TD               | E8           | W         |
| DCB02FN<br>DCB02IN | 29                    | RW<br>RW |                      | 68<br>69     |           |                      | A8<br>A9     |           | IMO_TR<br>ILO TR     | E9           | W         |
| DCB02IN<br>DCB02OU | 29<br>2A              | RW       |                      | 6A           |           |                      | AA           |           | BDG_TR               | EA           | RW        |
| DCB0200            | 2B                    | KVV      |                      | 6B           |           |                      | AB           |           | ECO_TR               | EB           | W         |
| DCD02EN            |                       | D\A/     |                      | 6C           |           |                      |              |           | ECO_IR               |              | VV        |
| DCB03FN<br>DCB03IN | 2C<br>2D              | RW<br>RW |                      | 6D           | ļ         | <b></b>              | AC<br>AD     |           | <b></b>              | EC<br>ED     |           |
| DCB03IN            | 2E                    | RW       |                      | 6E           | <b></b>   | <u> </u>             | AE           | <b>  </b> | <u> </u>             | EE           |           |
| DCB03OO            | 2F                    | LZAA     |                      | 6F           |           | <b> </b>             | AF           | -         | 1                    | EF           |           |
|                    | 30                    |          | A CDOOCD2            | 70           | DW        | RDI0RI               | B0           | DW        |                      | F0           |           |
|                    | 31                    |          | ACB00CR3             |              | RW<br>RW  | RDIOSYN              | B1           | RW<br>RW  | <u> </u>             | F0<br>F1     |           |
|                    | 32                    |          | ACB00CR0<br>ACB00CR1 | 71<br>72     | RW        | RDIOSYN              | B1           | RW        | <u> </u>             | F1<br>F2     |           |
|                    | 33                    |          | ACB00CR1             | 73           | RW        | RDI0LT0              | B3           | RW        | 1                    | F3           |           |
|                    | 34                    |          | ACB00CR2<br>ACB01CR3 | 74           | RW        | RDIOLTO              | B3           | RW        | 1                    | F4           |           |
|                    | 35                    |          | ACB01CR3             | 75           | RW        | RDI0L11              | B5           | RW        | <u> </u>             | F4           |           |
|                    | 36                    |          | ACBUTCRU<br>ACBUTCRU | 75<br>76     | RW        | RDI0RO0              | B6           | RW        | ļ                    | F6           |           |
|                    | 37                    |          | ACBUTCRT<br>ACBUTCRT | 77           | RW        | NDIONOT              | B7           | 1////     | CPU F                | F7           | RL        |
|                    | 38                    |          | ACBUICK2             | 78           | L/AA      | <u> </u>             | B8           | <b> </b>  | OFU_F                | F8           | ΓL        |
|                    | 39                    |          |                      | 78<br>79     | <b></b>   | <u> </u>             | B8           | <b>  </b> | <u> </u>             | F8<br>F9     |           |
|                    |                       |          |                      | 79<br>7A     |           | <u> </u>             | BA<br>BA     | <b></b>   | <u> </u>             | FA FA        |           |
|                    | 3A<br>3B              |          |                      | 7A<br>7B     | ļ         | <b></b>              | BB BB        |           | <b></b>              | FB FB        |           |
|                    |                       |          |                      | 7B<br>7C     |           | <b> </b>             | BC           |           | <b> </b>             | FC           |           |
|                    | 3C                    |          |                      |              |           | <u> </u>             |              | <b></b>   | <u> </u>             |              |           |
|                    | 3D                    | 1        |                      | 7D           | ł         | 1                    | BD           | 1         | 1                    | FD           | L         |
|                    | 25                    |          |                      | 70           | , ,       | ,                    | DE           |           | CDIT CCD4            | LEE .        |           |
|                    | 3E<br>3F              |          |                      | 7E<br>7F     |           |                      | BE<br>BF     |           | CPU_SCR1<br>CPU_SCR0 | FE<br>FF     | #         |

Blank fields are Reserved and must not be accessed.

# Access is bit specific.



# **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C24x23A PSoC device. For the latest electrical specifications, check if you have the most recent datasheet by visiting the website at http://www.cypress.com.

Specifications are valid for –40  $^{\circ}C \le T_A \le 85 ^{\circ}C$  and  $T_J \le 100 ^{\circ}C$ , except where noted.

Refer to Table 29 on page 34 for the electrical specifications for the IMO using SLIMO mode.

Figure 8. Voltage versus CPU Frequency



Figure 8. IMO Frequency Trim Options



# **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

**Table 9. Absolute Maximum Ratings** 

| Symbol                | Description                                                   | Min                     | Тур | Max                     | Units | Notes                                                                                                                                                                               |
|-----------------------|---------------------------------------------------------------|-------------------------|-----|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>      | Storage temperature                                           | -55                     | 25  | +100                    | °C    | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 65 °C degrades reliability. |
| T <sub>BAKETEMP</sub> | Bake temperature                                              | _                       | 125 | See<br>package<br>label | °C    |                                                                                                                                                                                     |
| t <sub>BAKETIME</sub> | Bake time                                                     | See<br>package<br>label | -   | 72                      | Hours |                                                                                                                                                                                     |
| T <sub>A</sub>        | Ambient temperature with power applied                        | -40                     | -   | +85                     | °C    |                                                                                                                                                                                     |
| $V_{DD}$              | Supply voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | -0.5                    | -   | +6.0                    | V     |                                                                                                                                                                                     |
| V <sub>IO</sub>       | DC input voltage                                              | V <sub>SS</sub> - 0.5   | -   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                     |
| V <sub>IOZ</sub>      | DC voltage applied to tri-state                               | V <sub>SS</sub> - 0.5   | -   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                     |
| I <sub>MIO</sub>      | Maximum current into any port pin                             | -25                     | -   | +50                     | mA    |                                                                                                                                                                                     |
| ESD                   | Electrostatic discharge voltage                               | 2000                    | -   | _                       | V     | Human body model ESD.                                                                                                                                                               |
| LU                    | Latch up current                                              | _                       | -   | 200                     | mA    |                                                                                                                                                                                     |

Document Number: 38-12028 Rev. \*R



### **Operating Temperature**

**Table 10. Operating Temperature** 

| Symbol         | Description          | Min             | Тур | Max  | Units | Notes                                                                                                                                                            |
|----------------|----------------------|-----------------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient temperature  | -40             | _   | +85  | °C    |                                                                                                                                                                  |
| TJ             | Junction temperature | <del>-4</del> 0 | 1   | +100 |       | The temperature rise from ambient to junction is package specific. See Table 48 on page 53. You must limit the power consumption to comply with this requirement |

### **DC Electrical Characteristics**

### DC Chip-Level Specifications

Table 11 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , 3.0 V to 3.6 V and  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , or 2.4 V to 3.0 V and  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

Table 11. DC Chip-Level Specifications

| Symbol              | Description                                                                                                    | Min  | Тур  | Max  | Units | Notes                                                                                                                                                                                             |
|---------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DD}$            | Supply voltage                                                                                                 | 2.4  | _    | 5.25 | V     | See DC POR and LVD specifications,<br>Table 26 on page 32                                                                                                                                         |
| I <sub>DD</sub>     | Supply current                                                                                                 | _    | 5    | 8    | mA    | Conditions are $V_{\rm DD}$ = 5.0 V, $T_{\rm A}$ = 25 °C, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 93.75 kHz, analog power = off SLIMO mode = 0. IMO = 24 MHz  |
| I <sub>DD3</sub>    | Supply current                                                                                                 | _    | 3.3  | 6.0  | mA    | Conditions are $V_{\rm DD}$ = 3.3 V, $T_{\rm A}$ = 25 °C, CPU = 3 MHz, SYSCLK doubler disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 93.75 kHz, analog power = off. SLIMO mode = 0. IMO = 24 MHz |
| I <sub>DD27</sub>   | Supply current                                                                                                 | _    | 2    | 4    | mA    | Conditions are $V_{DD}$ = 2.7 V, $T_A$ = 25 °C, CPU = 0.75 MHz, SYSCLK doubler disabled, VC1 = 0.375 MHz, VC2 = 23.44 kHz, VC3 = 0.09 kHz, analog power = off. SLIMO mode = 1. IMO = 6 MHz        |
| I <sub>SB</sub>     | Sleep (mode) current with POR, LVD, sleep timer, and WDT. <sup>[9]</sup>                                       | -    | 3    | 6.5  | μA    | Conditions are with internal slow speed oscillator, $V_{DD} = 3.3 \text{ V}$ , $-40  ^{\circ}\text{C} \leq T_{A} \leq 55  ^{\circ}\text{C}$ , analog power = off                                  |
| I <sub>SBH</sub>    | Sleep (mode) current with POR, LVD, sleep timer, and WDT at high temperature. [9]                              | -    | 4    | 25   | μA    | Conditions are with internal slow speed oscillator, $V_{DD} = 3.3 \text{ V}$ , 55 °C < $T_A \le$ 85 °C, analog power = off                                                                        |
| I <sub>SBXTL</sub>  | Sleep (mode) current with POR, LVD, sleep timer, WDT, and external crystal. [9]                                | _    | 4    | 7.5  | μA    | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. V <sub>DD</sub> = 3.3 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 55 °C, analog power = off                                    |
| I <sub>SBXTLH</sub> | Sleep (Mode) current with POR, LVD, sleep timer, WDT, and external crystal at high temperature. <sup>[9]</sup> | _    | 5    | 26   | μA    | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. V <sub>DD</sub> = 3.3 V, 55 °C < T <sub>A</sub> $\leq$ 85 °C, analog power = off                                          |
| $V_{REF}$           | Reference voltage (Bandgap)                                                                                    | 1.28 | 1.30 | 1.32 | V     | Trimmed for appropriate $V_{DD}$ . $V_{DD} > 3.0 \text{ V}$                                                                                                                                       |
| V <sub>REF27</sub>  | Reference voltage (Bandgap)                                                                                    | 1.16 | 1.30 | 1.32 | V     | Trimmed for appropriate $V_{DD}$ . $V_{DD}$ = 2.4 V to 3.0 V                                                                                                                                      |

#### Note

Document Number: 38-12028 Rev. \*R Page 17 of 65

Standby current includes all functions (POR, LVD, WDT, sleep time) needed for reliable system operation. This must be compared with devices that have similar functions enabled.



# DC GPIO Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

Table 12. 5-V and 3.3-V DC GPIO Specifications

| Symbol           | Description                       | Min                   | Тур | Max  | Units | Notes                                                                                                                                                                                                             |
|------------------|-----------------------------------|-----------------------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up resistor                  | 4                     | 5.6 | 8    | kΩ    |                                                                                                                                                                                                                   |
| R <sub>PD</sub>  | Pull-down resistor                | 4                     | 5.6 | 8    | kΩ    |                                                                                                                                                                                                                   |
| V <sub>OH</sub>  | High output level                 | V <sub>DD</sub> – 1.0 | -   | _    | V     | $I_{OH}$ = 10 mA, $V_{DD}$ = 4.75 to 5.25 V (maximum 40 mA on even port pins (for example, P0[2], P1[4]), maximum 40 mA on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined $I_{OH}$ budget.    |
| V <sub>OL</sub>  | Low output level                  | -                     | ı   | 0.75 | V     | $I_{OL}$ = 25 mA, $V_{DD}$ = 4.75 to 5.25 V (maximum 100 mA on even port pins (for example, P0[2], P1[4]), maximum 100 mA on odd port pins (for example, P0[3], P1[5])). 150 mA maximum combined $I_{OL}$ budget. |
| I <sub>OH</sub>  | High level source current         | 10                    | 1   | -    | mA    | $V_{OH} = V_{DD} - 1.0 \text{ V}$ , see the limitations of the total current in the note for $V_{OH}$                                                                                                             |
| I <sub>OL</sub>  | Low level sink current            | 25                    | -   | _    | mA    | $V_{OL}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$                                                                                                                              |
| V <sub>IL</sub>  | Input low level                   | -                     | _   | 0.8  | V     | V <sub>DD</sub> = 3.0 to 5.25                                                                                                                                                                                     |
| V <sub>IH</sub>  | Input high level                  | 2.1                   | -   |      | V     | V <sub>DD</sub> = 3.0 to 5.25                                                                                                                                                                                     |
| V <sub>H</sub>   | Input hysterisis                  | _                     | 60  | -    | mV    |                                                                                                                                                                                                                   |
| I <sub>IL</sub>  | Input leakage (absolute value)    | _                     | 1   | _    | nA    | Gross tested to 1 µA                                                                                                                                                                                              |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -                     | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25 °C                                                                                                                                                                        |
| C <sub>OUT</sub> | Capacitive load on pins as output | -                     | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25 °C                                                                                                                                                                        |

Table 13. 2.7-V DC GPIO Specifications

| Symbol           | Description                       | Min                   | Тур | Max  | Units | Notes                                                                                                    |
|------------------|-----------------------------------|-----------------------|-----|------|-------|----------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up resistor                  | 4                     | 5.6 | 8    | kΩ    |                                                                                                          |
| R <sub>PD</sub>  | Pull-down resistor                | 4                     | 5.6 | 8    | kΩ    |                                                                                                          |
| V <sub>OH</sub>  | High output level                 | V <sub>DD</sub> – 0.4 | _   | _    | V     | $I_{OH}$ = 2 mA (6.25 Typ), $V_{DD}$ = 2.4 to 3.0 V (16 mA maximum, 50 mA Typ combined $I_{OH}$ budget). |
| V <sub>OL</sub>  | Low output level                  | _                     | ı   | 0.75 | V     | $I_{OL}$ = 11.25 mA, $V_{DD}$ = 2.4 to 3.0 V (90 mA maximum combined $I_{OL}$ budget).                   |
| I <sub>OH</sub>  | High level source current         | 2                     | -   | -    | mA    | $V_{OH}$ = $V_{DD}$ – 0.4, see the limitations of total current in note for $V_{OH}$ .                   |
| $V_{IL}$         | Input low level                   | _                     | -   | 0.75 | V     | V <sub>DD</sub> = 2.4 to 3.0                                                                             |
| V <sub>IH</sub>  | Input high level                  | 2.0                   | _   | -    | V     | V <sub>DD</sub> = 2.4 to 3.0                                                                             |
| $V_{H}$          | Input hysteresis                  | _                     | 90  | _    | mV    |                                                                                                          |
| I <sub>OL</sub>  | Low level sink current            | 11.25                 | -   | -    | mA    | $V_{OL}$ = .75, see the limitations of total current in note for $V_{OL}$ .                              |
| I <sub>IL</sub>  | Input leakage (absolute value)    | _                     | 1   | _    | nA    | Gross tested to 1 µA                                                                                     |
| C <sub>IN</sub>  | Capacitive load on pins as input  | _                     | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25 °C                                                               |
| C <sub>OUT</sub> | Capacitive load on pins as output | _                     | 3.5 | 10   | pF    | Package and pin dependent.<br>Temp = 25 °C                                                               |



### DC Operational Amplifier Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

The operational amplifier is a component of both the analog continuous time PSoC blocks and the Analog Switched Cap PSoC blocks. The guaranteed specifications are measured in the analog continuous time PSoC block. Typical parameters are measured at 5 V at 25 °C and are for design guidance only.

Table 14. 5-V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                                                      | Min                                                                     | Тур                                       | Max                                       | Units                  | Notes                                                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input offset voltage (absolute value) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high                                                                                                           | -<br>-<br>-                                                             | 1.6<br>1.3<br>1.2                         | 10<br>8<br>7.5                            | mV<br>mV<br>mV         |                                                                                                                                                                                         |
| TCV <sub>OSOA</sub>  | Average input offset voltage drift                                                                                                                                                                                                               | _                                                                       | 7.0                                       | 35.0                                      | μV/°C                  |                                                                                                                                                                                         |
| I <sub>EBOA</sub>    | Input leakage current (port 0 analog pins)                                                                                                                                                                                                       | _                                                                       | 20                                        | _                                         | pА                     | Gross tested to 1 µA                                                                                                                                                                    |
| C <sub>INOA</sub>    | Input capacitance (port 0 analog pins)                                                                                                                                                                                                           | -                                                                       | 4.5                                       | 9.5                                       | pF                     | Package and pin dependent.<br>Temp = 25 °C                                                                                                                                              |
| V <sub>CMOA</sub>    | Common mode voltage range<br>Common mode voltage range (high power or high<br>Opamp bias)                                                                                                                                                        | 0.0<br>0.5                                                              | 1                                         | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5  | V                      | The common mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>    | Open loop gain Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high                                                                                                                                  | 60<br>60<br>80                                                          | _<br>_<br>_                               | -<br>-<br>-                               | dB<br>dB<br>dB         | Specification is applicable at high<br>Opamp bias. For low Opamp bias<br>mode, minimum is 60 dB.                                                                                        |
| V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high                                                                                                    | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.5 | -<br>-<br>-                               | -<br>-<br>-                               | V<br>V<br>V            |                                                                                                                                                                                         |
| V <sub>OLOWOA</sub>  | Low output voltage swing (internal signals) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high                                                                                                     | -<br>-<br>-                                                             | 111                                       | 0.2<br>0.2<br>0.5                         | V<br>V<br>V            |                                                                                                                                                                                         |
| I <sub>SOA</sub>     | Supply current (including associated AGND buffer) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>-<br>-                                                   | 150<br>300<br>600<br>1200<br>2400<br>4600 | 200<br>400<br>800<br>1600<br>3200<br>6400 | 44444<br>44444<br>4444 |                                                                                                                                                                                         |
| PSRR <sub>OA</sub>   | Supply voltage rejection ratio                                                                                                                                                                                                                   | 64                                                                      | 80                                        | _                                         | dB                     | $V_{SS} \le V_{IN} \le (V_{DD} - 2.25)$ or $(V_{DD} - 1.25 \ V) \le V_{IN} \le V_{DD}$                                                                                                  |



Table 15. 3.3-V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                                                      | Min                                                                     | Тур                               | Max                               | Units                      | Notes                                                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------|-----------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input offset voltage (absolute value) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high                                                                                                           | -<br>-<br>-                                                             | 1.65<br>1.32<br>–                 | 10<br>8<br>-                      | mV<br>mV<br>mV             | Power = high, Opamp bias = high setting is not allowed for $3.3 \text{ V V}_{DD}$ operation.                                                                                            |
| TCV <sub>OSOA</sub>  | Average input offset voltage drift                                                                                                                                                                                                               | -                                                                       | 7.0                               | 35.0                              | μV/°C                      |                                                                                                                                                                                         |
| I <sub>EBOA</sub>    | Input leakage current (port 0 analog pins)                                                                                                                                                                                                       | _                                                                       | 20                                | _                                 | pА                         | Gross tested to 1 μA                                                                                                                                                                    |
| C <sub>INOA</sub>    | Input capacitance (port 0 analog pins)                                                                                                                                                                                                           | _                                                                       | 4.5                               | 9.5                               | pF                         | Package and pin dependent.<br>Temp = 25 °C                                                                                                                                              |
| V <sub>СМОА</sub>    | Common mode voltage range                                                                                                                                                                                                                        | 0.2                                                                     | -                                 | V <sub>DD</sub> – 0.2             | ٧                          | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>    | Open loop gain Power = low, ppamp Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low                                                                                                                               | 60<br>60<br>80                                                          | -<br>-<br>-                       | -<br>-<br>-                       | dB<br>dB<br>dB             | Specification is applicable at low<br>Opamp bias. For high Opamp bias<br>mode (except high power, high<br>Opamp bias), minimum is 60 dB.                                                |
| V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low                                                                                                       | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2 | _<br>_<br>_                       | -<br>-<br>-                       | V<br>V                     | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation.                                                                                             |
| V <sub>OLOWOA</sub>  | Low output voltage swing (internal signals) Power = low, ppamp Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low                                                                                                  | -<br>-<br>-                                                             | _<br>_<br>_                       | 0.2<br>0.2<br>0.2                 | V<br>V                     | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation.                                                                                             |
| Isoa                 | Supply current (including associated AGND buffer) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>-                                                        | 150<br>300<br>600<br>1200<br>2400 | 200<br>400<br>800<br>1600<br>3200 | ДА<br>ДА<br>ДА<br>ДА<br>ДА | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation.                                                                                             |
| PSRR <sub>OA</sub>   | Supply voltage rejection ratio                                                                                                                                                                                                                   | 64                                                                      | 80                                | _                                 | dB                         | $V_{SS} \le V_{IN} \le (V_{DD} - 2.25) \text{ or } (V_{DD} - 1.25 \text{ V}) \le V_{IN} \le V_{DD}$                                                                                     |



Table 16. 2.7-V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                                                      | Min                                                                     | Тур                               | Max                               | Units                      | Notes                                                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------|-----------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input offset voltage (absolute value) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high                                                                                                           | -<br>-<br>-                                                             | 1.65<br>1.32<br>–                 | 10<br>8<br>-                      | mV<br>mV<br>mV             | Power = high, Opamp bias = high setting is not allowed for 2.7 V V <sub>DD</sub> operation.                                                                                             |
| TCV <sub>OSOA</sub>  | Average input offset voltage drift                                                                                                                                                                                                               | _                                                                       | 7.0                               | 35.0                              | μV/°C                      |                                                                                                                                                                                         |
| I <sub>EBOA</sub>    | Input leakage current (port 0 analog pins)                                                                                                                                                                                                       | _                                                                       | 20                                | -                                 | pА                         | Gross tested to 1 μA                                                                                                                                                                    |
| C <sub>INOA</sub>    | Input capacitance (port 0 analog pins)                                                                                                                                                                                                           | -                                                                       | 4.5                               | 9.5                               | pF                         | Package and pin dependent.<br>Temp = 25 °C                                                                                                                                              |
| V <sub>СМОА</sub>    | Common mode voltage range                                                                                                                                                                                                                        | 0.2                                                                     | _                                 | V <sub>DD</sub> – 0.2             | V                          | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>    | Open loop gain Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low                                                                                                                                     | 60<br>60<br>80                                                          | _<br>_<br>_                       | _<br>_<br>_                       | dB<br>dB<br>dB             | Specification is applicable at low<br>Opamp bias. For high Opamp bias<br>mode, (except high power, high<br>Opamp bias), minimum is 60 dB.                                               |
| V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low                                                                                                       | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2 | _<br>_<br>_                       | _<br>_<br>_                       | V<br>V                     | Power = high, Opamp bias = high setting is not allowed for 2.7 V V <sub>DD</sub> operation.                                                                                             |
| V <sub>OLOWOA</sub>  | Low output voltage swing (internal signals) Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low                                                                                                        | -<br>-<br>-                                                             | -<br>-<br>-                       | 0.2<br>0.2<br>0.2                 | V<br>V<br>V                | Power = high, Opamp bias = high setting is not allowed for 2.7 V V <sub>DD</sub> operation.                                                                                             |
| Isoa                 | Supply current (including associated AGND buffer) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>-<br>-                                                   | 150<br>300<br>600<br>1200<br>2400 | 200<br>400<br>800<br>1600<br>3200 | µА<br>µА<br>µА<br>µА<br>µА | Power = high, Opamp bias = high setting is not allowed for 2.7 V V <sub>DD</sub> operation.                                                                                             |
| PSRR <sub>OA</sub>   | Supply voltage rejection ratio                                                                                                                                                                                                                   | 64                                                                      | 80                                | _                                 | dB                         | $V_{SS} \le V_{IN} \le (V_{DD} - 2.25)$ or $(V_{DD} - 1.25 \ V) \le V_{IN} \le V_{DD}$                                                                                                  |

# DC Low Power Comparator Specifications

Table 17 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 17. DC Low Power Comparator Specifications

| Symbol              | Description                                        | Min | Тур | Max                 | Units | Notes |
|---------------------|----------------------------------------------------|-----|-----|---------------------|-------|-------|
| V <sub>REFLPC</sub> | Low power comparator (LPC) reference voltage range | 0.2 | -   | V <sub>DD</sub> – 1 | V     |       |
| I <sub>SLPC</sub>   | LPC supply current                                 | ı   | 10  | 40                  | μA    |       |
| V <sub>OSLPC</sub>  | LPC voltage offset                                 | _   | 2.5 | 30                  | mV    |       |

Document Number: 38-12028 Rev. \*R Page 21 of 65



# DC Analog Output Buffer Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

Table 18. 5-V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                                       | Min                                                        | Тур        | Max                                                       | Units    | Notes                                                                                                |
|----------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|-----------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------|
| C <sub>L</sub>       | Load Capacitance                                                                                  | -                                                          | _          | 200                                                       | pF       | This specification applies to the external circuit that is being driven by the analog output buffer. |
| V <sub>OSOB</sub>    | Input offset voltage (absolute value)                                                             | -                                                          | 3          | 12                                                        | mV       |                                                                                                      |
| TCV <sub>OSOB</sub>  | Average input offset voltage drift                                                                | -                                                          | +6         | _                                                         | μV/°C    |                                                                                                      |
| V <sub>CMOB</sub>    | Common mode input voltage range                                                                   | 0.5                                                        | -          | V <sub>DD</sub> – 1.0                                     | V        |                                                                                                      |
| R <sub>OUTOB</sub>   | Output resistance<br>Power = low<br>Power = high                                                  | _<br>_                                                     | 1          | _<br>_                                                    | W<br>W   |                                                                                                      |
| V <sub>OHIGHOB</sub> | High output voltage swing (Load = 32 ohms to V <sub>DD/2</sub> ) Power = low Power = high         | 0.5 × V <sub>DD</sub> + 1.1<br>0.5 × V <sub>DD</sub> + 1.1 | _<br>_     | _<br>_                                                    | V        |                                                                                                      |
| V <sub>OLOWOB</sub>  | Low output voltage swing<br>(Load = 32 ohms to V <sub>DD/2</sub> )<br>Power = low<br>Power = high | -<br>-                                                     | _<br>_     | .5 × V <sub>DD</sub> – 1.3<br>0.5 × V <sub>DD</sub> – 1.3 | V        |                                                                                                      |
| I <sub>SOB</sub>     | Supply current including Opamp bias cell (No Load) Power = low Power = high                       | -<br>-                                                     | 1.1<br>2.6 | 5.1<br>8.8                                                | mA<br>mA |                                                                                                      |
| PSRR <sub>OB</sub>   | Supply voltage rejection ratio                                                                    | 52                                                         | 64         | _                                                         | dB       | $V_{OUT} > (V_{DD} - 1.25)$                                                                          |

Table 19. 3.3-V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                                | Min                                                        | Тур        | Max                                                        | Units    | Notes                                                                                                |
|----------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------|
| C <sub>L</sub>       | Load Capacitance                                                                           | -                                                          | -          | 200                                                        | pF       | This specification applies to the external circuit that is being driven by the analog output buffer. |
| V <sub>OSOB</sub>    | Input offset voltage (absolute value)                                                      | _                                                          | 3          | 12                                                         | mV       |                                                                                                      |
| TCV <sub>OSOB</sub>  | Average input offset voltage drift                                                         | _                                                          | +6         | _                                                          | μV/°C    |                                                                                                      |
| $V_{CMOB}$           | Common mode input voltage range                                                            | 0.5                                                        | -          | V <sub>DD</sub> – 1.0                                      | V        |                                                                                                      |
| R <sub>OUTOB</sub>   | Output resistance<br>Power = low<br>Power = high                                           | _<br>_                                                     | 1          | _<br>_                                                     | Ω        |                                                                                                      |
| V <sub>OHIGHOB</sub> | High output voltage swing (Load = 1 K ohms to V <sub>DD/2</sub> ) Power = low Power = high | 0.5 × V <sub>DD</sub> + 1.0<br>0.5 × V <sub>DD</sub> + 1.0 | _<br>_     | -<br>-                                                     | V        |                                                                                                      |
| V <sub>OLOWOB</sub>  | Low output voltage swing (Load = 1 K ohms to V <sub>DD/2</sub> ) Power = low Power = high  | _<br>_                                                     | _<br>_     | 0.5 × V <sub>DD</sub> – 1.0<br>0.5 × V <sub>DD</sub> – 1.0 | V        |                                                                                                      |
| I <sub>SOB</sub>     | Supply current including Opamp bias cell (no load) Power = low Power = high                | -<br>-                                                     | 0.8<br>2.0 | 2.0<br>4.3                                                 | mA<br>mA |                                                                                                      |
| PSRR <sub>OB</sub>   | Supply voltage rejection ratio                                                             | 52                                                         | 64         | _                                                          | dB       | V <sub>OUT</sub> > (V <sub>DD</sub> – 1.25)                                                          |

Document Number: 38-12028 Rev. \*R



Table 20. 2.7-V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                                | Min                                                        | Тур        | Max                                                        | Units    | Notes                                                                                                |
|----------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------|
| C <sub>L</sub>       | Load Capacitance                                                                           | -                                                          | -          | 200                                                        | pF       | This specification applies to the external circuit that is being driven by the analog output buffer. |
| V <sub>OSOB</sub>    | Input offset voltage (absolute value)                                                      | _                                                          | 3          | 12                                                         | mV       |                                                                                                      |
| TCV <sub>OSOB</sub>  | Average input offset voltage drift                                                         | _                                                          | +6         | _                                                          | μV/°C    |                                                                                                      |
| V <sub>CMOB</sub>    | Common mode input voltage range                                                            | 0.5                                                        | -          | V <sub>DD</sub> – 1.0                                      | V        |                                                                                                      |
| R <sub>OUTOB</sub>   | Output resistance<br>Power = low<br>Power = high                                           | _<br>_                                                     | 1          | -<br>-                                                     | Ω        |                                                                                                      |
| V <sub>OHIGHOB</sub> | High output voltage swing (Load = 1 K ohms to V <sub>DD/2</sub> ) Power = low Power = high | 0.5 × V <sub>DD</sub> + 0.2<br>0.5 × V <sub>DD</sub> + 0.2 | _<br>_     | -<br>-                                                     | V<br>V   |                                                                                                      |
| V <sub>OLOWOB</sub>  | Low output voltage swing (Load = 1 K ohms to V <sub>DD/2</sub> ) Power = low Power = high  | -<br>-                                                     | _<br>_     | 0.5 × V <sub>DD</sub> - 0.7<br>0.5 × V <sub>DD</sub> - 0.7 | V<br>V   |                                                                                                      |
| I <sub>SOB</sub>     | Supply current including Opamp<br>bias cell (No Load)<br>Power = low<br>Power = high       | -                                                          | 0.8<br>2.0 | 2.0<br>4.3                                                 | mA<br>mA |                                                                                                      |
| PSRR <sub>OB</sub>   | Supply voltage rejection ratio                                                             | 52                                                         | 64         |                                                            | dB       | V <sub>OUT</sub> > (V <sub>DD</sub> – 1.25).                                                         |

### DC Switch Mode Pump Specifications

Table 21 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 21. DC Switch Mode Pump (SMP) Specifications

| Symbol                | Description                                                                                                                                                                            | Min         | Тур         | Max         | Units          | Notes                                                                                                                                                     |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>PUMP</sub> 5 V | 5 V output voltage from pump                                                                                                                                                           | 4.75        | 5.0         | 5.25        | V              | Configuration listed in footnote. <sup>[10]</sup> Average, neglecting ripple. SMP trip voltage is set to 5.0 V.                                           |
| V <sub>PUMP</sub> 3 V | 3.3 V output voltage from pump                                                                                                                                                         | 3.00        | 3.25        | 3.60        | V              | Configuration listed in footnote. <sup>[10]</sup> Average, neglecting ripple. SMP trip voltage is set to 3.25 V.                                          |
| V <sub>PUMP</sub> 2 V | 2.6 V output voltage from pump                                                                                                                                                         | 2.45        | 2.55        | 2.80        | V              | Configuration listed in footnote. <sup>[10]</sup> Average, neglecting ripple. SMP trip voltage is set to 2.55 V.                                          |
| I <sub>PUMP</sub>     | Available output current $V_{BAT} = 1.8 \text{ V}, V_{PUMP} = 5.0 \text{ V}$ $V_{BAT} = 1.5 \text{ V}, V_{PUMP} = 3.25 \text{ V}$ $V_{BAT} = 1.3 \text{ V}, V_{PUMP} = 2.55 \text{ V}$ | 5<br>8<br>8 | _<br>_<br>_ | -<br>-<br>- | mA<br>mA<br>mA | Configuration listed in footnote. <sup>[10]</sup> SMP trip voltage is set to 5.0 V. SMP trip voltage is set to 3.25 V. SMP trip voltage is set to 2.55 V. |
| V <sub>BAT</sub> 5 V  | Input voltage range from battery                                                                                                                                                       | 1.8         | -           | 5.0         | V              | Configuration listed in footnote. <sup>[10]</sup> SMP trip voltage is set to 5.0 V.                                                                       |
| V <sub>BAT</sub> 3 V  | Input voltage range from battery                                                                                                                                                       | 1.0         | _           | 3.3         | V              | Configuration listed in footnote. <sup>[10]</sup> SMP trip voltage is set to 3.25 V.                                                                      |
| V <sub>BAT</sub> 2 V  | Input voltage range from battery                                                                                                                                                       | 1.0         | _           | 3.0         | V              | Configuration listed in footnote. <sup>[10]</sup> SMP trip voltage is set to 2.55 V.                                                                      |

#### Note

10.  $L_1$  = 2 mH inductor,  $C_1$  = 10 mF capacitor,  $D_1$  = Schottky diode. See Figure 9

Document Number: 38-12028 Rev. \*R



Table 21. DC Switch Mode Pump (SMP) Specifications (continued)

| Symbol                    | Description                                       | Min | Тур | Max | Units           | Notes                                                                                                                                                                                         |
|---------------------------|---------------------------------------------------|-----|-----|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>BATSTART</sub>     | Minimum input voltage from battery to start pump  | 1.2 | _   | _   | V               | Configuration listed in footnote. $^{[10]}$ 0 °C $\leq$ T <sub>A</sub> $\leq$ 100. 1.25 V at T <sub>A</sub> = $-40$ °C                                                                        |
| $\Delta V_{PUMP\_Line}$   | Line regulation (over V <sub>BAT</sub> range)     | -   | 5   | _   | %V <sub>O</sub> | Configuration listed in footnote. [10] V <sub>O</sub> is the V <sub>DD</sub> Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 26 on page 32.  |
| ΔV <sub>PUMP_Load</sub>   | Load regulation                                   | -   | 5   | -   | %V <sub>O</sub> | Configuration listed in footnote. [10] V <sub>O</sub> is the "V <sub>DD</sub> value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 26 on page 32. |
| $\Delta V_{PUMP\_Ripple}$ | Output voltage ripple (depends on capacitor/load) | _   | 100 | _   | mVpp            | Configuration listed in footnote. <sup>[10]</sup> Load is 5 mA.                                                                                                                               |
| E <sub>3</sub>            | Efficiency                                        | 35  | 50  | -   | %               | Configuration listed in footnote. <sup>[10]</sup><br>Load is 5 mA. SMP trip voltage is set<br>to 3.25 V.                                                                                      |
| E <sub>2</sub>            | Efficiency                                        | ı   | _   | _   |                 |                                                                                                                                                                                               |
| F <sub>PUMP</sub>         | Switching frequency                               |     | 1.3 | _   | MHz             |                                                                                                                                                                                               |
| DC <sub>PUMP</sub>        | Switching duty cycle                              |     | 50  |     | %               |                                                                                                                                                                                               |

Figure 9. Basic Switch Mode Pump Circuit





### DC Analog Reference Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

The guaranteed specifications for RefHI and RefLo are measured through the Analog Continuous Time PSoC blocks. The power levels for RefHi and RefLo refer to the Analog Reference Control register. AGND is measured at P2[4] in AGND bypass mode. Each Analog Continuous Time PSoC block adds a maximum of 10 mV additional offset error to guaranteed AGND specifications from the local AGND buffer. Reference control power can be set to medium or high unless otherwise noted.

**Note** Avoid using P2[4] for digital signaling when using an analog resource that depends on the analog reference. Some coupling of the digital signal may appear on the AGND.

Table 22. 5-V DC Analog Reference Specifications

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings            | Symbol             | Reference | Description                                             | Min                        | Тур                        | Max                        | Units |
|------------------------------|----------------------------------------|--------------------|-----------|---------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------|
| 0b000                        | RefPower = high                        | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.136 | V <sub>DD</sub> /2 + 1.288 | V <sub>DD</sub> /2 + 1.409 | V     |
|                              | Opamp bias = high                      | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.138$         | $V_{DD}/2 + 0.003$         | V <sub>DD</sub> /2 + 0.132 | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.417 | V <sub>DD</sub> /2 – 1.289 | V <sub>DD</sub> /2 – 1.154 | V     |
|                              | RefPower = high                        | $V_{REFHI}$        | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.202 | V <sub>DD</sub> /2 + 1.290 | V <sub>DD</sub> /2 + 1.358 | V     |
|                              | Opamp bias = low                       | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.055$         | $V_{DD}/2 + 0.001$         | $V_{DD}/2 + 0.055$         | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.369 | V <sub>DD</sub> /2 – 1.295 | V <sub>DD</sub> /2 – 1.218 | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.211 | V <sub>DD</sub> /2 + 1.292 | V <sub>DD</sub> /2 + 1.357 | V     |
|                              | Opamp bias = high                      | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.055$         | V <sub>DD</sub> /2         | $V_{DD}/2 + 0.052$         | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.368 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.224 | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.215 | V <sub>DD</sub> /2 + 1.292 | V <sub>DD</sub> /2 + 1.353 | V     |
|                              | Opamp bias = low                       | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.040$         | $V_{DD}/2 - 0.001$         | $V_{DD}/2 + 0.033$         | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.368 | V <sub>DD</sub> /2 – 1.299 | V <sub>DD</sub> /2 – 1.225 | V     |
| 0b001                        | RefPower = high<br>Opamp bias = high   | $V_{REFHI}$        | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6]<br>- 0.076   | P2[4] + P2[6] –<br>0.021   | P2[4] + P2[6] +<br>0.041   | V     |
|                              |                                        | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | -     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6]<br>– 0.025   | P2[4]-P2[6]+<br>0.011      | P2[4]-P2[6]+<br>0.085      | V     |
|                              | RefPower = high<br>Opamp bias = low    | $V_{REFHI}$        | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6]<br>- 0.069   | P2[4] + P2[6] –<br>0.014   | P2[4] + P2[6] + 0.043      | V     |
|                              |                                        | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | -     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6]<br>– 0.029   | P2[4]-P2[6]+<br>0.005      | P2[4]-P2[6]+<br>0.052      | V     |
|                              | RefPower = medium<br>Opamp bias = high | $V_{REFHI}$        | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6]<br>- 0.072   | P2[4] + P2[6] –<br>0.011   | P2[4] + P2[6] +<br>0.048   | V     |
|                              |                                        | V <sub>AGND</sub>  | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | -     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6]<br>– 0.031   | P2[4]-P2[6]+<br>0.002      | P2[4] – P2[6] +<br>0.057   | V     |
|                              | RefPower = medium<br>Opamp bias = low  | $V_{REFHI}$        | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6]<br>- 0.070   | P2[4] + P2[6] - 0.009      | P2[4] + P2[6] +<br>0.047   | V     |
|                              |                                        | V <sub>AGND</sub>  | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6]<br>– 0.033   | P2[4]-P2[6]+<br>0.001      | P2[4] – P2[6] +<br>0.039   | V     |



Table 22. 5-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings            | Symbol             | Reference | Description                            | Min                        | Тур                        | Max                        | Units |
|------------------------------|----------------------------------------|--------------------|-----------|----------------------------------------|----------------------------|----------------------------|----------------------------|-------|
| 0b010                        | RefPower = high                        | V <sub>REFHI</sub> | Ref High  | $V_{DD}$                               | V <sub>DD</sub> – 0.121    | V <sub>DD</sub> – 0.003    | V <sub>DD</sub>            | V     |
|                              | Opamp bias = high                      | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                     | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2         | $V_{DD}/2 + 0.034$         | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                        | V <sub>SS</sub>            | V <sub>SS</sub> + 0.006    | V <sub>SS</sub> + 0.019    | V     |
|                              | RefPower = high                        | $V_{REFHI}$        | Ref High  | $V_{DD}$                               | V <sub>DD</sub> – 0.083    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp bias = low                       | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                     | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.033$         | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                        | V <sub>SS</sub>            | V <sub>SS</sub> + 0.004    | V <sub>SS</sub> + 0.016    | V     |
|                              | RefPower = medium                      | V <sub>REFHI</sub> | Ref High  | $V_{DD}$                               | V <sub>DD</sub> – 0.075    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                     | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.032$         | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                        | V <sub>SS</sub>            | V <sub>SS</sub> + 0.003    | V <sub>SS</sub> + 0.015    | V     |
|                              | RefPower = medium                      | V <sub>REFHI</sub> | Ref High  | $V_{DD}$                               | V <sub>DD</sub> – 0.074    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                     | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.032 | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                        | V <sub>SS</sub>            | V <sub>SS</sub> + 0.002    | V <sub>SS</sub> + 0.014    | V     |
| 0b011                        | RefPower = high                        | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                            | 3.753                      | 3.874                      | 3.979                      | V     |
|                              | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                            | 2.511                      | 2.590                      | 2.657                      | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | Bandgap                                | 1.243                      | 1.297                      | 1.333                      | V     |
|                              | RefPower = high                        | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                            | 3.767                      | 3.881                      | 3.974                      | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                            | 2.518                      | 2.592                      | 2.652                      | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | Bandgap                                | 1.241                      | 1.295                      | 1.330                      | V     |
|                              | RefPower = medium                      | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                            | 2.771                      | 3.885                      | 3.979                      | V     |
|                              | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                            | 2.521                      | 2.593                      | 2.649                      | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | Bandgap                                | 1.240                      | 1.295                      | 1.331                      | V     |
|                              | RefPower = medium                      | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                            | 3.771                      | 3.887                      | 3.977                      | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                            | 2.522                      | 2.594                      | 2.648                      | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | Bandgap                                | 1.239                      | 1.295                      | 1.332                      | V     |
| 0b100                        | RefPower = high<br>Opamp bias = high   | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.481 + P2[6]              | 2.569 + P2[6]              | 2.639 + P2[6]              | V     |
|                              |                                        | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                            | 2.511                      | 2.590                      | 2.658                      | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.515 – P2[6]              | 2.602 - P2[6]              | 2.654 - P2[6]              | V     |
|                              | RefPower = high<br>Opamp bias = low    | $V_{REFHI}$        | Ref High  | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.498 + P2[6]              | 2.579 + P2[6]              | 2.642 + P2[6]              | V     |
|                              |                                        | $V_{AGND}$         | AGND      | 2 × Bandgap                            | 2.518                      | 2.592                      | 2.652                      | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6]              | 2.598 - P2[6]              | 2.650 - P2[6]              | V     |
|                              | RefPower = medium<br>Opamp bias = high | $V_{REFHI}$        | Ref High  | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.504 + P2[6]              | 2.583 + P2[6]              | 2.646 + P2[6]              | V     |
|                              |                                        | $V_{AGND}$         | AGND      | 2 × Bandgap                            | 2.521                      | 2.592                      | 2.650                      | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6]              | 2.596 - P2[6]              | 2.649 - P2[6]              | V     |
|                              | RefPower = medium<br>Opamp bias = low  | $V_{REFHI}$        | Ref High  | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.505 + P2[6]              | 2.586 + P2[6]              | 2.648 + P2[6]              | V     |
|                              |                                        | $V_{AGND}$         | AGND      | 2 × Bandgap                            | 2.521                      | 2.594                      | 2.648                      | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6]              | 2.595 – P2[6]              | 2.648 – P2[6]              | V     |



Table 22. 5-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings            | Symbol             | Reference | Description                                     | Min             | Тур                     | Max                     | Units |
|------------------------------|----------------------------------------|--------------------|-----------|-------------------------------------------------|-----------------|-------------------------|-------------------------|-------|
| 0b101                        | RefPower = high<br>Opamp bias = high   | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.228   | P2[4] + 1.284           | P2[4] + 1.332           | V     |
|                              |                                        | $V_{AGND}$         | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.358   | P2[4] – 1.293           | P2[4] - 1.226           | V     |
|                              | RefPower = high<br>Opamp bias = low    | $V_{REFHI}$        | Ref High  | P2[4] + Bandgap<br>( $P2[4] = V_{DD}/2$ )       | P2[4] + 1.236   | P2[4] + 1.289           | P2[4] + 1.332           | V     |
|                              |                                        | $V_{AGND}$         | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | _     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ )        | P2[4] – 1.357   | P2[4] – 1.297           | P2[4] - 1.229           | V     |
|                              | RefPower = medium<br>Opamp bias = high | $V_{REFHI}$        | Ref High  | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ )        | P2[4] + 1.237   | P2[4] + 1.291           | P2[4] + 1.337           | V     |
|                              |                                        | $V_{AGND}$         | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ )        | P2[4] - 1.356   | P2[4] - 1.299           | P2[4] - 1.232           | V     |
|                              | RefPower = medium<br>Opamp bias = low  | $V_{REFHI}$        | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.237   | P2[4] + 1.292           | P2[4] + 1.337           | V     |
|                              |                                        | $V_{AGND}$         | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | _     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ )        | P2[4] – 1.357   | P2[4] – 1.300           | P2[4] - 1.233           | V     |
| 0b110                        | RefPower = high                        | $V_{REFHI}$        | Ref High  | 2 × Bandgap                                     | 2.512           | 2.594                   | 2.654                   | V     |
|                              | Opamp bias = high                      | $V_{AGND}$         | AGND      | Bandgap                                         | 1.250           | 1.303                   | 1.346                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.011 | V <sub>SS</sub> + 0.027 | V     |
|                              | RefPower = high                        | $V_{REFHI}$        | Ref High  | 2 × Bandgap                                     | 2.515           | 2.592                   | 2.654                   | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.253           | 1.301                   | 1.340                   | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | $V_{SS}$                                        | V <sub>SS</sub> | $V_{SS} + 0.006$        | V <sub>SS</sub> + 0.02  | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 2 × Bandgap                                     | 2.518           | 2.593                   | 2.651                   | V     |
|                              | Opamp bias = high                      | $V_{AGND}$         | AGND      | Bandgap                                         | 1.254           | 1.301                   | 1.338                   | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | $V_{SS}$                                        | V <sub>SS</sub> | $V_{SS} + 0.004$        | V <sub>SS</sub> + 0.017 | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 2 × Bandgap                                     | 2.517           | 2.594                   | 2.650                   | V     |
|                              | Opamp bias = low                       | $V_{AGND}$         | AGND      | Bandgap                                         | 1.255           | 1.300                   | 1.337                   | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | $V_{SS}$                                        | V <sub>SS</sub> | $V_{SS} + 0.003$        | V <sub>SS</sub> + 0.015 | V     |
| 0b111                        | RefPower = high                        | $V_{REFHI}$        | Ref High  | 3.2 × Bandgap                                   | 4.011           | 4.143                   | 4.203                   | V     |
|                              | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.020           | 2.075                   | 2.118                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.011 | V <sub>SS</sub> + 0.026 | V     |
|                              | RefPower = high                        | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.022           | 4.138                   | 4.203                   | V     |
|                              | Opamp bias = low                       | $V_{AGND}$         | AGND      | 1.6 × Bandgap                                   | 2.023           | 2.075                   | 2.114                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.017 | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 3.2 × Bandgap                                   | 4.026           | 4.141                   | 4.207                   | V     |
|                              | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.024           | 2.075                   | 2.114                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.015 | V     |
|                              | RefPower = medium                      | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.030           | 4.143                   | 4.206                   | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.024           | 2.076                   | 2.112                   | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.003 | V <sub>SS</sub> + 0.013 | V     |



Table 23. 3.3-V DC Analog Reference Specifications

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings                | Symbol             | Reference | Description                                             | Min                        | Тур                        | Max                        | Units |
|------------------------------|--------------------------------------------|--------------------|-----------|---------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------|
| 0b000                        | RefPower = high                            | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.170 | V <sub>DD</sub> /2 + 1.288 | V <sub>DD</sub> /2 + 1.376 | V     |
|                              | Opamp bias = high                          | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.098$         | $V_{DD}/2 + 0.003$         | $V_{DD}/2 + 0.097$         | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.386 | V <sub>DD</sub> /2 – 1.287 | V <sub>DD</sub> /2 – 1.169 | V     |
|                              | RefPower = high                            | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.210 | V <sub>DD</sub> /2 + 1.290 | V <sub>DD</sub> /2 + 1.355 | V     |
|                              | Opamp bias = low                           | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.055$         | V <sub>DD</sub> /2 + 0.001 | $V_{DD}/2 + 0.054$         | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.359 | V <sub>DD</sub> /2 – 1.292 | V <sub>DD</sub> /2 – 1.214 | V     |
|                              | RefPower = medium                          | $V_{REFHI}$        | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.198 | V <sub>DD</sub> /2 + 1.292 | V <sub>DD</sub> /2 + 1.368 | V     |
|                              | Opamp bias = high                          | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.041 | V <sub>DD</sub> /2         | $V_{DD}/2 + 0.04$          | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.362 | V <sub>DD</sub> /2 – 1.295 | V <sub>DD</sub> /2 – 1.220 | V     |
|                              | RefPower = medium                          | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.202 | V <sub>DD</sub> /2 + 1.292 | V <sub>DD</sub> /2 + 1.364 | V     |
|                              | Opamp bias = low                           | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.033$         | V <sub>DD</sub> /2         | $V_{DD}/2 + 0.030$         | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.364 | V <sub>DD</sub> /2 – 1.297 | V <sub>DD</sub> /2 – 1.222 | V     |
| 0b001                        | RefPower = high<br>Opamp bias = high       | $V_{REFHI}$        | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.072   | P2[4] + P2[6] - 0.017      | P2[4] + P2[6] +<br>0.041   | V     |
|                              |                                            | V <sub>AGND</sub>  | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | -     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.029   | P2[4]-P2[6]+<br>0.010      | P2[4]-P2[6]+<br>0.048      | V     |
|                              | RefPower = high<br>Opamp bias = low        | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.066   | P2[4] + P2[6] –<br>0.010   | P2[4] + P2[6] +<br>0.043   | V     |
|                              |                                            | V <sub>AGND</sub>  | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | -     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.024   | P2[4]-P2[6]+<br>0.004      | P2[4]-P2[6]+<br>0.034      | V     |
|                              | RefPower = medium<br>Opamp bias = high     | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.073   | P2[4] + P2[6] –<br>0.007   | P2[4] + P2[6] +<br>0.053   | V     |
|                              |                                            | V <sub>AGND</sub>  | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | -     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.028   | P2[4]-P2[6]+<br>0.002      | P2[4]-P2[6]+<br>0.033      | V     |
|                              | RefPower = medium<br>Opamp bias = low      | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.073   | P2[4] + P2[6] –<br>0.006   | P2[4] + P2[6] +<br>0.056   | V     |
|                              |                                            | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.030   | P2[4] – P2[6]              | P2[4]-P2[6]+<br>0.032      | V     |
| 0b010                        | RefPower = high                            | V <sub>REFHI</sub> | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.102    | V <sub>DD</sub> – 0.003    | $V_{DD}$                   | V     |
|                              | Opamp bias = high                          | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 + 0.001 | $V_{DD}/2 + 0.039$         | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                         | V <sub>SS</sub>            | V <sub>SS</sub> + 0.005    | V <sub>SS</sub> + 0.020    | V     |
|                              | RefPower = high                            | V <sub>REFHI</sub> | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.082    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp bias = Tow                           | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.031$         | V <sub>DD</sub> /2         | $V_{DD}/2 + 0.028$         | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                         | V <sub>SS</sub>            | V <sub>SS</sub> + 0.003    | V <sub>SS</sub> + 0.015    | V     |
|                              | RefPower = medium                          | $V_{REFHI}$        | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.083    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp bias = high                          | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.032$         | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.029$         | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                         | V <sub>SS</sub>            | V <sub>SS</sub> + 0.002    | V <sub>SS</sub> + 0.014    | V     |
|                              | RefPower = medium                          | $V_{REFHI}$        | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.081    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp bias = low                           | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.033$         | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.029 | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                         | V <sub>SS</sub>            | V <sub>SS</sub> + 0.002    | V <sub>SS</sub> + 0.013    | V     |
| 0b011                        | All power settings<br>Not allowed at 3.3 V | -                  | -         | _                                                       | _                          | _                          | _                          | _     |



Table 23. 3.3-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings                | Symbol             | Reference | Description                                     | Min             | Тур                     | Max                     | Units |
|------------------------------|--------------------------------------------|--------------------|-----------|-------------------------------------------------|-----------------|-------------------------|-------------------------|-------|
| 0b100                        | All power settings<br>Not allowed at 3.3 V | _                  | _         | -                                               | _               | -                       | _                       | _     |
| 0b101                        | RefPower = high<br>Opamp bias = high       | $V_{REFHI}$        | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.211   | P2[4] + 1.285           | P2[4] + 1.348           | V     |
|                              |                                            | $V_{AGND}$         | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.354   | P2[4] - 1.290           | P2[4] - 1.197           | V     |
|                              | RefPower = high<br>Opamp bias = low        | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.209   | P2[4] + 1.289           | P2[4] + 1.353           | V     |
|                              |                                            | $V_{AGND}$         | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.352   | P2[4] – 1.294           | P2[4] - 1.222           | V     |
|                              | RefPower = medium<br>Opamp bias = high     | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.218   | P2[4] + 1.291           | P2[4] + 1.351           | V     |
|                              |                                            | $V_{AGND}$         | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.351   | P2[4] – 1.296           | P2[4] - 1.224           | V     |
|                              | RefPower = medium<br>Opamp bias = low      | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.215   | P2[4] + 1.292           | P2[4] + 1.354           | V     |
|                              |                                            | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.352   | P2[4] – 1.297           | P2[4] - 1.227           | V     |
| 0b110                        | RefPower = high                            | $V_{REFHI}$        | Ref High  | 2 × Bandgap                                     | 2.460           | 2.594                   | 2.695                   | V     |
|                              | Opamp bias = high                          | $V_{AGND}$         | AGND      | Bandgap                                         | 1.257           | 1.302                   | 1.335                   | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.01  | V <sub>SS</sub> + 0.029 | V     |
|                              | RefPower = high                            | $V_{REFHI}$        | Ref High  | 2 × Bandgap                                     | 2.462           | 2.592                   | 2.692                   | V     |
|                              | Opamp bias = low                           | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.256           | 1.301                   | 1.332                   | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | $V_{SS}$        | V <sub>SS</sub> + 0.005 | V <sub>SS</sub> + 0.017 | V     |
|                              | RefPower = medium                          | $V_{REFHI}$        | Ref High  | 2 × Bandgap                                     | 2.473           | 2.593                   | 2.682                   | V     |
|                              | Opamp bias = high                          | $V_{AGND}$         | AGND      | Bandgap                                         | 1.257           | 1.301                   | 1.330                   | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.003 | V <sub>SS</sub> + 0.014 | V     |
|                              | RefPower = medium                          | $V_{REFHI}$        | Ref High  | 2 × Bandgap                                     | 2.470           | 2.594                   | 2.685                   | V     |
|                              | Opamp bias = low                           | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.256           | 1.300                   | 1.332                   | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.012 | V     |
| 0b111                        | All power settings<br>Not allowed at 3.3 V | _                  | _         | _                                               | _               | -                       | _                       | _     |



Table 24. 2.7-V DC Analog Reference Specifications

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings                | Symbol             | Reference | Description                                             | Min                        | Тур                        | Max                        | Units |
|------------------------------|--------------------------------------------|--------------------|-----------|---------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------|
| 0b000                        | All power settings<br>Not allowed at 2.7 V | -                  | _         | _                                                       | _                          | _                          | -                          | _     |
| 0b001                        | RefPower = medium<br>Opamp bias = high     | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.739   | P2[4] + P2[6] –<br>0.016   | P2[4] + P2[6] +<br>0.759   | V     |
|                              |                                            | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 1.675   | P2[4]-P2[6]+<br>0.013      | P2[4]-P2[6]+<br>1.825      | V     |
|                              | RefPower = medium<br>Opamp bias = low      | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.098   | P2[4] + P2[6] –<br>0.011   | P2[4] + P2[6] +<br>0.067   | V     |
|                              |                                            | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.308   | P2[4]-P2[6]+<br>0.004      | P2[4] – P2[6] +<br>0.362   | V     |
|                              | RefPower = low<br>Opamp bias = high        | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.042   | P2[4] + P2[6] –<br>0.005   | P2[4] + P2[6] +<br>0.035   | V     |
|                              |                                            | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.030   | P2[4] – P2[6]              | P2[4]-P2[6]+<br>0.030      | V     |
|                              | RefPower = low<br>Opamp bias = low         | $V_{REFHI}$        | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.367   | P2[4] + P2[6] –<br>0.005   | P2[4] + P2[6] +<br>0.308   | V     |
|                              |                                            | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | -     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.345   | P2[4] – P2[6]              | P2[4]-P2[6]+<br>0.301      | V     |
| 0b010                        | RefPower = high                            | $V_{REFHI}$        | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.100    | $V_{DD} - 0.003$           | $V_{DD}$                   | V     |
|                              | Opamp bias = high                          | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.038 | V <sub>DD</sub> /2         | V <sub>DD</sub> /2 + 0.036 | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                         | V <sub>SS</sub>            | V <sub>SS</sub> + 0.005    | V <sub>SS</sub> + 0.016    | V     |
|                              | RefPower = high<br>Opamp bias = low        | $V_{REFHI}$        | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.065    | $V_{DD} - 0.002$           | $V_{DD}$                   | V     |
|                              | Opamp bias – iow                           | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.025 | V <sub>DD</sub> /2         | V <sub>DD</sub> /2 + 0.023 | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | $V_{SS}$                                                | V <sub>SS</sub>            | V <sub>SS</sub> + 0.003    | V <sub>SS</sub> + 0.012    | V     |
|                              | RefPower = medium<br>Opamp bias = high     | $V_{REFHI}$        | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.054    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp blas – mgn                           | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.024 |                            |                            | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                         | V <sub>SS</sub>            | V <sub>SS</sub> + 0.002    | V <sub>SS</sub> + 0.012    | V     |
|                              | RefPower = medium<br>Opamp bias = low      | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                         | V <sub>DD</sub> – 0.042    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp blas – low                           | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.027 |                            | V <sub>DD</sub> /2 + 0.022 | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                         | V <sub>SS</sub>            | V <sub>SS</sub> + 0.001    | V <sub>SS</sub> + 0.010    | V     |
|                              | RefPower = low                             | $V_{REFHI}$        | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.042    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp bias = high                          | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.028 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.023 | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                         | V <sub>SS</sub>            | V <sub>SS</sub> + 0.001    | V <sub>SS</sub> + 0.010    | V     |
|                              | RefPower = low                             | $V_{REFHI}$        | Ref High  | $V_{DD}$                                                | V <sub>DD</sub> – 0.036    | V <sub>DD</sub> – 0.002    | $V_{DD}$                   | V     |
|                              | Opamp bias = low                           | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.184 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.159 | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | $V_{SS}$                                                | V <sub>SS</sub>            | V <sub>SS</sub> + 0.001    | V <sub>SS</sub> + 0.009    | V     |



Table 24. 2.7-V DC Analog Reference Specifications (continued) (continued)

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings                | Symbol             | Reference | Description     | Min             | Тур                     | Max                     | Units |
|------------------------------|--------------------------------------------|--------------------|-----------|-----------------|-----------------|-------------------------|-------------------------|-------|
| 0b011                        | All power settings<br>Not allowed at 2.7 V | -                  | _         | _               | _               | _                       | _                       | _     |
| 0b100                        | All power settings<br>Not allowed at 2.7 V | -                  | _         | -               | -               | _                       | _                       | _     |
| 0b101                        | All power settings<br>Not allowed at 2.7 V | _                  | _         | -               | -               | _                       | _                       | -     |
| 0b110                        | RefPower = high                            | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap     | Not allowed     | Not allowed             | Not allowed             | V     |
|                              | Opamp bias = high                          | $V_{AGND}$         | AGND      | Bandgap         | 1.160           | 1.302                   | 1.340                   | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | $V_{SS}$        | V <sub>SS</sub> | V <sub>SS</sub> + 0.007 | V <sub>SS</sub> + 0.025 | V     |
|                              | RefPower = high                            | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap     | Not allowed     | Not allowed             | Not allowed             | V     |
|                              | Opamp bias = low                           | V <sub>AGND</sub>  | AGND      | Bandgap         | 1.160           | 1.301                   | 1.338                   | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.017 | V     |
|                              | RefPower = medium                          | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap     | Not allowed     | Not allowed             | Not allowed             | V     |
|                              | Opamp bias = high                          | $V_{AGND}$         | AGND      | Bandgap         | 1.160           | 1.301                   | 1.338                   | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.003 | V <sub>SS</sub> + 0.013 | V     |
|                              | RefPower = medium                          | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap     | Not allowed     | Not allowed             | Not allowed             | V     |
|                              | Opamp bias = low                           | $V_{AGND}$         | AGND      | Bandgap         | 1.160           | 1.300                   | 1.337                   | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.011 | V     |
|                              | RefPower = low                             | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap     | Not allowed     | Not allowed             | Not allowed             | V     |
|                              | Opamp bias = high                          | V <sub>AGND</sub>  | AGND      | Bandgap         | 1.252           | 1.300                   | 1.339                   | V     |
|                              |                                            | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.011 | V     |
|                              | RefPower = low                             | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap     | Not allowed     | Not allowed             | Not allowed             | V     |
|                              | Opamp bias = low                           | $V_{AGND}$         | AGND      | Bandgap         | 1.252           | 1.300                   | 1.339                   | V     |
|                              |                                            | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.001 | V <sub>SS</sub> + 0.01  | V     |
| 0b111                        | All power settings<br>Not allowed at 2.7 V | -                  | -         | _               | -               | -                       | _                       | -     |

# DC Analog PSoC Block Specifications

Table 22 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 25. DC Analog PSoC Block Specifications

| Symbol          | Description                               | Min | Тур  | Max | Units | Notes |
|-----------------|-------------------------------------------|-----|------|-----|-------|-------|
| R <sub>CT</sub> | Resistor unit value (continuous time)     | _   | 12.2 | -   | kΩ    |       |
| C <sub>SC</sub> | Capacitor unit value (switched capacitor) | _   | 80   | ı   | fF    |       |

Document Number: 38-12028 Rev. \*R Page 31 of 65



### DC POR, SMP, and LVD Specifications

Table 23 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

Note The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the PSoC Programmable Sytem-on-Chip Technical Reference Manual for more information on the VLT\_CR register.

Table 26. DC POR and LVD Specifications

| Symbol                                                                       | Description                                                                                                                                                                        | Min                                                          | Тур                                                          | Max                                                                                          | Units                           | Notes                                                                                                                   |
|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>               | V <sub>DD</sub> value for PPOR trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                 | -                                                            | 2.36<br>2.82<br>4.55                                         | 2.40<br>2.95<br>4.70                                                                         | V<br>V                          | V <sub>DD</sub> must be greater than or equal to 2.5 V during startup, reset from the XRES pin, or reset from watchdog. |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7         | V <sub>DD</sub> value for LVD trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 111b                   | 2.40<br>2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.45<br>2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.51 <sup>[11]</sup><br>2.99 <sup>[12]</sup><br>3.09<br>3.20<br>4.55<br>4.75<br>4.83<br>4.95 | V V V V V V                     |                                                                                                                         |
| VPUMP0<br>VPUMP1<br>VPUMP2<br>VPUMP3<br>VPUMP4<br>VPUMP5<br>VPUMP6<br>VPUMP7 | V <sub>DD</sub> value for SMP trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.50<br>2.96<br>3.03<br>3.18<br>4.54<br>4.62<br>4.71<br>4.89 | 2.55<br>3.02<br>3.10<br>3.25<br>4.64<br>4.73<br>4.82<br>5.00 | 2.62 <sup>[13]</sup> 3.09 3.16 3.32 <sup>[14]</sup> 4.74 4.83 4.92 5.12                      | \<br>\<br>\<br>\<br>\<br>\<br>\ |                                                                                                                         |

<sup>11.</sup> Always greater than 50 mV above  $V_{\rm PPOR}$  (PORLEV=00) for falling supply. 12. Always greater than 50 mV above  $V_{\rm PPOR}$  (PORLEV=01) for falling supply. 13. Always greater than 50 mV above  $V_{\rm LVD0}$ . 14. Always greater than 50 mV above  $V_{\rm LVD3}$ .



#### DC Programming Specifications

Table 27 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85 ^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85 ^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85 ^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at  $25 ^{\circ}\text{C}$  and are for design guidance only.

**Table 27. DC Programming Specifications** 

| Symbol                | Description                                                                                 | Min                    | Тур | Max                    | Units | Notes                                                                                             |
|-----------------------|---------------------------------------------------------------------------------------------|------------------------|-----|------------------------|-------|---------------------------------------------------------------------------------------------------|
| V <sub>DDP</sub>      | V <sub>DD</sub> for programming and erase                                                   | 4.5                    | 5   | 5.5                    | V     | This specification applies to the functional requirements of external programmer tools            |
| V <sub>DDLV</sub>     | Low V <sub>DD</sub> for verify                                                              | 2.4                    | 2.5 | 2.6                    | V     | This specification applies<br>to the functional require-<br>ments of external<br>programmer tools |
| V <sub>DDHV</sub>     | High V <sub>DD</sub> for verify                                                             | 5.1                    | 5.2 | 5.3                    | V     | This specification applies to the functional requirements of external programmer tools            |
| V <sub>DDIWRITE</sub> | Supply voltage for flash write operation                                                    | 2.7                    |     | 5.25                   | V     | This specification applies<br>to this device when it is<br>executing internal flash<br>writes     |
| I <sub>DDP</sub>      | Supply current during programming or verify                                                 | -                      | 5   | 25                     | mA    |                                                                                                   |
| V <sub>ILP</sub>      | Input low voltage during programming or verify                                              | -                      | -   | 0.8                    | V     |                                                                                                   |
| $V_{IHP}$             | Input high voltage during programming or verify                                             | 2.1                    | -   | _                      | V     |                                                                                                   |
| I <sub>ILP</sub>      | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | -                      | -   | 0.2                    | mA    | Driving internal pull-down resistor                                                               |
| I <sub>IHP</sub>      | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | _                      | -   | 1.5                    | mA    | Driving internal pull-down resistor                                                               |
| V <sub>OLV</sub>      | Output low voltage during programming or verify                                             | -                      | -   | V <sub>SS</sub> + 0.75 | V     |                                                                                                   |
| V <sub>OHV</sub>      | Output high voltage during programming or verify                                            | V <sub>DD</sub> – 1.0  | -   | $V_{DD}$               | V     |                                                                                                   |
| Flash <sub>ENPB</sub> | Flash endurance (per block)                                                                 | 50,000 <sup>[15]</sup> | -   | _                      | -     | Erase/write cycles per block                                                                      |
| Flash <sub>ENT</sub>  | Flash endurance (total) <sup>[16]</sup>                                                     | 1,800,000              | _   | -                      | _     | Erase/write cycles                                                                                |
| Flash <sub>DR</sub>   | Flash data retention                                                                        | 10                     | _   | -                      | Years |                                                                                                   |

#### DC I<sup>2</sup>C Specifications

Table 28 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40\,^{\circ}\text{C} \le T_{A} \le 85\,^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40\,^{\circ}\text{C} \le T_{A} \le 85\,^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40\,^{\circ}\text{C} \le T_{A} \le 85\,^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 28. DC I<sup>2</sup>C Specifications<sup>[17]</sup>

| Symbol             | Description      | Min                   | Тур | Max                    | Units | Notes                                                 |
|--------------------|------------------|-----------------------|-----|------------------------|-------|-------------------------------------------------------|
| V <sub>ILI2C</sub> | Input low level  | 1                     | _   | $0.3 \times V_{DD}$    | ٧     | $2.4 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$   |
|                    |                  | _                     | _   | 0.25 × V <sub>DD</sub> | V     | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ |
| V <sub>IHI2C</sub> | Input high level | 0.7 × V <sub>DD</sub> | -   | 1                      | ٧     | $2.4 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$  |

#### Notes

- 15. The 50,000 cycle flash endurance per block is only guaranteed if the flash is operating within one voltage range. Voltage ranges are 2.4 V to 3.0 V, 3.0 V to 3.6 V, and 4.75 V to 5.25 V.
- 16. A maximum of 36 × 50,000 block endurance cycles is allowed. This may be balanced between operations on 36 × 1 blocks of 50,000 maximum cycles each, 36 × 2 blocks of 25,000 maximum cycles each, or 36 × 4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36 × 50,000 and that no single block ever sees more than 50,000 cycles).
  - ever sees more than 50,000 cycles).
    For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing.
    Refer to the Flash APIs application note Design Aids Reading and Writing PSoC® Flash AN2015 for more information.
- 17. All GPIOs meet the DC GPIO V<sub>IL</sub> and V<sub>IH</sub> specifications found in the DC GPIO Specifications sections. The I<sup>2</sup>C GPIO pins also meet the above specs.



### **AC Electrical Characteristics**

#### AC Chip-Level Specifications

These tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 29. 5-V and 3.3-V AC Chip-Level Specifications

| Symbol                   | Description                                             | Min   | Тур    | Max                     | Units | Notes                                                                                                                                                                                                                                                                                    |
|--------------------------|---------------------------------------------------------|-------|--------|-------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO24</sub>       | Internal main oscillator (IMO) frequency for 24 MHz     | 23.4  | 24     | 24.6 <sup>[18,19]</sup> | MHz   | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 8 on page 16. SLIMO mode = 0.                                                                                                                                                                                   |
| F <sub>IMO6</sub>        | IMO frequency for 6 MHz                                 | 5.5   | 6      | 6.5 <sup>[18,19]</sup>  | MHz   | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 8 on page 16. SLIMO mode = 1.                                                                                                                                                                                   |
| F <sub>CPU1</sub>        | CPU frequency (5 V nominal)                             | 0.937 | 24     | 24.6 <sup>[18]</sup>    | MHz   | SLIMO mode = 0.                                                                                                                                                                                                                                                                          |
| F <sub>CPU2</sub>        | CPU frequency (3.3 V nominal)                           | 0.937 | 12     | 12.3 <sup>[19]</sup>    | MHz   | SLIMO mode = 0.                                                                                                                                                                                                                                                                          |
| F <sub>48M</sub>         | Digital PSoC block frequency                            | 0     | 48     | 49.2 <sup>[18,20]</sup> | MHz   | Refer to the AC Digital Block Specifications.                                                                                                                                                                                                                                            |
| F <sub>24M</sub>         | Digital PSoC block frequency                            | 0     | 24     | 24.6 <sup>[20]</sup>    | MHz   |                                                                                                                                                                                                                                                                                          |
| F <sub>32K1</sub>        | ILO frequency                                           | 15    | 32     | 64                      | kHz   |                                                                                                                                                                                                                                                                                          |
| F <sub>32K2</sub>        | External crystal oscillator                             | _     | 32.768 | _                       | kHz   | Accuracy is capacitor and crystal dependent. 50% duty cycle.                                                                                                                                                                                                                             |
| F <sub>32K_U</sub>       | ILO untrimmed frequency                                 | 5     | ı      | 100                     | kHz   | After a reset and before the M8C starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on timing this                                                                                                                  |
| F <sub>PLL</sub>         | PLL frequency                                           | _     | 23.986 | _                       | MHz   | Is a multiple (x732) of crystal frequency.                                                                                                                                                                                                                                               |
| T <sub>PLLSLEW</sub>     | PLL lock time                                           | 0.5   | _      | 10                      | ms    |                                                                                                                                                                                                                                                                                          |
| T <sub>PLLSLEWSLOW</sub> | PLL lock time for low gain setting                      | 0.5   | _      | 50                      | ms    |                                                                                                                                                                                                                                                                                          |
| T <sub>OS</sub>          | External crystal oscillator startup to 1%               | _     | 1700   | 2620                    | ms    |                                                                                                                                                                                                                                                                                          |
| T <sub>OSACC</sub>       | External crystal oscillator startup to 100 ppm          | -     | 2800   | 3800                    | ms    | The crystal oscillator frequency is within 100 ppm of its final value by the end of the $T_{osacc}$ period. Correct operation assumes a properly loaded 1 $\mu$ W maximum drive level 32.768 kHz crystal. 3.0 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, $-40$ °C $\leq$ $T_A$ $\leq$ 85 °C. |
| t <sub>XRST</sub>        | External reset pulse width                              | 10    | _      | _                       | μS    |                                                                                                                                                                                                                                                                                          |
| DC24M                    | 24 MHz duty cycle                                       | 40    | 50     | 60                      | %     |                                                                                                                                                                                                                                                                                          |
| DC <sub>ILO</sub>        | ILO duty cycle                                          | 20    | 50     | 80                      | %     |                                                                                                                                                                                                                                                                                          |
| Step24M                  | 24 MHz trim step size                                   | _     | 50     |                         | kHz   |                                                                                                                                                                                                                                                                                          |
| Fout48M                  | 48 MHz output frequency                                 | 46.8  | 48.0   | 49.2 <sup>[18,19]</sup> | MHz   | Trimmed. Using factory trim values.                                                                                                                                                                                                                                                      |
| F <sub>MAX</sub>         | Maximum frequency of signal on row input or row output. | -     | _      | 12.3                    | MHz   |                                                                                                                                                                                                                                                                                          |
| SR <sub>POWER_UP</sub>   | Power supply slew rate                                  | _     | _      | 250                     | V/ms  | V <sub>DD</sub> slew rate during power-up.                                                                                                                                                                                                                                               |
| t <sub>POWERUP</sub>     | Time from end of POR to CPU executing code              | _     | 16     | 100                     | ms    | Power-up from 0 V. See the System<br>Resets section of the PSoC<br>Technical Reference Manual.                                                                                                                                                                                           |

<sup>18.</sup>  $4.75 \text{ V} < \text{V}_{DD} < 5.25 \text{ V}$ . 19.  $3.0 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ . See application note Adjusting PSoC<sup>®</sup> Trims for 3.3 V and 2.7 V Operation – AN2012 for information on trimming for operation at 3.3 V. 20. See the individual user module datasheets for information on maximum frequencies for user modules.

<sup>21.</sup> Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information.



# Table 29. 5-V and 3.3-V AC Chip-Level Specifications (continued)

| Symbol                               | Description                                        | Min | Тур | Max  | Units | Notes  |
|--------------------------------------|----------------------------------------------------|-----|-----|------|-------|--------|
| t <sub>jit_IMO</sub> <sup>[24]</sup> | 24 MHz IMO cycle-to-cycle jitter (RMS)             | _   | 200 | 700  | ps    | N = 32 |
|                                      | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | _   | 300 | 900  | ps    |        |
|                                      | 24 MHz IMO period jitter (RMS)                     | _   | 100 | 400  | ps    |        |
| t <sub>jit_PLL</sub> [24]            | 24 MHz IMO cycle-to-cycle jitter (RMS)             | _   | 200 | 800  | ps    | N = 32 |
|                                      | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | _   | 300 | 1200 |       |        |
|                                      | 24 MHz IMO period jitter (RMS)                     | _   | 100 | 700  |       |        |

# Table 30. 2.7-V AC Chip-Level Specifications

| Symbol                               | Description                                             | Min   | Тур | Max                     | Units | Notes                                                                                                                                                                   |
|--------------------------------------|---------------------------------------------------------|-------|-----|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO12</sub>                   | IMO frequency for 12 MHz                                | 11.5  | 12  | 12.7 <sup>[22,23]</sup> | MHz   | Trimmed for 2.7 V operation using factory trim values. See Figure 8 on page 16. SLIMO mode = 1.                                                                         |
| F <sub>IMO6</sub>                    | IMO frequency for 6 MHz                                 | 5.5   | 6   | 6.5 <sup>[22,23]</sup>  | MHz   | Trimmed for 2.7 V operation using factory trim values. See Figure 8 on page 16. SLIMO mode = 1.                                                                         |
| F <sub>CPU1</sub>                    | CPU frequency (2.7 V nominal)                           | 0.937 | 3   | 3.15 <sup>[22]</sup>    | MHz   | SLIMO mode = 0.                                                                                                                                                         |
| F <sub>BLK27</sub>                   | Digital PSoC block frequency (2.7 V nominal)            | 0     | 12  | 12.7 <sup>[22,23]</sup> | MHz   | Refer to the AC Digital Block Specifications.                                                                                                                           |
| F <sub>32K1</sub>                    | ILO frequency                                           | 8     | 32  | 96                      | kHz   |                                                                                                                                                                         |
| F <sub>32K_U</sub>                   | ILO untrimmed frequency                                 | 5     | _   | 100                     | kHz   | After a reset and before the M8C starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on timing this |
| t <sub>XRST</sub>                    | External reset pulse width                              | 10    | _   | _                       | μs    |                                                                                                                                                                         |
| DC12M                                | 12 MHz duty cycle                                       | 40    | 50  | 60                      | %     |                                                                                                                                                                         |
| DC <sub>ILO</sub>                    | ILO duty cycle                                          | 20    | 50  | 80                      | %     |                                                                                                                                                                         |
| F <sub>MAX</sub>                     | Maximum frequency of signal on row input or row output. | _     | -   | 12.7                    | MHz   |                                                                                                                                                                         |
| SR <sub>POWER_UP</sub>               | Power supply slew rate                                  | _     | _   | 250                     | V/ms  | V <sub>DD</sub> slew rate during power-up.                                                                                                                              |
| t <sub>POWERUP</sub>                 | Time from end of POR to CPU executing code              | _     | 16  | 100                     | ms    | Power-up from 0 V. See the System<br>Resets section of the PSoC<br>Technical Reference Manual.                                                                          |
| t <sub>jit_IMO</sub> <sup>[24]</sup> | 12 MHz IMO cycle-to-cycle jitter (RMS)                  | _     | 400 | 1000                    | ps    | N = 32                                                                                                                                                                  |
|                                      | 12 MHz IMO long term N cycle-to-cycle jitter (RMS)      | _     | 600 | 1300                    | ps    |                                                                                                                                                                         |
|                                      | 12 MHz IMO period jitter (RMS)                          | _     | 100 | 500                     | ps    |                                                                                                                                                                         |
| t <sub>jit_PLL</sub> <sup>[24]</sup> | 12 MHz IMO cycle-to-cycle jitter (RMS)                  | -     | 400 | 1000                    | ps    | N = 32                                                                                                                                                                  |
|                                      | 12 MHz IMO long term N cycle-to-cycle jitter (RMS)      | _     | 700 | 1300                    |       |                                                                                                                                                                         |
|                                      | 12 MHz IMO period jitter (RMS)                          | _     | 300 | 500                     |       |                                                                                                                                                                         |

Notes

22. 2.4 V < V<sub>DD</sub> < 3.0 V.

23. Refer to application note Adjusting PSoC® Trims for 3.3 V and 2.7 V Operation – AN2012 for information on trimming for operation at 3.3 V.

24. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information.



Figure 10. PLL Lock Timing Diagram



Figure 11. PLL Lock for Low Gain Setting Timing Diagram



Figure 12. External Crystal Oscillator Startup Timing Diagram





### AC GPIO Specifications

These tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 31. 5-V and 3.3-V AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max | Units | Notes                                       |
|-------------------|----------------------------------------------|-----|-----|-----|-------|---------------------------------------------|
| F <sub>GPIO</sub> | GPIO operating frequency                     | 0   | _   | 12  | MHz   | Normal Strong Mode                          |
| tRiseF            | Rise time, normal strong mode, Cload = 50 pF | 3   | _   | 18  | ns    | V <sub>DD</sub> = 4.5 to 5.25 V, 10% to 90% |
| tFallF            | Fall time, normal strong mode, Cload = 50 pF | 2   | _   | 18  | ns    | V <sub>DD</sub> = 4.5 to 5.25 V, 10% to 90% |
| tRiseS            | Rise time, slow strong mode, Cload = 50 pF   | 10  | 27  | _   | ns    | V <sub>DD</sub> = 3 to 5.25 V, 10% to 90%   |
| tFallS            | Fall time, slow strong mode, Cload = 50 pF   | 10  | 22  | -   | ns    | V <sub>DD</sub> = 3 to 5.25 V, 10% to 90%   |

Table 32. 2.7-V AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max | Units | Notes                                      |
|-------------------|----------------------------------------------|-----|-----|-----|-------|--------------------------------------------|
| F <sub>GPIO</sub> | GPIO operating frequency                     | 0   | _   | 3   | MHz   | Normal strong mode                         |
| tRiseF            | Rise time, normal strong mode, Cload = 50 pF | 6   | _   | 50  | ns    | V <sub>DD</sub> = 2.4 to 3.0 V, 10% to 90% |
| tFallF            | Fall time, normal strong mode, Cload = 50 pF | 6   | _   | 50  | ns    | V <sub>DD</sub> = 2.4 to 3.0 V, 10% to 90% |
| tRiseS            | Rise time, slow strong mode, Cload = 50 pF   | 18  | 40  | 120 | ns    | V <sub>DD</sub> = 2.4 to 3.0 V, 10% to 90% |
| tFallS            | Fall time, slow strong mode, Cload = 50 pF   | 18  | 40  | 120 | ns    | V <sub>DD</sub> = 2.4 to 3.0 V, 10% to 90% |

GPIO
Pin
Output
Voltage

TRiseF
TRiseS

TFallF
TFallS

Figure 0-1. GPIO Timing Diagram

Document Number: 38-12028 Rev. \*R Page 37 of 65



### AC Operational Amplifier Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

Settling times, slew rates, and gain bandwidth are based on the analog continuous time PSoC block.

Power = high and Opamp bias = high is not supported at 3.3 V and 2.7 V.

Table 33. 5-V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                                                                                                                         | Min                | Тур         | Max                 | Units                |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|---------------------|----------------------|
| t <sub>ROA</sub>  | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain)<br>Power = low, Opamp bias = low<br>Power = medium, Opamp bias = high<br>Power = high, Opamp bias = high | -<br>-<br>-        | _<br>_<br>_ | 3.9<br>0.72<br>0.62 | hs<br>hs<br>hs       |
| t <sub>SOA</sub>  | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high         | -<br>-<br>-        | -<br>-<br>- | 5.9<br>0.92<br>0.72 | hs<br>hs             |
| SR <sub>ROA</sub> | Rising slew rate (20% to 80%) (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high                                              | 0.15<br>1.7<br>6.5 | -<br>-<br>- | -<br>-<br>-         | V/μs<br>V/μs<br>V/μs |
| SR <sub>FOA</sub> | Falling slew rate (20% to 80%) (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high                                             | 0.01<br>0.5<br>4.0 | -<br>-<br>- | -<br>-<br>-         | V/μs<br>V/μs<br>V/μs |
| BW <sub>OA</sub>  | Gain bandwidth product Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high                                                                              | 0.75<br>3.1<br>5.4 | -<br>-<br>- | -<br>-<br>-         | MHz<br>MHz<br>MHz    |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = medium, Opamp bias = high)                                                                                                                                                  | _                  | 100         | _                   | nV/rt-Hz             |

Table 34. 3.3-V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                                                                                       | Min         | Тур    | Max          | Units        |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|--------------|--------------|
| t <sub>ROA</sub>  | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain)<br>Power = low, Opamp bias = low<br>Power = medium, Opamp bias = high  | _<br>_      |        | 3.92<br>0.72 | μs<br>μs     |
| t <sub>SOA</sub>  | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain)<br>Power = low, Opamp bias = low<br>Power = medium, Opamp bias = high | _<br>_      | _<br>_ | 5.41<br>0.72 | μs<br>μs     |
| SR <sub>ROA</sub> | Rising slew rate (20% to 80%) (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high                                            | 0.31<br>2.7 |        | _<br>_       | V/µs<br>V/µs |
| SR <sub>FOA</sub> | Falling slew rate (20% to 80%) (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high                                           | 0.24<br>1.8 |        | _<br>_       | V/µs<br>V/µs |
| BW <sub>OA</sub>  | Gain bandwidth product Power = low, Opamp bias = low Power = medium, Opamp bias = high                                                                            | 0.67<br>2.8 |        | _<br>_       | MHz<br>MHz   |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = medium, Opamp bias = high)                                                                                                                | _           | 100    | _            | nV/rt-Hz     |



Table 35. 2.7-V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                                                                                       | Min         | Тур    | Max          | Units        |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|--------------|--------------|
| t <sub>ROA</sub>  | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain)<br>Power = low, Opamp bias = low<br>Power = medium, Opamp bias = high  | <u>-</u>    | _<br>_ | 3.92<br>0.72 | µs<br>µs     |
| t <sub>SOA</sub>  | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain)<br>Power = low, Opamp bias = low<br>Power = medium, Opamp bias = high | _<br>_      | _<br>_ | 5.41<br>0.72 | μs<br>μs     |
| SR <sub>ROA</sub> | Rising slew rate (20% to 80%) (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high                                            | 0.31<br>2.7 |        | -<br>-       | V/µs<br>V/µs |
| SR <sub>FOA</sub> | Falling slew rate (20% to 80%) (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high                                           | 0.24<br>1.8 | _<br>_ | _<br>_       | V/µs<br>V/µs |
| BW <sub>OA</sub>  | Gain bandwidth product Power = low, Opamp bias = low Power = medium, Opamp bias = high                                                                            | 0.67<br>2.8 |        | -<br>-       | MHz<br>MHz   |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = medium, Opamp bias = high)                                                                                                                | -           | 100    | -            | nV/rt-Hz     |

When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1 K resistance and the external capacitor.



Figure 13. Typical AGND Noise with P2[4] Bypass

At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level.





Figure 14. Typical Opamp Noise

### AC Low Power Comparator Specifications

Table 36 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 36. AC Low Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Max | Units | Notes                                                                 |
|-------------------|-------------------|-----|-----|-----|-------|-----------------------------------------------------------------------|
| t <sub>RLPC</sub> | LPC response time | -   | -   | 50  | μs    | ≥ 50 mV overdrive comparator reference set within V <sub>REFLPC</sub> |



### AC Digital Block Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

Table 37. 5-V and 3.3-V AC Digital Block Specifications

| Function                | Description                               | Min                | Тур | Max  | Unit | Notes                                                                                     |
|-------------------------|-------------------------------------------|--------------------|-----|------|------|-------------------------------------------------------------------------------------------|
| All functions           | Block input clock frequency               |                    |     |      |      |                                                                                           |
|                         | V <sub>DD</sub> ≥ 4.75 V                  | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                  | _                  | _   | 24.6 | MHz  |                                                                                           |
| Timer                   | Input clock frequency                     | I                  | 1   | I    |      |                                                                                           |
|                         | No capture, V <sub>DD</sub> ≥ 4.75 V      | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | No capture, V <sub>DD</sub> < 4.75 V      | -                  | _   | 24.6 | MHz  |                                                                                           |
|                         | With capture                              | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | Capture pulse width                       | 50 <sup>[25]</sup> | _   | _    | ns   |                                                                                           |
| Counter                 | Input clock frequency                     | I                  | 1   | I    |      |                                                                                           |
|                         | No enable input, V <sub>DD</sub> ≥ 4.75 V | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | No enable input, V <sub>DD</sub> < 4.75 V | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | With enable input                         | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | Enable input pulse width                  | 50 <sup>[25]</sup> | _   | _    | ns   |                                                                                           |
| Dead Band               | Kill pulse width                          | I                  |     | I    | 1    |                                                                                           |
|                         | Asynchronous restart mode                 | 20                 | _   | _    | ns   |                                                                                           |
|                         | Synchronous restart mode                  | 50 <sup>[25]</sup> | _   | _    | ns   |                                                                                           |
|                         | Disable mode                              | 50 <sup>[25]</sup> | _   | _    | ns   |                                                                                           |
|                         | Input clock frequency                     |                    |     |      |      |                                                                                           |
|                         | V <sub>DD</sub> ≥ 4.75 V                  | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                  | -                  | _   | 24.6 | MHz  |                                                                                           |
| CRCPRS                  | Input clock frequency                     |                    |     |      |      |                                                                                           |
| (PRS<br>Mode)           | V <sub>DD</sub> ≥ 4.75 V                  | _                  | _   | 49.2 | MHz  |                                                                                           |
| Wode)                   | V <sub>DD</sub> < 4.75 V                  | -                  | _   | 24.6 | MHz  |                                                                                           |
| CRCPRS<br>(CRC<br>Mode) | Input clock frequency                     | _                  | -   | 24.6 | MHz  |                                                                                           |
| SPIM                    | Input clock frequency                     | _                  | -   | 8.2  | MHz  | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. |
| SPIS                    | Input clock (SCLK) frequency              | _                  | _   | 4.1  | MHz  | The input clock is the SPI SCLK in SPIS mode.                                             |
|                         | Width of SS_negated between transmissions | 50 <sup>[25]</sup> | _   | -    | ns   |                                                                                           |
| Transmitter             | Input clock frequency                     |                    |     |      |      | The baud rate is equal to the input clock frequency                                       |
|                         | V <sub>DD</sub> ≥ 4.75 V, 2 stop bits     | _                  | _   | 49.2 | MHz  | divided by 8.                                                                             |
|                         | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit      | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                  | _                  | _   | 24.6 | MHz  |                                                                                           |
| Receiver                | Input clock frequency                     |                    |     |      |      | The baud rate is equal to the input clock frequency divided by 8.                         |
|                         | V <sub>DD</sub> ≥ 4.75 V, 2 stop bits     | _                  | -   | 49.2 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit      | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                  | -                  | _   | 24.6 | MHz  |                                                                                           |

#### Note

25.50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



Table 38. 2.7-V AC Digital Block Specifications

| Function             | Description                                    | Min                 | Тур | Max  | Units | Notes                                                                                     |
|----------------------|------------------------------------------------|---------------------|-----|------|-------|-------------------------------------------------------------------------------------------|
| All<br>Functions     | Block input clock frequency                    | _                   | _   | 12.7 | MHz   | 2.4 V < V <sub>DD</sub> < 3.0 V                                                           |
| Timer                | Capture pulse width                            | 100 <sup>[26]</sup> | -   | _    | ns    |                                                                                           |
|                      | Input clock frequency, with or without capture | _                   | -   | 12.7 | MHz   |                                                                                           |
| Counter              | Enable Input Pulse Width                       | 100 <sup>[26]</sup> | -   | _    | ns    |                                                                                           |
|                      | Input clock frequency, no enable input         | _                   | -   | 12.7 | MHz   |                                                                                           |
|                      | Input clock frequency, enable input            | _                   | -   | 12.7 | MHz   |                                                                                           |
| Dead Band            | Kill pulse width:                              |                     |     |      |       |                                                                                           |
|                      | Asynchronous restart mode                      | 20                  | _   | _    | ns    |                                                                                           |
|                      | Synchronous restart mode                       | 100 <sup>[26]</sup> | _   | _    | ns    |                                                                                           |
|                      | Disable mode                                   | 100 <sup>[26]</sup> | _   | _    | ns    |                                                                                           |
|                      | Input clock frequency                          | _                   | _   | 12.7 | MHz   |                                                                                           |
| CRCPRS<br>(PRS Mode) | Input clock frequency                          | -                   | -   | 12.7 | MHz   |                                                                                           |
| CRCPRS<br>(CRC Mode) | Input clock frequency                          | -                   | -   | 12.7 | MHz   |                                                                                           |
| SPIM                 | Input clock frequency                          | -                   | -   | 6.35 | MHz   | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. |
| SPIS                 | Input clock frequency                          | _                   | -   | 4.23 | MHz   |                                                                                           |
|                      | Width of SS_ Negated between transmissions     | 100 <sup>[26]</sup> | -   | -    | ns    |                                                                                           |
| Transmitter          | Input clock frequency                          | -                   | _   | 12.7 | MHz   | The baud rate is equal to the input clock frequency divided by 8.                         |
| Receiver             | Input clock frequency                          | -                   | _   | 12.7 | MHz   | The baud rate is equal to the input clock frequency divided by 8.                         |

26.50 ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period).



### AC Analog Output Buffer Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

Table 39. 5-V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                     | Min          | Тур | Max               | Units        |
|-------------------|-------------------------------------------------------------------------------------------------|--------------|-----|-------------------|--------------|
| t <sub>ROB</sub>  | Rising settling time to 0.1%, 1 V Step, 100 pF load<br>Power = low<br>Power = high              | <u>-</u>     |     | 2.5<br>2.5        | μs<br>μs     |
| t <sub>SOB</sub>  | Falling settling time to 0.1%, 1 V Step, 100 pF load<br>Power = low<br>Power = high             | _<br>_       |     | 2.2<br>2.2        | μs<br>μs     |
| SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = low<br>Power = high             | 0.65<br>0.65 |     | -<br>-            | V/µs<br>V/µs |
| SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load<br>Power = low<br>Power = high            | 0.65<br>0.65 |     | _<br>_            | V/µs<br>V/µs |
| BW <sub>OB</sub>  | Small signal bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 0.8<br>0.8   |     | -<br>-            | MHz<br>MHz   |
| BW <sub>OB</sub>  | Large signal bandwidth, 1V <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high   | 300<br>300   |     | <del>-</del><br>- | kHz<br>kHz   |

Table 40. 3.3-V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                     | Min        | Тур    | Max        | Units        |
|-------------------|-------------------------------------------------------------------------------------------------|------------|--------|------------|--------------|
| t <sub>ROB</sub>  | Rising settling time to 0.1%, 1 V Step, 100 pF load<br>Power = low<br>Power = high              |            |        | 3.8<br>3.8 | μs<br>μs     |
| t <sub>SOB</sub>  | Falling settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high                   |            | _<br>_ | 2.6<br>2.6 | μs<br>μs     |
| SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = low<br>Power = high             | 0.5<br>0.5 | _<br>_ | 1 1        | V/µs<br>V/µs |
| SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load Power = low Power = high                  | 0.5<br>0.5 | _<br>_ | 1 1        | V/µs<br>V/µs |
| BW <sub>OB</sub>  | Small signal bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 0.7<br>0.7 | _<br>_ | <u>-</u>   | MHz<br>MHz   |
| BW <sub>OB</sub>  | Large signal bandwidth, 1V <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high   | 200<br>200 | _<br>_ | -<br>-     | kHz<br>kHz   |

Document Number: 38-12028 Rev. \*R



Table 41. 2.7-V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                      | Min        | Тур    | Max           | Units        |
|-------------------|--------------------------------------------------------------------------------------------------|------------|--------|---------------|--------------|
| t <sub>ROB</sub>  | Rising settling time to 0.1%, 1 V Step, 100 pF load<br>Power = low<br>Power = high               |            | _<br>_ | 4<br>4        | μs<br>μs     |
| t <sub>SOB</sub>  | Falling settling time to 0.1%, 1 V Step, 100 pF load Power = low Power = high                    | _<br>_     | _<br>_ | 3<br>3        | μs<br>μs     |
| SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = low<br>Power = high              | 0.4<br>0.4 | _<br>_ | <u>-</u><br>- | V/µs<br>V/µs |
| SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V Step, 100 pF load<br>Power = low<br>Power = high             | 0.4<br>0.4 | _<br>_ | _<br>_<br>_   | V/µs<br>V/µs |
| BW <sub>OB</sub>  | Small signal bandwidth, 20 mV <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high | 0.6<br>0.6 | _<br>_ | _<br>_<br>_   | MHz<br>MHz   |
| BW <sub>OB</sub>  | Large signal bandwidth, 1 V <sub>pp</sub> , 3dB BW, 100 pF load<br>Power = low<br>Power = high   | 180<br>180 | _<br>_ | <u>-</u><br>- | kHz<br>kHz   |

### AC External Clock Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 42. 5-V AC External Clock Specifications

| Symbol              | Description            | Min   | Тур | Max  | Units |
|---------------------|------------------------|-------|-----|------|-------|
| F <sub>OSCEXT</sub> | Frequency              | 0.093 | _   | 24.6 | MHz   |
| _                   | High period            | 20.6  | _   | 5300 | ns    |
| _                   | Low period             | 20.6  | _   | _    | ns    |
| _                   | Power-up IMO to switch | 150   | _   | _    | μS    |

### Table 43. 3.3-V AC External Clock Specifications

| Symbol              | Description                                                     | Min   | Тур | Max  | Units |
|---------------------|-----------------------------------------------------------------|-------|-----|------|-------|
| F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1 <sup>[27]</sup>            | 0.093 | -   | 12.3 | MHz   |
| F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater <sup>[28]</sup> | 0.186 | -   | 24.6 | MHz   |
| _                   | High period with CPU clock divide by 1                          | 41.7  | -   | 5300 | ns    |
| _                   | Low period with CPU clock divide by 1                           | 41.7  | -   | _    | ns    |
| _                   | Power-up IMO to switch                                          | 150   | ı   | ı    | μS    |

#### Notes

Document Number: 38-12028 Rev. \*R Page 44 of 65

<sup>27.</sup> Maximum CPU frequency is 12 MHz at 3.3 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.

<sup>28.</sup> If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met



Table 44. 2.7-V AC External Clock Specifications

| Symbol              | Description                                                     | Min   | Тур | Max  | Units | Notes |
|---------------------|-----------------------------------------------------------------|-------|-----|------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1 <sup>[29]</sup>            | 0.093 | _   | 12.3 | MHz   |       |
| F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater <sup>[30]</sup> | 0.186 | _   | 12.3 | MHz   |       |
| _                   | High period with CPU clock divide by 1                          | 41.7  | _   | 5300 | ns    |       |
| _                   | Low period with CPU clock divide by 1                           | 41.7  | _   | _    | ns    |       |
| _                   | Power-up IMO to switch                                          | 150   | _   | -    | μs    |       |

#### AC Programming Specifications

Table 45 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

**Table 45. AC Programming Specifications** 

| Symbol                    | Description                                | Min | Тур | Max                 | Units | Notes                                          |
|---------------------------|--------------------------------------------|-----|-----|---------------------|-------|------------------------------------------------|
| t <sub>RSCLK</sub>        | Rise time of SCLK                          | 1   | _   | 20                  | ns    |                                                |
| t <sub>FSCLK</sub>        | Fall time of SCLK                          | 1   | _   | 20                  | ns    |                                                |
| t <sub>SSCLK</sub>        | Data setup time to falling edge of SCLK    | 40  | _   | -                   | ns    |                                                |
| t <sub>HSCLK</sub>        | Data hold time from falling edge of SCLK   | 40  | _   | _                   | ns    |                                                |
| F <sub>SCLK</sub>         | Frequency of SCLK                          | 0   | _   | 8                   | MHz   |                                                |
| t <sub>ERASEB</sub>       | Flash erase time (block)                   | _   | 20  | -                   | ms    |                                                |
| t <sub>WRITE</sub>        | Flash block write time                     | _   | 80  | _                   | ms    |                                                |
| t <sub>DSCLK</sub>        | Data out delay from falling edge of SCLK   | _   | _   | 45                  | ns    | V <sub>DD</sub> > 3.6                          |
| t <sub>DSCLK3</sub>       | Data out delay from falling edge of SCLK   | _   | _   | 50                  | ns    | $3.0 \leq V_{DD} \leq 3.6$                     |
| t <sub>DSCLK2</sub>       | Data out delay from falling edge of SCLK   | _   | _   | 70                  | ns    | $2.4 \leq V_{DD} \leq 3.0$                     |
| t <sub>ERASEALL</sub>     | Flash erase time (Bulk)                    | -   | 20  | _                   | ms    | Erase all blocks and protection fields at once |
| t <sub>PROGRAM_HOT</sub>  | Flash block erase + flash block write time | _   | _   | 200 <sup>[31]</sup> | ms    | 0 °C ≤ Tj ≤ 100 °C                             |
| t <sub>PROGRAM</sub> COLD | Flash block erase + flash block write time | _   | _   | 400 <sup>[31]</sup> | ms    | -40 °C ≤ Tj ≤ 0 °C                             |

#### Notes

<sup>29.</sup> Maximum CPU frequency is 12 MHz at 3.3 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.

<sup>30.</sup> If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met.

<sup>31.</sup> For the full industrial range, you must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing Refer to the Flash APIs application note Design Aids – Reading and Writing PSoC® Flash – AN2015 for more information.



### AC I<sup>2</sup>C Specifications

The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters are measured at 5 V, 3.3 V, and 2.7 V at 25 °C and are for design guidance only.

Table 46. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for  $V_{DD}$  > 3.0 V

| Compleal              | Description                                                                                 | Standar | d-Mode | Fast-               | I I zalida |       |
|-----------------------|---------------------------------------------------------------------------------------------|---------|--------|---------------------|------------|-------|
| Symbol                | Description                                                                                 | Min     | Max    | Min                 | Max        | Units |
| F <sub>SCLI2C</sub>   | SCL clock frequency                                                                         | 0       | 100    | 0                   | 400        | kHz   |
| t <sub>HDSTAI2C</sub> | Hold time (repeated) start condition. After this period, the first clock pulse is generated |         | -      | 0.6                 | -          | μs    |
| t <sub>LOWI2C</sub>   | Low period of the SCL clock                                                                 | 4.7     | _      | 1.3                 | _          | μs    |
| t <sub>HIGHI2C</sub>  | High period of the SCL clock                                                                | 4.0     | _      | 0.6                 | _          | μs    |
| t <sub>SUSTAI2C</sub> | Setup time for a repeated start condition                                                   | 4.7     | _      | 0.6                 | _          | μs    |
| t <sub>HDDATI2C</sub> | Data hold time                                                                              | 0       | _      | 0                   | _          | μs    |
| t <sub>SUDATI2C</sub> | Data setup time                                                                             | 250     | _      | 100 <sup>[32]</sup> | _          | ns    |
| t <sub>SUSTOI2C</sub> | Setup time for stop condition                                                               | 4.0     | _      | 0.6                 | _          | μs    |
| t <sub>BUFI2C</sub>   | Bus free time between a stop and start condition                                            | 4.7     | _      | 1.3                 | _          | μs    |
| t <sub>SPI2C</sub>    | Pulse width of spikes are suppressed by the input filter                                    | _       | _      | 0                   | 50         | ns    |

Table 47. AC Characteristics of the  $I^2C$  SDA and SCL Pins for  $V_{DD}$  < 3.0 V (Fast Mode Not Supported)

| Cumbal                | Description                                                                                 | Standard | d-Mode | Fast- | 11  |       |
|-----------------------|---------------------------------------------------------------------------------------------|----------|--------|-------|-----|-------|
| Symbol                | Description                                                                                 | Min      | Max    | Min   | Max | Units |
| F <sub>SCLI2C</sub>   | SCL clock frequency                                                                         | 0        | 100    | -     | _   | kHz   |
| t <sub>HDSTAI2C</sub> | Hold time (repeated) start condition. After this period, the first clock pulse is generated |          | _      | -     | -   | μs    |
| t <sub>LOWI2C</sub>   | Low period of the SCL clock                                                                 | 4.7      | _      | -     | _   | μs    |
| t <sub>HIGHI2C</sub>  | High period of the SCL clock                                                                | 4.0      | _      | -     | _   | μs    |
| t <sub>SUSTAI2C</sub> | Setup time for a repeated start condition                                                   | 4.7      | _      | -     | _   | μs    |
| t <sub>HDDATI2C</sub> | Data hold time                                                                              | 0        | _      | -     | _   | μs    |
| t <sub>SUDATI2C</sub> | Data setup time                                                                             | 250      | _      | -     | _   | ns    |
| t <sub>SUSTOI2C</sub> | Setup time for stop condition                                                               | 4.0      | _      | -     | _   | μs    |
| t <sub>BUFI2C</sub>   | Bus free time between a stop and start condition                                            | 4.7      | _      | _     | _   | μs    |
| t <sub>SPI2C</sub>    | Pulse width of spikes are suppressed by the input filter                                    | -        | _      | _     | _   | ns    |



#### Note

Document Number: 38-12028 Rev. \*R

<sup>32.</sup> A fast-mode I<sup>2</sup>C-bus device can be used in a Standard-Mode I<sup>2</sup>C-bus system, but the requirement t<sub>SUDAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SUDAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released.



## **Packaging Information**

This section illustrates the packaging specifications for the CY8C24x23A PSoC device, along with the thermal impedances for each package and the typical package capacitance on crystal pins.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, see the emulator pod drawings at http://www.cypress.com/design/MR10161.

### **Packaging Dimensions**

Figure 16. 8-Pin (300-Mil) PDIP 0.380 0.390 PIN 1 ID DIMENSIONS IN INCHES MIN. MAX. 0.240 0.260 0.300 0.325 - 0.100 BSC. SEATING PLANE 0.115 0.180 MAX. 0.145 0.015 MIN. 0.008 0.125 0°-10° 0.015 0.140 0.055 0.070 0.430 MAX. 0.014

0.022

51-85075 \*C



Figure 17. 8-Pin (150-Mil) SOIC



- . DIMENSIONS IN INCHESIMM) <u>MIN.</u> MAX.
- 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME
- 3. REFERENCE JEDEC MS-012
- 4. PACKAGE WEIGHT 0.07gms

|         | PART #         |
|---------|----------------|
| \$08.15 | STANDARD PKG.  |
| SZ08.15 | LEAD FREE PKG. |



Figure 18. 20-Pin (300-Mil) Molded DIP





Figure 19. 20-Pin (210-Mil) SSOP





### Figure 20. 20-Pin (300-Mil) Molded SOIC



Figure 21. 28-Pin (300-Mil) Molded DIP





Figure 22. 28-Pin (210-Mil) SSOP



Figure 23. 28-Pin (300-Mil) Molded SOIC







Figure 24. 32-Pin Sawn QFN Package

**Important Note** For information on the preferred dimensions for mounting QFN packages, see the application note, *Application Notes* for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages available at http://www.amkor.com.

Figure 25. 56-Pin (300-Mil) SSOP





### **Thermal Impedances**

### Table 48. Thermal Impedances per Package

| Package                    | Typical θ <sub>JA</sub> <sup>[33]</sup> |
|----------------------------|-----------------------------------------|
| 8-pin PDIP                 | 123 °C/W                                |
| 8-pin SOIC                 | 185 °C/W                                |
| 20-pin PDIP                | 109 °C/W                                |
| 20-pin SSOP                | 117 °C/W                                |
| 20-pin SOIC                | 81 °C/W                                 |
| 28-pin PDIP                | 69 °C/W                                 |
| 28-pin SSOP                | 101 °C/W                                |
| 28-pin SOIC                | 74 °C/W                                 |
| 32-pin QFN <sup>[34]</sup> | 22 °C/W                                 |

### **Capacitance on Crystal Pins**

Table 49. Typical Package Capacitance on Crystal Pins

| Package     | Package Capacitance |
|-------------|---------------------|
| 8-pin PDIP  | 2.8 pF              |
| 8-pin SOIC  | 2.0 pF              |
| 20-pin PDIP | 3.0 pF              |
| 20-pin SSOP | 2.6 pF              |
| 20-pin SOIC | 2.5 pF              |
| 28-pin PDIP | 3.5 pF              |
| 28-pin SSOP | 2.8 pF              |
| 28-pin SOIC | 2.7 pF              |
| 32-pin QFN  | 2.0 pF              |

### **Solder Reflow Specifications**

Table 50 shows the solder reflow temperature limits that must not be exceeded.

Table 50. Solder Reflow Specifications

| Package     | Maximum Peak<br>Temperature (T <sub>C</sub> ) | Maximum Time<br>above T <sub>C</sub> – 5 °C |
|-------------|-----------------------------------------------|---------------------------------------------|
| 8-pin PDIP  | 260 °C                                        | 30 seconds                                  |
| 8-pin SOIC  | 260 °C                                        | 30 seconds                                  |
| 20-pin PDIP | 260 °C                                        | 30 seconds                                  |
| 20-pin SSOP | 260 °C                                        | 30 seconds                                  |
| 20-pin SOIC | 260 °C                                        | 30 seconds                                  |
| 28-pin PDIP | 260 °C                                        | 30 seconds                                  |
| 28-pin SSOP | 260 °C 30 seconds                             |                                             |
| 28-pin SOIC | 260 °C                                        | 30 seconds                                  |
| 32-pin QFN  | 260 °C                                        | 30 seconds                                  |

Document Number: 38-12028 Rev. \*R

 <sup>33.</sup> T<sub>J</sub> = T<sub>A</sub> + Power × θ<sub>JA</sub>
 34. To achieve the thermal impedance specified for the QFN package, refer to Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages available at www.amkor.com.



### **Development Tool Selection**

This section presents the development tools available for all current PSoC device families including the CY8C24x23A family.

#### Software

#### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at <a href="http://www.cypress.com">http://www.cypress.com</a> and includes a free C compiler.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free ofcharge at http://www.cypress.com.

#### **Development Kits**

All development kits can be purchased from the Cypress Online Store.

#### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface lets you to run, halt, and single step the processor and view the content of specific memory locations. Advance emulation features also supported through PSoC Designer. The kit includes:

- PSoC Designer software CD
- ICE-Cube in-circuit emulator
- ICE Flex-Pod for CY8C29x66 family
- Cat-5 adapter
- Mini-Eval programming board
- 110 ~ 240 V power supply, Euro-Plug adapter
- iMAGEcraft C compiler (registration required)
- ISSP cable
- USB 2.0 cable and Blue Cat-5 cable
- 2 CY8C29466-24PXI 28-PDIP chip samples

### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress Online Store.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit lets you to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC through a provided USB 2.0 cable. The kit includes:

- MiniProg programming unit
- MiniEval socket programming and evaluation board
- 28-pin CY8C29466-24PXI PDIP PSoC device sample
- 28-pin CY8C27443-24PXI PDIP PSoC device sample
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation board with LCD module
- MiniProg programming unit
- 28-pin CY8C29466-24PXI PDIP PSoC device sample (2)
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

#### CY3214-PSoCEvalUSB

The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of bread boarding space to meet all of your evaluation needs. The kit includes:

- PSoCEvalUSB board
- LCD module
- MIniProg programming unit
- Mini USB cable
- PSoC Designer and Example Projects CD
- Getting Started guide
- Wire pack



### **Device Programmers**

All device programmers can be purchased from the Cypress Online Store.

#### CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular programmer base
- Three programming module cards
- MiniProg programming unit
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

# Accessories (Emulation and Programming)

### Table 51. Emulation and Programming Accessories

### CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

**Note** CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 programmer unit
- PSoC ISSP software CD
- 110 ~ 240 V power supply, Euro-Plug adapter
- USB 2.0 cable

| Part Number | Pin Package | Flex-Pod Kit <sup>[35]</sup> | Foot Kit <sup>[36]</sup>                                                                                                                                      | Adapter <sup>[37]</sup>                            |
|-------------|-------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| All non-QFN | All non-QFN | CY3250-24X23A                | CY3250-8DIP-FK,<br>CY3250-8SOIC-FK,<br>CY3250-20DIP-FK,<br>CY3250-20SOIC-FK,<br>CY3250-20SSOP-FK,<br>CY3250-28DIP-FK,<br>CY3250-28SOIC-FK,<br>CY3250-28SOP-FK | Adapters can be found at http://www.emulation.com. |

#### Notes

<sup>35.</sup> Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods.

<sup>36.</sup> Foot kit includes surface mount feet that can be soldered to the target PCB.

<sup>37.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at <a href="http://www.emulation.com">http://www.emulation.com</a>.



### **Ordering Information**

The following table lists the CY8C24x23A PSoC device's key package features and ordering codes.

Table 52. CY8C24x23A PSoC Device Key Features and Ordering Information

| Package                                                | Ordering<br>Code                  | Flash<br>(Bytes) | SRAM<br>(Bytes) | Switch Mode<br>Pump | Temperature<br>Range | Digital Blocks | Analog Blocks | Digital I/O Pins | Analog Inputs | Analog Outputs | XRES Pin |
|--------------------------------------------------------|-----------------------------------|------------------|-----------------|---------------------|----------------------|----------------|---------------|------------------|---------------|----------------|----------|
| 8-pin (300-mil) DIP                                    | CY8C24123A-24PXI                  | 4 K              | 256             | No                  | –40 °C to +85 °C     | 4              | 6             | 6                | 4             | 2              | No       |
| 8-pin (150-mil) SOIC                                   | CY8C24123A-24SXI                  | 4 K              | 256             | No                  | –40 °C to +85 °C     | 4              | 6             | 6                | 4             | 2              | No       |
| 8-pin (150-mil) SOIC<br>(Tape and Reel)                | CY8C24123A-24SXIT                 | 4 K              | 256             | No                  | –40 °C to +85 °C     | 4              | 6             | 6                | 4             | 2              | No       |
| 20-pin (300-mil) DIP                                   | CY8C24223A-24PXI                  | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 16               | 8             | 2              | Yes      |
| 20-pin (210-mil) SSOP                                  | CY8C24223A-24PVXI                 | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 16               | 8             | 2              | Yes      |
| 20-pin (210-mil) SSOP<br>(Tape and Reel)               | CY8C24223A-24PVXIT                | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 16               | 8             | 2              | Yes      |
| 20-pin (300-mil) SOIC                                  | CY8C24223A-24SXI                  | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 16               | 8             | 2              | Yes      |
| 20-pin (300-mil) SOIC<br>(Tape and Reel)               | CY8C24223A-24SXIT                 | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 16               | 8             | 2              | Yes      |
| 28-pin (300-mil) DIP                                   | CY8C24423A-24PXI                  | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 24               | 10            | 2              | Yes      |
| 28-pin (210-mil) SSOP                                  | CY8C24423A-24PVXI                 | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 24               | 10            | 2              | Yes      |
| 28-pin (210-mil) SSOP<br>(Tape and Reel)               | CY8C24423A-24PVXIT                | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 24               | 10            | 2              | Yes      |
| 28-pin (300-mil) SOIC                                  | CY8C24423A-24SXI                  | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 24               | 10            | 2              | Yes      |
| 28-pin (300-mil) SOIC<br>(Tape and Reel)               | CY8C24423A-24SXIT                 | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 24               | 10            | 2              | Yes      |
| 32-pin (5 × 5 mm 1.00 max)<br>Sawn QFN                 | CY8C24423A-24LTXI                 | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 24               | 10            | 2              | Yes      |
| 32-pin (5 × 5 mm 1.00 max)<br>Sawn QFN (Tape and Reel) | CY8C24423A-24LTXIT                | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 24               | 10            | 2              | Yes      |
| 56-pin OCD SSOP                                        | CY8C24000A-24PVXI <sup>[38]</sup> | 4 K              | 256             | Yes                 | –40 °C to +85 °C     | 4              | 6             | 24               | 10            | 2              | Yes      |

Note For Die sales information, contact a local Cypress sales office or Field Applications Engineer (FAE).

### **Ordering Code Definitions**



#### Note

 $38.\,\mbox{This}$  part may be used for in-circuit debugging. It is NOT available for production.



### **Acronyms**

### **Acronyms Used**

Table 53 lists the acronyms that are used in this document.

Table 53. Acronyms Used in this Datasheet

| Acronym | Description                                         | Acronym           | Description                                   |
|---------|-----------------------------------------------------|-------------------|-----------------------------------------------|
| AC      | alternating current                                 | MIPS              | million instructions per second               |
| ADC     | analog-to-digital converter                         | OCD               | on-chip debug                                 |
| API     | application programming interface                   | PCB               | printed circuit board                         |
| CMOS    | complementary metal oxide semiconductor             | PDIP              | plastic dual-in-line package                  |
| CPU     | central processing unit                             | PGA               | programmable gain amplifier                   |
| CRC     | cyclic redundancy check                             | PLL               | phase-locked loop                             |
| CT      | continuous time                                     | POR               | power on reset                                |
| DAC     | digital-to-analog converter                         | PPOR              | precision power on reset                      |
| DC      | direct current                                      | PRS               | pseudo-random sequence                        |
| DTMF    | dual-tone multi-frequency                           | PSoC®             | Programmable System-on-Chip                   |
| ECO     | external crystal oscillator                         | PWM               | pulse width modulator                         |
| EEPROM  | electrically erasable programmable read-only memory | QFN               | quad flat no leads                            |
| GPIO    | general purpose I/O                                 | RTC               | real time clock                               |
| ICE     | in-circuit emulator                                 | SAR               | successive approximation                      |
| IDE     | integrated development environment                  | SC                | switched capacitor                            |
| ILO     | internal low speed oscillator                       | SLIMO             | slow IMO                                      |
| IMO     | internal main oscillator                            | SMP               | switch mode pump                              |
| I/O     | input/output                                        | SOIC              | small-outline integrated circuit              |
| IrDA    | infrared data association                           | SPI <sup>TM</sup> | serial peripheral interface                   |
| ISSP    | in-system serial programming                        | SRAM              | static random access memory                   |
| LCD     | liquid crystal display                              | SROM              | supervisory read only memory                  |
| LED     | light-emitting diode                                | SSOP              | shrink small-outline package                  |
| LPC     | low power comparator                                | UART              | universal asynchronous receiver / transmitter |
| LVD     | low voltage detect                                  | USB               | universal serial bus                          |
| MAC     | multiply-accumulate                                 | WDT               | watchdog timer                                |
| MCU     | microcontroller unit                                | XRES              | external reset                                |

### **Reference Documents**

CY8CPLC20, CY8CLED16P01, CY8C29x66, CY8C27x43, CY8C24x94, CY8C24x23, CY8C24x23A, CY8C22x13, CY8C21x34, CY8C21x23, CY7C64215, CY7C603xx, CY8CNP1xx, and CYWUSB6953 PSoC® Programmable System-on-Chip Technical Reference Manual (TRM) (001-14463)

Design Aids – Reading and Writing PSoC® Flash – AN2015 (001-40459)

Adjusting PSoC<sup>®</sup> Trims for 3.3 V and 2.7 V Operation – AN2012 (001-17397)

Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 (001-14503)

Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages – available at http://www.amkor.com.

Document Number: 38-12028 Rev. \*R



### **Document Conventions**

### **Units of Measure**

Table 54 lists the unit sof measures.

Table 54. Units of Measure

| Symbol | Unit of Measure | Symbol | Unit of Measure         |
|--------|-----------------|--------|-------------------------|
| kB     | 1024 bytes      | μs     | microsecond             |
| dB     | decibels        | ms     | millisecond             |
| °C     | degree Celsius  | ns     | nanosecond              |
| fF     | femto farad     | ps     | picosecond              |
| pF     | picofarad       | μV     | microvolts              |
| kHz    | kilohertz       | mV     | millivolts              |
| MHz    | megahertz       | mVpp   | millivolts peak-to-peak |
| rt-Hz  | root hertz      | nV     | nanovolts               |
| kΩ     | kilohm          | V      | volts                   |
| Ω      | ohm             | μW     | microwatts              |
| μA     | microampere     | W      | watt                    |
| mA     | milliampere     | mm     | millimeter              |
| nA     | nanoampere      | ppm    | parts per million       |
| pA     | pikoampere      | %      | percent                 |
| mH     | millihenry      |        | •                       |

#### **Numeric Conventions**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimals.

### Glossary

| active high                                   | <ul><li>5. A logic signal having its asserted state as the logic 1 state.</li><li>6. A logic signal having the logic 1 state as the higher voltage of the two states.</li></ul>                                                                            |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| analog blocks                                 | The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.                                        |
| analog-to-digital<br>(ADC)                    | A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation.                                     |
| API (Application<br>Programming<br>Interface) | A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications. |
| asynchronous                                  | A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.                                                                                                                                                           |
| Bandgap<br>reference                          | A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.                                                 |



bandwidth

- 1. The frequency range of a message or information processing system measured in hertz.
- 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum.

bias

- 1. A systematic deviation of a value from a reference value.
- 2. The amount by which the average of a set of values departs from a reference value.
- 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device.

block

- 1. A functional unit that performs a single function, such as an oscillator.
- A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or an analog PSoC block.

buffer

- 1. A storage area for data that is used to compensate for a speed difference, when transferring data from one device to another. Usually refers to an area reserved for IO operations, into which data is read, or from which data is written.
- 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device.
- 3. An amplifier used to lower the output impedance of a system.

bus

- 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns.
- 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0].
- 3. One or more conductors that serve as a common connection for a group of related devices.

clock

The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks.

comparator

An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements.

compiler

A program that translates a high level language, such as C, into machine language.

configuration space

In PSoC devices, the register space accessed when the XIO bit, in the CPU\_F register, is set to '1'.

crystal oscillator

An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components.

check (CRC)

cyclic redundancy A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression.

data bus

A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions.

debugger

A hardware and software system that allows the user to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory.

dead band

A period of time when neither of two or more signals are in their active state or in transition.



digital blocks The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC

generator, pseudo-random number generator, or SPI.

digital-to-analog (DAC)

A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-

to-digital (ADC) converter performs the reverse operation.

duty cycle The relationship of a clock period high time to its low time, expressed as a percent.

emulator Duplicates (provides an emulation of) the functions of one system with a different system, so that

the second system appears to behave like the first system.

external reset (XRES)

An active high signal that is driven into the PSoC device. It causes all operation of the CPU and

blocks to stop and return to a pre-defined state.

flash An electrically programmable and erasable, non-volatile technology that provides users with the

programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means

that the data is retained when power is off.

Flash block The smallest amount of Flash ROM space that may be programmed at one time and the smallest

amount of Flash space that may be protected. A Flash block holds 64 bytes.

frequency The number of cycles or events per unit of time, for a periodic function.

gain The ratio of output current, voltage, or power to input current, voltage, or power, respectively.

Gain is usually expressed in dB.

I<sup>2</sup>C A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an

Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5V and pulled high with resistors. The bus operates at 100

kbits/second in standard mode and 400 kbits/second in fast mode.

ICE The in-circuit emulator that allows users to test the project in a hardware environment, while

viewing the debugging device activity in a software environment (PSoC Designer).

input/output (I/O) A device that introduces data into or extracts data from a system.

interrupt A suspension of a process, such as the execution of a computer program, caused by an event

external to that process, and performed in such a way that the process can be resumed.

interrupt service routine (ISR)

jitter

A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in

the program where it left normal program execution.

1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on

2. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between

successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles.

low-voltage detect A circuit that senses  $V_{DD}$  and provides an interrupt to the system when  $V_{DD}$  falls lower than a (LVD) selected threshold.



M8C An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside

a PSoC by interfacing to the Flash, SRAM, and register space.

A device that controls the timing for data exchanges between two devices. Or when devices are master device

cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the

slave device.

microcontroller An integrated circuit chip that is designed primarily for control systems and products. In addition

to a CPU, a microcontroller typically includes memory, timing circuits, and IO circuitry. The reason

for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a

microprocessor.

The reference to a circuit containing both analog and digital techniques and components. mixed-signal

modulator A device that imposes a signal on a carrier.

noise 1. A disturbance that affects a signal and that may distort the information carried by the signal.

2. The random variations of one or more characteristics of any entity such as voltage, current, or data.

oscillator A circuit that may be crystal controlled and is used to generate a clock frequency.

A technique for testing transmitting data. Typically, a binary digit is added to the data to make the parity

sum of all the digits of the binary data either always even (even parity) or always odd (odd parity).

phase-locked loop (PLL)

An electronic circuit that controls an oscillator so that it maintains a constant phase angle relative

to a reference signal.

The pin number assignment: the relation between the logical inputs and outputs of the PSoC pinouts

device and their physical counterparts in the printed circuit board (PCB) package. Pinouts

involve pin numbers as a link between schematic and PCB design (both being computer generated

files) and may also involve pin names.

A group of pins, usually eight. port

power on reset

(POR)

A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is

one type of hardware reset.

PSoC<sup>®</sup> Cypress Semiconductor's PSoC® is a registered trademark and Programmable System-on-

Chip™ is a trademark of Cypress.

PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology.

pulse width

modulator (PWM)

An output in the form of duty cycle which varies as a function of the applied measurand

RAM An acronym for random access memory. A data-storage device from which data can be read out

and new data can be written in.

A storage device with a specific capacity, such as a bit or byte. register

reset A means of bringing a system back to a know state. See hardware reset and software reset.



ROM An acronym for read only memory. A data-storage device from which data can be read out, but

new data cannot be written in.

serial 1. Pertaining to a process in which all events occur one after the other.

2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or

channel.

settling time The time it takes for an output signal or value to stabilize after the input has changed from one

value to another.

shift register A memory storage device that sequentially shifts a word either left or right to output a stream of

serial data.

slave device A device that allows another device to control the timing for data exchanges between two

devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external

interface. The controlling device is called the master device.

SRAM An acronym for static random access memory. A memory device allowing users to store and

retrieve data at a high rate of speed. The term static is used because, after a value has been loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is

removed from the device.

SROM An acronym for supervisory read only memory. The SROM holds code that is used to boot the

device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be

accessed in normal user code, operating from Flash.

stop bit A signal following a character or block that prepares the receiving device to receive the next

character or block.

synchronous 1. A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.

2. A system whose operation is synchronized by a clock signal.

tri-state A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does

not drive any value in the Z state and, in many respects, may be considered to be disconnected

from the rest of the circuit, allowing another output to drive the same net.

UART A UART or universal asynchronous receiver-transmitter translates between parallel bits of data

and serial bits.

user modules Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and

configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high

level API (Application Programming Interface) for the peripheral function.

user space The bank 0 space of the register map. The registers in this bank are more likely to be modified

during normal program execution and not just during initialization. Registers in bank 1 are most

likely to be modified only during the initialization phase of the program.

 $V_{\text{ND}}$  A name for a power net meaning "voltage drain." The most positive power supply signal. Usually

5 V or 3.3 V.

V<sub>SS</sub> A name for a power net meaning "voltage source." The most negative power supply signal.

watchdog timer A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified

period of time.



# **Document History Page**

| Revision | ECN     | Orig. of<br>Change | Submis-<br>sion Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|----------|---------|--------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| **       | 236409  | SFV                | See ECN              | New silicon and new document – Preliminary datasheet.                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| *A       | 247589  | SFV                | See ECN              | Changed the title to read "Final" datasheet. Updated Electrical Specifications chapter.                                                                                                                                                                                                                                                                                                                                                                         |  |
| *B       | 261711  | HMT                | See ECN              | Input all SFV memo changes. Updated Electrical Specifications chapter.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| *C       | 279731  | НМТ                | See ECN              | Update Electrical Specifications chapter, including 2.7 VIL DC GPIO spec. Add Solder Reflow Peak Temperature table. Clean up pinouts and fine tune wording and format throughout.                                                                                                                                                                                                                                                                               |  |
| *D       | 352614  | НМТ                | See ECN              | Add new color and CY logo. Add URL to preferred dimensions for mounting MLF packages. Update Transmitter and Receiver AC Digital Block Electrical Specifications. Re-add ISSP pinout identifier. Delete Electrical Specification sentence re: devices running at greater than 12 MHz. Update Solder Reflow Peak Temperature table. Fix CY.com URLs. Update CY copyright.                                                                                        |  |
| *E       | 424036  | HMT                | See ECN              | Fix SMP 8-pin SOIC error in Feature and Order table. Update 32-pin QFN E-Pac dimensions and rev. *A. Add ISSP note to pinout tables. Update typical and recommended Storage Temperature per industrial specs. Add OCD non-production pinout and package diagram. Update CY branding and QFN convention. Update package diagram revisions.                                                                                                                       |  |
| *F       | 521439  | HMT                | See ECN              | Add Low Power Comparator (LPC) AC/DC electrical spec. tables. Add new Dev. Tool section. Add CY8C20x34 to PSoC Device Characteristics table.                                                                                                                                                                                                                                                                                                                    |  |
| *G       | 2256806 | UVS/PYRS           | See ECN              | Added Sawn pin information.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| *H       | 2425586 | DSO/AESA           | See ECN              | Corrected Ordering Information to include CY8C24423A-24LTXI and CY8C24423A-24LTXIT                                                                                                                                                                                                                                                                                                                                                                              |  |
| *        | 2619935 | OGNE/<br>AESA      | 12/11/2008           | Changed title to "CY8C24123A, CY8C24223A, CY8C24423A PSoC <sup>®</sup> Programmable System-on-Chip™" Updated package diagram 001-30999 to *A. Added note on digital signaling in DC Analog Reference Specifications on page 25. Added Die Sales information note to Ordering Information on page 56.                                                                                                                                                            |  |
| *J       | 2692871 | DPT/PYRS           | 04/16/2009           | Updated Max package thickness for 32-pin QFN package Formatted Notes Updated "Getting Started" on page 6 Updated "Development Tools" on page 6 and "Designing with PSoC Designer" on page 7                                                                                                                                                                                                                                                                     |  |
| *K       | 2762168 | JVY/AESA           | 06/25/2009           | Updated DC GPIO, AC Chip-Level, and AC Programming Specifications as follows: Modified FIMO6 and TWRITE specifications. Replaced T <sub>RAMP</sub> (time) specification with SR <sub>POWER_UP</sub> (slew rate) specification Added note [9] to Flash Endurance specification. Added IOH, IOL, DC <sub>ILO</sub> , F <sub>32K_U</sub> , T <sub>POWERUP</sub> , T <sub>ERASEALL</sub> , T <sub>PROGRAM_HOT</sub> , and T <sub>PROGRAM_COLD</sub> specifications. |  |



| Document Title: CY8C24123A, CY8C24223A, CY8C24423A PSoC® Programmable System-on-Chip Document Number: 38-12028 |         |                    |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|----------------------------------------------------------------------------------------------------------------|---------|--------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision                                                                                                       | ECN     | Orig. of<br>Change | Submis-<br>sion Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| *L                                                                                                             | 2897881 | MAXK/NJF           | 03/23/2010           | Add "Contents" on page 2. Update unit in Table 10-28 and Table 38 of SPIS Maximum Input Clock Frequency from ns to MHz. Update revision of package diagrams for 8 PDIP, 8 SOIC, 20 PDIP, 20 SSOP, 20 SOIC, 28 PDIP, 28 SSOP, 28 SOIC, 32 QFN. Updated Cypress website links. Removed reference to PSoC Designer 4.4. Updated 56-Pin SSOP definitions and diagram. Added T <sub>BAKETIMP</sub> and T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings. Updated 5-V DC Analog Reference Specifications table. Updated Note in Packaging Information. Added Note 29. Updated Solder Reflow Specifications table. Removed Third Party Tools and Build a PSoC Emulator into your Board. Removed inactive parts from Ordering Information. Update trademark info. and Sales, Solutions, and Legal Information. |  |
| *M                                                                                                             | 2942375 | VMAD               | 06/02/2010           | Updated content to match current style guide and datasheet template. No technical updates.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| *N                                                                                                             | 3032514 | NJF                | 09/17/10             | Added PSoC Device Characteristics table. Added DC I <sup>2</sup> C Specifications table. Added F <sub>32K U</sub> max limit. Added Tjit_IMO specification, removed existing jitter specifications. Updated Analog reference tables. Updated Units of Measure, Acronyms, Glossary, and References sections. Updated solder reflow specifications. No specific changes were made to AC Digital Block Specifications table and I <sup>2</sup> C Timing Diagram. They were updated for clearer understanding. Updated Figure 13 since the labelling for y-axis was incorrect. Template and styles update.                                                                                                                                                                                                              |  |
| *0                                                                                                             | 3098766 | YJI                | 12/01/2010           | Sunset review; no content update                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| *P                                                                                                             | 3351721 | YJI                | 08/31/2011           | Full annual review of document. No changes are required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| *Q                                                                                                             | 3367463 | BTK/GIR            | 09/22/2011           | Updated text under DC Analog Reference Specifications on page 25. Removed package diagram spec 51-85188 as there is no active MPN using this outline drawing.  The text "Pin must be left floating" is included under Description of NC pin in Table 5 on page 11 and Table 6 on page 12.  Updated Table 50 on page 53 to give more clarity.  Removed Footnote #35.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| *R                                                                                                             | 3598291 | LURE/XZNG          | 04/24/2012           | Changed the PWM description string from "8- to 32-bit" to "8- and 16-bit".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |



### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturers' representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive
Clocks & Buffers
Interface

Lighting & Power Control

Memory
Optical & Image Sensing
PSoC
Touch Sensing

USB Controllers
Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface

cypress.com/go/powerpsoc

cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless **PSoC Solutions** 

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2004-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-12028 Rev. \*R

Revised April 24, 2012

Page 65 of 65

PSoC Designer™ is a trademark and PSoC® is a registered trademark of Cypress Semiconductor Corporation. All other trademarks or registered trademarks referenced herein are property of the respective corporations.