## Features

$■$ No Bus Latency ${ }^{\top \mathrm{M}}$ ( $\mathrm{NoBL}^{\mathrm{TM}}$ ) architecture eliminates dead cycles between write and read cycles

■ Supports up to 133 MHz bus operations with zero wait states - Data is transferred on every clock

■ Pin compatible and functionally equivalent to $Z B T^{T M}$ devices
■ Internally self timed output buffer control to eliminate the need to use $\overline{O E}$

■ Registered inputs for flow through operation

- Byte write capability

■ 3.3 V and 2.5 V I/O power supply
■ Fast clock-to-output times
口 6.5 ns (for 133 MHz device)
■ Clock Enable ( $\overline{\mathrm{CEN}})$ pin to enable clock and suspend operation

- Synchronous self timed writes

■ Asynchronous Output Enable
■ CY7C1461AV33, CY7C1463AV33 available in JEDEC-standard Pb-free 100-pin TQFP package.

■ Three chip enables for simple depth expansion
■ Automatic power down feature available using ZZ mode or CE deselect

■ Burst capability - linear or interleaved burst order
■ Low standby power

## Functional Description

The CY7C1461AV33/CY7C1463AV33 are 3.3 V, $1 \mathrm{M} \times 36 / 2 \mathrm{M} \times 18$ Synchronous Flow-Through Burst SRAMs designed specifically to support unlimited true back-to-back read and write operations without the insertion of wait states. The CY7C1461AV33/CY7C1463AV33 is equipped with the advanced NoBL logic required to enable consecutive read and write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.
All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 6.5 ns ( 133 MHz device).
Write operations are controlled by the two or four Byte Write Select (BW ${ }_{x}$ ) and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self timed write circuitry.
Three synchronous Chip Enables ( $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ ) and an asynchronous Output Enable ( $\overline{\mathrm{OE})}$ provide for easy bank selection and output tri-state control. To avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence.

## Selection Guide

| Description | $\mathbf{1 3 3} \mathbf{~ M H z ~}$ | Unit |
| :--- | :---: | :---: |
| Maximum Access Time | 6.5 | ns |
| Maximum Operating Current | 310 | mA |
| Maximum CMOS Standby Current | 120 | mA |

## Logic Block Diagram - CY7C1461AV33



## Logic Block Diagram - CY7C1463AV33



## Contents

Pin Configurations ..... 5
Pin Definitions ..... 7
Functional Overview ..... 8
Single Read Accesses ..... 8
Burst Read Accesses ..... 8
Single Write Accesses ..... 8
Burst Write Accesses ..... 9
Sleep Mode ..... 9
Interleaved Burst Address Table ..... 9
Linear Burst Address Table ..... 9
ZZ Mode Electrical Characteristics ..... 9
Truth Table ..... 10
Truth Table for Read/Write ..... 11
Truth Table for Read/Write ..... 11
Maximum Ratings ..... 12
Operating Range ..... 12
Electrical Characteristics ..... 12
Capacitance ..... 13
Thermal Resistance ..... 13
AC Test Loads and Waveforms ..... 13
Switching Characteristics ..... 14
Switching Waveforms ..... 15
Ordering Information ..... 18
Ordering Code Definitions ..... 18
Package Diagrams ..... 19
Acronyms ..... 20
Document Conventions ..... 20
Units of Measure ..... 20
Document History Page ..... 21
Sales, Solutions, and Legal Information ..... 24
Worldwide Sales and Design Support ..... 24
Products ..... 24
PSoC Solutions ..... 24

## Pin Configurations

Figure 1. 100-pin TQFP ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) pinout


Pin Configurations (continued)
Figure 2. 100 -pin TQFP $(14 \times 20 \times 1.4 \mathrm{~mm})$ pinout


## Pin Definitions

| Pin Name | I/O | Description |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}, \mathrm{~A}_{1}, \mathrm{~A}$ | InputSynchronous | Address Inputs. Used to select one of the address locations. Sampled at the rising edge of the CLK. $\mathrm{A}_{[1: 0]}$ are fed to the two-bit burst counter. |
| $\begin{array}{\|l\|} \overline{\mathrm{BW}}_{A} \\ \overline{\mathrm{BW}}_{\mathrm{C}} \end{array}, \overline{\mathrm{BW}}_{\mathrm{B}},$ | InputSynchronous | Byte Write Inputs, Active LOW. Qualified with $\overline{\mathrm{WE}}$ to conduct writes to the SRAM. Sampled on the rising edge of CLK. |
| $\overline{\text { WE }}$ | InputSynchronous | Write Enable Input, Active LOW. Sampled on the rising edge of CLK if $\overline{C E N}$ is active LOW. This signal must be asserted LOW to initiate a write sequence. |
| ADV/ $\overline{L D}$ | InputSynchronous | Advance or Load Input. Used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After deselecting, drive ADV/LD LOW to load a new address. |
| CLK | InputClock | Clock Input. Used to capture all synchronous inputs to the device. CLK is qualified with $\overline{\mathrm{CEN}}$. CLK is only recognized if $\overline{C E N}$ is active LOW. |
| $\overline{\mathrm{CE}}_{1}$ | InputSynchronous | Chip Enable 1 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\mathrm{CE}_{3}$ to select or deselect the device. |
| $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable 2 Input, Active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{3}$ to select or deselect the device. |
| $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable 3 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{2}$ to select or deselect the device. |
| $\overline{\mathrm{OE}}$ | InputAsynchronous | Output Enable, Asynchronous Input, Active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tri-stated and act as input data pins. $\overline{O E}$ is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected. |
| $\overline{C E N}$ | InputSynchronous | Clock Enable Input, Active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Because deasserting CEN does not deselect the device, use $\overline{C E N}$ to extend the previous cycle when required. |
| ZZ | InputAsynchronous | ZZ "Sleep" Input. This active HIGH input places the device in a non time critical sleep condition with data integrity preserved. During normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull down. |
| $\mathrm{DQ}_{\mathrm{s}}$ | I/O- <br> Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\mathrm{OE}}$. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, DQ s and $\mathrm{DQP}_{[\mathrm{A}: \mathrm{D}]}$ are placed in a tri-state condition. The outputs are automatically tri-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{\mathrm{OE}}$. |
| $\mathrm{DQP}_{\mathrm{x}}$ | I/OSynchronous | Bidirectional Data Parity I/O Lines. Functionally, these signals are identical to $\mathrm{DQ}_{\mathrm{s}}$. During write sequences, $\mathrm{DQP}_{\mathrm{X}}$ is controlled by $\mathrm{BW}_{\mathrm{X}}$ correspondingly. |
| MODE | Input Strap Pin | Mode Input. Selects the burst order of the device. When tied to Gnd selects linear burst sequence. When tied to $\mathrm{V}_{\mathrm{DD}}$ or left floating selects interleaved burst sequence. |
| $V_{\text {DD }}$ | Power Supply | Power Supply Inputs to the Core of the Device. |
| $V_{\text {DDQ }}$ | I/O Power Supply | Power Supply for I/O Circuitry. |
| $\mathrm{V}_{\text {SS }}$ | Ground | Ground for the Device. |
| NC | N/A | No Connects. Not internally connected to the die. |
| NC/72M | N/A | Not Connected to the Die. Can be tied to any voltage level. |

## Pin Definitions (continued)

| Pin Name | I/O |  |
| :--- | :---: | :--- |
| NC/144M | N/A | Not Connected to the Die. Can be tied to any voltage level. |
| NC/288M | N/A | Not Connected to the Die. Can be tied to any voltage level. |
| NC/576M | N/A | Not Connected to the Die. Can be tied to any voltage level. |
| NC/1G | N/A | Not Connected to the Die. Can be tied to any voltage level. |

## Functional Overview

The CY7C1461AV33/CY7C1463AV33 is a synchronous flow through burst SRAM designed specifically to eliminate wait states during Write-Read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the clock enable input signal (CEN). If CEN is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with $\overline{\mathrm{CEN}}$. Maximum access delay from the clock rise ( $\mathrm{t}_{\mathrm{CDV}}$ ) is 6.5 ns ( 133 MHz device).
Accesses can be initiated by asserting all three chip enables $\left(\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}\right)$ active at the rising edge of the clock. If $\overline{\mathrm{CEN}}$ is active LOW and ADV/LD is asserted LOW, the address presented to the device is latched. The access can either be a read or write operation, depending on the status of the write enable ( $\overline{\mathrm{WE}}$ ). $\overline{\mathrm{BW}}_{\mathrm{X}}$ can be used to conduct byte write operations.
Write operations are qualified by the Write Enable ( $\overline{\mathrm{WE}}$ ). All writes are simplified with on-chip synchronous self timed write circuitry.
Three synchronous chip enables ( $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ ) and an asynchronous output enable ( $\overline{\mathrm{OE}}$ ) simplify depth expansion. All operations (reads, writes, and deselects) are pipelined. ADV/LD must be driven LOW after the device is deselected to load a new address for the next operation.

## Single Read Accesses

A read access is initiated when these conditions are satisfied at clock rise:
$\square \overline{\mathrm{CEN}}$ is asserted LOW
■ $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are ALL asserted active

- The write enable input signal $\overline{\mathrm{WE}}$ is deasserted HIGH
- ADV/LD is asserted LOW

The address presented to the address inputs is latched into the address register and presented to the memory array and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the output buffers. The data is available within 6.5 ns ( 133 MHz device) provided $\overline{\mathrm{OE}}$ is active LOW. After the first clock of the read access, the output buffers are controlled by $\overline{\mathrm{OE}}$ and the internal control logic. OE must be driven LOW for the device to drive out the requested data. On the subsequent clock, another operation (Read/Write/Deselect) can be initiated. When the SRAM is deselected at clock rise by one of the chip enable signals, its output is tri-stated immediately.

## Burst Read Accesses

The CY7C1461AV33/CY7C1463AV33 has an on-chip burst counter that provides the ability to supply a single address and conduct up to four reads without reasserting the address inputs. ADV/LD must be driven LOW to load a new address into the SRAM, as described in the Single Read Accesses section. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and wraps around when incremented sufficiently. A HIGH input on ADV/LD increments the internal burst counter regardless of the state of chip enable inputs or $\overline{W E}$. WE is latched at the beginning of a burst cycle. Therefore, the type of access (read or write) is maintained throughout the burst sequence.

## Single Write Accesses

Write access are initiated when the following conditions are satisfied at clock rise: (1) $\overline{\mathrm{CEN}}$ is asserted LOW, (2) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are ALL asserted active, and (3) the write signal $\overline{\mathrm{WE}}$ is asserted LOW. The address presented to the address bus is loaded into the address register. The write signals are latched into the control logic block. The data lines are automatically tri-stated regardless of the state of the OE input signal. This allows the external logic to present the data on DQs and DQP ${ }_{x}$.
On the next clock rise the data presented to DQs and $\mathrm{DQP}_{\mathrm{x}}$ (or a subset for byte write operations, see Truth Table for details) inputs is latched into the device and the write is complete. Additional accesses (read/write/deselect) can be initiated on this cycle.
The data written during the write operation is controlled by $\overline{\mathrm{BW}}_{\mathrm{X}}$ signals. The CY7C1461AV33/CY7C1463AV33 provides byte write capability that is described in the truth table. Asserting the (WE) with the selected byte write select input selectively writes to only the desired bytes. Bytes not selected during a byte write operation remains unaltered. A synchronous self timed write mechanism is provided to simplify the write operations. Byte write capability is included to greatly simplify Read/Modify/Write sequences, which can be reduced to simple byte write operations.
Because the CY7C1461AV33/CY7C1463AV33 is a common I/O device, data must not be driven into the device when the outputs are active. The $\overline{\mathrm{OE}}$ can be deasserted HIGH before presenting data to the DQs and DQP ${ }_{X}$ inputs. This tri-states the output drivers. As a safety precaution, DQs and $\mathrm{DQP}_{\mathrm{X}}$ are automatically tri-stated during the data portion of a write cycle, regardless of the state of $\overline{\mathrm{OE}}$.

## Burst Write Accesses

The CY7C1461AV33/CY7C1463AV33 has an on-chip burst counter that provides the ability to supply a single address and conduct up to four write operations without reasserting the address inputs. ADV/LD must be driven LOW to load the initial address, as described in the Single Write Accesses section. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables $\left(\mathrm{CE}_{1}, \mathrm{CE}_{2}\right.$, and $\left.\mathrm{CE}_{3}\right)$ and WE inputs are ignored and the burst counter is incremented. The correct $\overline{B W}_{X}$ inputs must be driven in each cycle of the burst write, to write the correct bytes of data.

## Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation sleep mode. Two clock cycles are required to enter into or exit from this sleep mode. When in this mode, data integrity is guaranteed. Accesses pending when entering the sleep mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the sleep mode. $\mathrm{CE}_{1}, \mathrm{CE}_{2}$, and $\mathrm{CE}_{3}$, must remain inactive for the duration of $\mathrm{t}_{\mathrm{ZZREC}}$ after the ZZ input returns LOW.

Interleaved Burst Address Table
(MODE = Floating or $\mathrm{V}_{\mathrm{DD}}$ )

| First <br> Address <br> A1:A0 | Second <br> Address <br> A1:A0 | Third <br> Address <br> A1:A0 | Fourth <br> Address <br> A1:A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

## Linear Burst Address Table

(MODE = GND)

| First <br> Address <br> A1:A0 | Second <br> Address <br> A1:A0 | Third <br> Address <br> A1:A0 | Fourth <br> Address <br> A1:A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

## ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $I_{\text {DDZZ }}$ | Sleep mode standby current | $Z Z \geq V_{D D}-0.2 \mathrm{~V}$ | - | 100 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ | - | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\text {ZZREC }}$ | ZZ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ | - | ns |
| $\mathrm{t}_{\mathrm{ZZI}}$ | ZZ active to sleep current | This parameter is sampled | - | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\text {RZZI }}$ | ZZ Inactive to exit sleep current | This parameter is sampled | 0 | - | ns |

## Truth Table

The truth table for CY7C1461AV33/CY7C1463AV33 follows.

| Operation ${ }^{[1, ~ 2, ~ 3, ~ 4, ~ 5, ~ 6, ~ 7] ~}$ | Address Used | $\mathrm{CE}_{1}$ | $\mathrm{CE}_{2}$ | $\mathrm{CE}_{3}$ | ZZ | ADVILD | WE | $\mathrm{BW}_{\mathrm{x}}$ | $\overline{\mathrm{OE}}$ | $\overline{C E N}$ | CLK | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect Cycle | None | H | X | X | L | L | X | X | X | L | L->H | Tristate |
| Deselect Cycle | None | X | X | H | L | L | X | X | X | L | L->H | Tristate |
| Deselect Cycle | None | X | L | X | L | L | X | X | X | L | L->H | Tristate |
| Continue Deselect Cycle | None | X | X | X | L | H | X | X | X | L | L->H | Tristate |
| Read Cycle (Begin Burst) | External | L | H | L | L | L | H | X | L | L | L->H | Data Out (Q) |
| Read Cycle (Continue Burst) | Next | X | X | X | L | H | X | X | L | L | L->H | Data Out (Q) |
| NOP/Dummy Read (Begin Burst) | External | L | H | L | L | L | H | X | H | L | L->H | Tristate |
| Dummy Read (Continue Burst) | Next | X | X | X | L | H | X | X | H | L | L->H | Tristate |
| Write Cycle (Begin Burst) | External | L | H | L | L | L | L | L | X | L | L->H | Data $\ln (\mathrm{D})$ |
| Write Cycle (Continue Burst) | Next | X | X | X | L | H | X | L | X | L | L->H | Data $\ln (\mathrm{D})$ |
| NOP/Write Abort (Begin Burst) | None | L | H | L | L | L | L | H | X | L | L->H | Tristate |
| Write Abort (Continue Burst) | Next | X | X | X | L | H | X | H | X | L | L->H | Tristate |
| Ignore Clock Edge (Stall) | Current | X | X | X | L | X | X | X | X | H | L->H | - |
| Sleep Mode | None | X | X | X | H | X | X | X | X | X | X | Tristate |

[^0]CY7C1461AV33 CY7C1463AV33

Truth Table for Read/Write

| Function (CY7C1461AV33) ${ }^{[8,9]}$ | WE | $\overline{B W}_{\text {A }}$ | $\overline{\mathrm{BW}}_{\mathrm{B}}$ | $\overline{\mathrm{BW}}_{\mathrm{C}}$ | $\overline{\mathrm{BW}}_{\text {D }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Read | H | X | X | X | X |
| Write - No Bytes Written | L | H | H | H | H |
| Write Byte $\mathrm{A}-\left(\mathrm{DQ}_{\mathrm{A}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{A}}\right)$ | L | L | H | H | H |
| Write Byte $\mathrm{B}-\left(\mathrm{DQ}_{\mathrm{B}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{B}}\right)$ | L | H | L | H | H |
| Write Byte $\mathrm{C}-\left(\mathrm{DQ}_{\mathrm{C}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{C}}\right)$ | L | H | H | L | H |
| Write Byte D - ( $\mathrm{DQ}_{\mathrm{D}}$ and $\mathrm{DQP}_{\mathrm{D}}$ ) | L | H | H | H | L |
| Write All Bytes | L | L | L | L | L |

## Truth Table for Read/Write

| Function (CY7C1463AV33) ${ }^{[8,9]}$ | $\overline{\mathbf{W E}}$ | $\overline{\mathbf{B W}}_{\mathbf{b}}$ | $\overline{\mathbf{B W}}_{\mathbf{a}}$ |
| :--- | :---: | :---: | :---: |
| Read | H | X | X |
| Write - No Bytes Written | L | H | H |
| Write Byte a - $\left(\mathrm{DQ}_{\mathrm{a}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{a}}\right)$ | H | L |  |
| Write Byte b - $\left(\mathrm{DQ}_{\mathrm{b}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{b}}\right)$ | L | H |  |
| Write Both Bytes | L | L | L |

## Notes

8. $\mathrm{X}=$ "Don't Care." $\mathrm{H}=$ logic $\mathrm{HIGH}, \mathrm{L}=\operatorname{logic}$ LOW. $\mathrm{BW} \times \mathrm{L}$ signifies at least one byte write select is active, $\mathrm{BW}=\mathrm{Valid}$ signifies that the desired byte write selects are asserted, see truth table for details.
9. Table only lists a partial listing of the byte write combinations. Any combination of $\overline{\mathrm{BW}}_{\mathrm{X}}$ is valid. Appropriate write is done based on which byte write is active.

## Maximum Ratings

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.
Storage Temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage on $\mathrm{V}_{\mathrm{DD}}$ Relative to GND ..... -0.5 V to +4.6 V
Supply Voltage on $\mathrm{V}_{\mathrm{DDQ}}$ Relative to $G N D \ldots . .0 .5 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{DD}}$
DC Voltage Applied to Outputs
in Tri-State
-0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$

DC Input Voltage ............................... -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
Current into Outputs (LOW) ........................................ 20 mA
Static Discharge Voltage
(MIL-STD-883, Method 3015) ................................ > 2001 V
Latch Up Current ................................................. > 200 mA
Operating Range

| Range | Ambient <br> Temperature | $\mathbf{V}_{\mathrm{DD}}$ | $\mathbf{V}_{\mathrm{DDQ}}$ |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $3.3 \mathrm{~V}-5 \% /$ <br> $+10 \%$ | $2.5 \mathrm{~V}-5 \%$ to <br> $\mathrm{V}_{\mathrm{DD}}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | n |  |

## Electrical Characteristics

Over the Operating Range

| Parameter ${ }^{[10,11]}$ | Description | Test Conditions |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V ${ }^{\text {DD }}$ | Power supply voltage |  |  | 3.135 | 3.6 | V |
| $\mathrm{V}_{\text {DDQ }}$ | I/O supply voltage | for $3.3 \mathrm{~V} \mathrm{I/O}$ |  | 3.135 | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I/O}$ |  | 2.375 | 2.625 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH voltage | for $3.3 \mathrm{~V} \mathrm{I/O}, \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}$ |  | 2.4 | - | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I/O}, \mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ |  | 2.0 | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW voltage | for 3.3 V I/O, $\mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ |  | - | 0.4 | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I} / \mathrm{O}, \mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ |  | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH voltage ${ }^{[10]}$ | for $3.3 \mathrm{~V} \mathrm{I/O}$ |  | 2.0 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I/O}$ |  | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW voltage ${ }^{[10]}$ | for $3.3 \mathrm{~V} \mathrm{I/O}$ |  | -0.3 | 0.8 | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I/O}$ |  | -0.3 | 0.7 | V |
| IX | Input leakage current except ZZ and MODE | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |
|  | Input current of MODE | Input $=\mathrm{V}_{\text {SS }}$ |  | -30 | - | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  | - | 5 | $\mu \mathrm{A}$ |
|  | Input current of ZZ | Input $=\mathrm{V}_{\text {SS }}$ |  | -5 | - | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  | - | 30 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Oz}}$ | Output leakage current | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\text {DDQ }}$, Output Disabled |  | -5 | 5 | $\mu \mathrm{A}$ |
| ${ }^{\text {D D }}$ | $\mathrm{V}_{\mathrm{DD}}$ operating supply current | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{Max}, \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CY}} \end{aligned}$ | $\begin{aligned} & 7.5 \mathrm{~ns} \text { cycle, } \\ & 133 \mathrm{MHz} \end{aligned}$ | - | 310 | mA |
| ${ }^{\text {SB1 }}$ | Automatic CE power down current - TTL Inputs | $\mathrm{V}_{\mathrm{DD}}=$ Max, Device Deselected, <br> $V_{I N} \geq V_{I H}$ or $V_{I N} \leq V_{I L} ; f=f_{M A X}$, Inputs Switching | 7.5 ns cycle, 133 MHz | - | 180 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CE power down current - CMOS Inputs | $\mathrm{V}_{\mathrm{DD}}=\mathrm{Max}$, Device Deselected, <br> $\mathrm{V}_{\text {IN }} \leq 0.3 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$, $\mathrm{f}=0$, Inputs Static | $\begin{aligned} & 7.5 \text { ns cycle, } \\ & 133 \mathrm{MHz} \end{aligned}$ | - | 120 | mA |
| $\mathrm{I}_{\text {SB3 }}$ | Automatic CE power down current - CMOS Inputs | $\mathrm{V}_{\mathrm{DD}}=$ Max, Device Deselected, <br> $\mathrm{V}_{\text {IN }} \leq 0.3 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V}$ <br> $\mathrm{f}=\mathrm{f}_{\mathrm{MAX}}$, Inputs Switching | $\begin{aligned} & 7.5 \mathrm{~ns} \text { cycle, } \\ & 133 \mathrm{MHz} \end{aligned}$ | - | 180 | mA |
| $\mathrm{I}_{\text {SB4 }}$ | Automatic CE Power down current - TTL Inputs | $\mathrm{V}_{\mathrm{DD}}=$ Max, Device Deselected, $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IN}} \leq 0.3 \mathrm{~V}$, $\mathrm{f}=0$, Inputs Static | $7.5 \text { ns cycle, }$ $133 \text { MHz }$ | - | 135 | mA |

[^1]
## Capacitance

| Parameter ${ }^{[12]}$ | Description | Test Conditions | 100-pin TQFP <br> Max | Unit |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 6.5 | pF |
| $\mathrm{C}_{\mathrm{CLK}}$ | Clock input capacitance | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$ | 3 | pF |
| $\mathrm{C}_{\mathrm{IO}}$ | Input/Output capacitance |  | 5.5 | pF |

## Thermal Resistance

| Parameter ${ }^{[12]}$ | Description | 100-pin TQFP <br> Package | Unit |  |
| :--- | :--- | :--- | :---: | :---: |
| $\Theta_{\mathrm{JA}}$ | Thermal resistance <br> (junction to ambient) | Test conditions follow standard test methods and <br> procedures for measuring thermal impedance, according <br> to EIA/JESD51. | 25.21 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal resistance <br> (junction to case) | 2.28 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |

## AC Test Loads and Waveforms

Figure 3. AC Test Loads and Waveforms

2.5 V I/O Test Load

(a)

(c)

Note
12. Tested initially and after any design or process change that may affect these parameters.

## Switching Characteristics

Over the Operating Range

| Parameter ${ }^{[13,14]}$ | Description | 133 MHz |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| tPOWER $^{[15]}$ |  | 1 | - | ms |
| Clock |  |  |  |  |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock Cycle Time | 7.5 | - | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH | 2.5 | - | ns |
| ${ }^{\text {t }}$ CL | Clock LOW | 2.5 | - | ns |
| Output Times |  |  |  |  |
| $\mathrm{t}_{\text {CDV }}$ | Data Output Valid After CLK Rise | - | 6.5 | ns |
| ${ }^{\text {DOH }}$ | Data Output Hold After CLK Rise | 2.5 | - | ns |
| ${ }^{\text {c CLZ }}$ | Clock to Low $\mathrm{Z}^{\text {[16, 17, 18] }}$ | 2.5 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Clock to High Z ${ }^{[16,17,18]}$ | - | 3.8 | ns |
| toev | $\overline{\mathrm{OE}}$ LOW to Output Valid | - | 3.0 | ns |
| toelz | $\overline{\mathrm{OE}}$ LOW to Output Low $\mathrm{Z}^{[16,17,18]}$ | 0 | - | ns |
| $\mathrm{t}_{\text {Oehz }}$ | $\overline{\mathrm{OE}}$ HIGH to Output High Z ${ }^{[16,17,18]}$ | - | 3.0 | ns |
| Setup Times |  |  |  |  |
| $\mathrm{t}_{\text {AS }}$ | Address Setup Before CLK Rise | 1.5 | - | ns |
| $\mathrm{t}_{\text {ALS }}$ | ADV/LD Setup Before CLK Rise | 1.5 | - | ns |
| $t_{\text {WES }}$ | $\overline{\mathrm{WE}}, \overline{\mathrm{BW}}_{\mathrm{X}}$ Setup Before CLK Rise | 1.5 | - | ns |
| $\mathrm{t}_{\text {CENS }}$ | $\overline{\text { CEN }}$ Setup Before CLK Rise | 1.5 | - | ns |
| $\mathrm{t}_{\text {DS }}$ | Data Input Setup Before CLK Rise | 1.5 | - | ns |
| $\mathrm{t}_{\text {CES }}$ | Chip Enable Setup Before CLK Rise | 1.5 | - | ns |
| Hold Times |  |  |  |  |
| $\mathrm{t}_{\text {AH }}$ | Address Hold After CLK Rise | 0.5 | - | ns |
| $\mathrm{t}_{\text {ALH }}$ | ADV/ $\overline{\text { LD }}$ Hold After CLK Rise | 0.5 | - | ns |
| ${ }^{\text {t WEH }}$ | $\overline{\mathrm{WE}}, \overline{\mathrm{BW}}_{\mathrm{X}}$ Hold After CLK Rise | 0.5 | - | ns |
| ${ }^{\text {t CENH }}$ | $\overline{\mathrm{CEN}}$ Hold After CLK Rise | 0.5 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold After CLK Rise | 0.5 | - | ns |
| $\mathrm{t}_{\text {CEH }}$ | Chip Enable Hold After CLK Rise | 0.5 | - | ns |

## Notes

13. Timing reference level is 1.5 V when $\mathrm{V}_{\mathrm{DDQ}}=3.3 \mathrm{~V}$ and is 1.25 V when $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$.
14. Test conditions shown in (a) of Figure 3 on page 13 unless otherwise noted.
15. This part has a voltage regulator internally; $t_{\text {POWER }}$ is the time that the power needs to be supplied above $V_{D D(\text { minimum })}$ initially, before a read or write operation can be initiated.
16. $\mathrm{t}_{\mathrm{CHZ}}, \mathrm{t}_{\mathrm{CLZ}}, \mathrm{t}_{\mathrm{OELZ}}$, and $\mathrm{t}_{\mathrm{OEHZ}}$ are specified with AC test conditions shown in part (b) of Figure 3 on page 13 . Transition is measured $\pm 200 \mathrm{mV}$ from steady-state voltage.
17. At any voltage and temperature, $\mathrm{t}_{\mathrm{OEHZ}}$ is less than $\mathrm{t}_{\mathrm{OELZ}}$ and $\mathrm{t}_{\mathrm{CHZ}}$ is less than $\mathrm{t}_{\mathrm{CLZ}}$ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High $Z$ prior to Low $Z$ under the same system conditions.
18. This parameter is sampled and not $100 \%$ tested.

## Switching Waveforms

Figure 4. Read/Write Waveforms ${ }^{[19,20,21]}$

/// don't care undefined

[^2]Switching Waveforms (continued)
Figure 5. NOP, STALL, and DESELECT Cycles ${ }^{[22,23,24]}$


[^3]Switching Waveforms (continued)
Figure 6. ZZ Mode Timing ${ }^{[25,26]}$


Notes
25. Device must be deselected when entering ZZ mode. See truth table for all possible signal conditions to deselect the device.
26. DQs are in High $Z$ when exiting $Z Z$ sleep mode.

## Ordering Information

Cypress offers other versions of this type of product in different configurations and features. The following table contains only the list of parts that are currently available.
For a complete listing of all options, visit the Cypress website at www.cypress.com and refer to the product summary page at http://www.cypress.com/products, or contact your local sales representative.
Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed <br> $\mathbf{( M H z )}$ | Ordering Code | Package <br> Diagram | Part and Package Type | Operating <br> Range |
| :---: | :--- | :---: | :---: | :---: |
| 133 | CY7C1461AV33-133AXC | $51-85050$ | $100-$ pin TQFP $(14 \times 20 \times 1.4 \mathrm{~mm})$ Pb-free | Commercial |
|  | CY7C1463AV33-133AXC |  |  | Industrial |
|  | CY7C1461AV33-133AXI | $51-85050$ | $100-$ pin TQFP $(14 \times 20 \times 1.4 \mathrm{~mm})$ Pb-free |  |

## Ordering Code Definitions



## Package Diagrams

Figure 7. 100 -pin TQFP $(14 \times 20 \times 1.4 \mathrm{~mm})$ A100RA Package Outline, $51-85050$


NOTE

1. JEDEC STD REF MS-026
2. BUDY LENGTH DIMENSIDN DZES NDT INCLUDE MILD PROTRUSIDN/END FLASH MOLD PROTRUSIDN/END FLASH SHALL NDT EXCEED 0.0098 in ( 0.25 mm ) PER SIDE BDDY LENGTH DIMENSIDNS ARE MAX PLASTIC BDDY SIZE INCLUDING MDLD MISMATCH
3. DIMENSIDNS IN MILLIMETERS

51-85050 *D

## Acronyms

| Acronym | Description |
| :--- | :--- |
| $\overline{\text { CE }}$ | chip enable |
| $\overline{\text { CEN }}$ | clock enable |
| CMOS | complementary metal oxide semiconductor |
| I/O | input/output |
| LSB | least significant bit |
| MSB | most significant bit |
| NoBL | no bus latency |
| $\overline{\text { OE }}$ | output enable |
| SRAM | static random access memory |
| TQFP | thin quad flat pack |
| TTL | transistor-transistor logic |
| $\overline{\text { WE }}$ | write enable |

## Document Conventions

## Units of Measure

| Symbol | Unit of Measure |
| :--- | :--- |
| ${ }^{\circ} \mathrm{C}$ | degree Celsius |
| MHz | megahertz |
| $\mu \mathrm{A}$ | microampere |
| mA | milliampere |
| mV | millivolt |
| mm | millimeter |
| ms | millisecond |
| ns | nanosecond |
| $\Omega$ | ohm |
| $\%$ | percent |
| pF | picofarad |
| V | volt |
| W | watt |

## Document History Page

Document Title: CY7C1461AV33/CY7C1463AV33, 36-Mbit (1 M $\times 36 / 2 \mathrm{M} \times 18$ ) Flow-Through SRAM with NoBL ${ }^{\text {™ }}$ Architecture
Document Number: $38-05356$

| Revision | ECN No. | Issue Date | Orig. of Change | Description of Change |
| :---: | :---: | :---: | :---: | :---: |
| ** | 254911 | See ECN | SYT | New data sheet. <br> Part number changed from previous revision (New and old part number differ by the letter "A"). |
| *A | 300131 | See ECN | SYT | Updated Features (Removed 150 MHz and 117 MHz frequencies related information). <br> Updated Selection Guide (Removed 150 MHz and 117 MHz frequencies related information). <br> Updated Electrical Characteristics (Removed 150 MHz and 117 MHz frequencies related information). <br> Updated Thermal Resistance (Replaced values of $\Theta_{J A}$ and $\Theta_{J C}$ parameters from TBD to $25.21^{\circ} \mathrm{C} / \mathrm{W}$ and $2.58^{\circ} \mathrm{C} / \mathrm{W}$ respectively for 100-pin TQFP package). <br> Updated Switching Characteristics (Removed 150 MHz and 117 MHz frequencies related information). <br> Updated Ordering Information (Added Pb-free information for 100-pin TQFP, 165-ball FBGA and 209-ball FBGA packages, added "Pb-free BG and BZ packages availability" comment below the Ordering Information). |
| *B | 320813 | See ECN | SYT | Updated Pin Configurations (Changed H9 pin from $\mathrm{V}_{\mathrm{SSQ}}$ to $\mathrm{V}_{\mathrm{SS}}$ for 209-ball FBGA). <br> Updated Electrical Characteristics (Changed the test condition for $\mathrm{V}_{\mathrm{OL}}$ parameter from $V_{D D}=$ Min. to $V_{D D}=$ Max., replaced the TBD's with their respective values for $\mathrm{I}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{SB} 1}, \mathrm{I}_{\mathrm{SB} 2}, \mathrm{I}_{\mathrm{SB} 3}$ and $\mathrm{I}_{\mathrm{SB} 4}$ parameters). <br> Updated Thermal Resistance (Replaced values of $\Theta_{J A}$ and $\Theta_{\mathrm{JC}}$ parameters from TBD to respective Thermal Values for 165-ball FBGA and 209-ball FBGA Packages). <br> Updated Capacitance (Changed values of $\mathrm{C}_{\mathrm{IN}}, \mathrm{C}_{\mathrm{CLK}}$ and $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ parameters to $6.5 \mathrm{pF}, 3 \mathrm{pF}$ and 5.5 pF from $5 \mathrm{pF}, 5 \mathrm{pF}$ and 7 pF for 100 -pin TQFP Package). Updated Ordering Information (Removed "Pb-free BG packages availability" comment below the Ordering Information). |
| *C | 331551 | See ECN | SYT | Updated Pin Configurations (Modified Address Expansion balls in the pinouts for 165-ball FBGA and 209-ball FBGA Packages according to JEDEC standards). <br> Updated Pin Definitions. <br> Updated Functional Overview (Updated ZZ Mode Electrical Characteristics (Changed maximum value of $\mathrm{I}_{\text {DDZz }}$ parameter from TBD to 100 mA )). <br> Updated Operating Range (Added Industrial Temperature Range). <br> Updated Electrical Characteristics (Updated test conditions for $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}$ parameters, changed maximum value of $I_{\text {SB2 }}$ parameter from 100 mA to 120 mA , changed maximum value of $\mathrm{I}_{\mathrm{SB} 4}$ parameter from 110 mA to 135 mA respectively). <br> Updated Capacitance (Changed values of $\mathrm{C}_{1 \mathrm{~N}}, \mathrm{C}_{\mathrm{CLK}}$ and $\mathrm{C}_{1 / O}$ parameters to $7 \mathrm{pF}, 7 \mathrm{pF}$ and 6 pF from $5 \mathrm{pF}, 5 \mathrm{pF}$ and 7 pF for 165-ball FBGA Package). Updated Ordering Information (By shading and unshading MPNs according to availability). |

Document History Page (continued)
Document Title: CY7C1461AV33/CY7C1463AV33, 36-Mbit ( $1 \mathrm{M} \times 36 / 2 \mathrm{M} \times 18$ ) Flow-Through SRAM with NoBL™ ${ }^{\text {Mrchitecture }}$ Document Number: 38-05356

| Revision | ECN No. | Issue Date | Orig. of Change | Description of Change |
| :---: | :---: | :---: | :---: | :---: |
| *D | 417547 | See ECN | RXU | Changed status from Preliminary to Final. <br> Changed address of Cypress Semiconductor Corporation from "3901 North <br> First Street" to "198 Champion Court". <br> Updated Electrical Characteristics (Updated Note 11 (Changed test condition from $V_{I H} \leq V_{D D}$ to $V_{I H}<V_{D D}$ ), changed "Input Load Current except $Z Z$ and MODE" to "Input Leakage Current except ZZ and MODE", changed minimum value of $\mathrm{I}_{\mathrm{X}}$ parameter (corresponding to Input current of MODE (Input = $\mathrm{V}_{\mathrm{SS}}$ ) $)$ from $-5 \mu \mathrm{~A}$ to $-30 \mu \mathrm{~A}$, changed maximum value of $\mathrm{I}_{\mathrm{X}}$ parameter (corresponding to Input current of MODE (Input = $\mathrm{V}_{\mathrm{DD}}$ ) from $30 \mu \mathrm{~A}$ to $5 \mu \mathrm{~A}$ respectively, changed minimum value of $I_{X}$ parameter (corresponding to Input current of $Z Z$ $\left(\right.$ Input $\left.=\mathrm{V}_{\mathrm{SS}}\right)$ ) from $-30 \mu \mathrm{~A}$ to $-5 \mu \mathrm{~A}$, changed maximum value of $\mathrm{I}_{\mathrm{X}}$ parameter (corresponding to Input current of $Z Z\left(\right.$ Input $\left.=V_{D D}\right)$ ) from $5 \mu \mathrm{~A}$ to $30 \mu \mathrm{~A}$ respectively). <br> Updated Ordering Information (Updated part numbers, replaced Package Name column with Package Diagram in the Ordering Information table). Updated Package Diagrams. |
| *E | 473650 | See ECN | VKN | Updated Maximum Ratings (Added the Maximum Rating for Supply Voltage on $\mathrm{V}_{\mathrm{DDO}}$ Relative to GND). <br> Updated TAP AC Switching Characteristics (Changed minimum value of $\mathrm{t}_{\mathrm{TH}}$ and $t_{T L}$ parameters from 25 ns to 20 ns , changed maximum value of $\mathrm{t}_{\mathrm{TDOV}}$ parameter from 5 ns to 10 ns ). <br> Updated Ordering Information (Updated part numbers). |
| *F | 1274733 | See ECN | VKN / AESA | Updated Switching Waveforms (Updated Figure 5 (Corrected typo)). |
| *G | 2499107 | See ECN | VKN / PYRS | Updated Logic Block Diagram - CY7C1465AV33 (Corrected typo). |
| *H | 2897278 | 03/22/2010 | NJY | Updated Ordering Information (Removed obsolete part numbers). Updated Package Diagrams. |
| * | 3208774 | 03/29/2011 | NJY | Updated Ordering Information (Updated part numbers) and added Ordering Code Definitions. <br> Updated Package Diagrams. Updated in new template. |
| *J | 3309506 | 07/12/2011 | OSN | Updated Package Diagrams. Added Acronyms and Units of Measure. |

Document History Page (continued)
Document Title: CY7C1461AV33/CY7C1463AV33, 36-Mbit (1 M $\times 36 / 2 \mathrm{M} \times 18$ ) Flow-Through SRAM with NoBL ${ }^{\text {TM }}$ Architecture
Document Number: $38-05356$

| Revision | ECN No. | Issue Date | Orig. of Change | Description of Change |
| :---: | :---: | :---: | :---: | :---: |
| *K | 3591743 | 05/10/2012 | NJY / PRIT | Updated Features (Removed CY7C1465AV33 related information, removed 165-ball FBGA package, 209-ball FBGA package related information). <br> Updated Functional Description (Removed CY7C1465AV33 related information, removed the Note "For best practices recommendations, refer to the Cypress application note System Design Guidelines on www.cypress.com." and its reference). <br> Updated Selection Guide (Removed 100 MHz frequency related information). Removed Logic Block Diagram - CY7C1465AV33. <br> Updated Pin Configurations (Removed 165-ball FBGA package (corresponding to CY7C1461AV33 and CY7C1463AV33), 209-ball FBGA package (corresponding to CY7C1465AV33) related information). Updated Pin Definitions (Removed JTAG related information). <br> Updated Functional Overview (Removed CY7C1465AV33 related information). <br> Updated Truth Table (Removed CY7C1465AV33 related information). <br> Removed Truth Table for Read/Write (Corresponding to CY7C1465AV33). <br> Removed IEEE 1149.1 Serial Boundary Scan (JTAG). <br> Removed TAP Controller State Diagram. <br> Removed TAP Controller Block Diagram. <br> Removed TAP Timing. <br> Removed TAP AC Switching Characteristics. <br> Removed 3.3 V TAP AC Test Conditions. <br> Removed 3.3 V TAP AC Output Load Equivalent. <br> Removed 2.5 V TAP AC Test Conditions. <br> Removed 2.5 V TAP AC Output Load Equivalent. <br> Removed TAP DC Electrical Characteristics and Operating Conditions. <br> Removed Identification Register Definitions. <br> Removed Scan Register Sizes. <br> Removed Identification Codes. <br> Removed Boundary Scan Order (Corresponding to 165-ball FBGA package). Removed Boundary Scan Order (Corresponding to 209-ball FBGA package). Updated Electrical Characteristics (Removed 100 MHz frequency related information). <br> Updated Capacitance (Removed 209-ball FBGA package related information). Updated Thermal Resistance (Removed 209-ball FBGA package related information). <br> Updated Switching Characteristics (Removed 100 MHz frequency related information). <br> Updated Package Diagrams (Removed 165-ball FBGA package, 209-ball FBGA package related information). <br> Replaced all instances of IO with I/O across the document. |
| *L | 3690005 | PRIT | 07/24/2012 | No technical updates. Completing sunset review. |

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

| Automotive | cypress.com/go/automotive |
| :--- | ---: |
| Clocks \& Buffers | cypress.com/go/clocks <br> cypress.com/go/interface <br> Interface <br> Lighting \& Power Control |
| cypress.com/go/powerpsoc <br> cypress.com/go/plc |  |
| Optical \& Image Sensing | cypress.com/go/memory |
| PSoC | cypress.com/go/image |
| Touch Sensing | cypress.com/go/psoc |
| USB Controllers | cypress.com/go/touch |
| Wireless/RF | cypress.com/go/USB |

© Cypress Semiconductor Corporation, 2004-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.


[^0]:    Notes

    1. $X=$ "Don't Care." $H=$ logic $H I G H, L=\operatorname{logic} L O W . \overline{B W} x=L$ signifies at least one byte write select is active, $\overline{B W} x=V a l i d$ signifies that the desired byte write selects are asserted, see truth table for details.
    2. Write is defined by $\mathrm{BW}_{X}$, and WE. See truth table for read or write.
    3. When a write cycle is detected, all IOs are tristated, even during byte writes.
    4. The $D Q s$ and $D Q P_{X}$ pins are controlled by the current cycle and the $\overline{O E}$ signal. $\overline{O E}$ is asynchronous and is not sampled with the clock.
    5. $\overline{C E N}=H$, inserts wait states.
    6. Device powers up deselected and the IOs in a tri-state condition, regardless of $\overline{\mathrm{OE}}$.
    7. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQs and $\mathrm{DQP}=\mathrm{X}=\mathrm{Tri}^{-s t a t e}$ when $\overline{\mathrm{OE}}$ is inactive or when the device is deselected, and DQs and DQP $=$ data when $\overline{O E}$ is active.
[^1]:    Notes
    10. Overshoot: $\mathrm{V}_{\mathrm{IH}(\mathrm{AC})}<\mathrm{V}_{\mathrm{DD}}+1.5 \mathrm{~V}$ (Pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ), undershoot: $\mathrm{V}_{\mathrm{IL}(\mathrm{AC})}>-2 \mathrm{~V}$ (Pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ).
    

[^2]:    Notes
    19. For this waveform ZZ is tied LOW.
    20. When $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE}}_{1}$ is LOW, $\mathrm{CE}_{2}$ is HIGH and $\overline{\mathrm{CE}}_{3}$ is LOW . When $\overline{\mathrm{CE}}$ is $\mathrm{HIGH}, \overline{\mathrm{CE}}_{1}$ is HIGH or $\mathrm{CE}_{2}$ is LOW or $\overline{\mathrm{CE}}_{3}$ is HIGH .
    21. Order of the burst sequence is determined by the status of the MODE ( $0=$ Linear, $1=$ Interleaved). Burst operations are optional.

[^3]:    Notes
    22. For this waveform $Z Z$ is tied LOW.
    23. When $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE}}_{1}$ is LOW, $\mathrm{CE}_{2}$ is HIGH and $\overline{\mathrm{CE}}_{3}$ is LOW. When $\overline{\mathrm{CE}}$ is $\mathrm{HIGH}, \overline{\mathrm{CE}}_{1}$ is HIGH or $\mathrm{CE}_{2}$ is LOW or $\overline{\mathrm{CE}}_{3}$ is HIGH.
    24. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrates CEN being used to create a pause. A write is not performed during this cycle.

